stats.txt revision 9312
1 2---------- Begin Simulation Statistics ---------- 3sim_seconds 0.000010 # Number of seconds simulated 4sim_ticks 10062000 # Number of ticks simulated 5final_tick 10062000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset) 6sim_freq 1000000000000 # Frequency of simulated ticks 7host_inst_rate 57856 # Simulator instruction rate (inst/s) 8host_op_rate 72170 # Simulator op (including micro ops) rate (op/s) 9host_tick_rate 126623534 # Simulator tick rate (ticks/s) 10host_mem_usage 231188 # Number of bytes of host memory used 11host_seconds 0.08 # Real time elapsed on the host 12sim_insts 4596 # Number of instructions simulated 13sim_ops 5734 # Number of ops (including micro ops) simulated 14system.physmem.bytes_read::cpu.inst 17664 # Number of bytes read from this memory 15system.physmem.bytes_read::cpu.data 7808 # Number of bytes read from this memory 16system.physmem.bytes_read::total 25472 # Number of bytes read from this memory 17system.physmem.bytes_inst_read::cpu.inst 17664 # Number of instructions bytes read from this memory 18system.physmem.bytes_inst_read::total 17664 # Number of instructions bytes read from this memory 19system.physmem.num_reads::cpu.inst 276 # Number of read requests responded to by this memory 20system.physmem.num_reads::cpu.data 122 # Number of read requests responded to by this memory 21system.physmem.num_reads::total 398 # Number of read requests responded to by this memory 22system.physmem.bw_read::cpu.inst 1755515802 # Total read bandwidth from this memory (bytes/s) 23system.physmem.bw_read::cpu.data 775988869 # Total read bandwidth from this memory (bytes/s) 24system.physmem.bw_read::total 2531504671 # Total read bandwidth from this memory (bytes/s) 25system.physmem.bw_inst_read::cpu.inst 1755515802 # Instruction read bandwidth from this memory (bytes/s) 26system.physmem.bw_inst_read::total 1755515802 # Instruction read bandwidth from this memory (bytes/s) 27system.physmem.bw_total::cpu.inst 1755515802 # Total bandwidth to/from this memory (bytes/s) 28system.physmem.bw_total::cpu.data 775988869 # Total bandwidth to/from this memory (bytes/s) 29system.physmem.bw_total::total 2531504671 # Total bandwidth to/from this memory (bytes/s) 30system.physmem.readReqs 398 # Total number of read requests seen 31system.physmem.writeReqs 0 # Total number of write requests seen 32system.physmem.cpureqs 398 # Reqs generatd by CPU via cache - shady 33system.physmem.bytesRead 25472 # Total number of bytes read from memory 34system.physmem.bytesWritten 0 # Total number of bytes written to memory 35system.physmem.bytesConsumedRd 25472 # bytesRead derated as per pkt->getSize() 36system.physmem.bytesConsumedWr 0 # bytesWritten derated as per pkt->getSize() 37system.physmem.servicedByWrQ 0 # Number of read reqs serviced by write Q 38system.physmem.neitherReadNorWrite 0 # Reqs where no action is needed 39system.physmem.perBankRdReqs::0 48 # Track reads on a per bank basis 40system.physmem.perBankRdReqs::1 43 # Track reads on a per bank basis 41system.physmem.perBankRdReqs::2 44 # Track reads on a per bank basis 42system.physmem.perBankRdReqs::3 12 # Track reads on a per bank basis 43system.physmem.perBankRdReqs::4 25 # Track reads on a per bank basis 44system.physmem.perBankRdReqs::5 24 # Track reads on a per bank basis 45system.physmem.perBankRdReqs::6 62 # Track reads on a per bank basis 46system.physmem.perBankRdReqs::7 22 # Track reads on a per bank basis 47system.physmem.perBankRdReqs::8 10 # Track reads on a per bank basis 48system.physmem.perBankRdReqs::9 16 # Track reads on a per bank basis 49system.physmem.perBankRdReqs::10 28 # Track reads on a per bank basis 50system.physmem.perBankRdReqs::11 12 # Track reads on a per bank basis 51system.physmem.perBankRdReqs::12 34 # Track reads on a per bank basis 52system.physmem.perBankRdReqs::13 1 # Track reads on a per bank basis 53system.physmem.perBankRdReqs::14 15 # Track reads on a per bank basis 54system.physmem.perBankRdReqs::15 2 # Track reads on a per bank basis 55system.physmem.perBankWrReqs::0 0 # Track writes on a per bank basis 56system.physmem.perBankWrReqs::1 0 # Track writes on a per bank basis 57system.physmem.perBankWrReqs::2 0 # Track writes on a per bank basis 58system.physmem.perBankWrReqs::3 0 # Track writes on a per bank basis 59system.physmem.perBankWrReqs::4 0 # Track writes on a per bank basis 60system.physmem.perBankWrReqs::5 0 # Track writes on a per bank basis 61system.physmem.perBankWrReqs::6 0 # Track writes on a per bank basis 62system.physmem.perBankWrReqs::7 0 # Track writes on a per bank basis 63system.physmem.perBankWrReqs::8 0 # Track writes on a per bank basis 64system.physmem.perBankWrReqs::9 0 # Track writes on a per bank basis 65system.physmem.perBankWrReqs::10 0 # Track writes on a per bank basis 66system.physmem.perBankWrReqs::11 0 # Track writes on a per bank basis 67system.physmem.perBankWrReqs::12 0 # Track writes on a per bank basis 68system.physmem.perBankWrReqs::13 0 # Track writes on a per bank basis 69system.physmem.perBankWrReqs::14 0 # Track writes on a per bank basis 70system.physmem.perBankWrReqs::15 0 # Track writes on a per bank basis 71system.physmem.numRdRetry 0 # Number of times rd buffer was full causing retry 72system.physmem.numWrRetry 0 # Number of times wr buffer was full causing retry 73system.physmem.totGap 10004500 # Total gap between requests 74system.physmem.readPktSize::0 0 # Categorize read packet sizes 75system.physmem.readPktSize::1 0 # Categorize read packet sizes 76system.physmem.readPktSize::2 0 # Categorize read packet sizes 77system.physmem.readPktSize::3 0 # Categorize read packet sizes 78system.physmem.readPktSize::4 0 # Categorize read packet sizes 79system.physmem.readPktSize::5 0 # Categorize read packet sizes 80system.physmem.readPktSize::6 398 # Categorize read packet sizes 81system.physmem.readPktSize::7 0 # Categorize read packet sizes 82system.physmem.readPktSize::8 0 # Categorize read packet sizes 83system.physmem.writePktSize::0 0 # categorize write packet sizes 84system.physmem.writePktSize::1 0 # categorize write packet sizes 85system.physmem.writePktSize::2 0 # categorize write packet sizes 86system.physmem.writePktSize::3 0 # categorize write packet sizes 87system.physmem.writePktSize::4 0 # categorize write packet sizes 88system.physmem.writePktSize::5 0 # categorize write packet sizes 89system.physmem.writePktSize::6 0 # categorize write packet sizes 90system.physmem.writePktSize::7 0 # categorize write packet sizes 91system.physmem.writePktSize::8 0 # categorize write packet sizes 92system.physmem.neitherpktsize::0 0 # categorize neither packet sizes 93system.physmem.neitherpktsize::1 0 # categorize neither packet sizes 94system.physmem.neitherpktsize::2 0 # categorize neither packet sizes 95system.physmem.neitherpktsize::3 0 # categorize neither packet sizes 96system.physmem.neitherpktsize::4 0 # categorize neither packet sizes 97system.physmem.neitherpktsize::5 0 # categorize neither packet sizes 98system.physmem.neitherpktsize::6 0 # categorize neither packet sizes 99system.physmem.neitherpktsize::7 0 # categorize neither packet sizes 100system.physmem.neitherpktsize::8 0 # categorize neither packet sizes 101system.physmem.rdQLenPdf::0 190 # What read queue length does an incoming req see 102system.physmem.rdQLenPdf::1 129 # What read queue length does an incoming req see 103system.physmem.rdQLenPdf::2 52 # What read queue length does an incoming req see 104system.physmem.rdQLenPdf::3 23 # What read queue length does an incoming req see 105system.physmem.rdQLenPdf::4 4 # What read queue length does an incoming req see 106system.physmem.rdQLenPdf::5 0 # What read queue length does an incoming req see 107system.physmem.rdQLenPdf::6 0 # What read queue length does an incoming req see 108system.physmem.rdQLenPdf::7 0 # What read queue length does an incoming req see 109system.physmem.rdQLenPdf::8 0 # What read queue length does an incoming req see 110system.physmem.rdQLenPdf::9 0 # What read queue length does an incoming req see 111system.physmem.rdQLenPdf::10 0 # What read queue length does an incoming req see 112system.physmem.rdQLenPdf::11 0 # What read queue length does an incoming req see 113system.physmem.rdQLenPdf::12 0 # What read queue length does an incoming req see 114system.physmem.rdQLenPdf::13 0 # What read queue length does an incoming req see 115system.physmem.rdQLenPdf::14 0 # What read queue length does an incoming req see 116system.physmem.rdQLenPdf::15 0 # What read queue length does an incoming req see 117system.physmem.rdQLenPdf::16 0 # What read queue length does an incoming req see 118system.physmem.rdQLenPdf::17 0 # What read queue length does an incoming req see 119system.physmem.rdQLenPdf::18 0 # What read queue length does an incoming req see 120system.physmem.rdQLenPdf::19 0 # What read queue length does an incoming req see 121system.physmem.rdQLenPdf::20 0 # What read queue length does an incoming req see 122system.physmem.rdQLenPdf::21 0 # What read queue length does an incoming req see 123system.physmem.rdQLenPdf::22 0 # What read queue length does an incoming req see 124system.physmem.rdQLenPdf::23 0 # What read queue length does an incoming req see 125system.physmem.rdQLenPdf::24 0 # What read queue length does an incoming req see 126system.physmem.rdQLenPdf::25 0 # What read queue length does an incoming req see 127system.physmem.rdQLenPdf::26 0 # What read queue length does an incoming req see 128system.physmem.rdQLenPdf::27 0 # What read queue length does an incoming req see 129system.physmem.rdQLenPdf::28 0 # What read queue length does an incoming req see 130system.physmem.rdQLenPdf::29 0 # What read queue length does an incoming req see 131system.physmem.rdQLenPdf::30 0 # What read queue length does an incoming req see 132system.physmem.rdQLenPdf::31 0 # What read queue length does an incoming req see 133system.physmem.rdQLenPdf::32 0 # What read queue length does an incoming req see 134system.physmem.wrQLenPdf::0 0 # What write queue length does an incoming req see 135system.physmem.wrQLenPdf::1 0 # What write queue length does an incoming req see 136system.physmem.wrQLenPdf::2 0 # What write queue length does an incoming req see 137system.physmem.wrQLenPdf::3 0 # What write queue length does an incoming req see 138system.physmem.wrQLenPdf::4 0 # What write queue length does an incoming req see 139system.physmem.wrQLenPdf::5 0 # What write queue length does an incoming req see 140system.physmem.wrQLenPdf::6 0 # What write queue length does an incoming req see 141system.physmem.wrQLenPdf::7 0 # What write queue length does an incoming req see 142system.physmem.wrQLenPdf::8 0 # What write queue length does an incoming req see 143system.physmem.wrQLenPdf::9 0 # What write queue length does an incoming req see 144system.physmem.wrQLenPdf::10 0 # What write queue length does an incoming req see 145system.physmem.wrQLenPdf::11 0 # What write queue length does an incoming req see 146system.physmem.wrQLenPdf::12 0 # What write queue length does an incoming req see 147system.physmem.wrQLenPdf::13 0 # What write queue length does an incoming req see 148system.physmem.wrQLenPdf::14 0 # What write queue length does an incoming req see 149system.physmem.wrQLenPdf::15 0 # What write queue length does an incoming req see 150system.physmem.wrQLenPdf::16 0 # What write queue length does an incoming req see 151system.physmem.wrQLenPdf::17 0 # What write queue length does an incoming req see 152system.physmem.wrQLenPdf::18 0 # What write queue length does an incoming req see 153system.physmem.wrQLenPdf::19 0 # What write queue length does an incoming req see 154system.physmem.wrQLenPdf::20 0 # What write queue length does an incoming req see 155system.physmem.wrQLenPdf::21 0 # What write queue length does an incoming req see 156system.physmem.wrQLenPdf::22 0 # What write queue length does an incoming req see 157system.physmem.wrQLenPdf::23 0 # What write queue length does an incoming req see 158system.physmem.wrQLenPdf::24 0 # What write queue length does an incoming req see 159system.physmem.wrQLenPdf::25 0 # What write queue length does an incoming req see 160system.physmem.wrQLenPdf::26 0 # What write queue length does an incoming req see 161system.physmem.wrQLenPdf::27 0 # What write queue length does an incoming req see 162system.physmem.wrQLenPdf::28 0 # What write queue length does an incoming req see 163system.physmem.wrQLenPdf::29 0 # What write queue length does an incoming req see 164system.physmem.wrQLenPdf::30 0 # What write queue length does an incoming req see 165system.physmem.wrQLenPdf::31 0 # What write queue length does an incoming req see 166system.physmem.wrQLenPdf::32 0 # What write queue length does an incoming req see 167system.physmem.totQLat 2567898 # Total cycles spent in queuing delays 168system.physmem.totMemAccLat 10711898 # Sum of mem lat for all requests 169system.physmem.totBusLat 1592000 # Total cycles spent in databus access 170system.physmem.totBankLat 6552000 # Total cycles spent in bank access 171system.physmem.avgQLat 6452.01 # Average queueing delay per request 172system.physmem.avgBankLat 16462.31 # Average bank access latency per request 173system.physmem.avgBusLat 4000.00 # Average bus latency per request 174system.physmem.avgMemAccLat 26914.32 # Average memory access latency 175system.physmem.avgRdBW 2531.50 # Average achieved read bandwidth in MB/s 176system.physmem.avgWrBW 0.00 # Average achieved write bandwidth in MB/s 177system.physmem.avgConsumedRdBW 2531.50 # Average consumed read bandwidth in MB/s 178system.physmem.avgConsumedWrBW 0.00 # Average consumed write bandwidth in MB/s 179system.physmem.peakBW 16000.00 # Theoretical peak bandwidth in MB/s 180system.physmem.busUtil 15.82 # Data bus utilization in percentage 181system.physmem.avgRdQLen 1.06 # Average read queue length over time 182system.physmem.avgWrQLen 0.00 # Average write queue length over time 183system.physmem.readRowHits 323 # Number of row buffer hits during reads 184system.physmem.writeRowHits 0 # Number of row buffer hits during writes 185system.physmem.readRowHitRate 81.16 # Row buffer hit rate for reads 186system.physmem.writeRowHitRate nan # Row buffer hit rate for writes 187system.physmem.avgGap 25136.93 # Average gap between requests 188system.cpu.checker.dtb.inst_hits 0 # ITB inst hits 189system.cpu.checker.dtb.inst_misses 0 # ITB inst misses 190system.cpu.checker.dtb.read_hits 0 # DTB read hits 191system.cpu.checker.dtb.read_misses 0 # DTB read misses 192system.cpu.checker.dtb.write_hits 0 # DTB write hits 193system.cpu.checker.dtb.write_misses 0 # DTB write misses 194system.cpu.checker.dtb.flush_tlb 0 # Number of times complete TLB was flushed 195system.cpu.checker.dtb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA 196system.cpu.checker.dtb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID 197system.cpu.checker.dtb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID 198system.cpu.checker.dtb.flush_entries 0 # Number of entries that have been flushed from TLB 199system.cpu.checker.dtb.align_faults 0 # Number of TLB faults due to alignment restrictions 200system.cpu.checker.dtb.prefetch_faults 0 # Number of TLB faults due to prefetch 201system.cpu.checker.dtb.domain_faults 0 # Number of TLB faults due to domain restrictions 202system.cpu.checker.dtb.perms_faults 0 # Number of TLB faults due to permissions restrictions 203system.cpu.checker.dtb.read_accesses 0 # DTB read accesses 204system.cpu.checker.dtb.write_accesses 0 # DTB write accesses 205system.cpu.checker.dtb.inst_accesses 0 # ITB inst accesses 206system.cpu.checker.dtb.hits 0 # DTB hits 207system.cpu.checker.dtb.misses 0 # DTB misses 208system.cpu.checker.dtb.accesses 0 # DTB accesses 209system.cpu.checker.itb.inst_hits 0 # ITB inst hits 210system.cpu.checker.itb.inst_misses 0 # ITB inst misses 211system.cpu.checker.itb.read_hits 0 # DTB read hits 212system.cpu.checker.itb.read_misses 0 # DTB read misses 213system.cpu.checker.itb.write_hits 0 # DTB write hits 214system.cpu.checker.itb.write_misses 0 # DTB write misses 215system.cpu.checker.itb.flush_tlb 0 # Number of times complete TLB was flushed 216system.cpu.checker.itb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA 217system.cpu.checker.itb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID 218system.cpu.checker.itb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID 219system.cpu.checker.itb.flush_entries 0 # Number of entries that have been flushed from TLB 220system.cpu.checker.itb.align_faults 0 # Number of TLB faults due to alignment restrictions 221system.cpu.checker.itb.prefetch_faults 0 # Number of TLB faults due to prefetch 222system.cpu.checker.itb.domain_faults 0 # Number of TLB faults due to domain restrictions 223system.cpu.checker.itb.perms_faults 0 # Number of TLB faults due to permissions restrictions 224system.cpu.checker.itb.read_accesses 0 # DTB read accesses 225system.cpu.checker.itb.write_accesses 0 # DTB write accesses 226system.cpu.checker.itb.inst_accesses 0 # ITB inst accesses 227system.cpu.checker.itb.hits 0 # DTB hits 228system.cpu.checker.itb.misses 0 # DTB misses 229system.cpu.checker.itb.accesses 0 # DTB accesses 230system.cpu.workload.num_syscalls 13 # Number of system calls 231system.cpu.checker.numCycles 5747 # number of cpu cycles simulated 232system.cpu.checker.numWorkItemsStarted 0 # number of work items this cpu started 233system.cpu.checker.numWorkItemsCompleted 0 # number of work items this cpu completed 234system.cpu.dtb.inst_hits 0 # ITB inst hits 235system.cpu.dtb.inst_misses 0 # ITB inst misses 236system.cpu.dtb.read_hits 0 # DTB read hits 237system.cpu.dtb.read_misses 0 # DTB read misses 238system.cpu.dtb.write_hits 0 # DTB write hits 239system.cpu.dtb.write_misses 0 # DTB write misses 240system.cpu.dtb.flush_tlb 0 # Number of times complete TLB was flushed 241system.cpu.dtb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA 242system.cpu.dtb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID 243system.cpu.dtb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID 244system.cpu.dtb.flush_entries 0 # Number of entries that have been flushed from TLB 245system.cpu.dtb.align_faults 0 # Number of TLB faults due to alignment restrictions 246system.cpu.dtb.prefetch_faults 0 # Number of TLB faults due to prefetch 247system.cpu.dtb.domain_faults 0 # Number of TLB faults due to domain restrictions 248system.cpu.dtb.perms_faults 0 # Number of TLB faults due to permissions restrictions 249system.cpu.dtb.read_accesses 0 # DTB read accesses 250system.cpu.dtb.write_accesses 0 # DTB write accesses 251system.cpu.dtb.inst_accesses 0 # ITB inst accesses 252system.cpu.dtb.hits 0 # DTB hits 253system.cpu.dtb.misses 0 # DTB misses 254system.cpu.dtb.accesses 0 # DTB accesses 255system.cpu.itb.inst_hits 0 # ITB inst hits 256system.cpu.itb.inst_misses 0 # ITB inst misses 257system.cpu.itb.read_hits 0 # DTB read hits 258system.cpu.itb.read_misses 0 # DTB read misses 259system.cpu.itb.write_hits 0 # DTB write hits 260system.cpu.itb.write_misses 0 # DTB write misses 261system.cpu.itb.flush_tlb 0 # Number of times complete TLB was flushed 262system.cpu.itb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA 263system.cpu.itb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID 264system.cpu.itb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID 265system.cpu.itb.flush_entries 0 # Number of entries that have been flushed from TLB 266system.cpu.itb.align_faults 0 # Number of TLB faults due to alignment restrictions 267system.cpu.itb.prefetch_faults 0 # Number of TLB faults due to prefetch 268system.cpu.itb.domain_faults 0 # Number of TLB faults due to domain restrictions 269system.cpu.itb.perms_faults 0 # Number of TLB faults due to permissions restrictions 270system.cpu.itb.read_accesses 0 # DTB read accesses 271system.cpu.itb.write_accesses 0 # DTB write accesses 272system.cpu.itb.inst_accesses 0 # ITB inst accesses 273system.cpu.itb.hits 0 # DTB hits 274system.cpu.itb.misses 0 # DTB misses 275system.cpu.itb.accesses 0 # DTB accesses 276system.cpu.numCycles 20125 # number of cpu cycles simulated 277system.cpu.numWorkItemsStarted 0 # number of work items this cpu started 278system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed 279system.cpu.BPredUnit.lookups 2519 # Number of BP lookups 280system.cpu.BPredUnit.condPredicted 1814 # Number of conditional branches predicted 281system.cpu.BPredUnit.condIncorrect 492 # Number of conditional branches incorrect 282system.cpu.BPredUnit.BTBLookups 1994 # Number of BTB lookups 283system.cpu.BPredUnit.BTBHits 720 # Number of BTB hits 284system.cpu.BPredUnit.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly. 285system.cpu.BPredUnit.usedRAS 266 # Number of times the RAS was used to get a target. 286system.cpu.BPredUnit.RASInCorrect 57 # Number of incorrect RAS predictions. 287system.cpu.fetch.icacheStallCycles 6589 # Number of cycles fetch is stalled on an Icache miss 288system.cpu.fetch.Insts 12264 # Number of instructions fetch has processed 289system.cpu.fetch.Branches 2519 # Number of branches that fetch encountered 290system.cpu.fetch.predictedBranches 986 # Number of branches that fetch has predicted taken 291system.cpu.fetch.Cycles 2669 # Number of cycles fetch has run and was not squashing or blocked 292system.cpu.fetch.SquashCycles 1615 # Number of cycles fetch has spent squashing 293system.cpu.fetch.BlockedCycles 1986 # Number of cycles fetch has spent blocked 294system.cpu.fetch.MiscStallCycles 1 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs 295system.cpu.fetch.CacheLines 1950 # Number of cache lines fetched 296system.cpu.fetch.IcacheSquashes 283 # Number of outstanding Icache misses that were squashed 297system.cpu.fetch.rateDist::samples 12344 # Number of instructions fetched each cycle (Total) 298system.cpu.fetch.rateDist::mean 1.244977 # Number of instructions fetched each cycle (Total) 299system.cpu.fetch.rateDist::stdev 2.643916 # Number of instructions fetched each cycle (Total) 300system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total) 301system.cpu.fetch.rateDist::0 9675 78.38% 78.38% # Number of instructions fetched each cycle (Total) 302system.cpu.fetch.rateDist::1 218 1.77% 80.14% # Number of instructions fetched each cycle (Total) 303system.cpu.fetch.rateDist::2 198 1.60% 81.75% # Number of instructions fetched each cycle (Total) 304system.cpu.fetch.rateDist::3 234 1.90% 83.64% # Number of instructions fetched each cycle (Total) 305system.cpu.fetch.rateDist::4 218 1.77% 85.41% # Number of instructions fetched each cycle (Total) 306system.cpu.fetch.rateDist::5 293 2.37% 87.78% # Number of instructions fetched each cycle (Total) 307system.cpu.fetch.rateDist::6 104 0.84% 88.63% # Number of instructions fetched each cycle (Total) 308system.cpu.fetch.rateDist::7 141 1.14% 89.77% # Number of instructions fetched each cycle (Total) 309system.cpu.fetch.rateDist::8 1263 10.23% 100.00% # Number of instructions fetched each cycle (Total) 310system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total) 311system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total) 312system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total) 313system.cpu.fetch.rateDist::total 12344 # Number of instructions fetched each cycle (Total) 314system.cpu.fetch.branchRate 0.125168 # Number of branch fetches per cycle 315system.cpu.fetch.rate 0.609391 # Number of inst fetches per cycle 316system.cpu.decode.IdleCycles 6607 # Number of cycles decode is idle 317system.cpu.decode.BlockedCycles 2275 # Number of cycles decode is blocked 318system.cpu.decode.RunCycles 2441 # Number of cycles decode is running 319system.cpu.decode.UnblockCycles 79 # Number of cycles decode is unblocking 320system.cpu.decode.SquashCycles 942 # Number of cycles decode is squashing 321system.cpu.decode.BranchResolved 382 # Number of times decode resolved a branch 322system.cpu.decode.BranchMispred 166 # Number of times decode detected a branch misprediction 323system.cpu.decode.DecodedInsts 13351 # Number of instructions handled by decode 324system.cpu.decode.SquashedInsts 557 # Number of squashed instructions handled by decode 325system.cpu.rename.SquashCycles 942 # Number of cycles rename is squashing 326system.cpu.rename.IdleCycles 6879 # Number of cycles rename is idle 327system.cpu.rename.BlockCycles 421 # Number of cycles rename is blocking 328system.cpu.rename.serializeStallCycles 1584 # count of cycles rename stalled for serializing inst 329system.cpu.rename.RunCycles 2242 # Number of cycles rename is running 330system.cpu.rename.UnblockCycles 276 # Number of cycles rename is unblocking 331system.cpu.rename.RenamedInsts 12528 # Number of instructions processed by rename 332system.cpu.rename.IQFullEvents 23 # Number of times rename has blocked due to IQ full 333system.cpu.rename.LSQFullEvents 224 # Number of times rename has blocked due to LSQ full 334system.cpu.rename.RenamedOperands 12573 # Number of destination operands rename has renamed 335system.cpu.rename.RenameLookups 56963 # Number of register rename lookups that rename has made 336system.cpu.rename.int_rename_lookups 56691 # Number of integer rename lookups 337system.cpu.rename.fp_rename_lookups 272 # Number of floating rename lookups 338system.cpu.rename.CommittedMaps 5681 # Number of HB maps that are committed 339system.cpu.rename.UndoneMaps 6892 # Number of HB maps that are undone due to squashing 340system.cpu.rename.serializingInsts 46 # count of serializing insts renamed 341system.cpu.rename.tempSerializingInsts 44 # count of temporary serializing insts renamed 342system.cpu.rename.skidInsts 786 # count of insts added to the skid buffer 343system.cpu.memDep0.insertedLoads 2771 # Number of loads inserted to the mem dependence unit. 344system.cpu.memDep0.insertedStores 1566 # Number of stores inserted to the mem dependence unit. 345system.cpu.memDep0.conflictingLoads 43 # Number of conflicting loads. 346system.cpu.memDep0.conflictingStores 22 # Number of conflicting stores. 347system.cpu.iq.iqInstsAdded 11233 # Number of instructions added to the IQ (excludes non-spec) 348system.cpu.iq.iqNonSpecInstsAdded 56 # Number of non-speculative instructions added to the IQ 349system.cpu.iq.iqInstsIssued 8888 # Number of instructions issued 350system.cpu.iq.iqSquashedInstsIssued 106 # Number of squashed instructions issued 351system.cpu.iq.iqSquashedInstsExamined 5186 # Number of squashed instructions iterated over during squash; mainly for profiling 352system.cpu.iq.iqSquashedOperandsExamined 14443 # Number of squashed operands that are examined and possibly removed from graph 353system.cpu.iq.iqSquashedNonSpecRemoved 18 # Number of squashed non-spec instructions that were removed 354system.cpu.iq.issued_per_cycle::samples 12344 # Number of insts issued each cycle 355system.cpu.iq.issued_per_cycle::mean 0.720026 # Number of insts issued each cycle 356system.cpu.iq.issued_per_cycle::stdev 1.398788 # Number of insts issued each cycle 357system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle 358system.cpu.iq.issued_per_cycle::0 8706 70.53% 70.53% # Number of insts issued each cycle 359system.cpu.iq.issued_per_cycle::1 1401 11.35% 81.88% # Number of insts issued each cycle 360system.cpu.iq.issued_per_cycle::2 791 6.41% 88.29% # Number of insts issued each cycle 361system.cpu.iq.issued_per_cycle::3 558 4.52% 92.81% # Number of insts issued each cycle 362system.cpu.iq.issued_per_cycle::4 454 3.68% 96.48% # Number of insts issued each cycle 363system.cpu.iq.issued_per_cycle::5 254 2.06% 98.54% # Number of insts issued each cycle 364system.cpu.iq.issued_per_cycle::6 127 1.03% 99.57% # Number of insts issued each cycle 365system.cpu.iq.issued_per_cycle::7 41 0.33% 99.90% # Number of insts issued each cycle 366system.cpu.iq.issued_per_cycle::8 12 0.10% 100.00% # Number of insts issued each cycle 367system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle 368system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle 369system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle 370system.cpu.iq.issued_per_cycle::total 12344 # Number of insts issued each cycle 371system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available 372system.cpu.iq.fu_full::IntAlu 5 2.24% 2.24% # attempts to use FU when none available 373system.cpu.iq.fu_full::IntMult 0 0.00% 2.24% # attempts to use FU when none available 374system.cpu.iq.fu_full::IntDiv 0 0.00% 2.24% # attempts to use FU when none available 375system.cpu.iq.fu_full::FloatAdd 0 0.00% 2.24% # attempts to use FU when none available 376system.cpu.iq.fu_full::FloatCmp 0 0.00% 2.24% # attempts to use FU when none available 377system.cpu.iq.fu_full::FloatCvt 0 0.00% 2.24% # attempts to use FU when none available 378system.cpu.iq.fu_full::FloatMult 0 0.00% 2.24% # attempts to use FU when none available 379system.cpu.iq.fu_full::FloatDiv 0 0.00% 2.24% # attempts to use FU when none available 380system.cpu.iq.fu_full::FloatSqrt 0 0.00% 2.24% # attempts to use FU when none available 381system.cpu.iq.fu_full::SimdAdd 0 0.00% 2.24% # attempts to use FU when none available 382system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 2.24% # attempts to use FU when none available 383system.cpu.iq.fu_full::SimdAlu 0 0.00% 2.24% # attempts to use FU when none available 384system.cpu.iq.fu_full::SimdCmp 0 0.00% 2.24% # attempts to use FU when none available 385system.cpu.iq.fu_full::SimdCvt 0 0.00% 2.24% # attempts to use FU when none available 386system.cpu.iq.fu_full::SimdMisc 0 0.00% 2.24% # attempts to use FU when none available 387system.cpu.iq.fu_full::SimdMult 0 0.00% 2.24% # attempts to use FU when none available 388system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 2.24% # attempts to use FU when none available 389system.cpu.iq.fu_full::SimdShift 0 0.00% 2.24% # attempts to use FU when none available 390system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 2.24% # attempts to use FU when none available 391system.cpu.iq.fu_full::SimdSqrt 0 0.00% 2.24% # attempts to use FU when none available 392system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 2.24% # attempts to use FU when none available 393system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 2.24% # attempts to use FU when none available 394system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 2.24% # attempts to use FU when none available 395system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 2.24% # attempts to use FU when none available 396system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 2.24% # attempts to use FU when none available 397system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 2.24% # attempts to use FU when none available 398system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 2.24% # attempts to use FU when none available 399system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 2.24% # attempts to use FU when none available 400system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 2.24% # attempts to use FU when none available 401system.cpu.iq.fu_full::MemRead 144 64.57% 66.82% # attempts to use FU when none available 402system.cpu.iq.fu_full::MemWrite 74 33.18% 100.00% # attempts to use FU when none available 403system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available 404system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available 405system.cpu.iq.FU_type_0::No_OpClass 0 0.00% 0.00% # Type of FU issued 406system.cpu.iq.FU_type_0::IntAlu 5378 60.51% 60.51% # Type of FU issued 407system.cpu.iq.FU_type_0::IntMult 7 0.08% 60.59% # Type of FU issued 408system.cpu.iq.FU_type_0::IntDiv 0 0.00% 60.59% # Type of FU issued 409system.cpu.iq.FU_type_0::FloatAdd 0 0.00% 60.59% # Type of FU issued 410system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 60.59% # Type of FU issued 411system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 60.59% # Type of FU issued 412system.cpu.iq.FU_type_0::FloatMult 0 0.00% 60.59% # Type of FU issued 413system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 60.59% # Type of FU issued 414system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 60.59% # Type of FU issued 415system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 60.59% # Type of FU issued 416system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 60.59% # Type of FU issued 417system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 60.59% # Type of FU issued 418system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 60.59% # Type of FU issued 419system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 60.59% # Type of FU issued 420system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 60.59% # Type of FU issued 421system.cpu.iq.FU_type_0::SimdMult 0 0.00% 60.59% # Type of FU issued 422system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 60.59% # Type of FU issued 423system.cpu.iq.FU_type_0::SimdShift 0 0.00% 60.59% # Type of FU issued 424system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 60.59% # Type of FU issued 425system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 60.59% # Type of FU issued 426system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 60.59% # Type of FU issued 427system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 60.59% # Type of FU issued 428system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 60.59% # Type of FU issued 429system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 60.59% # Type of FU issued 430system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 60.59% # Type of FU issued 431system.cpu.iq.FU_type_0::SimdFloatMisc 3 0.03% 60.62% # Type of FU issued 432system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 60.62% # Type of FU issued 433system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 60.62% # Type of FU issued 434system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 60.62% # Type of FU issued 435system.cpu.iq.FU_type_0::MemRead 2274 25.59% 86.21% # Type of FU issued 436system.cpu.iq.FU_type_0::MemWrite 1226 13.79% 100.00% # Type of FU issued 437system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued 438system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued 439system.cpu.iq.FU_type_0::total 8888 # Type of FU issued 440system.cpu.iq.rate 0.441640 # Inst issue rate 441system.cpu.iq.fu_busy_cnt 223 # FU busy when requested 442system.cpu.iq.fu_busy_rate 0.025090 # FU busy rate (busy events/executed inst) 443system.cpu.iq.int_inst_queue_reads 30413 # Number of integer instruction queue reads 444system.cpu.iq.int_inst_queue_writes 16476 # Number of integer instruction queue writes 445system.cpu.iq.int_inst_queue_wakeup_accesses 8046 # Number of integer instruction queue wakeup accesses 446system.cpu.iq.fp_inst_queue_reads 36 # Number of floating instruction queue reads 447system.cpu.iq.fp_inst_queue_writes 16 # Number of floating instruction queue writes 448system.cpu.iq.fp_inst_queue_wakeup_accesses 16 # Number of floating instruction queue wakeup accesses 449system.cpu.iq.int_alu_accesses 9091 # Number of integer alu accesses 450system.cpu.iq.fp_alu_accesses 20 # Number of floating point alu accesses 451system.cpu.iew.lsq.thread0.forwLoads 61 # Number of loads that had data forwarded from stores 452system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address 453system.cpu.iew.lsq.thread0.squashedLoads 1570 # Number of loads squashed 454system.cpu.iew.lsq.thread0.ignoredResponses 0 # Number of memory responses ignored because the instruction is squashed 455system.cpu.iew.lsq.thread0.memOrderViolation 20 # Number of memory ordering violations 456system.cpu.iew.lsq.thread0.squashedStores 627 # Number of stores squashed 457system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address 458system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding 459system.cpu.iew.lsq.thread0.rescheduledLoads 0 # Number of loads that were rescheduled 460system.cpu.iew.lsq.thread0.cacheBlocked 0 # Number of times an access to memory failed due to the cache being blocked 461system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle 462system.cpu.iew.iewSquashCycles 942 # Number of cycles IEW is squashing 463system.cpu.iew.iewBlockCycles 240 # Number of cycles IEW is blocking 464system.cpu.iew.iewUnblockCycles 19 # Number of cycles IEW is unblocking 465system.cpu.iew.iewDispatchedInsts 11289 # Number of instructions dispatched to IQ 466system.cpu.iew.iewDispSquashedInsts 110 # Number of squashed instructions skipped by dispatch 467system.cpu.iew.iewDispLoadInsts 2771 # Number of dispatched load instructions 468system.cpu.iew.iewDispStoreInsts 1566 # Number of dispatched store instructions 469system.cpu.iew.iewDispNonSpecInsts 43 # Number of dispatched non-speculative instructions 470system.cpu.iew.iewIQFullEvents 9 # Number of times the IQ has become full, causing a stall 471system.cpu.iew.iewLSQFullEvents 0 # Number of times the LSQ has become full, causing a stall 472system.cpu.iew.memOrderViolationEvents 20 # Number of memory order violations 473system.cpu.iew.predictedTakenIncorrect 99 # Number of branches that were predicted taken incorrectly 474system.cpu.iew.predictedNotTakenIncorrect 285 # Number of branches that were predicted not taken incorrectly 475system.cpu.iew.branchMispredicts 384 # Number of branch mispredicts detected at execute 476system.cpu.iew.iewExecutedInsts 8485 # Number of executed instructions 477system.cpu.iew.iewExecLoadInsts 2088 # Number of load instructions executed 478system.cpu.iew.iewExecSquashedInsts 403 # Number of squashed instructions skipped in execute 479system.cpu.iew.exec_swp 0 # number of swp insts executed 480system.cpu.iew.exec_nop 0 # number of nop insts executed 481system.cpu.iew.exec_refs 3261 # number of memory reference insts executed 482system.cpu.iew.exec_branches 1428 # Number of branches executed 483system.cpu.iew.exec_stores 1173 # Number of stores executed 484system.cpu.iew.exec_rate 0.421615 # Inst execution rate 485system.cpu.iew.wb_sent 8213 # cumulative count of insts sent to commit 486system.cpu.iew.wb_count 8062 # cumulative count of insts written-back 487system.cpu.iew.wb_producers 3862 # num instructions producing a value 488system.cpu.iew.wb_consumers 7771 # num instructions consuming a value 489system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ 490system.cpu.iew.wb_rate 0.400596 # insts written-back per cycle 491system.cpu.iew.wb_fanout 0.496976 # average fanout of values written-back 492system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ 493system.cpu.commit.commitSquashedInsts 5560 # The number of squashed insts skipped by commit 494system.cpu.commit.commitNonSpecStalls 38 # The number of times commit has been forced to stall to communicate backwards 495system.cpu.commit.branchMispredicts 335 # The number of times a branch was mispredicted 496system.cpu.commit.committed_per_cycle::samples 11403 # Number of insts commited each cycle 497system.cpu.commit.committed_per_cycle::mean 0.502850 # Number of insts commited each cycle 498system.cpu.commit.committed_per_cycle::stdev 1.330846 # Number of insts commited each cycle 499system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle 500system.cpu.commit.committed_per_cycle::0 9072 79.56% 79.56% # Number of insts commited each cycle 501system.cpu.commit.committed_per_cycle::1 1121 9.83% 89.39% # Number of insts commited each cycle 502system.cpu.commit.committed_per_cycle::2 403 3.53% 92.92% # Number of insts commited each cycle 503system.cpu.commit.committed_per_cycle::3 263 2.31% 95.23% # Number of insts commited each cycle 504system.cpu.commit.committed_per_cycle::4 172 1.51% 96.74% # Number of insts commited each cycle 505system.cpu.commit.committed_per_cycle::5 166 1.46% 98.19% # Number of insts commited each cycle 506system.cpu.commit.committed_per_cycle::6 56 0.49% 98.68% # Number of insts commited each cycle 507system.cpu.commit.committed_per_cycle::7 36 0.32% 99.00% # Number of insts commited each cycle 508system.cpu.commit.committed_per_cycle::8 114 1.00% 100.00% # Number of insts commited each cycle 509system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle 510system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle 511system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle 512system.cpu.commit.committed_per_cycle::total 11403 # Number of insts commited each cycle 513system.cpu.commit.committedInsts 4596 # Number of instructions committed 514system.cpu.commit.committedOps 5734 # Number of ops (including micro ops) committed 515system.cpu.commit.swp_count 0 # Number of s/w prefetches committed 516system.cpu.commit.refs 2140 # Number of memory references committed 517system.cpu.commit.loads 1201 # Number of loads committed 518system.cpu.commit.membars 12 # Number of memory barriers committed 519system.cpu.commit.branches 1008 # Number of branches committed 520system.cpu.commit.fp_insts 16 # Number of committed floating point instructions. 521system.cpu.commit.int_insts 4980 # Number of committed integer instructions. 522system.cpu.commit.function_calls 82 # Number of function calls committed. 523system.cpu.commit.bw_lim_events 114 # number cycles where commit BW limit reached 524system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits 525system.cpu.rob.rob_reads 22426 # The number of ROB reads 526system.cpu.rob.rob_writes 23541 # The number of ROB writes 527system.cpu.timesIdled 200 # Number of times that the entire CPU went into an idle state and unscheduled itself 528system.cpu.idleCycles 7781 # Total number of cycles that the CPU has spent unscheduled due to idling 529system.cpu.committedInsts 4596 # Number of Instructions Simulated 530system.cpu.committedOps 5734 # Number of Ops (including micro ops) Simulated 531system.cpu.committedInsts_total 4596 # Number of Instructions Simulated 532system.cpu.cpi 4.378808 # CPI: Cycles Per Instruction 533system.cpu.cpi_total 4.378808 # CPI: Total CPI of All Threads 534system.cpu.ipc 0.228373 # IPC: Instructions Per Cycle 535system.cpu.ipc_total 0.228373 # IPC: Total IPC of All Threads 536system.cpu.int_regfile_reads 39006 # number of integer regfile reads 537system.cpu.int_regfile_writes 7962 # number of integer regfile writes 538system.cpu.fp_regfile_reads 16 # number of floating regfile reads 539system.cpu.misc_regfile_reads 15230 # number of misc regfile reads 540system.cpu.misc_regfile_writes 26 # number of misc regfile writes 541system.cpu.icache.replacements 4 # number of replacements 542system.cpu.icache.tagsinuse 152.520984 # Cycle average of tags in use 543system.cpu.icache.total_refs 1592 # Total number of references to valid blocks. 544system.cpu.icache.sampled_refs 295 # Sample count of references to valid blocks. 545system.cpu.icache.avg_refs 5.396610 # Average number of references to valid blocks. 546system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit. 547system.cpu.icache.occ_blocks::cpu.inst 152.520984 # Average occupied blocks per requestor 548system.cpu.icache.occ_percent::cpu.inst 0.074473 # Average percentage of cache occupancy 549system.cpu.icache.occ_percent::total 0.074473 # Average percentage of cache occupancy 550system.cpu.icache.ReadReq_hits::cpu.inst 1592 # number of ReadReq hits 551system.cpu.icache.ReadReq_hits::total 1592 # number of ReadReq hits 552system.cpu.icache.demand_hits::cpu.inst 1592 # number of demand (read+write) hits 553system.cpu.icache.demand_hits::total 1592 # number of demand (read+write) hits 554system.cpu.icache.overall_hits::cpu.inst 1592 # number of overall hits 555system.cpu.icache.overall_hits::total 1592 # number of overall hits 556system.cpu.icache.ReadReq_misses::cpu.inst 358 # number of ReadReq misses 557system.cpu.icache.ReadReq_misses::total 358 # number of ReadReq misses 558system.cpu.icache.demand_misses::cpu.inst 358 # number of demand (read+write) misses 559system.cpu.icache.demand_misses::total 358 # number of demand (read+write) misses 560system.cpu.icache.overall_misses::cpu.inst 358 # number of overall misses 561system.cpu.icache.overall_misses::total 358 # number of overall misses 562system.cpu.icache.ReadReq_miss_latency::cpu.inst 11241000 # number of ReadReq miss cycles 563system.cpu.icache.ReadReq_miss_latency::total 11241000 # number of ReadReq miss cycles 564system.cpu.icache.demand_miss_latency::cpu.inst 11241000 # number of demand (read+write) miss cycles 565system.cpu.icache.demand_miss_latency::total 11241000 # number of demand (read+write) miss cycles 566system.cpu.icache.overall_miss_latency::cpu.inst 11241000 # number of overall miss cycles 567system.cpu.icache.overall_miss_latency::total 11241000 # number of overall miss cycles 568system.cpu.icache.ReadReq_accesses::cpu.inst 1950 # number of ReadReq accesses(hits+misses) 569system.cpu.icache.ReadReq_accesses::total 1950 # number of ReadReq accesses(hits+misses) 570system.cpu.icache.demand_accesses::cpu.inst 1950 # number of demand (read+write) accesses 571system.cpu.icache.demand_accesses::total 1950 # number of demand (read+write) accesses 572system.cpu.icache.overall_accesses::cpu.inst 1950 # number of overall (read+write) accesses 573system.cpu.icache.overall_accesses::total 1950 # number of overall (read+write) accesses 574system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.183590 # miss rate for ReadReq accesses 575system.cpu.icache.ReadReq_miss_rate::total 0.183590 # miss rate for ReadReq accesses 576system.cpu.icache.demand_miss_rate::cpu.inst 0.183590 # miss rate for demand accesses 577system.cpu.icache.demand_miss_rate::total 0.183590 # miss rate for demand accesses 578system.cpu.icache.overall_miss_rate::cpu.inst 0.183590 # miss rate for overall accesses 579system.cpu.icache.overall_miss_rate::total 0.183590 # miss rate for overall accesses 580system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 31399.441341 # average ReadReq miss latency 581system.cpu.icache.ReadReq_avg_miss_latency::total 31399.441341 # average ReadReq miss latency 582system.cpu.icache.demand_avg_miss_latency::cpu.inst 31399.441341 # average overall miss latency 583system.cpu.icache.demand_avg_miss_latency::total 31399.441341 # average overall miss latency 584system.cpu.icache.overall_avg_miss_latency::cpu.inst 31399.441341 # average overall miss latency 585system.cpu.icache.overall_avg_miss_latency::total 31399.441341 # average overall miss latency 586system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked 587system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked 588system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked 589system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked 590system.cpu.icache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked 591system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked 592system.cpu.icache.fast_writes 0 # number of fast writes performed 593system.cpu.icache.cache_copies 0 # number of cache copies performed 594system.cpu.icache.ReadReq_mshr_hits::cpu.inst 63 # number of ReadReq MSHR hits 595system.cpu.icache.ReadReq_mshr_hits::total 63 # number of ReadReq MSHR hits 596system.cpu.icache.demand_mshr_hits::cpu.inst 63 # number of demand (read+write) MSHR hits 597system.cpu.icache.demand_mshr_hits::total 63 # number of demand (read+write) MSHR hits 598system.cpu.icache.overall_mshr_hits::cpu.inst 63 # number of overall MSHR hits 599system.cpu.icache.overall_mshr_hits::total 63 # number of overall MSHR hits 600system.cpu.icache.ReadReq_mshr_misses::cpu.inst 295 # number of ReadReq MSHR misses 601system.cpu.icache.ReadReq_mshr_misses::total 295 # number of ReadReq MSHR misses 602system.cpu.icache.demand_mshr_misses::cpu.inst 295 # number of demand (read+write) MSHR misses 603system.cpu.icache.demand_mshr_misses::total 295 # number of demand (read+write) MSHR misses 604system.cpu.icache.overall_mshr_misses::cpu.inst 295 # number of overall MSHR misses 605system.cpu.icache.overall_mshr_misses::total 295 # number of overall MSHR misses 606system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 9141000 # number of ReadReq MSHR miss cycles 607system.cpu.icache.ReadReq_mshr_miss_latency::total 9141000 # number of ReadReq MSHR miss cycles 608system.cpu.icache.demand_mshr_miss_latency::cpu.inst 9141000 # number of demand (read+write) MSHR miss cycles 609system.cpu.icache.demand_mshr_miss_latency::total 9141000 # number of demand (read+write) MSHR miss cycles 610system.cpu.icache.overall_mshr_miss_latency::cpu.inst 9141000 # number of overall MSHR miss cycles 611system.cpu.icache.overall_mshr_miss_latency::total 9141000 # number of overall MSHR miss cycles 612system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.151282 # mshr miss rate for ReadReq accesses 613system.cpu.icache.ReadReq_mshr_miss_rate::total 0.151282 # mshr miss rate for ReadReq accesses 614system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.151282 # mshr miss rate for demand accesses 615system.cpu.icache.demand_mshr_miss_rate::total 0.151282 # mshr miss rate for demand accesses 616system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.151282 # mshr miss rate for overall accesses 617system.cpu.icache.overall_mshr_miss_rate::total 0.151282 # mshr miss rate for overall accesses 618system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 30986.440678 # average ReadReq mshr miss latency 619system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 30986.440678 # average ReadReq mshr miss latency 620system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 30986.440678 # average overall mshr miss latency 621system.cpu.icache.demand_avg_mshr_miss_latency::total 30986.440678 # average overall mshr miss latency 622system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 30986.440678 # average overall mshr miss latency 623system.cpu.icache.overall_avg_mshr_miss_latency::total 30986.440678 # average overall mshr miss latency 624system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate 625system.cpu.dcache.replacements 0 # number of replacements 626system.cpu.dcache.tagsinuse 87.982117 # Cycle average of tags in use 627system.cpu.dcache.total_refs 2334 # Total number of references to valid blocks. 628system.cpu.dcache.sampled_refs 146 # Sample count of references to valid blocks. 629system.cpu.dcache.avg_refs 15.986301 # Average number of references to valid blocks. 630system.cpu.dcache.warmup_cycle 0 # Cycle when the warmup percentage was hit. 631system.cpu.dcache.occ_blocks::cpu.data 87.982117 # Average occupied blocks per requestor 632system.cpu.dcache.occ_percent::cpu.data 0.021480 # Average percentage of cache occupancy 633system.cpu.dcache.occ_percent::total 0.021480 # Average percentage of cache occupancy 634system.cpu.dcache.ReadReq_hits::cpu.data 1717 # number of ReadReq hits 635system.cpu.dcache.ReadReq_hits::total 1717 # number of ReadReq hits 636system.cpu.dcache.WriteReq_hits::cpu.data 592 # number of WriteReq hits 637system.cpu.dcache.WriteReq_hits::total 592 # number of WriteReq hits 638system.cpu.dcache.LoadLockedReq_hits::cpu.data 13 # number of LoadLockedReq hits 639system.cpu.dcache.LoadLockedReq_hits::total 13 # number of LoadLockedReq hits 640system.cpu.dcache.StoreCondReq_hits::cpu.data 12 # number of StoreCondReq hits 641system.cpu.dcache.StoreCondReq_hits::total 12 # number of StoreCondReq hits 642system.cpu.dcache.demand_hits::cpu.data 2309 # number of demand (read+write) hits 643system.cpu.dcache.demand_hits::total 2309 # number of demand (read+write) hits 644system.cpu.dcache.overall_hits::cpu.data 2309 # number of overall hits 645system.cpu.dcache.overall_hits::total 2309 # number of overall hits 646system.cpu.dcache.ReadReq_misses::cpu.data 185 # number of ReadReq misses 647system.cpu.dcache.ReadReq_misses::total 185 # number of ReadReq misses 648system.cpu.dcache.WriteReq_misses::cpu.data 321 # number of WriteReq misses 649system.cpu.dcache.WriteReq_misses::total 321 # number of WriteReq misses 650system.cpu.dcache.LoadLockedReq_misses::cpu.data 2 # number of LoadLockedReq misses 651system.cpu.dcache.LoadLockedReq_misses::total 2 # number of LoadLockedReq misses 652system.cpu.dcache.demand_misses::cpu.data 506 # number of demand (read+write) misses 653system.cpu.dcache.demand_misses::total 506 # number of demand (read+write) misses 654system.cpu.dcache.overall_misses::cpu.data 506 # number of overall misses 655system.cpu.dcache.overall_misses::total 506 # number of overall misses 656system.cpu.dcache.ReadReq_miss_latency::cpu.data 5690000 # number of ReadReq miss cycles 657system.cpu.dcache.ReadReq_miss_latency::total 5690000 # number of ReadReq miss cycles 658system.cpu.dcache.WriteReq_miss_latency::cpu.data 10922000 # number of WriteReq miss cycles 659system.cpu.dcache.WriteReq_miss_latency::total 10922000 # number of WriteReq miss cycles 660system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 53000 # number of LoadLockedReq miss cycles 661system.cpu.dcache.LoadLockedReq_miss_latency::total 53000 # number of LoadLockedReq miss cycles 662system.cpu.dcache.demand_miss_latency::cpu.data 16612000 # number of demand (read+write) miss cycles 663system.cpu.dcache.demand_miss_latency::total 16612000 # number of demand (read+write) miss cycles 664system.cpu.dcache.overall_miss_latency::cpu.data 16612000 # number of overall miss cycles 665system.cpu.dcache.overall_miss_latency::total 16612000 # number of overall miss cycles 666system.cpu.dcache.ReadReq_accesses::cpu.data 1902 # number of ReadReq accesses(hits+misses) 667system.cpu.dcache.ReadReq_accesses::total 1902 # number of ReadReq accesses(hits+misses) 668system.cpu.dcache.WriteReq_accesses::cpu.data 913 # number of WriteReq accesses(hits+misses) 669system.cpu.dcache.WriteReq_accesses::total 913 # number of WriteReq accesses(hits+misses) 670system.cpu.dcache.LoadLockedReq_accesses::cpu.data 15 # number of LoadLockedReq accesses(hits+misses) 671system.cpu.dcache.LoadLockedReq_accesses::total 15 # number of LoadLockedReq accesses(hits+misses) 672system.cpu.dcache.StoreCondReq_accesses::cpu.data 12 # number of StoreCondReq accesses(hits+misses) 673system.cpu.dcache.StoreCondReq_accesses::total 12 # number of StoreCondReq accesses(hits+misses) 674system.cpu.dcache.demand_accesses::cpu.data 2815 # number of demand (read+write) accesses 675system.cpu.dcache.demand_accesses::total 2815 # number of demand (read+write) accesses 676system.cpu.dcache.overall_accesses::cpu.data 2815 # number of overall (read+write) accesses 677system.cpu.dcache.overall_accesses::total 2815 # number of overall (read+write) accesses 678system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.097266 # miss rate for ReadReq accesses 679system.cpu.dcache.ReadReq_miss_rate::total 0.097266 # miss rate for ReadReq accesses 680system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.351588 # miss rate for WriteReq accesses 681system.cpu.dcache.WriteReq_miss_rate::total 0.351588 # miss rate for WriteReq accesses 682system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.133333 # miss rate for LoadLockedReq accesses 683system.cpu.dcache.LoadLockedReq_miss_rate::total 0.133333 # miss rate for LoadLockedReq accesses 684system.cpu.dcache.demand_miss_rate::cpu.data 0.179751 # miss rate for demand accesses 685system.cpu.dcache.demand_miss_rate::total 0.179751 # miss rate for demand accesses 686system.cpu.dcache.overall_miss_rate::cpu.data 0.179751 # miss rate for overall accesses 687system.cpu.dcache.overall_miss_rate::total 0.179751 # miss rate for overall accesses 688system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 30756.756757 # average ReadReq miss latency 689system.cpu.dcache.ReadReq_avg_miss_latency::total 30756.756757 # average ReadReq miss latency 690system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 34024.922118 # average WriteReq miss latency 691system.cpu.dcache.WriteReq_avg_miss_latency::total 34024.922118 # average WriteReq miss latency 692system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 26500 # average LoadLockedReq miss latency 693system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 26500 # average LoadLockedReq miss latency 694system.cpu.dcache.demand_avg_miss_latency::cpu.data 32830.039526 # average overall miss latency 695system.cpu.dcache.demand_avg_miss_latency::total 32830.039526 # average overall miss latency 696system.cpu.dcache.overall_avg_miss_latency::cpu.data 32830.039526 # average overall miss latency 697system.cpu.dcache.overall_avg_miss_latency::total 32830.039526 # average overall miss latency 698system.cpu.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked 699system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked 700system.cpu.dcache.blocked::no_mshrs 0 # number of cycles access was blocked 701system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked 702system.cpu.dcache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked 703system.cpu.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked 704system.cpu.dcache.fast_writes 0 # number of fast writes performed 705system.cpu.dcache.cache_copies 0 # number of cache copies performed 706system.cpu.dcache.ReadReq_mshr_hits::cpu.data 81 # number of ReadReq MSHR hits 707system.cpu.dcache.ReadReq_mshr_hits::total 81 # number of ReadReq MSHR hits 708system.cpu.dcache.WriteReq_mshr_hits::cpu.data 279 # number of WriteReq MSHR hits 709system.cpu.dcache.WriteReq_mshr_hits::total 279 # number of WriteReq MSHR hits 710system.cpu.dcache.LoadLockedReq_mshr_hits::cpu.data 2 # number of LoadLockedReq MSHR hits 711system.cpu.dcache.LoadLockedReq_mshr_hits::total 2 # number of LoadLockedReq MSHR hits 712system.cpu.dcache.demand_mshr_hits::cpu.data 360 # number of demand (read+write) MSHR hits 713system.cpu.dcache.demand_mshr_hits::total 360 # number of demand (read+write) MSHR hits 714system.cpu.dcache.overall_mshr_hits::cpu.data 360 # number of overall MSHR hits 715system.cpu.dcache.overall_mshr_hits::total 360 # number of overall MSHR hits 716system.cpu.dcache.ReadReq_mshr_misses::cpu.data 104 # number of ReadReq MSHR misses 717system.cpu.dcache.ReadReq_mshr_misses::total 104 # number of ReadReq MSHR misses 718system.cpu.dcache.WriteReq_mshr_misses::cpu.data 42 # number of WriteReq MSHR misses 719system.cpu.dcache.WriteReq_mshr_misses::total 42 # number of WriteReq MSHR misses 720system.cpu.dcache.demand_mshr_misses::cpu.data 146 # number of demand (read+write) MSHR misses 721system.cpu.dcache.demand_mshr_misses::total 146 # number of demand (read+write) MSHR misses 722system.cpu.dcache.overall_mshr_misses::cpu.data 146 # number of overall MSHR misses 723system.cpu.dcache.overall_mshr_misses::total 146 # number of overall MSHR misses 724system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 3250000 # number of ReadReq MSHR miss cycles 725system.cpu.dcache.ReadReq_mshr_miss_latency::total 3250000 # number of ReadReq MSHR miss cycles 726system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 1919000 # number of WriteReq MSHR miss cycles 727system.cpu.dcache.WriteReq_mshr_miss_latency::total 1919000 # number of WriteReq MSHR miss cycles 728system.cpu.dcache.demand_mshr_miss_latency::cpu.data 5169000 # number of demand (read+write) MSHR miss cycles 729system.cpu.dcache.demand_mshr_miss_latency::total 5169000 # number of demand (read+write) MSHR miss cycles 730system.cpu.dcache.overall_mshr_miss_latency::cpu.data 5169000 # number of overall MSHR miss cycles 731system.cpu.dcache.overall_mshr_miss_latency::total 5169000 # number of overall MSHR miss cycles 732system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.054679 # mshr miss rate for ReadReq accesses 733system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.054679 # mshr miss rate for ReadReq accesses 734system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.046002 # mshr miss rate for WriteReq accesses 735system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.046002 # mshr miss rate for WriteReq accesses 736system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.051865 # mshr miss rate for demand accesses 737system.cpu.dcache.demand_mshr_miss_rate::total 0.051865 # mshr miss rate for demand accesses 738system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.051865 # mshr miss rate for overall accesses 739system.cpu.dcache.overall_mshr_miss_rate::total 0.051865 # mshr miss rate for overall accesses 740system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 31250 # average ReadReq mshr miss latency 741system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 31250 # average ReadReq mshr miss latency 742system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 45690.476190 # average WriteReq mshr miss latency 743system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 45690.476190 # average WriteReq mshr miss latency 744system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 35404.109589 # average overall mshr miss latency 745system.cpu.dcache.demand_avg_mshr_miss_latency::total 35404.109589 # average overall mshr miss latency 746system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 35404.109589 # average overall mshr miss latency 747system.cpu.dcache.overall_avg_mshr_miss_latency::total 35404.109589 # average overall mshr miss latency 748system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate 749system.cpu.l2cache.replacements 0 # number of replacements 750system.cpu.l2cache.tagsinuse 191.265427 # Cycle average of tags in use 751system.cpu.l2cache.total_refs 37 # Total number of references to valid blocks. 752system.cpu.l2cache.sampled_refs 356 # Sample count of references to valid blocks. 753system.cpu.l2cache.avg_refs 0.103933 # Average number of references to valid blocks. 754system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit. 755system.cpu.l2cache.occ_blocks::cpu.inst 144.274623 # Average occupied blocks per requestor 756system.cpu.l2cache.occ_blocks::cpu.data 46.990804 # Average occupied blocks per requestor 757system.cpu.l2cache.occ_percent::cpu.inst 0.004403 # Average percentage of cache occupancy 758system.cpu.l2cache.occ_percent::cpu.data 0.001434 # Average percentage of cache occupancy 759system.cpu.l2cache.occ_percent::total 0.005837 # Average percentage of cache occupancy 760system.cpu.l2cache.ReadReq_hits::cpu.inst 17 # number of ReadReq hits 761system.cpu.l2cache.ReadReq_hits::cpu.data 20 # number of ReadReq hits 762system.cpu.l2cache.ReadReq_hits::total 37 # number of ReadReq hits 763system.cpu.l2cache.demand_hits::cpu.inst 17 # number of demand (read+write) hits 764system.cpu.l2cache.demand_hits::cpu.data 20 # number of demand (read+write) hits 765system.cpu.l2cache.demand_hits::total 37 # number of demand (read+write) hits 766system.cpu.l2cache.overall_hits::cpu.inst 17 # number of overall hits 767system.cpu.l2cache.overall_hits::cpu.data 20 # number of overall hits 768system.cpu.l2cache.overall_hits::total 37 # number of overall hits 769system.cpu.l2cache.ReadReq_misses::cpu.inst 278 # number of ReadReq misses 770system.cpu.l2cache.ReadReq_misses::cpu.data 84 # number of ReadReq misses 771system.cpu.l2cache.ReadReq_misses::total 362 # number of ReadReq misses 772system.cpu.l2cache.ReadExReq_misses::cpu.data 42 # number of ReadExReq misses 773system.cpu.l2cache.ReadExReq_misses::total 42 # number of ReadExReq misses 774system.cpu.l2cache.demand_misses::cpu.inst 278 # number of demand (read+write) misses 775system.cpu.l2cache.demand_misses::cpu.data 126 # number of demand (read+write) misses 776system.cpu.l2cache.demand_misses::total 404 # number of demand (read+write) misses 777system.cpu.l2cache.overall_misses::cpu.inst 278 # number of overall misses 778system.cpu.l2cache.overall_misses::cpu.data 126 # number of overall misses 779system.cpu.l2cache.overall_misses::total 404 # number of overall misses 780system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 8824000 # number of ReadReq miss cycles 781system.cpu.l2cache.ReadReq_miss_latency::cpu.data 3115500 # number of ReadReq miss cycles 782system.cpu.l2cache.ReadReq_miss_latency::total 11939500 # number of ReadReq miss cycles 783system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 1876000 # number of ReadExReq miss cycles 784system.cpu.l2cache.ReadExReq_miss_latency::total 1876000 # number of ReadExReq miss cycles 785system.cpu.l2cache.demand_miss_latency::cpu.inst 8824000 # number of demand (read+write) miss cycles 786system.cpu.l2cache.demand_miss_latency::cpu.data 4991500 # number of demand (read+write) miss cycles 787system.cpu.l2cache.demand_miss_latency::total 13815500 # number of demand (read+write) miss cycles 788system.cpu.l2cache.overall_miss_latency::cpu.inst 8824000 # number of overall miss cycles 789system.cpu.l2cache.overall_miss_latency::cpu.data 4991500 # number of overall miss cycles 790system.cpu.l2cache.overall_miss_latency::total 13815500 # number of overall miss cycles 791system.cpu.l2cache.ReadReq_accesses::cpu.inst 295 # number of ReadReq accesses(hits+misses) 792system.cpu.l2cache.ReadReq_accesses::cpu.data 104 # number of ReadReq accesses(hits+misses) 793system.cpu.l2cache.ReadReq_accesses::total 399 # number of ReadReq accesses(hits+misses) 794system.cpu.l2cache.ReadExReq_accesses::cpu.data 42 # number of ReadExReq accesses(hits+misses) 795system.cpu.l2cache.ReadExReq_accesses::total 42 # number of ReadExReq accesses(hits+misses) 796system.cpu.l2cache.demand_accesses::cpu.inst 295 # number of demand (read+write) accesses 797system.cpu.l2cache.demand_accesses::cpu.data 146 # number of demand (read+write) accesses 798system.cpu.l2cache.demand_accesses::total 441 # number of demand (read+write) accesses 799system.cpu.l2cache.overall_accesses::cpu.inst 295 # number of overall (read+write) accesses 800system.cpu.l2cache.overall_accesses::cpu.data 146 # number of overall (read+write) accesses 801system.cpu.l2cache.overall_accesses::total 441 # number of overall (read+write) accesses 802system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.942373 # miss rate for ReadReq accesses 803system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.807692 # miss rate for ReadReq accesses 804system.cpu.l2cache.ReadReq_miss_rate::total 0.907268 # miss rate for ReadReq accesses 805system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 1 # miss rate for ReadExReq accesses 806system.cpu.l2cache.ReadExReq_miss_rate::total 1 # miss rate for ReadExReq accesses 807system.cpu.l2cache.demand_miss_rate::cpu.inst 0.942373 # miss rate for demand accesses 808system.cpu.l2cache.demand_miss_rate::cpu.data 0.863014 # miss rate for demand accesses 809system.cpu.l2cache.demand_miss_rate::total 0.916100 # miss rate for demand accesses 810system.cpu.l2cache.overall_miss_rate::cpu.inst 0.942373 # miss rate for overall accesses 811system.cpu.l2cache.overall_miss_rate::cpu.data 0.863014 # miss rate for overall accesses 812system.cpu.l2cache.overall_miss_rate::total 0.916100 # miss rate for overall accesses 813system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 31741.007194 # average ReadReq miss latency 814system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 37089.285714 # average ReadReq miss latency 815system.cpu.l2cache.ReadReq_avg_miss_latency::total 32982.044199 # average ReadReq miss latency 816system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 44666.666667 # average ReadExReq miss latency 817system.cpu.l2cache.ReadExReq_avg_miss_latency::total 44666.666667 # average ReadExReq miss latency 818system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 31741.007194 # average overall miss latency 819system.cpu.l2cache.demand_avg_miss_latency::cpu.data 39615.079365 # average overall miss latency 820system.cpu.l2cache.demand_avg_miss_latency::total 34196.782178 # average overall miss latency 821system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 31741.007194 # average overall miss latency 822system.cpu.l2cache.overall_avg_miss_latency::cpu.data 39615.079365 # average overall miss latency 823system.cpu.l2cache.overall_avg_miss_latency::total 34196.782178 # average overall miss latency 824system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked 825system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked 826system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked 827system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked 828system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked 829system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked 830system.cpu.l2cache.fast_writes 0 # number of fast writes performed 831system.cpu.l2cache.cache_copies 0 # number of cache copies performed 832system.cpu.l2cache.ReadReq_mshr_hits::cpu.inst 2 # number of ReadReq MSHR hits 833system.cpu.l2cache.ReadReq_mshr_hits::cpu.data 4 # number of ReadReq MSHR hits 834system.cpu.l2cache.ReadReq_mshr_hits::total 6 # number of ReadReq MSHR hits 835system.cpu.l2cache.demand_mshr_hits::cpu.inst 2 # number of demand (read+write) MSHR hits 836system.cpu.l2cache.demand_mshr_hits::cpu.data 4 # number of demand (read+write) MSHR hits 837system.cpu.l2cache.demand_mshr_hits::total 6 # number of demand (read+write) MSHR hits 838system.cpu.l2cache.overall_mshr_hits::cpu.inst 2 # number of overall MSHR hits 839system.cpu.l2cache.overall_mshr_hits::cpu.data 4 # number of overall MSHR hits 840system.cpu.l2cache.overall_mshr_hits::total 6 # number of overall MSHR hits 841system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 276 # number of ReadReq MSHR misses 842system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 80 # number of ReadReq MSHR misses 843system.cpu.l2cache.ReadReq_mshr_misses::total 356 # number of ReadReq MSHR misses 844system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 42 # number of ReadExReq MSHR misses 845system.cpu.l2cache.ReadExReq_mshr_misses::total 42 # number of ReadExReq MSHR misses 846system.cpu.l2cache.demand_mshr_misses::cpu.inst 276 # number of demand (read+write) MSHR misses 847system.cpu.l2cache.demand_mshr_misses::cpu.data 122 # number of demand (read+write) MSHR misses 848system.cpu.l2cache.demand_mshr_misses::total 398 # number of demand (read+write) MSHR misses 849system.cpu.l2cache.overall_mshr_misses::cpu.inst 276 # number of overall MSHR misses 850system.cpu.l2cache.overall_mshr_misses::cpu.data 122 # number of overall MSHR misses 851system.cpu.l2cache.overall_mshr_misses::total 398 # number of overall MSHR misses 852system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 7843874 # number of ReadReq MSHR miss cycles 853system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 2768060 # number of ReadReq MSHR miss cycles 854system.cpu.l2cache.ReadReq_mshr_miss_latency::total 10611934 # number of ReadReq MSHR miss cycles 855system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 1736536 # number of ReadExReq MSHR miss cycles 856system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 1736536 # number of ReadExReq MSHR miss cycles 857system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 7843874 # number of demand (read+write) MSHR miss cycles 858system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 4504596 # number of demand (read+write) MSHR miss cycles 859system.cpu.l2cache.demand_mshr_miss_latency::total 12348470 # number of demand (read+write) MSHR miss cycles 860system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 7843874 # number of overall MSHR miss cycles 861system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 4504596 # number of overall MSHR miss cycles 862system.cpu.l2cache.overall_mshr_miss_latency::total 12348470 # number of overall MSHR miss cycles 863system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.935593 # mshr miss rate for ReadReq accesses 864system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.769231 # mshr miss rate for ReadReq accesses 865system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.892231 # mshr miss rate for ReadReq accesses 866system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 1 # mshr miss rate for ReadExReq accesses 867system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 1 # mshr miss rate for ReadExReq accesses 868system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.935593 # mshr miss rate for demand accesses 869system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.835616 # mshr miss rate for demand accesses 870system.cpu.l2cache.demand_mshr_miss_rate::total 0.902494 # mshr miss rate for demand accesses 871system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.935593 # mshr miss rate for overall accesses 872system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.835616 # mshr miss rate for overall accesses 873system.cpu.l2cache.overall_mshr_miss_rate::total 0.902494 # mshr miss rate for overall accesses 874system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 28419.833333 # average ReadReq mshr miss latency 875system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 34600.750000 # average ReadReq mshr miss latency 876system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 29808.803371 # average ReadReq mshr miss latency 877system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 41346.095238 # average ReadExReq mshr miss latency 878system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 41346.095238 # average ReadExReq mshr miss latency 879system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 28419.833333 # average overall mshr miss latency 880system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 36922.918033 # average overall mshr miss latency 881system.cpu.l2cache.demand_avg_mshr_miss_latency::total 31026.306533 # average overall mshr miss latency 882system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 28419.833333 # average overall mshr miss latency 883system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 36922.918033 # average overall mshr miss latency 884system.cpu.l2cache.overall_avg_mshr_miss_latency::total 31026.306533 # average overall mshr miss latency 885system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate 886 887---------- End Simulation Statistics ---------- 888