stats.txt revision 11440
13096SN/A
23096SN/A---------- Begin Simulation Statistics ----------
310726Sandreas.hansson@arm.comsim_seconds                                  0.000022                       # Number of seconds simulated
411440SCurtis.Dunham@arm.comsim_ticks                                    22019000                       # Number of ticks simulated
511440SCurtis.Dunham@arm.comfinal_tick                                   22019000                       # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
68428SN/Asim_freq                                 1000000000000                       # Frequency of simulated ticks
711390Ssteve.reinhardt@amd.comhost_inst_rate                                  66596                       # Simulator instruction rate (inst/s)
811390Ssteve.reinhardt@amd.comhost_op_rate                                    66584                       # Simulator op (including micro ops) rate (op/s)
911390Ssteve.reinhardt@amd.comhost_tick_rate                              229093695                       # Simulator tick rate (ticks/s)
1011390Ssteve.reinhardt@amd.comhost_mem_usage                                 228860                       # Number of bytes of host memory used
1111390Ssteve.reinhardt@amd.comhost_seconds                                     0.10                       # Real time elapsed on the host
1211390Ssteve.reinhardt@amd.comsim_insts                                        6385                       # Number of instructions simulated
1311390Ssteve.reinhardt@amd.comsim_ops                                          6385                       # Number of ops (including micro ops) simulated
1410036SAli.Saidi@ARM.comsystem.voltage_domain.voltage                       1                       # Voltage in Volts
1510036SAli.Saidi@ARM.comsystem.clk_domain.clock                          1000                       # Clock period in ticks
1611440SCurtis.Dunham@arm.comsystem.physmem.bytes_read::cpu.inst             19968                       # Number of bytes read from this memory
1711390Ssteve.reinhardt@amd.comsystem.physmem.bytes_read::cpu.data             11072                       # Number of bytes read from this memory
1811440SCurtis.Dunham@arm.comsystem.physmem.bytes_read::total                31040                       # Number of bytes read from this memory
1911440SCurtis.Dunham@arm.comsystem.physmem.bytes_inst_read::cpu.inst        19968                       # Number of instructions bytes read from this memory
2011440SCurtis.Dunham@arm.comsystem.physmem.bytes_inst_read::total           19968                       # Number of instructions bytes read from this memory
2111440SCurtis.Dunham@arm.comsystem.physmem.num_reads::cpu.inst                312                       # Number of read requests responded to by this memory
2211390Ssteve.reinhardt@amd.comsystem.physmem.num_reads::cpu.data                173                       # Number of read requests responded to by this memory
2311440SCurtis.Dunham@arm.comsystem.physmem.num_reads::total                   485                       # Number of read requests responded to by this memory
2411440SCurtis.Dunham@arm.comsystem.physmem.bw_read::cpu.inst            906853172                       # Total read bandwidth from this memory (bytes/s)
2511440SCurtis.Dunham@arm.comsystem.physmem.bw_read::cpu.data            502838458                       # Total read bandwidth from this memory (bytes/s)
2611440SCurtis.Dunham@arm.comsystem.physmem.bw_read::total              1409691630                       # Total read bandwidth from this memory (bytes/s)
2711440SCurtis.Dunham@arm.comsystem.physmem.bw_inst_read::cpu.inst       906853172                       # Instruction read bandwidth from this memory (bytes/s)
2811440SCurtis.Dunham@arm.comsystem.physmem.bw_inst_read::total          906853172                       # Instruction read bandwidth from this memory (bytes/s)
2911440SCurtis.Dunham@arm.comsystem.physmem.bw_total::cpu.inst           906853172                       # Total bandwidth to/from this memory (bytes/s)
3011440SCurtis.Dunham@arm.comsystem.physmem.bw_total::cpu.data           502838458                       # Total bandwidth to/from this memory (bytes/s)
3111440SCurtis.Dunham@arm.comsystem.physmem.bw_total::total             1409691630                       # Total bandwidth to/from this memory (bytes/s)
3211440SCurtis.Dunham@arm.comsystem.physmem.readReqs                           485                       # Number of read requests accepted
339978Sandreas.hansson@arm.comsystem.physmem.writeReqs                            0                       # Number of write requests accepted
3411440SCurtis.Dunham@arm.comsystem.physmem.readBursts                         485                       # Number of DRAM read bursts, including those serviced by the write queue
359978Sandreas.hansson@arm.comsystem.physmem.writeBursts                          0                       # Number of DRAM write bursts, including those merged in the write queue
3611440SCurtis.Dunham@arm.comsystem.physmem.bytesReadDRAM                    31040                       # Total number of bytes read from DRAM
379978Sandreas.hansson@arm.comsystem.physmem.bytesReadWrQ                         0                       # Total number of bytes read from write queue
389978Sandreas.hansson@arm.comsystem.physmem.bytesWritten                         0                       # Total number of bytes written to DRAM
3911440SCurtis.Dunham@arm.comsystem.physmem.bytesReadSys                     31040                       # Total read bytes from the system interface side
409978Sandreas.hansson@arm.comsystem.physmem.bytesWrittenSys                      0                       # Total written bytes from the system interface side
419978Sandreas.hansson@arm.comsystem.physmem.servicedByWrQ                        0                       # Number of DRAM read bursts serviced by the write queue
429978Sandreas.hansson@arm.comsystem.physmem.mergedWrBursts                       0                       # Number of DRAM write bursts merged with an existing one
439978Sandreas.hansson@arm.comsystem.physmem.neitherReadNorWriteReqs              0                       # Number of requests that are neither read nor write
4411440SCurtis.Dunham@arm.comsystem.physmem.perBankRdBursts::0                  69                       # Per bank write bursts
4511103Snilay@cs.wisc.edusystem.physmem.perBankRdBursts::1                  32                       # Per bank write bursts
4611440SCurtis.Dunham@arm.comsystem.physmem.perBankRdBursts::2                  33                       # Per bank write bursts
479978Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::3                  47                       # Per bank write bursts
4811390Ssteve.reinhardt@amd.comsystem.physmem.perBankRdBursts::4                  42                       # Per bank write bursts
4910352Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::5                  20                       # Per bank write bursts
509978Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::6                   1                       # Per bank write bursts
519978Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::7                   3                       # Per bank write bursts
529978Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::8                   0                       # Per bank write bursts
539978Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::9                   1                       # Per bank write bursts
5410726Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::10                 22                       # Per bank write bursts
5510352Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::11                 25                       # Per bank write bursts
569978Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::12                 14                       # Per bank write bursts
5711103Snilay@cs.wisc.edusystem.physmem.perBankRdBursts::13                118                       # Per bank write bursts
589978Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::14                 45                       # Per bank write bursts
5911390Ssteve.reinhardt@amd.comsystem.physmem.perBankRdBursts::15                 13                       # Per bank write bursts
609978Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::0                   0                       # Per bank write bursts
619978Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::1                   0                       # Per bank write bursts
629978Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::2                   0                       # Per bank write bursts
639978Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::3                   0                       # Per bank write bursts
649978Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::4                   0                       # Per bank write bursts
659978Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::5                   0                       # Per bank write bursts
669978Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::6                   0                       # Per bank write bursts
679978Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::7                   0                       # Per bank write bursts
689978Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::8                   0                       # Per bank write bursts
699978Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::9                   0                       # Per bank write bursts
709978Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::10                  0                       # Per bank write bursts
719978Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::11                  0                       # Per bank write bursts
729978Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::12                  0                       # Per bank write bursts
739978Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::13                  0                       # Per bank write bursts
749978Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::14                  0                       # Per bank write bursts
759978Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::15                  0                       # Per bank write bursts
769978Sandreas.hansson@arm.comsystem.physmem.numRdRetry                           0                       # Number of times read queue was full causing retry
779978Sandreas.hansson@arm.comsystem.physmem.numWrRetry                           0                       # Number of times write queue was full causing retry
7811440SCurtis.Dunham@arm.comsystem.physmem.totGap                        21881000                       # Total gap between requests
799978Sandreas.hansson@arm.comsystem.physmem.readPktSize::0                       0                       # Read request sizes (log2)
809978Sandreas.hansson@arm.comsystem.physmem.readPktSize::1                       0                       # Read request sizes (log2)
819978Sandreas.hansson@arm.comsystem.physmem.readPktSize::2                       0                       # Read request sizes (log2)
829978Sandreas.hansson@arm.comsystem.physmem.readPktSize::3                       0                       # Read request sizes (log2)
839978Sandreas.hansson@arm.comsystem.physmem.readPktSize::4                       0                       # Read request sizes (log2)
849978Sandreas.hansson@arm.comsystem.physmem.readPktSize::5                       0                       # Read request sizes (log2)
8511440SCurtis.Dunham@arm.comsystem.physmem.readPktSize::6                     485                       # Read request sizes (log2)
869978Sandreas.hansson@arm.comsystem.physmem.writePktSize::0                      0                       # Write request sizes (log2)
879978Sandreas.hansson@arm.comsystem.physmem.writePktSize::1                      0                       # Write request sizes (log2)
889978Sandreas.hansson@arm.comsystem.physmem.writePktSize::2                      0                       # Write request sizes (log2)
899978Sandreas.hansson@arm.comsystem.physmem.writePktSize::3                      0                       # Write request sizes (log2)
909978Sandreas.hansson@arm.comsystem.physmem.writePktSize::4                      0                       # Write request sizes (log2)
919978Sandreas.hansson@arm.comsystem.physmem.writePktSize::5                      0                       # Write request sizes (log2)
929978Sandreas.hansson@arm.comsystem.physmem.writePktSize::6                      0                       # Write request sizes (log2)
9311390Ssteve.reinhardt@amd.comsystem.physmem.rdQLenPdf::0                       272                       # What read queue length does an incoming req see
9411440SCurtis.Dunham@arm.comsystem.physmem.rdQLenPdf::1                       133                       # What read queue length does an incoming req see
9511440SCurtis.Dunham@arm.comsystem.physmem.rdQLenPdf::2                        57                       # What read queue length does an incoming req see
9611440SCurtis.Dunham@arm.comsystem.physmem.rdQLenPdf::3                        15                       # What read queue length does an incoming req see
9711103Snilay@cs.wisc.edusystem.physmem.rdQLenPdf::4                         8                       # What read queue length does an incoming req see
989322Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::5                         0                       # What read queue length does an incoming req see
999312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::6                         0                       # What read queue length does an incoming req see
1009312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::7                         0                       # What read queue length does an incoming req see
1019312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::8                         0                       # What read queue length does an incoming req see
1029312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::9                         0                       # What read queue length does an incoming req see
1039312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::10                        0                       # What read queue length does an incoming req see
1049312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::11                        0                       # What read queue length does an incoming req see
1059312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::12                        0                       # What read queue length does an incoming req see
1069312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::13                        0                       # What read queue length does an incoming req see
1079312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::14                        0                       # What read queue length does an incoming req see
1089312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::15                        0                       # What read queue length does an incoming req see
1099312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::16                        0                       # What read queue length does an incoming req see
1109312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::17                        0                       # What read queue length does an incoming req see
1119312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::18                        0                       # What read queue length does an incoming req see
1129312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::19                        0                       # What read queue length does an incoming req see
1139312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::20                        0                       # What read queue length does an incoming req see
1149312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::21                        0                       # What read queue length does an incoming req see
1159312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::22                        0                       # What read queue length does an incoming req see
1169312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::23                        0                       # What read queue length does an incoming req see
1179312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::24                        0                       # What read queue length does an incoming req see
1189312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::25                        0                       # What read queue length does an incoming req see
1199312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::26                        0                       # What read queue length does an incoming req see
1209312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::27                        0                       # What read queue length does an incoming req see
1219312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::28                        0                       # What read queue length does an incoming req see
1229312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::29                        0                       # What read queue length does an incoming req see
1239312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::30                        0                       # What read queue length does an incoming req see
1249312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::31                        0                       # What read queue length does an incoming req see
1259312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::0                         0                       # What write queue length does an incoming req see
1269312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::1                         0                       # What write queue length does an incoming req see
1279312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::2                         0                       # What write queue length does an incoming req see
1289312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::3                         0                       # What write queue length does an incoming req see
1299312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::4                         0                       # What write queue length does an incoming req see
1309312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::5                         0                       # What write queue length does an incoming req see
1319312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::6                         0                       # What write queue length does an incoming req see
1329312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::7                         0                       # What write queue length does an incoming req see
1339312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::8                         0                       # What write queue length does an incoming req see
1349312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::9                         0                       # What write queue length does an incoming req see
1359312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::10                        0                       # What write queue length does an incoming req see
1369312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::11                        0                       # What write queue length does an incoming req see
1379312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::12                        0                       # What write queue length does an incoming req see
1389312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::13                        0                       # What write queue length does an incoming req see
1399312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::14                        0                       # What write queue length does an incoming req see
1409312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::15                        0                       # What write queue length does an incoming req see
1419312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::16                        0                       # What write queue length does an incoming req see
1429312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::17                        0                       # What write queue length does an incoming req see
1439312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::18                        0                       # What write queue length does an incoming req see
1449312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::19                        0                       # What write queue length does an incoming req see
1459312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::20                        0                       # What write queue length does an incoming req see
1469312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::21                        0                       # What write queue length does an incoming req see
1479312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::22                        0                       # What write queue length does an incoming req see
1489312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::23                        0                       # What write queue length does an incoming req see
1499312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::24                        0                       # What write queue length does an incoming req see
1509312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::25                        0                       # What write queue length does an incoming req see
1519312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::26                        0                       # What write queue length does an incoming req see
1529312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::27                        0                       # What write queue length does an incoming req see
1539312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::28                        0                       # What write queue length does an incoming req see
1549312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::29                        0                       # What write queue length does an incoming req see
1559312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::30                        0                       # What write queue length does an incoming req see
1569312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::31                        0                       # What write queue length does an incoming req see
15710148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::32                        0                       # What write queue length does an incoming req see
15810148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::33                        0                       # What write queue length does an incoming req see
15910148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::34                        0                       # What write queue length does an incoming req see
16010148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::35                        0                       # What write queue length does an incoming req see
16110148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::36                        0                       # What write queue length does an incoming req see
16210148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::37                        0                       # What write queue length does an incoming req see
16310148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::38                        0                       # What write queue length does an incoming req see
16410148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::39                        0                       # What write queue length does an incoming req see
16510148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::40                        0                       # What write queue length does an incoming req see
16610148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::41                        0                       # What write queue length does an incoming req see
16710148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::42                        0                       # What write queue length does an incoming req see
16810148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::43                        0                       # What write queue length does an incoming req see
16910148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::44                        0                       # What write queue length does an incoming req see
17010148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::45                        0                       # What write queue length does an incoming req see
17110148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::46                        0                       # What write queue length does an incoming req see
17210148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::47                        0                       # What write queue length does an incoming req see
17310148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::48                        0                       # What write queue length does an incoming req see
17410148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::49                        0                       # What write queue length does an incoming req see
17510148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::50                        0                       # What write queue length does an incoming req see
17610148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::51                        0                       # What write queue length does an incoming req see
17710148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::52                        0                       # What write queue length does an incoming req see
17810148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::53                        0                       # What write queue length does an incoming req see
17910148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::54                        0                       # What write queue length does an incoming req see
18010148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::55                        0                       # What write queue length does an incoming req see
18110148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::56                        0                       # What write queue length does an incoming req see
18210148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::57                        0                       # What write queue length does an incoming req see
18310148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::58                        0                       # What write queue length does an incoming req see
18410148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::59                        0                       # What write queue length does an incoming req see
18510148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::60                        0                       # What write queue length does an incoming req see
18610148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::61                        0                       # What write queue length does an incoming req see
18710148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::62                        0                       # What write queue length does an incoming req see
18810148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::63                        0                       # What write queue length does an incoming req see
18911390Ssteve.reinhardt@amd.comsystem.physmem.bytesPerActivate::samples           76                       # Bytes accessed per row activation
19011440SCurtis.Dunham@arm.comsystem.physmem.bytesPerActivate::mean      353.684211                       # Bytes accessed per row activation
19111440SCurtis.Dunham@arm.comsystem.physmem.bytesPerActivate::gmean     230.878571                       # Bytes accessed per row activation
19211440SCurtis.Dunham@arm.comsystem.physmem.bytesPerActivate::stdev     321.867393                       # Bytes accessed per row activation
19311390Ssteve.reinhardt@amd.comsystem.physmem.bytesPerActivate::0-127             18     23.68%     23.68% # Bytes accessed per row activation
19411440SCurtis.Dunham@arm.comsystem.physmem.bytesPerActivate::128-255           19     25.00%     48.68% # Bytes accessed per row activation
19511440SCurtis.Dunham@arm.comsystem.physmem.bytesPerActivate::256-383           10     13.16%     61.84% # Bytes accessed per row activation
19611440SCurtis.Dunham@arm.comsystem.physmem.bytesPerActivate::384-511           10     13.16%     75.00% # Bytes accessed per row activation
19711440SCurtis.Dunham@arm.comsystem.physmem.bytesPerActivate::512-639            5      6.58%     81.58% # Bytes accessed per row activation
19811440SCurtis.Dunham@arm.comsystem.physmem.bytesPerActivate::640-767            2      2.63%     84.21% # Bytes accessed per row activation
19911440SCurtis.Dunham@arm.comsystem.physmem.bytesPerActivate::768-895            2      2.63%     86.84% # Bytes accessed per row activation
20011390Ssteve.reinhardt@amd.comsystem.physmem.bytesPerActivate::1024-1151           10     13.16%    100.00% # Bytes accessed per row activation
20111390Ssteve.reinhardt@amd.comsystem.physmem.bytesPerActivate::total             76                       # Bytes accessed per row activation
20211440SCurtis.Dunham@arm.comsystem.physmem.totQLat                        4444750                       # Total ticks spent queuing
20311440SCurtis.Dunham@arm.comsystem.physmem.totMemAccLat                  13538500                       # Total ticks spent from burst creation until serviced by the DRAM
20411440SCurtis.Dunham@arm.comsystem.physmem.totBusLat                      2425000                       # Total ticks spent in databus transfers
20511440SCurtis.Dunham@arm.comsystem.physmem.avgQLat                        9164.43                       # Average queueing delay per DRAM burst
2069978Sandreas.hansson@arm.comsystem.physmem.avgBusLat                      5000.00                       # Average bus latency per DRAM burst
20711440SCurtis.Dunham@arm.comsystem.physmem.avgMemAccLat                  27914.43                       # Average memory access latency per DRAM burst
20811440SCurtis.Dunham@arm.comsystem.physmem.avgRdBW                        1409.69                       # Average DRAM read bandwidth in MiByte/s
2099978Sandreas.hansson@arm.comsystem.physmem.avgWrBW                           0.00                       # Average achieved write bandwidth in MiByte/s
21011440SCurtis.Dunham@arm.comsystem.physmem.avgRdBWSys                     1409.69                       # Average system read bandwidth in MiByte/s
2119978Sandreas.hansson@arm.comsystem.physmem.avgWrBWSys                        0.00                       # Average system write bandwidth in MiByte/s
2129978Sandreas.hansson@arm.comsystem.physmem.peakBW                        12800.00                       # Theoretical peak bandwidth in MiByte/s
21311440SCurtis.Dunham@arm.comsystem.physmem.busUtil                          11.01                       # Data bus utilization in percentage
21411440SCurtis.Dunham@arm.comsystem.physmem.busUtilRead                      11.01                       # Data bus utilization in percentage for reads
2159978Sandreas.hansson@arm.comsystem.physmem.busUtilWrite                      0.00                       # Data bus utilization in percentage for writes
21611440SCurtis.Dunham@arm.comsystem.physmem.avgRdQLen                         1.74                       # Average read queue length when enqueuing
2179978Sandreas.hansson@arm.comsystem.physmem.avgWrQLen                         0.00                       # Average write queue length when enqueuing
21811440SCurtis.Dunham@arm.comsystem.physmem.readRowHits                        394                       # Number of row buffer hits during reads
2199312Sandreas.hansson@arm.comsystem.physmem.writeRowHits                         0                       # Number of row buffer hits during writes
22011440SCurtis.Dunham@arm.comsystem.physmem.readRowHitRate                   81.24                       # Row buffer hit rate for reads
2219312Sandreas.hansson@arm.comsystem.physmem.writeRowHitRate                    nan                       # Row buffer hit rate for writes
22211440SCurtis.Dunham@arm.comsystem.physmem.avgGap                        45115.46                       # Average gap between requests
22311440SCurtis.Dunham@arm.comsystem.physmem.pageHitRate                      81.24                       # Row buffer hit rate, read and write combined
22411103Snilay@cs.wisc.edusystem.physmem_0.actEnergy                     196560                       # Energy for activate commands per rank (pJ)
22511103Snilay@cs.wisc.edusystem.physmem_0.preEnergy                     107250                       # Energy for precharge commands per rank (pJ)
22611440SCurtis.Dunham@arm.comsystem.physmem_0.readEnergy                   1653600                       # Energy for read commands per rank (pJ)
22710628Sandreas.hansson@arm.comsystem.physmem_0.writeEnergy                        0                       # Energy for write commands per rank (pJ)
22810628Sandreas.hansson@arm.comsystem.physmem_0.refreshEnergy                1017120                       # Energy for refresh commands per rank (pJ)
22910726Sandreas.hansson@arm.comsystem.physmem_0.actBackEnergy               10785825                       # Energy for active background per rank (pJ)
23010628Sandreas.hansson@arm.comsystem.physmem_0.preBackEnergy                  38250                       # Energy for precharge background per rank (pJ)
23111440SCurtis.Dunham@arm.comsystem.physmem_0.totalEnergy                 13798605                       # Total energy per rank (pJ)
23211440SCurtis.Dunham@arm.comsystem.physmem_0.averagePower              871.536712                       # Core power per rank (mW)
23311440SCurtis.Dunham@arm.comsystem.physmem_0.memoryStateTime::IDLE         297750                       # Time in different power states
23410628Sandreas.hansson@arm.comsystem.physmem_0.memoryStateTime::REF          520000                       # Time in different power states
23510628Sandreas.hansson@arm.comsystem.physmem_0.memoryStateTime::PRE_PDN            0                       # Time in different power states
23610726Sandreas.hansson@arm.comsystem.physmem_0.memoryStateTime::ACT        15303750                       # Time in different power states
23710628Sandreas.hansson@arm.comsystem.physmem_0.memoryStateTime::ACT_PDN            0                       # Time in different power states
23811390Ssteve.reinhardt@amd.comsystem.physmem_1.actEnergy                     294840                       # Energy for activate commands per rank (pJ)
23911390Ssteve.reinhardt@amd.comsystem.physmem_1.preEnergy                     160875                       # Energy for precharge commands per rank (pJ)
24011440SCurtis.Dunham@arm.comsystem.physmem_1.readEnergy                   1271400                       # Energy for read commands per rank (pJ)
24110628Sandreas.hansson@arm.comsystem.physmem_1.writeEnergy                        0                       # Energy for write commands per rank (pJ)
24210628Sandreas.hansson@arm.comsystem.physmem_1.refreshEnergy                1017120                       # Energy for refresh commands per rank (pJ)
24311440SCurtis.Dunham@arm.comsystem.physmem_1.actBackEnergy               10085580                       # Energy for active background per rank (pJ)
24411440SCurtis.Dunham@arm.comsystem.physmem_1.preBackEnergy                 657000                       # Energy for precharge background per rank (pJ)
24511440SCurtis.Dunham@arm.comsystem.physmem_1.totalEnergy                 13486815                       # Total energy per rank (pJ)
24611440SCurtis.Dunham@arm.comsystem.physmem_1.averagePower              851.440341                       # Core power per rank (mW)
24711440SCurtis.Dunham@arm.comsystem.physmem_1.memoryStateTime::IDLE        1024500                       # Time in different power states
24810628Sandreas.hansson@arm.comsystem.physmem_1.memoryStateTime::REF          520000                       # Time in different power states
24910628Sandreas.hansson@arm.comsystem.physmem_1.memoryStateTime::PRE_PDN            0                       # Time in different power states
25011440SCurtis.Dunham@arm.comsystem.physmem_1.memoryStateTime::ACT        14308250                       # Time in different power states
25110628Sandreas.hansson@arm.comsystem.physmem_1.memoryStateTime::ACT_PDN            0                       # Time in different power states
25211440SCurtis.Dunham@arm.comsystem.cpu.branchPred.lookups                    2849                       # Number of BP lookups
25311440SCurtis.Dunham@arm.comsystem.cpu.branchPred.condPredicted              1676                       # Number of conditional branches predicted
25411440SCurtis.Dunham@arm.comsystem.cpu.branchPred.condIncorrect               481                       # Number of conditional branches incorrect
25511440SCurtis.Dunham@arm.comsystem.cpu.branchPred.BTBLookups                 2197                       # Number of BTB lookups
25611440SCurtis.Dunham@arm.comsystem.cpu.branchPred.BTBHits                     713                       # Number of BTB hits
2579481Snilay@cs.wisc.edusystem.cpu.branchPred.BTBCorrect                    0                       # Number of correct BTB predictions (this stat may not work properly.
25811440SCurtis.Dunham@arm.comsystem.cpu.branchPred.BTBHitPct             32.453345                       # BTB Hit Percentage
25911440SCurtis.Dunham@arm.comsystem.cpu.branchPred.usedRAS                     442                       # Number of times the RAS was used to get a target.
26011440SCurtis.Dunham@arm.comsystem.cpu.branchPred.RASInCorrect                 41                       # Number of incorrect RAS predictions.
26111440SCurtis.Dunham@arm.comsystem.cpu.branchPred.indirectLookups             461                       # Number of indirect predictor lookups.
26211440SCurtis.Dunham@arm.comsystem.cpu.branchPred.indirectHits                 25                       # Number of indirect target hits.
26311440SCurtis.Dunham@arm.comsystem.cpu.branchPred.indirectMisses              436                       # Number of indirect misses.
26411440SCurtis.Dunham@arm.comsystem.cpu.branchPredindirectMispredicted          123                       # Number of mispredicted indirect branches.
26510628Sandreas.hansson@arm.comsystem.cpu_clk_domain.clock                       500                       # Clock period in ticks
2668428SN/Asystem.cpu.dtb.fetch_hits                           0                       # ITB hits
2678428SN/Asystem.cpu.dtb.fetch_misses                         0                       # ITB misses
2688428SN/Asystem.cpu.dtb.fetch_acv                            0                       # ITB acv
2698428SN/Asystem.cpu.dtb.fetch_accesses                       0                       # ITB accesses
27011440SCurtis.Dunham@arm.comsystem.cpu.dtb.read_hits                         2261                       # DTB read hits
27111440SCurtis.Dunham@arm.comsystem.cpu.dtb.read_misses                         48                       # DTB read misses
2728428SN/Asystem.cpu.dtb.read_acv                             0                       # DTB read access violations
27311440SCurtis.Dunham@arm.comsystem.cpu.dtb.read_accesses                     2309                       # DTB read accesses
27411440SCurtis.Dunham@arm.comsystem.cpu.dtb.write_hits                        1039                       # DTB write hits
27511103Snilay@cs.wisc.edusystem.cpu.dtb.write_misses                        28                       # DTB write misses
2768428SN/Asystem.cpu.dtb.write_acv                            0                       # DTB write access violations
27711440SCurtis.Dunham@arm.comsystem.cpu.dtb.write_accesses                    1067                       # DTB write accesses
27811440SCurtis.Dunham@arm.comsystem.cpu.dtb.data_hits                         3300                       # DTB hits
27911440SCurtis.Dunham@arm.comsystem.cpu.dtb.data_misses                         76                       # DTB misses
2808428SN/Asystem.cpu.dtb.data_acv                             0                       # DTB access violations
28111440SCurtis.Dunham@arm.comsystem.cpu.dtb.data_accesses                     3376                       # DTB accesses
28211440SCurtis.Dunham@arm.comsystem.cpu.itb.fetch_hits                        2293                       # ITB hits
28311440SCurtis.Dunham@arm.comsystem.cpu.itb.fetch_misses                        27                       # ITB misses
2848428SN/Asystem.cpu.itb.fetch_acv                            0                       # ITB acv
28511440SCurtis.Dunham@arm.comsystem.cpu.itb.fetch_accesses                    2320                       # ITB accesses
2868428SN/Asystem.cpu.itb.read_hits                            0                       # DTB read hits
2878428SN/Asystem.cpu.itb.read_misses                          0                       # DTB read misses
2888428SN/Asystem.cpu.itb.read_acv                             0                       # DTB read access violations
2898428SN/Asystem.cpu.itb.read_accesses                        0                       # DTB read accesses
2908428SN/Asystem.cpu.itb.write_hits                           0                       # DTB write hits
2918428SN/Asystem.cpu.itb.write_misses                         0                       # DTB write misses
2928428SN/Asystem.cpu.itb.write_acv                            0                       # DTB write access violations
2938428SN/Asystem.cpu.itb.write_accesses                       0                       # DTB write accesses
2948428SN/Asystem.cpu.itb.data_hits                            0                       # DTB hits
2958428SN/Asystem.cpu.itb.data_misses                          0                       # DTB misses
2968428SN/Asystem.cpu.itb.data_acv                             0                       # DTB access violations
2978428SN/Asystem.cpu.itb.data_accesses                        0                       # DTB accesses
2988428SN/Asystem.cpu.workload.num_syscalls                   17                       # Number of system calls
29911440SCurtis.Dunham@arm.comsystem.cpu.numCycles                            44039                       # number of cpu cycles simulated
3008428SN/Asystem.cpu.numWorkItemsStarted                      0                       # number of work items this cpu started
3018428SN/Asystem.cpu.numWorkItemsCompleted                    0                       # number of work items this cpu completed
30211440SCurtis.Dunham@arm.comsystem.cpu.fetch.icacheStallCycles               8533                       # Number of cycles fetch is stalled on an Icache miss
30311440SCurtis.Dunham@arm.comsystem.cpu.fetch.Insts                          16533                       # Number of instructions fetch has processed
30411440SCurtis.Dunham@arm.comsystem.cpu.fetch.Branches                        2849                       # Number of branches that fetch encountered
30511440SCurtis.Dunham@arm.comsystem.cpu.fetch.predictedBranches               1180                       # Number of branches that fetch has predicted taken
30611440SCurtis.Dunham@arm.comsystem.cpu.fetch.Cycles                          5068                       # Number of cycles fetch has run and was not squashing or blocked
30711440SCurtis.Dunham@arm.comsystem.cpu.fetch.SquashCycles                    1044                       # Number of cycles fetch has spent squashing
30811440SCurtis.Dunham@arm.comsystem.cpu.fetch.MiscStallCycles                   22                       # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
30911440SCurtis.Dunham@arm.comsystem.cpu.fetch.PendingTrapStallCycles           654                       # Number of stall cycles due to pending traps
31011440SCurtis.Dunham@arm.comsystem.cpu.fetch.CacheLines                      2293                       # Number of cache lines fetched
31111440SCurtis.Dunham@arm.comsystem.cpu.fetch.IcacheSquashes                   333                       # Number of outstanding Icache misses that were squashed
31211440SCurtis.Dunham@arm.comsystem.cpu.fetch.rateDist::samples              14799                       # Number of instructions fetched each cycle (Total)
31311440SCurtis.Dunham@arm.comsystem.cpu.fetch.rateDist::mean              1.117170                       # Number of instructions fetched each cycle (Total)
31411440SCurtis.Dunham@arm.comsystem.cpu.fetch.rateDist::stdev             2.500450                       # Number of instructions fetched each cycle (Total)
3156291SN/Asystem.cpu.fetch.rateDist::underflows               0      0.00%      0.00% # Number of instructions fetched each cycle (Total)
31611440SCurtis.Dunham@arm.comsystem.cpu.fetch.rateDist::0                    11815     79.84%     79.84% # Number of instructions fetched each cycle (Total)
31711440SCurtis.Dunham@arm.comsystem.cpu.fetch.rateDist::1                      299      2.02%     81.86% # Number of instructions fetched each cycle (Total)
31811440SCurtis.Dunham@arm.comsystem.cpu.fetch.rateDist::2                      232      1.57%     83.42% # Number of instructions fetched each cycle (Total)
31911440SCurtis.Dunham@arm.comsystem.cpu.fetch.rateDist::3                      256      1.73%     85.15% # Number of instructions fetched each cycle (Total)
32011440SCurtis.Dunham@arm.comsystem.cpu.fetch.rateDist::4                      292      1.97%     87.13% # Number of instructions fetched each cycle (Total)
32111440SCurtis.Dunham@arm.comsystem.cpu.fetch.rateDist::5                      232      1.57%     88.70% # Number of instructions fetched each cycle (Total)
32211440SCurtis.Dunham@arm.comsystem.cpu.fetch.rateDist::6                      283      1.91%     90.61% # Number of instructions fetched each cycle (Total)
32311440SCurtis.Dunham@arm.comsystem.cpu.fetch.rateDist::7                      144      0.97%     91.58% # Number of instructions fetched each cycle (Total)
32411440SCurtis.Dunham@arm.comsystem.cpu.fetch.rateDist::8                     1246      8.42%    100.00% # Number of instructions fetched each cycle (Total)
3256291SN/Asystem.cpu.fetch.rateDist::overflows                0      0.00%    100.00% # Number of instructions fetched each cycle (Total)
3266291SN/Asystem.cpu.fetch.rateDist::min_value                0                       # Number of instructions fetched each cycle (Total)
3276291SN/Asystem.cpu.fetch.rateDist::max_value                8                       # Number of instructions fetched each cycle (Total)
32811440SCurtis.Dunham@arm.comsystem.cpu.fetch.rateDist::total                14799                       # Number of instructions fetched each cycle (Total)
32911440SCurtis.Dunham@arm.comsystem.cpu.fetch.branchRate                  0.064693                       # Number of branch fetches per cycle
33011440SCurtis.Dunham@arm.comsystem.cpu.fetch.rate                        0.375417                       # Number of inst fetches per cycle
33111440SCurtis.Dunham@arm.comsystem.cpu.decode.IdleCycles                     8370                       # Number of cycles decode is idle
33211440SCurtis.Dunham@arm.comsystem.cpu.decode.BlockedCycles                  3320                       # Number of cycles decode is blocked
33311440SCurtis.Dunham@arm.comsystem.cpu.decode.RunCycles                      2446                       # Number of cycles decode is running
33411440SCurtis.Dunham@arm.comsystem.cpu.decode.UnblockCycles                   215                       # Number of cycles decode is unblocking
33511440SCurtis.Dunham@arm.comsystem.cpu.decode.SquashCycles                    448                       # Number of cycles decode is squashing
33611440SCurtis.Dunham@arm.comsystem.cpu.decode.BranchResolved                  226                       # Number of times decode resolved a branch
33711440SCurtis.Dunham@arm.comsystem.cpu.decode.BranchMispred                    75                       # Number of times decode detected a branch misprediction
33811440SCurtis.Dunham@arm.comsystem.cpu.decode.DecodedInsts                  14994                       # Number of instructions handled by decode
33911440SCurtis.Dunham@arm.comsystem.cpu.decode.SquashedInsts                   221                       # Number of squashed instructions handled by decode
34011440SCurtis.Dunham@arm.comsystem.cpu.rename.SquashCycles                    448                       # Number of cycles rename is squashing
34111440SCurtis.Dunham@arm.comsystem.cpu.rename.IdleCycles                     8529                       # Number of cycles rename is idle
34211440SCurtis.Dunham@arm.comsystem.cpu.rename.BlockCycles                    1727                       # Number of cycles rename is blocking
34311440SCurtis.Dunham@arm.comsystem.cpu.rename.serializeStallCycles            614                       # count of cycles rename stalled for serializing inst
34411440SCurtis.Dunham@arm.comsystem.cpu.rename.RunCycles                      2478                       # Number of cycles rename is running
34511440SCurtis.Dunham@arm.comsystem.cpu.rename.UnblockCycles                  1003                       # Number of cycles rename is unblocking
34611440SCurtis.Dunham@arm.comsystem.cpu.rename.RenamedInsts                  14444                       # Number of instructions processed by rename
34711440SCurtis.Dunham@arm.comsystem.cpu.rename.ROBFullEvents                     2                       # Number of times rename has blocked due to ROB full
34811440SCurtis.Dunham@arm.comsystem.cpu.rename.IQFullEvents                     21                       # Number of times rename has blocked due to IQ full
34911440SCurtis.Dunham@arm.comsystem.cpu.rename.LQFullEvents                     10                       # Number of times rename has blocked due to LQ full
35010892Sandreas.hansson@arm.comsystem.cpu.rename.SQFullEvents                    937                       # Number of times rename has blocked due to SQ full
35111440SCurtis.Dunham@arm.comsystem.cpu.rename.RenamedOperands               10925                       # Number of destination operands rename has renamed
35211440SCurtis.Dunham@arm.comsystem.cpu.rename.RenameLookups                 17893                       # Number of register rename lookups that rename has made
35311440SCurtis.Dunham@arm.comsystem.cpu.rename.int_rename_lookups            17884                       # Number of integer rename lookups
3549924Ssteve.reinhardt@amd.comsystem.cpu.rename.fp_rename_lookups                 8                       # Number of floating rename lookups
35511390Ssteve.reinhardt@amd.comsystem.cpu.rename.CommittedMaps                  4577                       # Number of HB maps that are committed
35611440SCurtis.Dunham@arm.comsystem.cpu.rename.UndoneMaps                     6348                       # Number of HB maps that are undone due to squashing
35711440SCurtis.Dunham@arm.comsystem.cpu.rename.serializingInsts                 28                       # count of serializing insts renamed
35811440SCurtis.Dunham@arm.comsystem.cpu.rename.tempSerializingInsts             22                       # count of temporary serializing insts renamed
35911440SCurtis.Dunham@arm.comsystem.cpu.rename.skidInsts                       585                       # count of insts added to the skid buffer
36011440SCurtis.Dunham@arm.comsystem.cpu.memDep0.insertedLoads                 2839                       # Number of loads inserted to the mem dependence unit.
36111440SCurtis.Dunham@arm.comsystem.cpu.memDep0.insertedStores                1293                       # Number of stores inserted to the mem dependence unit.
36211440SCurtis.Dunham@arm.comsystem.cpu.memDep0.conflictingLoads                18                       # Number of conflicting loads.
36311440SCurtis.Dunham@arm.comsystem.cpu.memDep0.conflictingStores                6                       # Number of conflicting stores.
36411440SCurtis.Dunham@arm.comsystem.cpu.iq.iqInstsAdded                      13053                       # Number of instructions added to the IQ (excludes non-spec)
36511440SCurtis.Dunham@arm.comsystem.cpu.iq.iqNonSpecInstsAdded                  27                       # Number of non-speculative instructions added to the IQ
36611440SCurtis.Dunham@arm.comsystem.cpu.iq.iqInstsIssued                     10776                       # Number of instructions issued
36711440SCurtis.Dunham@arm.comsystem.cpu.iq.iqSquashedInstsIssued                17                       # Number of squashed instructions issued
36811440SCurtis.Dunham@arm.comsystem.cpu.iq.iqSquashedInstsExamined            6694                       # Number of squashed instructions iterated over during squash; mainly for profiling
36911440SCurtis.Dunham@arm.comsystem.cpu.iq.iqSquashedOperandsExamined         3672                       # Number of squashed operands that are examined and possibly removed from graph
37011440SCurtis.Dunham@arm.comsystem.cpu.iq.iqSquashedNonSpecRemoved             10                       # Number of squashed non-spec instructions that were removed
37111440SCurtis.Dunham@arm.comsystem.cpu.iq.issued_per_cycle::samples         14799                       # Number of insts issued each cycle
37211440SCurtis.Dunham@arm.comsystem.cpu.iq.issued_per_cycle::mean         0.728157                       # Number of insts issued each cycle
37311440SCurtis.Dunham@arm.comsystem.cpu.iq.issued_per_cycle::stdev        1.465404                       # Number of insts issued each cycle
3748428SN/Asystem.cpu.iq.issued_per_cycle::underflows            0      0.00%      0.00% # Number of insts issued each cycle
37511440SCurtis.Dunham@arm.comsystem.cpu.iq.issued_per_cycle::0               10757     72.69%     72.69% # Number of insts issued each cycle
37611440SCurtis.Dunham@arm.comsystem.cpu.iq.issued_per_cycle::1                1297      8.76%     81.45% # Number of insts issued each cycle
37711440SCurtis.Dunham@arm.comsystem.cpu.iq.issued_per_cycle::2                 917      6.20%     87.65% # Number of insts issued each cycle
37811440SCurtis.Dunham@arm.comsystem.cpu.iq.issued_per_cycle::3                 680      4.59%     92.24% # Number of insts issued each cycle
37911440SCurtis.Dunham@arm.comsystem.cpu.iq.issued_per_cycle::4                 523      3.53%     95.78% # Number of insts issued each cycle
38011440SCurtis.Dunham@arm.comsystem.cpu.iq.issued_per_cycle::5                 348      2.35%     98.13% # Number of insts issued each cycle
38111440SCurtis.Dunham@arm.comsystem.cpu.iq.issued_per_cycle::6                 194      1.31%     99.44% # Number of insts issued each cycle
38211440SCurtis.Dunham@arm.comsystem.cpu.iq.issued_per_cycle::7                  55      0.37%     99.81% # Number of insts issued each cycle
38311440SCurtis.Dunham@arm.comsystem.cpu.iq.issued_per_cycle::8                  28      0.19%    100.00% # Number of insts issued each cycle
3848428SN/Asystem.cpu.iq.issued_per_cycle::overflows            0      0.00%    100.00% # Number of insts issued each cycle
3858428SN/Asystem.cpu.iq.issued_per_cycle::min_value            0                       # Number of insts issued each cycle
3868428SN/Asystem.cpu.iq.issued_per_cycle::max_value            8                       # Number of insts issued each cycle
38711440SCurtis.Dunham@arm.comsystem.cpu.iq.issued_per_cycle::total           14799                       # Number of insts issued each cycle
3888428SN/Asystem.cpu.iq.fu_full::No_OpClass                   0      0.00%      0.00% # attempts to use FU when none available
38911440SCurtis.Dunham@arm.comsystem.cpu.iq.fu_full::IntAlu                      19     13.77%     13.77% # attempts to use FU when none available
39011440SCurtis.Dunham@arm.comsystem.cpu.iq.fu_full::IntMult                      0      0.00%     13.77% # attempts to use FU when none available
39111440SCurtis.Dunham@arm.comsystem.cpu.iq.fu_full::IntDiv                       0      0.00%     13.77% # attempts to use FU when none available
39211440SCurtis.Dunham@arm.comsystem.cpu.iq.fu_full::FloatAdd                     0      0.00%     13.77% # attempts to use FU when none available
39311440SCurtis.Dunham@arm.comsystem.cpu.iq.fu_full::FloatCmp                     0      0.00%     13.77% # attempts to use FU when none available
39411440SCurtis.Dunham@arm.comsystem.cpu.iq.fu_full::FloatCvt                     0      0.00%     13.77% # attempts to use FU when none available
39511440SCurtis.Dunham@arm.comsystem.cpu.iq.fu_full::FloatMult                    0      0.00%     13.77% # attempts to use FU when none available
39611440SCurtis.Dunham@arm.comsystem.cpu.iq.fu_full::FloatDiv                     0      0.00%     13.77% # attempts to use FU when none available
39711440SCurtis.Dunham@arm.comsystem.cpu.iq.fu_full::FloatSqrt                    0      0.00%     13.77% # attempts to use FU when none available
39811440SCurtis.Dunham@arm.comsystem.cpu.iq.fu_full::SimdAdd                      0      0.00%     13.77% # attempts to use FU when none available
39911440SCurtis.Dunham@arm.comsystem.cpu.iq.fu_full::SimdAddAcc                   0      0.00%     13.77% # attempts to use FU when none available
40011440SCurtis.Dunham@arm.comsystem.cpu.iq.fu_full::SimdAlu                      0      0.00%     13.77% # attempts to use FU when none available
40111440SCurtis.Dunham@arm.comsystem.cpu.iq.fu_full::SimdCmp                      0      0.00%     13.77% # attempts to use FU when none available
40211440SCurtis.Dunham@arm.comsystem.cpu.iq.fu_full::SimdCvt                      0      0.00%     13.77% # attempts to use FU when none available
40311440SCurtis.Dunham@arm.comsystem.cpu.iq.fu_full::SimdMisc                     0      0.00%     13.77% # attempts to use FU when none available
40411440SCurtis.Dunham@arm.comsystem.cpu.iq.fu_full::SimdMult                     0      0.00%     13.77% # attempts to use FU when none available
40511440SCurtis.Dunham@arm.comsystem.cpu.iq.fu_full::SimdMultAcc                  0      0.00%     13.77% # attempts to use FU when none available
40611440SCurtis.Dunham@arm.comsystem.cpu.iq.fu_full::SimdShift                    0      0.00%     13.77% # attempts to use FU when none available
40711440SCurtis.Dunham@arm.comsystem.cpu.iq.fu_full::SimdShiftAcc                 0      0.00%     13.77% # attempts to use FU when none available
40811440SCurtis.Dunham@arm.comsystem.cpu.iq.fu_full::SimdSqrt                     0      0.00%     13.77% # attempts to use FU when none available
40911440SCurtis.Dunham@arm.comsystem.cpu.iq.fu_full::SimdFloatAdd                 0      0.00%     13.77% # attempts to use FU when none available
41011440SCurtis.Dunham@arm.comsystem.cpu.iq.fu_full::SimdFloatAlu                 0      0.00%     13.77% # attempts to use FU when none available
41111440SCurtis.Dunham@arm.comsystem.cpu.iq.fu_full::SimdFloatCmp                 0      0.00%     13.77% # attempts to use FU when none available
41211440SCurtis.Dunham@arm.comsystem.cpu.iq.fu_full::SimdFloatCvt                 0      0.00%     13.77% # attempts to use FU when none available
41311440SCurtis.Dunham@arm.comsystem.cpu.iq.fu_full::SimdFloatDiv                 0      0.00%     13.77% # attempts to use FU when none available
41411440SCurtis.Dunham@arm.comsystem.cpu.iq.fu_full::SimdFloatMisc                0      0.00%     13.77% # attempts to use FU when none available
41511440SCurtis.Dunham@arm.comsystem.cpu.iq.fu_full::SimdFloatMult                0      0.00%     13.77% # attempts to use FU when none available
41611440SCurtis.Dunham@arm.comsystem.cpu.iq.fu_full::SimdFloatMultAcc             0      0.00%     13.77% # attempts to use FU when none available
41711440SCurtis.Dunham@arm.comsystem.cpu.iq.fu_full::SimdFloatSqrt                0      0.00%     13.77% # attempts to use FU when none available
41811440SCurtis.Dunham@arm.comsystem.cpu.iq.fu_full::MemRead                     82     59.42%     73.19% # attempts to use FU when none available
41911440SCurtis.Dunham@arm.comsystem.cpu.iq.fu_full::MemWrite                    37     26.81%    100.00% # attempts to use FU when none available
4208428SN/Asystem.cpu.iq.fu_full::IprAccess                    0      0.00%    100.00% # attempts to use FU when none available
4218428SN/Asystem.cpu.iq.fu_full::InstPrefetch                 0      0.00%    100.00% # attempts to use FU when none available
4228241SN/Asystem.cpu.iq.FU_type_0::No_OpClass                 2      0.02%      0.02% # Type of FU issued
42311440SCurtis.Dunham@arm.comsystem.cpu.iq.FU_type_0::IntAlu                  7177     66.60%     66.62% # Type of FU issued
42411440SCurtis.Dunham@arm.comsystem.cpu.iq.FU_type_0::IntMult                    1      0.01%     66.63% # Type of FU issued
42511440SCurtis.Dunham@arm.comsystem.cpu.iq.FU_type_0::IntDiv                     0      0.00%     66.63% # Type of FU issued
42611440SCurtis.Dunham@arm.comsystem.cpu.iq.FU_type_0::FloatAdd                   2      0.02%     66.65% # Type of FU issued
42711440SCurtis.Dunham@arm.comsystem.cpu.iq.FU_type_0::FloatCmp                   0      0.00%     66.65% # Type of FU issued
42811440SCurtis.Dunham@arm.comsystem.cpu.iq.FU_type_0::FloatCvt                   0      0.00%     66.65% # Type of FU issued
42911440SCurtis.Dunham@arm.comsystem.cpu.iq.FU_type_0::FloatMult                  0      0.00%     66.65% # Type of FU issued
43011440SCurtis.Dunham@arm.comsystem.cpu.iq.FU_type_0::FloatDiv                   0      0.00%     66.65% # Type of FU issued
43111440SCurtis.Dunham@arm.comsystem.cpu.iq.FU_type_0::FloatSqrt                  0      0.00%     66.65% # Type of FU issued
43211440SCurtis.Dunham@arm.comsystem.cpu.iq.FU_type_0::SimdAdd                    0      0.00%     66.65% # Type of FU issued
43311440SCurtis.Dunham@arm.comsystem.cpu.iq.FU_type_0::SimdAddAcc                 0      0.00%     66.65% # Type of FU issued
43411440SCurtis.Dunham@arm.comsystem.cpu.iq.FU_type_0::SimdAlu                    0      0.00%     66.65% # Type of FU issued
43511440SCurtis.Dunham@arm.comsystem.cpu.iq.FU_type_0::SimdCmp                    0      0.00%     66.65% # Type of FU issued
43611440SCurtis.Dunham@arm.comsystem.cpu.iq.FU_type_0::SimdCvt                    0      0.00%     66.65% # Type of FU issued
43711440SCurtis.Dunham@arm.comsystem.cpu.iq.FU_type_0::SimdMisc                   0      0.00%     66.65% # Type of FU issued
43811440SCurtis.Dunham@arm.comsystem.cpu.iq.FU_type_0::SimdMult                   0      0.00%     66.65% # Type of FU issued
43911440SCurtis.Dunham@arm.comsystem.cpu.iq.FU_type_0::SimdMultAcc                0      0.00%     66.65% # Type of FU issued
44011440SCurtis.Dunham@arm.comsystem.cpu.iq.FU_type_0::SimdShift                  0      0.00%     66.65% # Type of FU issued
44111440SCurtis.Dunham@arm.comsystem.cpu.iq.FU_type_0::SimdShiftAcc               0      0.00%     66.65% # Type of FU issued
44211440SCurtis.Dunham@arm.comsystem.cpu.iq.FU_type_0::SimdSqrt                   0      0.00%     66.65% # Type of FU issued
44311440SCurtis.Dunham@arm.comsystem.cpu.iq.FU_type_0::SimdFloatAdd               0      0.00%     66.65% # Type of FU issued
44411440SCurtis.Dunham@arm.comsystem.cpu.iq.FU_type_0::SimdFloatAlu               0      0.00%     66.65% # Type of FU issued
44511440SCurtis.Dunham@arm.comsystem.cpu.iq.FU_type_0::SimdFloatCmp               0      0.00%     66.65% # Type of FU issued
44611440SCurtis.Dunham@arm.comsystem.cpu.iq.FU_type_0::SimdFloatCvt               0      0.00%     66.65% # Type of FU issued
44711440SCurtis.Dunham@arm.comsystem.cpu.iq.FU_type_0::SimdFloatDiv               0      0.00%     66.65% # Type of FU issued
44811440SCurtis.Dunham@arm.comsystem.cpu.iq.FU_type_0::SimdFloatMisc              0      0.00%     66.65% # Type of FU issued
44911440SCurtis.Dunham@arm.comsystem.cpu.iq.FU_type_0::SimdFloatMult              0      0.00%     66.65% # Type of FU issued
45011440SCurtis.Dunham@arm.comsystem.cpu.iq.FU_type_0::SimdFloatMultAcc            0      0.00%     66.65% # Type of FU issued
45111440SCurtis.Dunham@arm.comsystem.cpu.iq.FU_type_0::SimdFloatSqrt              0      0.00%     66.65% # Type of FU issued
45211440SCurtis.Dunham@arm.comsystem.cpu.iq.FU_type_0::MemRead                 2482     23.03%     89.68% # Type of FU issued
45311440SCurtis.Dunham@arm.comsystem.cpu.iq.FU_type_0::MemWrite                1112     10.32%    100.00% # Type of FU issued
4548241SN/Asystem.cpu.iq.FU_type_0::IprAccess                  0      0.00%    100.00% # Type of FU issued
4558241SN/Asystem.cpu.iq.FU_type_0::InstPrefetch               0      0.00%    100.00% # Type of FU issued
45611440SCurtis.Dunham@arm.comsystem.cpu.iq.FU_type_0::total                  10776                       # Type of FU issued
45711440SCurtis.Dunham@arm.comsystem.cpu.iq.rate                           0.244692                       # Inst issue rate
45811440SCurtis.Dunham@arm.comsystem.cpu.iq.fu_busy_cnt                         138                       # FU busy when requested
45911440SCurtis.Dunham@arm.comsystem.cpu.iq.fu_busy_rate                   0.012806                       # FU busy rate (busy events/executed inst)
46011440SCurtis.Dunham@arm.comsystem.cpu.iq.int_inst_queue_reads              36485                       # Number of integer instruction queue reads
46111440SCurtis.Dunham@arm.comsystem.cpu.iq.int_inst_queue_writes             19785                       # Number of integer instruction queue writes
46211440SCurtis.Dunham@arm.comsystem.cpu.iq.int_inst_queue_wakeup_accesses         9739                       # Number of integer instruction queue wakeup accesses
4638428SN/Asystem.cpu.iq.fp_inst_queue_reads                  21                       # Number of floating instruction queue reads
4648428SN/Asystem.cpu.iq.fp_inst_queue_writes                 10                       # Number of floating instruction queue writes
4658428SN/Asystem.cpu.iq.fp_inst_queue_wakeup_accesses           10                       # Number of floating instruction queue wakeup accesses
46611440SCurtis.Dunham@arm.comsystem.cpu.iq.int_alu_accesses                  10901                       # Number of integer alu accesses
4678428SN/Asystem.cpu.iq.fp_alu_accesses                      11                       # Number of floating point alu accesses
46811440SCurtis.Dunham@arm.comsystem.cpu.iew.lsq.thread0.forwLoads              119                       # Number of loads that had data forwarded from stores
4698428SN/Asystem.cpu.iew.lsq.thread0.invAddrLoads             0                       # Number of loads ignored due to an invalid address
47011440SCurtis.Dunham@arm.comsystem.cpu.iew.lsq.thread0.squashedLoads         1654                       # Number of loads squashed
47111440SCurtis.Dunham@arm.comsystem.cpu.iew.lsq.thread0.ignoredResponses            8                       # Number of memory responses ignored because the instruction is squashed
47211440SCurtis.Dunham@arm.comsystem.cpu.iew.lsq.thread0.memOrderViolation           23                       # Number of memory ordering violations
47311440SCurtis.Dunham@arm.comsystem.cpu.iew.lsq.thread0.squashedStores          428                       # Number of stores squashed
4748428SN/Asystem.cpu.iew.lsq.thread0.invAddrSwpfs             0                       # Number of software prefetches ignored due to an invalid address
4758428SN/Asystem.cpu.iew.lsq.thread0.blockedLoads             0                       # Number of blocked loads due to partial load-store forwarding
4768428SN/Asystem.cpu.iew.lsq.thread0.rescheduledLoads            1                       # Number of loads that were rescheduled
47711440SCurtis.Dunham@arm.comsystem.cpu.iew.lsq.thread0.cacheBlocked            89                       # Number of times an access to memory failed due to the cache being blocked
4788428SN/Asystem.cpu.iew.iewIdleCycles                        0                       # Number of cycles IEW is idle
47911440SCurtis.Dunham@arm.comsystem.cpu.iew.iewSquashCycles                    448                       # Number of cycles IEW is squashing
48011440SCurtis.Dunham@arm.comsystem.cpu.iew.iewBlockCycles                    1371                       # Number of cycles IEW is blocking
48111440SCurtis.Dunham@arm.comsystem.cpu.iew.iewUnblockCycles                   296                       # Number of cycles IEW is unblocking
48211440SCurtis.Dunham@arm.comsystem.cpu.iew.iewDispatchedInsts               13164                       # Number of instructions dispatched to IQ
48311440SCurtis.Dunham@arm.comsystem.cpu.iew.iewDispSquashedInsts               125                       # Number of squashed instructions skipped by dispatch
48411440SCurtis.Dunham@arm.comsystem.cpu.iew.iewDispLoadInsts                  2839                       # Number of dispatched load instructions
48511440SCurtis.Dunham@arm.comsystem.cpu.iew.iewDispStoreInsts                 1293                       # Number of dispatched store instructions
48611440SCurtis.Dunham@arm.comsystem.cpu.iew.iewDispNonSpecInsts                 27                       # Number of dispatched non-speculative instructions
48711440SCurtis.Dunham@arm.comsystem.cpu.iew.iewIQFullEvents                      7                       # Number of times the IQ has become full, causing a stall
48811440SCurtis.Dunham@arm.comsystem.cpu.iew.iewLSQFullEvents                   289                       # Number of times the LSQ has become full, causing a stall
48911440SCurtis.Dunham@arm.comsystem.cpu.iew.memOrderViolationEvents             23                       # Number of memory order violations
49011440SCurtis.Dunham@arm.comsystem.cpu.iew.predictedTakenIncorrect            107                       # Number of branches that were predicted taken incorrectly
49111440SCurtis.Dunham@arm.comsystem.cpu.iew.predictedNotTakenIncorrect          390                       # Number of branches that were predicted not taken incorrectly
49211440SCurtis.Dunham@arm.comsystem.cpu.iew.branchMispredicts                  497                       # Number of branch mispredicts detected at execute
49311440SCurtis.Dunham@arm.comsystem.cpu.iew.iewExecutedInsts                 10291                       # Number of executed instructions
49411440SCurtis.Dunham@arm.comsystem.cpu.iew.iewExecLoadInsts                  2309                       # Number of load instructions executed
49511440SCurtis.Dunham@arm.comsystem.cpu.iew.iewExecSquashedInsts               485                       # Number of squashed instructions skipped in execute
4968428SN/Asystem.cpu.iew.exec_swp                             0                       # number of swp insts executed
49711440SCurtis.Dunham@arm.comsystem.cpu.iew.exec_nop                            84                       # number of nop insts executed
49811440SCurtis.Dunham@arm.comsystem.cpu.iew.exec_refs                         3386                       # number of memory reference insts executed
49911440SCurtis.Dunham@arm.comsystem.cpu.iew.exec_branches                     1641                       # Number of branches executed
50011440SCurtis.Dunham@arm.comsystem.cpu.iew.exec_stores                       1077                       # Number of stores executed
50111440SCurtis.Dunham@arm.comsystem.cpu.iew.exec_rate                     0.233679                       # Inst execution rate
50211440SCurtis.Dunham@arm.comsystem.cpu.iew.wb_sent                           9945                       # cumulative count of insts sent to commit
50311440SCurtis.Dunham@arm.comsystem.cpu.iew.wb_count                          9749                       # cumulative count of insts written-back
50411440SCurtis.Dunham@arm.comsystem.cpu.iew.wb_producers                      5139                       # num instructions producing a value
50511440SCurtis.Dunham@arm.comsystem.cpu.iew.wb_consumers                      7002                       # num instructions consuming a value
50611440SCurtis.Dunham@arm.comsystem.cpu.iew.wb_rate                       0.221372                       # insts written-back per cycle
50711440SCurtis.Dunham@arm.comsystem.cpu.iew.wb_fanout                     0.733933                       # average fanout of values written-back
50811440SCurtis.Dunham@arm.comsystem.cpu.commit.commitSquashedInsts            6711                       # The number of squashed insts skipped by commit
5098428SN/Asystem.cpu.commit.commitNonSpecStalls              17                       # The number of times commit has been forced to stall to communicate backwards
51011440SCurtis.Dunham@arm.comsystem.cpu.commit.branchMispredicts               407                       # The number of times a branch was mispredicted
51111440SCurtis.Dunham@arm.comsystem.cpu.commit.committed_per_cycle::samples        13565                       # Number of insts commited each cycle
51211440SCurtis.Dunham@arm.comsystem.cpu.commit.committed_per_cycle::mean     0.471950                       # Number of insts commited each cycle
51311440SCurtis.Dunham@arm.comsystem.cpu.commit.committed_per_cycle::stdev     1.389989                       # Number of insts commited each cycle
5148428SN/Asystem.cpu.commit.committed_per_cycle::underflows            0      0.00%      0.00% # Number of insts commited each cycle
51511440SCurtis.Dunham@arm.comsystem.cpu.commit.committed_per_cycle::0        11138     82.11%     82.11% # Number of insts commited each cycle
51611440SCurtis.Dunham@arm.comsystem.cpu.commit.committed_per_cycle::1         1158      8.54%     90.65% # Number of insts commited each cycle
51711440SCurtis.Dunham@arm.comsystem.cpu.commit.committed_per_cycle::2          469      3.46%     94.10% # Number of insts commited each cycle
51811440SCurtis.Dunham@arm.comsystem.cpu.commit.committed_per_cycle::3          205      1.51%     95.61% # Number of insts commited each cycle
51911440SCurtis.Dunham@arm.comsystem.cpu.commit.committed_per_cycle::4          134      0.99%     96.60% # Number of insts commited each cycle
52011440SCurtis.Dunham@arm.comsystem.cpu.commit.committed_per_cycle::5           84      0.62%     97.22% # Number of insts commited each cycle
52111440SCurtis.Dunham@arm.comsystem.cpu.commit.committed_per_cycle::6           96      0.71%     97.93% # Number of insts commited each cycle
52211440SCurtis.Dunham@arm.comsystem.cpu.commit.committed_per_cycle::7           89      0.66%     98.58% # Number of insts commited each cycle
52311440SCurtis.Dunham@arm.comsystem.cpu.commit.committed_per_cycle::8          192      1.42%    100.00% # Number of insts commited each cycle
5248428SN/Asystem.cpu.commit.committed_per_cycle::overflows            0      0.00%    100.00% # Number of insts commited each cycle
5258428SN/Asystem.cpu.commit.committed_per_cycle::min_value            0                       # Number of insts commited each cycle
5268428SN/Asystem.cpu.commit.committed_per_cycle::max_value            8                       # Number of insts commited each cycle
52711440SCurtis.Dunham@arm.comsystem.cpu.commit.committed_per_cycle::total        13565                       # Number of insts commited each cycle
52811390Ssteve.reinhardt@amd.comsystem.cpu.commit.committedInsts                 6402                       # Number of instructions committed
52911390Ssteve.reinhardt@amd.comsystem.cpu.commit.committedOps                   6402                       # Number of ops (including micro ops) committed
5308428SN/Asystem.cpu.commit.swp_count                         0                       # Number of s/w prefetches committed
53111390Ssteve.reinhardt@amd.comsystem.cpu.commit.refs                           2050                       # Number of memory references committed
53211390Ssteve.reinhardt@amd.comsystem.cpu.commit.loads                          1185                       # Number of loads committed
5338428SN/Asystem.cpu.commit.membars                           0                       # Number of memory barriers committed
53411390Ssteve.reinhardt@amd.comsystem.cpu.commit.branches                       1056                       # Number of branches committed
5358428SN/Asystem.cpu.commit.fp_insts                         10                       # Number of committed floating point instructions.
53611390Ssteve.reinhardt@amd.comsystem.cpu.commit.int_insts                      6319                       # Number of committed integer instructions.
5378428SN/Asystem.cpu.commit.function_calls                  127                       # Number of function calls committed.
53810220Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::No_OpClass           19      0.30%      0.30% # Class of committed instruction
53911390Ssteve.reinhardt@amd.comsystem.cpu.commit.op_class_0::IntAlu             4330     67.64%     67.93% # Class of committed instruction
54011390Ssteve.reinhardt@amd.comsystem.cpu.commit.op_class_0::IntMult               1      0.02%     67.95% # Class of committed instruction
54111390Ssteve.reinhardt@amd.comsystem.cpu.commit.op_class_0::IntDiv                0      0.00%     67.95% # Class of committed instruction
54211390Ssteve.reinhardt@amd.comsystem.cpu.commit.op_class_0::FloatAdd              2      0.03%     67.98% # Class of committed instruction
54311390Ssteve.reinhardt@amd.comsystem.cpu.commit.op_class_0::FloatCmp              0      0.00%     67.98% # Class of committed instruction
54411390Ssteve.reinhardt@amd.comsystem.cpu.commit.op_class_0::FloatCvt              0      0.00%     67.98% # Class of committed instruction
54511390Ssteve.reinhardt@amd.comsystem.cpu.commit.op_class_0::FloatMult             0      0.00%     67.98% # Class of committed instruction
54611390Ssteve.reinhardt@amd.comsystem.cpu.commit.op_class_0::FloatDiv              0      0.00%     67.98% # Class of committed instruction
54711390Ssteve.reinhardt@amd.comsystem.cpu.commit.op_class_0::FloatSqrt             0      0.00%     67.98% # Class of committed instruction
54811390Ssteve.reinhardt@amd.comsystem.cpu.commit.op_class_0::SimdAdd               0      0.00%     67.98% # Class of committed instruction
54911390Ssteve.reinhardt@amd.comsystem.cpu.commit.op_class_0::SimdAddAcc            0      0.00%     67.98% # Class of committed instruction
55011390Ssteve.reinhardt@amd.comsystem.cpu.commit.op_class_0::SimdAlu               0      0.00%     67.98% # Class of committed instruction
55111390Ssteve.reinhardt@amd.comsystem.cpu.commit.op_class_0::SimdCmp               0      0.00%     67.98% # Class of committed instruction
55211390Ssteve.reinhardt@amd.comsystem.cpu.commit.op_class_0::SimdCvt               0      0.00%     67.98% # Class of committed instruction
55311390Ssteve.reinhardt@amd.comsystem.cpu.commit.op_class_0::SimdMisc              0      0.00%     67.98% # Class of committed instruction
55411390Ssteve.reinhardt@amd.comsystem.cpu.commit.op_class_0::SimdMult              0      0.00%     67.98% # Class of committed instruction
55511390Ssteve.reinhardt@amd.comsystem.cpu.commit.op_class_0::SimdMultAcc            0      0.00%     67.98% # Class of committed instruction
55611390Ssteve.reinhardt@amd.comsystem.cpu.commit.op_class_0::SimdShift             0      0.00%     67.98% # Class of committed instruction
55711390Ssteve.reinhardt@amd.comsystem.cpu.commit.op_class_0::SimdShiftAcc            0      0.00%     67.98% # Class of committed instruction
55811390Ssteve.reinhardt@amd.comsystem.cpu.commit.op_class_0::SimdSqrt              0      0.00%     67.98% # Class of committed instruction
55911390Ssteve.reinhardt@amd.comsystem.cpu.commit.op_class_0::SimdFloatAdd            0      0.00%     67.98% # Class of committed instruction
56011390Ssteve.reinhardt@amd.comsystem.cpu.commit.op_class_0::SimdFloatAlu            0      0.00%     67.98% # Class of committed instruction
56111390Ssteve.reinhardt@amd.comsystem.cpu.commit.op_class_0::SimdFloatCmp            0      0.00%     67.98% # Class of committed instruction
56211390Ssteve.reinhardt@amd.comsystem.cpu.commit.op_class_0::SimdFloatCvt            0      0.00%     67.98% # Class of committed instruction
56311390Ssteve.reinhardt@amd.comsystem.cpu.commit.op_class_0::SimdFloatDiv            0      0.00%     67.98% # Class of committed instruction
56411390Ssteve.reinhardt@amd.comsystem.cpu.commit.op_class_0::SimdFloatMisc            0      0.00%     67.98% # Class of committed instruction
56511390Ssteve.reinhardt@amd.comsystem.cpu.commit.op_class_0::SimdFloatMult            0      0.00%     67.98% # Class of committed instruction
56611390Ssteve.reinhardt@amd.comsystem.cpu.commit.op_class_0::SimdFloatMultAcc            0      0.00%     67.98% # Class of committed instruction
56711390Ssteve.reinhardt@amd.comsystem.cpu.commit.op_class_0::SimdFloatSqrt            0      0.00%     67.98% # Class of committed instruction
56811390Ssteve.reinhardt@amd.comsystem.cpu.commit.op_class_0::MemRead            1185     18.51%     86.49% # Class of committed instruction
56911390Ssteve.reinhardt@amd.comsystem.cpu.commit.op_class_0::MemWrite            865     13.51%    100.00% # Class of committed instruction
57010220Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::IprAccess             0      0.00%    100.00% # Class of committed instruction
57110220Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::InstPrefetch            0      0.00%    100.00% # Class of committed instruction
57211390Ssteve.reinhardt@amd.comsystem.cpu.commit.op_class_0::total              6402                       # Class of committed instruction
57311440SCurtis.Dunham@arm.comsystem.cpu.commit.bw_lim_events                   192                       # number cycles where commit BW limit reached
57411440SCurtis.Dunham@arm.comsystem.cpu.rob.rob_reads                        26135                       # The number of ROB reads
57511440SCurtis.Dunham@arm.comsystem.cpu.rob.rob_writes                       27477                       # The number of ROB writes
57611440SCurtis.Dunham@arm.comsystem.cpu.timesIdled                             253                       # Number of times that the entire CPU went into an idle state and unscheduled itself
57711440SCurtis.Dunham@arm.comsystem.cpu.idleCycles                           29240                       # Total number of cycles that the CPU has spent unscheduled due to idling
57811390Ssteve.reinhardt@amd.comsystem.cpu.committedInsts                        6385                       # Number of Instructions Simulated
57911390Ssteve.reinhardt@amd.comsystem.cpu.committedOps                          6385                       # Number of Ops (including micro ops) Simulated
58011440SCurtis.Dunham@arm.comsystem.cpu.cpi                               6.897259                       # CPI: Cycles Per Instruction
58111440SCurtis.Dunham@arm.comsystem.cpu.cpi_total                         6.897259                       # CPI: Total CPI of All Threads
58211440SCurtis.Dunham@arm.comsystem.cpu.ipc                               0.144985                       # IPC: Instructions Per Cycle
58311440SCurtis.Dunham@arm.comsystem.cpu.ipc_total                         0.144985                       # IPC: Total IPC of All Threads
58411440SCurtis.Dunham@arm.comsystem.cpu.int_regfile_reads                    12924                       # number of integer regfile reads
58511440SCurtis.Dunham@arm.comsystem.cpu.int_regfile_writes                    7434                       # number of integer regfile writes
5868428SN/Asystem.cpu.fp_regfile_reads                         8                       # number of floating regfile reads
5878428SN/Asystem.cpu.fp_regfile_writes                        2                       # number of floating regfile writes
5888428SN/Asystem.cpu.misc_regfile_reads                       1                       # number of misc regfile reads
5898428SN/Asystem.cpu.misc_regfile_writes                      1                       # number of misc regfile writes
59010628Sandreas.hansson@arm.comsystem.cpu.dcache.tags.replacements                 0                       # number of replacements
59111440SCurtis.Dunham@arm.comsystem.cpu.dcache.tags.tagsinuse           109.409218                       # Cycle average of tags in use
59211440SCurtis.Dunham@arm.comsystem.cpu.dcache.tags.total_refs                2405                       # Total number of references to valid blocks.
59311390Ssteve.reinhardt@amd.comsystem.cpu.dcache.tags.sampled_refs               173                       # Sample count of references to valid blocks.
59411440SCurtis.Dunham@arm.comsystem.cpu.dcache.tags.avg_refs             13.901734                       # Average number of references to valid blocks.
59510628Sandreas.hansson@arm.comsystem.cpu.dcache.tags.warmup_cycle                 0                       # Cycle when the warmup percentage was hit.
59611440SCurtis.Dunham@arm.comsystem.cpu.dcache.tags.occ_blocks::cpu.data   109.409218                       # Average occupied blocks per requestor
59711440SCurtis.Dunham@arm.comsystem.cpu.dcache.tags.occ_percent::cpu.data     0.026711                       # Average percentage of cache occupancy
59811440SCurtis.Dunham@arm.comsystem.cpu.dcache.tags.occ_percent::total     0.026711                       # Average percentage of cache occupancy
59911390Ssteve.reinhardt@amd.comsystem.cpu.dcache.tags.occ_task_id_blocks::1024          173                       # Occupied blocks per task id
60011390Ssteve.reinhardt@amd.comsystem.cpu.dcache.tags.age_task_id_blocks_1024::0           44                       # Occupied blocks per task id
60111390Ssteve.reinhardt@amd.comsystem.cpu.dcache.tags.age_task_id_blocks_1024::1          129                       # Occupied blocks per task id
60211390Ssteve.reinhardt@amd.comsystem.cpu.dcache.tags.occ_task_id_percent::1024     0.042236                       # Percentage of cache occupancy per task id
60311440SCurtis.Dunham@arm.comsystem.cpu.dcache.tags.tag_accesses              6061                       # Number of tag accesses
60411440SCurtis.Dunham@arm.comsystem.cpu.dcache.tags.data_accesses             6061                       # Number of data accesses
60511440SCurtis.Dunham@arm.comsystem.cpu.dcache.ReadReq_hits::cpu.data         1899                       # number of ReadReq hits
60611440SCurtis.Dunham@arm.comsystem.cpu.dcache.ReadReq_hits::total            1899                       # number of ReadReq hits
60711103Snilay@cs.wisc.edusystem.cpu.dcache.WriteReq_hits::cpu.data          506                       # number of WriteReq hits
60811103Snilay@cs.wisc.edusystem.cpu.dcache.WriteReq_hits::total            506                       # number of WriteReq hits
60911440SCurtis.Dunham@arm.comsystem.cpu.dcache.demand_hits::cpu.data          2405                       # number of demand (read+write) hits
61011440SCurtis.Dunham@arm.comsystem.cpu.dcache.demand_hits::total             2405                       # number of demand (read+write) hits
61111440SCurtis.Dunham@arm.comsystem.cpu.dcache.overall_hits::cpu.data         2405                       # number of overall hits
61211440SCurtis.Dunham@arm.comsystem.cpu.dcache.overall_hits::total            2405                       # number of overall hits
61311440SCurtis.Dunham@arm.comsystem.cpu.dcache.ReadReq_misses::cpu.data          180                       # number of ReadReq misses
61411440SCurtis.Dunham@arm.comsystem.cpu.dcache.ReadReq_misses::total           180                       # number of ReadReq misses
61511103Snilay@cs.wisc.edusystem.cpu.dcache.WriteReq_misses::cpu.data          359                       # number of WriteReq misses
61611103Snilay@cs.wisc.edusystem.cpu.dcache.WriteReq_misses::total          359                       # number of WriteReq misses
61711440SCurtis.Dunham@arm.comsystem.cpu.dcache.demand_misses::cpu.data          539                       # number of demand (read+write) misses
61811440SCurtis.Dunham@arm.comsystem.cpu.dcache.demand_misses::total            539                       # number of demand (read+write) misses
61911440SCurtis.Dunham@arm.comsystem.cpu.dcache.overall_misses::cpu.data          539                       # number of overall misses
62011440SCurtis.Dunham@arm.comsystem.cpu.dcache.overall_misses::total           539                       # number of overall misses
62111440SCurtis.Dunham@arm.comsystem.cpu.dcache.ReadReq_miss_latency::cpu.data     12774500                       # number of ReadReq miss cycles
62211440SCurtis.Dunham@arm.comsystem.cpu.dcache.ReadReq_miss_latency::total     12774500                       # number of ReadReq miss cycles
62311440SCurtis.Dunham@arm.comsystem.cpu.dcache.WriteReq_miss_latency::cpu.data     23738475                       # number of WriteReq miss cycles
62411440SCurtis.Dunham@arm.comsystem.cpu.dcache.WriteReq_miss_latency::total     23738475                       # number of WriteReq miss cycles
62511440SCurtis.Dunham@arm.comsystem.cpu.dcache.demand_miss_latency::cpu.data     36512975                       # number of demand (read+write) miss cycles
62611440SCurtis.Dunham@arm.comsystem.cpu.dcache.demand_miss_latency::total     36512975                       # number of demand (read+write) miss cycles
62711440SCurtis.Dunham@arm.comsystem.cpu.dcache.overall_miss_latency::cpu.data     36512975                       # number of overall miss cycles
62811440SCurtis.Dunham@arm.comsystem.cpu.dcache.overall_miss_latency::total     36512975                       # number of overall miss cycles
62911440SCurtis.Dunham@arm.comsystem.cpu.dcache.ReadReq_accesses::cpu.data         2079                       # number of ReadReq accesses(hits+misses)
63011440SCurtis.Dunham@arm.comsystem.cpu.dcache.ReadReq_accesses::total         2079                       # number of ReadReq accesses(hits+misses)
63110628Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_accesses::cpu.data          865                       # number of WriteReq accesses(hits+misses)
63210628Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_accesses::total          865                       # number of WriteReq accesses(hits+misses)
63311440SCurtis.Dunham@arm.comsystem.cpu.dcache.demand_accesses::cpu.data         2944                       # number of demand (read+write) accesses
63411440SCurtis.Dunham@arm.comsystem.cpu.dcache.demand_accesses::total         2944                       # number of demand (read+write) accesses
63511440SCurtis.Dunham@arm.comsystem.cpu.dcache.overall_accesses::cpu.data         2944                       # number of overall (read+write) accesses
63611440SCurtis.Dunham@arm.comsystem.cpu.dcache.overall_accesses::total         2944                       # number of overall (read+write) accesses
63711440SCurtis.Dunham@arm.comsystem.cpu.dcache.ReadReq_miss_rate::cpu.data     0.086580                       # miss rate for ReadReq accesses
63811440SCurtis.Dunham@arm.comsystem.cpu.dcache.ReadReq_miss_rate::total     0.086580                       # miss rate for ReadReq accesses
63911103Snilay@cs.wisc.edusystem.cpu.dcache.WriteReq_miss_rate::cpu.data     0.415029                       # miss rate for WriteReq accesses
64011103Snilay@cs.wisc.edusystem.cpu.dcache.WriteReq_miss_rate::total     0.415029                       # miss rate for WriteReq accesses
64111440SCurtis.Dunham@arm.comsystem.cpu.dcache.demand_miss_rate::cpu.data     0.183084                       # miss rate for demand accesses
64211440SCurtis.Dunham@arm.comsystem.cpu.dcache.demand_miss_rate::total     0.183084                       # miss rate for demand accesses
64311440SCurtis.Dunham@arm.comsystem.cpu.dcache.overall_miss_rate::cpu.data     0.183084                       # miss rate for overall accesses
64411440SCurtis.Dunham@arm.comsystem.cpu.dcache.overall_miss_rate::total     0.183084                       # miss rate for overall accesses
64511440SCurtis.Dunham@arm.comsystem.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 70969.444444                       # average ReadReq miss latency
64611440SCurtis.Dunham@arm.comsystem.cpu.dcache.ReadReq_avg_miss_latency::total 70969.444444                       # average ReadReq miss latency
64711440SCurtis.Dunham@arm.comsystem.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 66123.885794                       # average WriteReq miss latency
64811440SCurtis.Dunham@arm.comsystem.cpu.dcache.WriteReq_avg_miss_latency::total 66123.885794                       # average WriteReq miss latency
64911440SCurtis.Dunham@arm.comsystem.cpu.dcache.demand_avg_miss_latency::cpu.data 67742.068646                       # average overall miss latency
65011440SCurtis.Dunham@arm.comsystem.cpu.dcache.demand_avg_miss_latency::total 67742.068646                       # average overall miss latency
65111440SCurtis.Dunham@arm.comsystem.cpu.dcache.overall_avg_miss_latency::cpu.data 67742.068646                       # average overall miss latency
65211440SCurtis.Dunham@arm.comsystem.cpu.dcache.overall_avg_miss_latency::total 67742.068646                       # average overall miss latency
65311440SCurtis.Dunham@arm.comsystem.cpu.dcache.blocked_cycles::no_mshrs         2423                       # number of cycles access was blocked
65410628Sandreas.hansson@arm.comsystem.cpu.dcache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
65511390Ssteve.reinhardt@amd.comsystem.cpu.dcache.blocked::no_mshrs                43                       # number of cycles access was blocked
65610628Sandreas.hansson@arm.comsystem.cpu.dcache.blocked::no_targets               0                       # number of cycles access was blocked
65711440SCurtis.Dunham@arm.comsystem.cpu.dcache.avg_blocked_cycles::no_mshrs    56.348837                       # average number of cycles each access was blocked
65810628Sandreas.hansson@arm.comsystem.cpu.dcache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
65910628Sandreas.hansson@arm.comsystem.cpu.dcache.fast_writes                       0                       # number of fast writes performed
66010628Sandreas.hansson@arm.comsystem.cpu.dcache.cache_copies                      0                       # number of cache copies performed
66111440SCurtis.Dunham@arm.comsystem.cpu.dcache.ReadReq_mshr_hits::cpu.data           79                       # number of ReadReq MSHR hits
66211440SCurtis.Dunham@arm.comsystem.cpu.dcache.ReadReq_mshr_hits::total           79                       # number of ReadReq MSHR hits
66311103Snilay@cs.wisc.edusystem.cpu.dcache.WriteReq_mshr_hits::cpu.data          287                       # number of WriteReq MSHR hits
66411103Snilay@cs.wisc.edusystem.cpu.dcache.WriteReq_mshr_hits::total          287                       # number of WriteReq MSHR hits
66511440SCurtis.Dunham@arm.comsystem.cpu.dcache.demand_mshr_hits::cpu.data          366                       # number of demand (read+write) MSHR hits
66611440SCurtis.Dunham@arm.comsystem.cpu.dcache.demand_mshr_hits::total          366                       # number of demand (read+write) MSHR hits
66711440SCurtis.Dunham@arm.comsystem.cpu.dcache.overall_mshr_hits::cpu.data          366                       # number of overall MSHR hits
66811440SCurtis.Dunham@arm.comsystem.cpu.dcache.overall_mshr_hits::total          366                       # number of overall MSHR hits
66911390Ssteve.reinhardt@amd.comsystem.cpu.dcache.ReadReq_mshr_misses::cpu.data          101                       # number of ReadReq MSHR misses
67011390Ssteve.reinhardt@amd.comsystem.cpu.dcache.ReadReq_mshr_misses::total          101                       # number of ReadReq MSHR misses
67110628Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_mshr_misses::cpu.data           72                       # number of WriteReq MSHR misses
67210628Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_mshr_misses::total           72                       # number of WriteReq MSHR misses
67311390Ssteve.reinhardt@amd.comsystem.cpu.dcache.demand_mshr_misses::cpu.data          173                       # number of demand (read+write) MSHR misses
67411390Ssteve.reinhardt@amd.comsystem.cpu.dcache.demand_mshr_misses::total          173                       # number of demand (read+write) MSHR misses
67511390Ssteve.reinhardt@amd.comsystem.cpu.dcache.overall_mshr_misses::cpu.data          173                       # number of overall MSHR misses
67611390Ssteve.reinhardt@amd.comsystem.cpu.dcache.overall_mshr_misses::total          173                       # number of overall MSHR misses
67711440SCurtis.Dunham@arm.comsystem.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data      8466000                       # number of ReadReq MSHR miss cycles
67811440SCurtis.Dunham@arm.comsystem.cpu.dcache.ReadReq_mshr_miss_latency::total      8466000                       # number of ReadReq MSHR miss cycles
67911440SCurtis.Dunham@arm.comsystem.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data      5695500                       # number of WriteReq MSHR miss cycles
68011440SCurtis.Dunham@arm.comsystem.cpu.dcache.WriteReq_mshr_miss_latency::total      5695500                       # number of WriteReq MSHR miss cycles
68111440SCurtis.Dunham@arm.comsystem.cpu.dcache.demand_mshr_miss_latency::cpu.data     14161500                       # number of demand (read+write) MSHR miss cycles
68211440SCurtis.Dunham@arm.comsystem.cpu.dcache.demand_mshr_miss_latency::total     14161500                       # number of demand (read+write) MSHR miss cycles
68311440SCurtis.Dunham@arm.comsystem.cpu.dcache.overall_mshr_miss_latency::cpu.data     14161500                       # number of overall MSHR miss cycles
68411440SCurtis.Dunham@arm.comsystem.cpu.dcache.overall_mshr_miss_latency::total     14161500                       # number of overall MSHR miss cycles
68511440SCurtis.Dunham@arm.comsystem.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data     0.048581                       # mshr miss rate for ReadReq accesses
68611440SCurtis.Dunham@arm.comsystem.cpu.dcache.ReadReq_mshr_miss_rate::total     0.048581                       # mshr miss rate for ReadReq accesses
68710628Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data     0.083237                       # mshr miss rate for WriteReq accesses
68810628Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_mshr_miss_rate::total     0.083237                       # mshr miss rate for WriteReq accesses
68911440SCurtis.Dunham@arm.comsystem.cpu.dcache.demand_mshr_miss_rate::cpu.data     0.058764                       # mshr miss rate for demand accesses
69011440SCurtis.Dunham@arm.comsystem.cpu.dcache.demand_mshr_miss_rate::total     0.058764                       # mshr miss rate for demand accesses
69111440SCurtis.Dunham@arm.comsystem.cpu.dcache.overall_mshr_miss_rate::cpu.data     0.058764                       # mshr miss rate for overall accesses
69211440SCurtis.Dunham@arm.comsystem.cpu.dcache.overall_mshr_miss_rate::total     0.058764                       # mshr miss rate for overall accesses
69311440SCurtis.Dunham@arm.comsystem.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 83821.782178                       # average ReadReq mshr miss latency
69411440SCurtis.Dunham@arm.comsystem.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 83821.782178                       # average ReadReq mshr miss latency
69511440SCurtis.Dunham@arm.comsystem.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 79104.166667                       # average WriteReq mshr miss latency
69611440SCurtis.Dunham@arm.comsystem.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 79104.166667                       # average WriteReq mshr miss latency
69711440SCurtis.Dunham@arm.comsystem.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 81858.381503                       # average overall mshr miss latency
69811440SCurtis.Dunham@arm.comsystem.cpu.dcache.demand_avg_mshr_miss_latency::total 81858.381503                       # average overall mshr miss latency
69911440SCurtis.Dunham@arm.comsystem.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 81858.381503                       # average overall mshr miss latency
70011440SCurtis.Dunham@arm.comsystem.cpu.dcache.overall_avg_mshr_miss_latency::total 81858.381503                       # average overall mshr miss latency
70110628Sandreas.hansson@arm.comsystem.cpu.dcache.no_allocate_misses                0                       # Number of misses that were no-allocate
7029838Sandreas.hansson@arm.comsystem.cpu.icache.tags.replacements                 0                       # number of replacements
70311440SCurtis.Dunham@arm.comsystem.cpu.icache.tags.tagsinuse           158.432951                       # Cycle average of tags in use
70411440SCurtis.Dunham@arm.comsystem.cpu.icache.tags.total_refs                1836                       # Total number of references to valid blocks.
70511440SCurtis.Dunham@arm.comsystem.cpu.icache.tags.sampled_refs               313                       # Sample count of references to valid blocks.
70611440SCurtis.Dunham@arm.comsystem.cpu.icache.tags.avg_refs              5.865815                       # Average number of references to valid blocks.
7079838Sandreas.hansson@arm.comsystem.cpu.icache.tags.warmup_cycle                 0                       # Cycle when the warmup percentage was hit.
70811440SCurtis.Dunham@arm.comsystem.cpu.icache.tags.occ_blocks::cpu.inst   158.432951                       # Average occupied blocks per requestor
70911440SCurtis.Dunham@arm.comsystem.cpu.icache.tags.occ_percent::cpu.inst     0.077360                       # Average percentage of cache occupancy
71011440SCurtis.Dunham@arm.comsystem.cpu.icache.tags.occ_percent::total     0.077360                       # Average percentage of cache occupancy
71111440SCurtis.Dunham@arm.comsystem.cpu.icache.tags.occ_task_id_blocks::1024          313                       # Occupied blocks per task id
71211440SCurtis.Dunham@arm.comsystem.cpu.icache.tags.age_task_id_blocks_1024::0          139                       # Occupied blocks per task id
71311440SCurtis.Dunham@arm.comsystem.cpu.icache.tags.age_task_id_blocks_1024::1          174                       # Occupied blocks per task id
71411440SCurtis.Dunham@arm.comsystem.cpu.icache.tags.occ_task_id_percent::1024     0.152832                       # Percentage of cache occupancy per task id
71511440SCurtis.Dunham@arm.comsystem.cpu.icache.tags.tag_accesses              4899                       # Number of tag accesses
71611440SCurtis.Dunham@arm.comsystem.cpu.icache.tags.data_accesses             4899                       # Number of data accesses
71711440SCurtis.Dunham@arm.comsystem.cpu.icache.ReadReq_hits::cpu.inst         1836                       # number of ReadReq hits
71811440SCurtis.Dunham@arm.comsystem.cpu.icache.ReadReq_hits::total            1836                       # number of ReadReq hits
71911440SCurtis.Dunham@arm.comsystem.cpu.icache.demand_hits::cpu.inst          1836                       # number of demand (read+write) hits
72011440SCurtis.Dunham@arm.comsystem.cpu.icache.demand_hits::total             1836                       # number of demand (read+write) hits
72111440SCurtis.Dunham@arm.comsystem.cpu.icache.overall_hits::cpu.inst         1836                       # number of overall hits
72211440SCurtis.Dunham@arm.comsystem.cpu.icache.overall_hits::total            1836                       # number of overall hits
72311440SCurtis.Dunham@arm.comsystem.cpu.icache.ReadReq_misses::cpu.inst          457                       # number of ReadReq misses
72411440SCurtis.Dunham@arm.comsystem.cpu.icache.ReadReq_misses::total           457                       # number of ReadReq misses
72511440SCurtis.Dunham@arm.comsystem.cpu.icache.demand_misses::cpu.inst          457                       # number of demand (read+write) misses
72611440SCurtis.Dunham@arm.comsystem.cpu.icache.demand_misses::total            457                       # number of demand (read+write) misses
72711440SCurtis.Dunham@arm.comsystem.cpu.icache.overall_misses::cpu.inst          457                       # number of overall misses
72811440SCurtis.Dunham@arm.comsystem.cpu.icache.overall_misses::total           457                       # number of overall misses
72911440SCurtis.Dunham@arm.comsystem.cpu.icache.ReadReq_miss_latency::cpu.inst     32838500                       # number of ReadReq miss cycles
73011440SCurtis.Dunham@arm.comsystem.cpu.icache.ReadReq_miss_latency::total     32838500                       # number of ReadReq miss cycles
73111440SCurtis.Dunham@arm.comsystem.cpu.icache.demand_miss_latency::cpu.inst     32838500                       # number of demand (read+write) miss cycles
73211440SCurtis.Dunham@arm.comsystem.cpu.icache.demand_miss_latency::total     32838500                       # number of demand (read+write) miss cycles
73311440SCurtis.Dunham@arm.comsystem.cpu.icache.overall_miss_latency::cpu.inst     32838500                       # number of overall miss cycles
73411440SCurtis.Dunham@arm.comsystem.cpu.icache.overall_miss_latency::total     32838500                       # number of overall miss cycles
73511440SCurtis.Dunham@arm.comsystem.cpu.icache.ReadReq_accesses::cpu.inst         2293                       # number of ReadReq accesses(hits+misses)
73611440SCurtis.Dunham@arm.comsystem.cpu.icache.ReadReq_accesses::total         2293                       # number of ReadReq accesses(hits+misses)
73711440SCurtis.Dunham@arm.comsystem.cpu.icache.demand_accesses::cpu.inst         2293                       # number of demand (read+write) accesses
73811440SCurtis.Dunham@arm.comsystem.cpu.icache.demand_accesses::total         2293                       # number of demand (read+write) accesses
73911440SCurtis.Dunham@arm.comsystem.cpu.icache.overall_accesses::cpu.inst         2293                       # number of overall (read+write) accesses
74011440SCurtis.Dunham@arm.comsystem.cpu.icache.overall_accesses::total         2293                       # number of overall (read+write) accesses
74111440SCurtis.Dunham@arm.comsystem.cpu.icache.ReadReq_miss_rate::cpu.inst     0.199302                       # miss rate for ReadReq accesses
74211440SCurtis.Dunham@arm.comsystem.cpu.icache.ReadReq_miss_rate::total     0.199302                       # miss rate for ReadReq accesses
74311440SCurtis.Dunham@arm.comsystem.cpu.icache.demand_miss_rate::cpu.inst     0.199302                       # miss rate for demand accesses
74411440SCurtis.Dunham@arm.comsystem.cpu.icache.demand_miss_rate::total     0.199302                       # miss rate for demand accesses
74511440SCurtis.Dunham@arm.comsystem.cpu.icache.overall_miss_rate::cpu.inst     0.199302                       # miss rate for overall accesses
74611440SCurtis.Dunham@arm.comsystem.cpu.icache.overall_miss_rate::total     0.199302                       # miss rate for overall accesses
74711440SCurtis.Dunham@arm.comsystem.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 71856.673961                       # average ReadReq miss latency
74811440SCurtis.Dunham@arm.comsystem.cpu.icache.ReadReq_avg_miss_latency::total 71856.673961                       # average ReadReq miss latency
74911440SCurtis.Dunham@arm.comsystem.cpu.icache.demand_avg_miss_latency::cpu.inst 71856.673961                       # average overall miss latency
75011440SCurtis.Dunham@arm.comsystem.cpu.icache.demand_avg_miss_latency::total 71856.673961                       # average overall miss latency
75111440SCurtis.Dunham@arm.comsystem.cpu.icache.overall_avg_miss_latency::cpu.inst 71856.673961                       # average overall miss latency
75211440SCurtis.Dunham@arm.comsystem.cpu.icache.overall_avg_miss_latency::total 71856.673961                       # average overall miss latency
75311440SCurtis.Dunham@arm.comsystem.cpu.icache.blocked_cycles::no_mshrs           54                       # number of cycles access was blocked
7548428SN/Asystem.cpu.icache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
75511440SCurtis.Dunham@arm.comsystem.cpu.icache.blocked::no_mshrs                 1                       # number of cycles access was blocked
7568428SN/Asystem.cpu.icache.blocked::no_targets               0                       # number of cycles access was blocked
75711440SCurtis.Dunham@arm.comsystem.cpu.icache.avg_blocked_cycles::no_mshrs           54                       # average number of cycles each access was blocked
7588983Snate@binkert.orgsystem.cpu.icache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
7598428SN/Asystem.cpu.icache.fast_writes                       0                       # number of fast writes performed
7608428SN/Asystem.cpu.icache.cache_copies                      0                       # number of cache copies performed
76111440SCurtis.Dunham@arm.comsystem.cpu.icache.ReadReq_mshr_hits::cpu.inst          144                       # number of ReadReq MSHR hits
76211440SCurtis.Dunham@arm.comsystem.cpu.icache.ReadReq_mshr_hits::total          144                       # number of ReadReq MSHR hits
76311440SCurtis.Dunham@arm.comsystem.cpu.icache.demand_mshr_hits::cpu.inst          144                       # number of demand (read+write) MSHR hits
76411440SCurtis.Dunham@arm.comsystem.cpu.icache.demand_mshr_hits::total          144                       # number of demand (read+write) MSHR hits
76511440SCurtis.Dunham@arm.comsystem.cpu.icache.overall_mshr_hits::cpu.inst          144                       # number of overall MSHR hits
76611440SCurtis.Dunham@arm.comsystem.cpu.icache.overall_mshr_hits::total          144                       # number of overall MSHR hits
76711440SCurtis.Dunham@arm.comsystem.cpu.icache.ReadReq_mshr_misses::cpu.inst          313                       # number of ReadReq MSHR misses
76811440SCurtis.Dunham@arm.comsystem.cpu.icache.ReadReq_mshr_misses::total          313                       # number of ReadReq MSHR misses
76911440SCurtis.Dunham@arm.comsystem.cpu.icache.demand_mshr_misses::cpu.inst          313                       # number of demand (read+write) MSHR misses
77011440SCurtis.Dunham@arm.comsystem.cpu.icache.demand_mshr_misses::total          313                       # number of demand (read+write) MSHR misses
77111440SCurtis.Dunham@arm.comsystem.cpu.icache.overall_mshr_misses::cpu.inst          313                       # number of overall MSHR misses
77211440SCurtis.Dunham@arm.comsystem.cpu.icache.overall_mshr_misses::total          313                       # number of overall MSHR misses
77311440SCurtis.Dunham@arm.comsystem.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst     24470500                       # number of ReadReq MSHR miss cycles
77411440SCurtis.Dunham@arm.comsystem.cpu.icache.ReadReq_mshr_miss_latency::total     24470500                       # number of ReadReq MSHR miss cycles
77511440SCurtis.Dunham@arm.comsystem.cpu.icache.demand_mshr_miss_latency::cpu.inst     24470500                       # number of demand (read+write) MSHR miss cycles
77611440SCurtis.Dunham@arm.comsystem.cpu.icache.demand_mshr_miss_latency::total     24470500                       # number of demand (read+write) MSHR miss cycles
77711440SCurtis.Dunham@arm.comsystem.cpu.icache.overall_mshr_miss_latency::cpu.inst     24470500                       # number of overall MSHR miss cycles
77811440SCurtis.Dunham@arm.comsystem.cpu.icache.overall_mshr_miss_latency::total     24470500                       # number of overall MSHR miss cycles
77911440SCurtis.Dunham@arm.comsystem.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst     0.136502                       # mshr miss rate for ReadReq accesses
78011440SCurtis.Dunham@arm.comsystem.cpu.icache.ReadReq_mshr_miss_rate::total     0.136502                       # mshr miss rate for ReadReq accesses
78111440SCurtis.Dunham@arm.comsystem.cpu.icache.demand_mshr_miss_rate::cpu.inst     0.136502                       # mshr miss rate for demand accesses
78211440SCurtis.Dunham@arm.comsystem.cpu.icache.demand_mshr_miss_rate::total     0.136502                       # mshr miss rate for demand accesses
78311440SCurtis.Dunham@arm.comsystem.cpu.icache.overall_mshr_miss_rate::cpu.inst     0.136502                       # mshr miss rate for overall accesses
78411440SCurtis.Dunham@arm.comsystem.cpu.icache.overall_mshr_miss_rate::total     0.136502                       # mshr miss rate for overall accesses
78511440SCurtis.Dunham@arm.comsystem.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 78180.511182                       # average ReadReq mshr miss latency
78611440SCurtis.Dunham@arm.comsystem.cpu.icache.ReadReq_avg_mshr_miss_latency::total 78180.511182                       # average ReadReq mshr miss latency
78711440SCurtis.Dunham@arm.comsystem.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 78180.511182                       # average overall mshr miss latency
78811440SCurtis.Dunham@arm.comsystem.cpu.icache.demand_avg_mshr_miss_latency::total 78180.511182                       # average overall mshr miss latency
78911440SCurtis.Dunham@arm.comsystem.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 78180.511182                       # average overall mshr miss latency
79011440SCurtis.Dunham@arm.comsystem.cpu.icache.overall_avg_mshr_miss_latency::total 78180.511182                       # average overall mshr miss latency
7918428SN/Asystem.cpu.icache.no_allocate_misses                0                       # Number of misses that were no-allocate
7929838Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.replacements                0                       # number of replacements
79311440SCurtis.Dunham@arm.comsystem.cpu.l2cache.tags.tagsinuse          220.994877                       # Cycle average of tags in use
7949838Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.total_refs                  1                       # Total number of references to valid blocks.
79511440SCurtis.Dunham@arm.comsystem.cpu.l2cache.tags.sampled_refs              413                       # Sample count of references to valid blocks.
79611440SCurtis.Dunham@arm.comsystem.cpu.l2cache.tags.avg_refs             0.002421                       # Average number of references to valid blocks.
7979838Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.warmup_cycle                0                       # Cycle when the warmup percentage was hit.
79811440SCurtis.Dunham@arm.comsystem.cpu.l2cache.tags.occ_blocks::cpu.inst   158.475596                       # Average occupied blocks per requestor
79911440SCurtis.Dunham@arm.comsystem.cpu.l2cache.tags.occ_blocks::cpu.data    62.519281                       # Average occupied blocks per requestor
80011440SCurtis.Dunham@arm.comsystem.cpu.l2cache.tags.occ_percent::cpu.inst     0.004836                       # Average percentage of cache occupancy
80111440SCurtis.Dunham@arm.comsystem.cpu.l2cache.tags.occ_percent::cpu.data     0.001908                       # Average percentage of cache occupancy
80211440SCurtis.Dunham@arm.comsystem.cpu.l2cache.tags.occ_percent::total     0.006744                       # Average percentage of cache occupancy
80311440SCurtis.Dunham@arm.comsystem.cpu.l2cache.tags.occ_task_id_blocks::1024          413                       # Occupied blocks per task id
80411440SCurtis.Dunham@arm.comsystem.cpu.l2cache.tags.age_task_id_blocks_1024::0          172                       # Occupied blocks per task id
80511440SCurtis.Dunham@arm.comsystem.cpu.l2cache.tags.age_task_id_blocks_1024::1          241                       # Occupied blocks per task id
80611440SCurtis.Dunham@arm.comsystem.cpu.l2cache.tags.occ_task_id_percent::1024     0.012604                       # Percentage of cache occupancy per task id
80711440SCurtis.Dunham@arm.comsystem.cpu.l2cache.tags.tag_accesses             4373                       # Number of tag accesses
80811440SCurtis.Dunham@arm.comsystem.cpu.l2cache.tags.data_accesses            4373                       # Number of data accesses
80910892Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadCleanReq_hits::cpu.inst            1                       # number of ReadCleanReq hits
81010892Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadCleanReq_hits::total            1                       # number of ReadCleanReq hits
8118835SAli.Saidi@ARM.comsystem.cpu.l2cache.demand_hits::cpu.inst            1                       # number of demand (read+write) hits
8128835SAli.Saidi@ARM.comsystem.cpu.l2cache.demand_hits::total               1                       # number of demand (read+write) hits
8138835SAli.Saidi@ARM.comsystem.cpu.l2cache.overall_hits::cpu.inst            1                       # number of overall hits
8148835SAli.Saidi@ARM.comsystem.cpu.l2cache.overall_hits::total              1                       # number of overall hits
81510242Ssteve.reinhardt@amd.comsystem.cpu.l2cache.ReadExReq_misses::cpu.data           72                       # number of ReadExReq misses
81610242Ssteve.reinhardt@amd.comsystem.cpu.l2cache.ReadExReq_misses::total           72                       # number of ReadExReq misses
81711440SCurtis.Dunham@arm.comsystem.cpu.l2cache.ReadCleanReq_misses::cpu.inst          312                       # number of ReadCleanReq misses
81811440SCurtis.Dunham@arm.comsystem.cpu.l2cache.ReadCleanReq_misses::total          312                       # number of ReadCleanReq misses
81911390Ssteve.reinhardt@amd.comsystem.cpu.l2cache.ReadSharedReq_misses::cpu.data          101                       # number of ReadSharedReq misses
82011390Ssteve.reinhardt@amd.comsystem.cpu.l2cache.ReadSharedReq_misses::total          101                       # number of ReadSharedReq misses
82111440SCurtis.Dunham@arm.comsystem.cpu.l2cache.demand_misses::cpu.inst          312                       # number of demand (read+write) misses
82211390Ssteve.reinhardt@amd.comsystem.cpu.l2cache.demand_misses::cpu.data          173                       # number of demand (read+write) misses
82311440SCurtis.Dunham@arm.comsystem.cpu.l2cache.demand_misses::total           485                       # number of demand (read+write) misses
82411440SCurtis.Dunham@arm.comsystem.cpu.l2cache.overall_misses::cpu.inst          312                       # number of overall misses
82511390Ssteve.reinhardt@amd.comsystem.cpu.l2cache.overall_misses::cpu.data          173                       # number of overall misses
82611440SCurtis.Dunham@arm.comsystem.cpu.l2cache.overall_misses::total          485                       # number of overall misses
82711440SCurtis.Dunham@arm.comsystem.cpu.l2cache.ReadExReq_miss_latency::cpu.data      5584500                       # number of ReadExReq miss cycles
82811440SCurtis.Dunham@arm.comsystem.cpu.l2cache.ReadExReq_miss_latency::total      5584500                       # number of ReadExReq miss cycles
82911440SCurtis.Dunham@arm.comsystem.cpu.l2cache.ReadCleanReq_miss_latency::cpu.inst     23987500                       # number of ReadCleanReq miss cycles
83011440SCurtis.Dunham@arm.comsystem.cpu.l2cache.ReadCleanReq_miss_latency::total     23987500                       # number of ReadCleanReq miss cycles
83111440SCurtis.Dunham@arm.comsystem.cpu.l2cache.ReadSharedReq_miss_latency::cpu.data      8306000                       # number of ReadSharedReq miss cycles
83211440SCurtis.Dunham@arm.comsystem.cpu.l2cache.ReadSharedReq_miss_latency::total      8306000                       # number of ReadSharedReq miss cycles
83311440SCurtis.Dunham@arm.comsystem.cpu.l2cache.demand_miss_latency::cpu.inst     23987500                       # number of demand (read+write) miss cycles
83411440SCurtis.Dunham@arm.comsystem.cpu.l2cache.demand_miss_latency::cpu.data     13890500                       # number of demand (read+write) miss cycles
83511440SCurtis.Dunham@arm.comsystem.cpu.l2cache.demand_miss_latency::total     37878000                       # number of demand (read+write) miss cycles
83611440SCurtis.Dunham@arm.comsystem.cpu.l2cache.overall_miss_latency::cpu.inst     23987500                       # number of overall miss cycles
83711440SCurtis.Dunham@arm.comsystem.cpu.l2cache.overall_miss_latency::cpu.data     13890500                       # number of overall miss cycles
83811440SCurtis.Dunham@arm.comsystem.cpu.l2cache.overall_miss_latency::total     37878000                       # number of overall miss cycles
83910242Ssteve.reinhardt@amd.comsystem.cpu.l2cache.ReadExReq_accesses::cpu.data           72                       # number of ReadExReq accesses(hits+misses)
84010242Ssteve.reinhardt@amd.comsystem.cpu.l2cache.ReadExReq_accesses::total           72                       # number of ReadExReq accesses(hits+misses)
84111440SCurtis.Dunham@arm.comsystem.cpu.l2cache.ReadCleanReq_accesses::cpu.inst          313                       # number of ReadCleanReq accesses(hits+misses)
84211440SCurtis.Dunham@arm.comsystem.cpu.l2cache.ReadCleanReq_accesses::total          313                       # number of ReadCleanReq accesses(hits+misses)
84311390Ssteve.reinhardt@amd.comsystem.cpu.l2cache.ReadSharedReq_accesses::cpu.data          101                       # number of ReadSharedReq accesses(hits+misses)
84411390Ssteve.reinhardt@amd.comsystem.cpu.l2cache.ReadSharedReq_accesses::total          101                       # number of ReadSharedReq accesses(hits+misses)
84511440SCurtis.Dunham@arm.comsystem.cpu.l2cache.demand_accesses::cpu.inst          313                       # number of demand (read+write) accesses
84611390Ssteve.reinhardt@amd.comsystem.cpu.l2cache.demand_accesses::cpu.data          173                       # number of demand (read+write) accesses
84711440SCurtis.Dunham@arm.comsystem.cpu.l2cache.demand_accesses::total          486                       # number of demand (read+write) accesses
84811440SCurtis.Dunham@arm.comsystem.cpu.l2cache.overall_accesses::cpu.inst          313                       # number of overall (read+write) accesses
84911390Ssteve.reinhardt@amd.comsystem.cpu.l2cache.overall_accesses::cpu.data          173                       # number of overall (read+write) accesses
85011440SCurtis.Dunham@arm.comsystem.cpu.l2cache.overall_accesses::total          486                       # number of overall (read+write) accesses
8518835SAli.Saidi@ARM.comsystem.cpu.l2cache.ReadExReq_miss_rate::cpu.data            1                       # miss rate for ReadExReq accesses
8529055Ssaidi@eecs.umich.edusystem.cpu.l2cache.ReadExReq_miss_rate::total            1                       # miss rate for ReadExReq accesses
85311440SCurtis.Dunham@arm.comsystem.cpu.l2cache.ReadCleanReq_miss_rate::cpu.inst     0.996805                       # miss rate for ReadCleanReq accesses
85411440SCurtis.Dunham@arm.comsystem.cpu.l2cache.ReadCleanReq_miss_rate::total     0.996805                       # miss rate for ReadCleanReq accesses
85510892Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadSharedReq_miss_rate::cpu.data            1                       # miss rate for ReadSharedReq accesses
85610892Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadSharedReq_miss_rate::total            1                       # miss rate for ReadSharedReq accesses
85711440SCurtis.Dunham@arm.comsystem.cpu.l2cache.demand_miss_rate::cpu.inst     0.996805                       # miss rate for demand accesses
8588835SAli.Saidi@ARM.comsystem.cpu.l2cache.demand_miss_rate::cpu.data            1                       # miss rate for demand accesses
85911440SCurtis.Dunham@arm.comsystem.cpu.l2cache.demand_miss_rate::total     0.997942                       # miss rate for demand accesses
86011440SCurtis.Dunham@arm.comsystem.cpu.l2cache.overall_miss_rate::cpu.inst     0.996805                       # miss rate for overall accesses
8618835SAli.Saidi@ARM.comsystem.cpu.l2cache.overall_miss_rate::cpu.data            1                       # miss rate for overall accesses
86211440SCurtis.Dunham@arm.comsystem.cpu.l2cache.overall_miss_rate::total     0.997942                       # miss rate for overall accesses
86311440SCurtis.Dunham@arm.comsystem.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 77562.500000                       # average ReadExReq miss latency
86411440SCurtis.Dunham@arm.comsystem.cpu.l2cache.ReadExReq_avg_miss_latency::total 77562.500000                       # average ReadExReq miss latency
86511440SCurtis.Dunham@arm.comsystem.cpu.l2cache.ReadCleanReq_avg_miss_latency::cpu.inst 76883.012821                       # average ReadCleanReq miss latency
86611440SCurtis.Dunham@arm.comsystem.cpu.l2cache.ReadCleanReq_avg_miss_latency::total 76883.012821                       # average ReadCleanReq miss latency
86711440SCurtis.Dunham@arm.comsystem.cpu.l2cache.ReadSharedReq_avg_miss_latency::cpu.data 82237.623762                       # average ReadSharedReq miss latency
86811440SCurtis.Dunham@arm.comsystem.cpu.l2cache.ReadSharedReq_avg_miss_latency::total 82237.623762                       # average ReadSharedReq miss latency
86911440SCurtis.Dunham@arm.comsystem.cpu.l2cache.demand_avg_miss_latency::cpu.inst 76883.012821                       # average overall miss latency
87011440SCurtis.Dunham@arm.comsystem.cpu.l2cache.demand_avg_miss_latency::cpu.data 80291.907514                       # average overall miss latency
87111440SCurtis.Dunham@arm.comsystem.cpu.l2cache.demand_avg_miss_latency::total 78098.969072                       # average overall miss latency
87211440SCurtis.Dunham@arm.comsystem.cpu.l2cache.overall_avg_miss_latency::cpu.inst 76883.012821                       # average overall miss latency
87311440SCurtis.Dunham@arm.comsystem.cpu.l2cache.overall_avg_miss_latency::cpu.data 80291.907514                       # average overall miss latency
87411440SCurtis.Dunham@arm.comsystem.cpu.l2cache.overall_avg_miss_latency::total 78098.969072                       # average overall miss latency
8758428SN/Asystem.cpu.l2cache.blocked_cycles::no_mshrs            0                       # number of cycles access was blocked
8768428SN/Asystem.cpu.l2cache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
8778428SN/Asystem.cpu.l2cache.blocked::no_mshrs                0                       # number of cycles access was blocked
8788428SN/Asystem.cpu.l2cache.blocked::no_targets              0                       # number of cycles access was blocked
8798983Snate@binkert.orgsystem.cpu.l2cache.avg_blocked_cycles::no_mshrs          nan                       # average number of cycles each access was blocked
8808983Snate@binkert.orgsystem.cpu.l2cache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
8818428SN/Asystem.cpu.l2cache.fast_writes                      0                       # number of fast writes performed
8828428SN/Asystem.cpu.l2cache.cache_copies                     0                       # number of cache copies performed
88310242Ssteve.reinhardt@amd.comsystem.cpu.l2cache.ReadExReq_mshr_misses::cpu.data           72                       # number of ReadExReq MSHR misses
88410242Ssteve.reinhardt@amd.comsystem.cpu.l2cache.ReadExReq_mshr_misses::total           72                       # number of ReadExReq MSHR misses
88511440SCurtis.Dunham@arm.comsystem.cpu.l2cache.ReadCleanReq_mshr_misses::cpu.inst          312                       # number of ReadCleanReq MSHR misses
88611440SCurtis.Dunham@arm.comsystem.cpu.l2cache.ReadCleanReq_mshr_misses::total          312                       # number of ReadCleanReq MSHR misses
88711390Ssteve.reinhardt@amd.comsystem.cpu.l2cache.ReadSharedReq_mshr_misses::cpu.data          101                       # number of ReadSharedReq MSHR misses
88811390Ssteve.reinhardt@amd.comsystem.cpu.l2cache.ReadSharedReq_mshr_misses::total          101                       # number of ReadSharedReq MSHR misses
88911440SCurtis.Dunham@arm.comsystem.cpu.l2cache.demand_mshr_misses::cpu.inst          312                       # number of demand (read+write) MSHR misses
89011390Ssteve.reinhardt@amd.comsystem.cpu.l2cache.demand_mshr_misses::cpu.data          173                       # number of demand (read+write) MSHR misses
89111440SCurtis.Dunham@arm.comsystem.cpu.l2cache.demand_mshr_misses::total          485                       # number of demand (read+write) MSHR misses
89211440SCurtis.Dunham@arm.comsystem.cpu.l2cache.overall_mshr_misses::cpu.inst          312                       # number of overall MSHR misses
89311390Ssteve.reinhardt@amd.comsystem.cpu.l2cache.overall_mshr_misses::cpu.data          173                       # number of overall MSHR misses
89411440SCurtis.Dunham@arm.comsystem.cpu.l2cache.overall_mshr_misses::total          485                       # number of overall MSHR misses
89511440SCurtis.Dunham@arm.comsystem.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data      4864500                       # number of ReadExReq MSHR miss cycles
89611440SCurtis.Dunham@arm.comsystem.cpu.l2cache.ReadExReq_mshr_miss_latency::total      4864500                       # number of ReadExReq MSHR miss cycles
89711440SCurtis.Dunham@arm.comsystem.cpu.l2cache.ReadCleanReq_mshr_miss_latency::cpu.inst     20867500                       # number of ReadCleanReq MSHR miss cycles
89811440SCurtis.Dunham@arm.comsystem.cpu.l2cache.ReadCleanReq_mshr_miss_latency::total     20867500                       # number of ReadCleanReq MSHR miss cycles
89911440SCurtis.Dunham@arm.comsystem.cpu.l2cache.ReadSharedReq_mshr_miss_latency::cpu.data      7296000                       # number of ReadSharedReq MSHR miss cycles
90011440SCurtis.Dunham@arm.comsystem.cpu.l2cache.ReadSharedReq_mshr_miss_latency::total      7296000                       # number of ReadSharedReq MSHR miss cycles
90111440SCurtis.Dunham@arm.comsystem.cpu.l2cache.demand_mshr_miss_latency::cpu.inst     20867500                       # number of demand (read+write) MSHR miss cycles
90211440SCurtis.Dunham@arm.comsystem.cpu.l2cache.demand_mshr_miss_latency::cpu.data     12160500                       # number of demand (read+write) MSHR miss cycles
90311440SCurtis.Dunham@arm.comsystem.cpu.l2cache.demand_mshr_miss_latency::total     33028000                       # number of demand (read+write) MSHR miss cycles
90411440SCurtis.Dunham@arm.comsystem.cpu.l2cache.overall_mshr_miss_latency::cpu.inst     20867500                       # number of overall MSHR miss cycles
90511440SCurtis.Dunham@arm.comsystem.cpu.l2cache.overall_mshr_miss_latency::cpu.data     12160500                       # number of overall MSHR miss cycles
90611440SCurtis.Dunham@arm.comsystem.cpu.l2cache.overall_mshr_miss_latency::total     33028000                       # number of overall MSHR miss cycles
9078835SAli.Saidi@ARM.comsystem.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data            1                       # mshr miss rate for ReadExReq accesses
9089055Ssaidi@eecs.umich.edusystem.cpu.l2cache.ReadExReq_mshr_miss_rate::total            1                       # mshr miss rate for ReadExReq accesses
90911440SCurtis.Dunham@arm.comsystem.cpu.l2cache.ReadCleanReq_mshr_miss_rate::cpu.inst     0.996805                       # mshr miss rate for ReadCleanReq accesses
91011440SCurtis.Dunham@arm.comsystem.cpu.l2cache.ReadCleanReq_mshr_miss_rate::total     0.996805                       # mshr miss rate for ReadCleanReq accesses
91110892Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadSharedReq_mshr_miss_rate::cpu.data            1                       # mshr miss rate for ReadSharedReq accesses
91210892Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadSharedReq_mshr_miss_rate::total            1                       # mshr miss rate for ReadSharedReq accesses
91311440SCurtis.Dunham@arm.comsystem.cpu.l2cache.demand_mshr_miss_rate::cpu.inst     0.996805                       # mshr miss rate for demand accesses
9148835SAli.Saidi@ARM.comsystem.cpu.l2cache.demand_mshr_miss_rate::cpu.data            1                       # mshr miss rate for demand accesses
91511440SCurtis.Dunham@arm.comsystem.cpu.l2cache.demand_mshr_miss_rate::total     0.997942                       # mshr miss rate for demand accesses
91611440SCurtis.Dunham@arm.comsystem.cpu.l2cache.overall_mshr_miss_rate::cpu.inst     0.996805                       # mshr miss rate for overall accesses
9178835SAli.Saidi@ARM.comsystem.cpu.l2cache.overall_mshr_miss_rate::cpu.data            1                       # mshr miss rate for overall accesses
91811440SCurtis.Dunham@arm.comsystem.cpu.l2cache.overall_mshr_miss_rate::total     0.997942                       # mshr miss rate for overall accesses
91911440SCurtis.Dunham@arm.comsystem.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 67562.500000                       # average ReadExReq mshr miss latency
92011440SCurtis.Dunham@arm.comsystem.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 67562.500000                       # average ReadExReq mshr miss latency
92111440SCurtis.Dunham@arm.comsystem.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::cpu.inst 66883.012821                       # average ReadCleanReq mshr miss latency
92211440SCurtis.Dunham@arm.comsystem.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::total 66883.012821                       # average ReadCleanReq mshr miss latency
92311440SCurtis.Dunham@arm.comsystem.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.data 72237.623762                       # average ReadSharedReq mshr miss latency
92411440SCurtis.Dunham@arm.comsystem.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::total 72237.623762                       # average ReadSharedReq mshr miss latency
92511440SCurtis.Dunham@arm.comsystem.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 66883.012821                       # average overall mshr miss latency
92611440SCurtis.Dunham@arm.comsystem.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 70291.907514                       # average overall mshr miss latency
92711440SCurtis.Dunham@arm.comsystem.cpu.l2cache.demand_avg_mshr_miss_latency::total 68098.969072                       # average overall mshr miss latency
92811440SCurtis.Dunham@arm.comsystem.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 66883.012821                       # average overall mshr miss latency
92911440SCurtis.Dunham@arm.comsystem.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 70291.907514                       # average overall mshr miss latency
93011440SCurtis.Dunham@arm.comsystem.cpu.l2cache.overall_avg_mshr_miss_latency::total 68098.969072                       # average overall mshr miss latency
9318428SN/Asystem.cpu.l2cache.no_allocate_misses               0                       # Number of misses that were no-allocate
93211440SCurtis.Dunham@arm.comsystem.cpu.toL2Bus.snoop_filter.tot_requests          486                       # Total number of requests made to the snoop filter.
93311138Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoop_filter.hit_single_requests            1                       # Number of requests hitting in the snoop filter with a single holder of the requested data.
93411138Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoop_filter.hit_multi_requests            0                       # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data.
93511138Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoop_filter.tot_snoops            0                       # Total number of snoops made to the snoop filter.
93611138Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoop_filter.hit_single_snoops            0                       # Number of snoops hitting in the snoop filter with a single holder of the requested data.
93711138Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoop_filter.hit_multi_snoops            0                       # Number of snoops hitting in the snoop filter with multiple (>1) holders of the requested data.
93811440SCurtis.Dunham@arm.comsystem.cpu.toL2Bus.trans_dist::ReadResp           414                       # Transaction distribution
93910628Sandreas.hansson@arm.comsystem.cpu.toL2Bus.trans_dist::ReadExReq           72                       # Transaction distribution
94010628Sandreas.hansson@arm.comsystem.cpu.toL2Bus.trans_dist::ReadExResp           72                       # Transaction distribution
94111440SCurtis.Dunham@arm.comsystem.cpu.toL2Bus.trans_dist::ReadCleanReq          313                       # Transaction distribution
94211390Ssteve.reinhardt@amd.comsystem.cpu.toL2Bus.trans_dist::ReadSharedReq          101                       # Transaction distribution
94311440SCurtis.Dunham@arm.comsystem.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side          626                       # Packet count per connected master and slave (bytes)
94411390Ssteve.reinhardt@amd.comsystem.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side          346                       # Packet count per connected master and slave (bytes)
94511440SCurtis.Dunham@arm.comsystem.cpu.toL2Bus.pkt_count::total               972                       # Packet count per connected master and slave (bytes)
94611440SCurtis.Dunham@arm.comsystem.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side        20032                       # Cumulative packet size per connected master and slave (bytes)
94711390Ssteve.reinhardt@amd.comsystem.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side        11072                       # Cumulative packet size per connected master and slave (bytes)
94811440SCurtis.Dunham@arm.comsystem.cpu.toL2Bus.pkt_size::total              31104                       # Cumulative packet size per connected master and slave (bytes)
94910628Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoops                           0                       # Total snoops (count)
95011440SCurtis.Dunham@arm.comsystem.cpu.toL2Bus.snoop_fanout::samples          486                       # Request fanout histogram
95111440SCurtis.Dunham@arm.comsystem.cpu.toL2Bus.snoop_fanout::mean        0.002058                       # Request fanout histogram
95211440SCurtis.Dunham@arm.comsystem.cpu.toL2Bus.snoop_fanout::stdev       0.045361                       # Request fanout histogram
95310628Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoop_fanout::underflows            0      0.00%      0.00% # Request fanout histogram
95411440SCurtis.Dunham@arm.comsystem.cpu.toL2Bus.snoop_fanout::0                485     99.79%     99.79% # Request fanout histogram
95511138Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoop_fanout::1                  1      0.21%    100.00% # Request fanout histogram
95610628Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoop_fanout::2                  0      0.00%    100.00% # Request fanout histogram
95710628Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoop_fanout::overflows            0      0.00%    100.00% # Request fanout histogram
95811138Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoop_fanout::min_value            0                       # Request fanout histogram
95910628Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoop_fanout::max_value            1                       # Request fanout histogram
96011440SCurtis.Dunham@arm.comsystem.cpu.toL2Bus.snoop_fanout::total            486                       # Request fanout histogram
96111440SCurtis.Dunham@arm.comsystem.cpu.toL2Bus.reqLayer0.occupancy         243000                       # Layer occupancy (ticks)
96210726Sandreas.hansson@arm.comsystem.cpu.toL2Bus.reqLayer0.utilization          1.1                       # Layer utilization (%)
96311440SCurtis.Dunham@arm.comsystem.cpu.toL2Bus.respLayer0.occupancy        469500                       # Layer occupancy (ticks)
96410892Sandreas.hansson@arm.comsystem.cpu.toL2Bus.respLayer0.utilization          2.1                       # Layer utilization (%)
96511390Ssteve.reinhardt@amd.comsystem.cpu.toL2Bus.respLayer1.occupancy        259500                       # Layer occupancy (ticks)
96610892Sandreas.hansson@arm.comsystem.cpu.toL2Bus.respLayer1.utilization          1.2                       # Layer utilization (%)
96711440SCurtis.Dunham@arm.comsystem.membus.trans_dist::ReadResp                413                       # Transaction distribution
96810628Sandreas.hansson@arm.comsystem.membus.trans_dist::ReadExReq                72                       # Transaction distribution
96910628Sandreas.hansson@arm.comsystem.membus.trans_dist::ReadExResp               72                       # Transaction distribution
97011440SCurtis.Dunham@arm.comsystem.membus.trans_dist::ReadSharedReq           413                       # Transaction distribution
97111440SCurtis.Dunham@arm.comsystem.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port          970                       # Packet count per connected master and slave (bytes)
97211440SCurtis.Dunham@arm.comsystem.membus.pkt_count::total                    970                       # Packet count per connected master and slave (bytes)
97311440SCurtis.Dunham@arm.comsystem.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port        31040                       # Cumulative packet size per connected master and slave (bytes)
97411440SCurtis.Dunham@arm.comsystem.membus.pkt_size::total                   31040                       # Cumulative packet size per connected master and slave (bytes)
97510628Sandreas.hansson@arm.comsystem.membus.snoops                                0                       # Total snoops (count)
97611440SCurtis.Dunham@arm.comsystem.membus.snoop_fanout::samples               485                       # Request fanout histogram
97710628Sandreas.hansson@arm.comsystem.membus.snoop_fanout::mean                    0                       # Request fanout histogram
97810628Sandreas.hansson@arm.comsystem.membus.snoop_fanout::stdev                   0                       # Request fanout histogram
97910628Sandreas.hansson@arm.comsystem.membus.snoop_fanout::underflows              0      0.00%      0.00% # Request fanout histogram
98011440SCurtis.Dunham@arm.comsystem.membus.snoop_fanout::0                     485    100.00%    100.00% # Request fanout histogram
98110628Sandreas.hansson@arm.comsystem.membus.snoop_fanout::1                       0      0.00%    100.00% # Request fanout histogram
98210628Sandreas.hansson@arm.comsystem.membus.snoop_fanout::overflows               0      0.00%    100.00% # Request fanout histogram
98310628Sandreas.hansson@arm.comsystem.membus.snoop_fanout::min_value               0                       # Request fanout histogram
98410628Sandreas.hansson@arm.comsystem.membus.snoop_fanout::max_value               0                       # Request fanout histogram
98511440SCurtis.Dunham@arm.comsystem.membus.snoop_fanout::total                 485                       # Request fanout histogram
98611440SCurtis.Dunham@arm.comsystem.membus.reqLayer0.occupancy              590500                       # Layer occupancy (ticks)
98710726Sandreas.hansson@arm.comsystem.membus.reqLayer0.utilization               2.7                       # Layer utilization (%)
98811440SCurtis.Dunham@arm.comsystem.membus.respLayer1.occupancy            2579250                       # Layer occupancy (ticks)
98911103Snilay@cs.wisc.edusystem.membus.respLayer1.utilization             11.7                       # Layer utilization (%)
9903096SN/A
9913096SN/A---------- End Simulation Statistics   ----------
992