stats.txt revision 10148
13096SN/A
23096SN/A---------- Begin Simulation Statistics ----------
39729Sandreas.hansson@arm.comsim_seconds                                  0.000021                       # Number of seconds simulated
410148Sandreas.hansson@arm.comsim_ticks                                    21078000                       # Number of ticks simulated
510148Sandreas.hansson@arm.comfinal_tick                                   21078000                       # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
68428SN/Asim_freq                                 1000000000000                       # Frequency of simulated ticks
710148Sandreas.hansson@arm.comhost_inst_rate                                  72140                       # Simulator instruction rate (inst/s)
810148Sandreas.hansson@arm.comhost_op_rate                                    72127                       # Simulator op (including micro ops) rate (op/s)
910148Sandreas.hansson@arm.comhost_tick_rate                              238549554                       # Simulator tick rate (ticks/s)
1010148Sandreas.hansson@arm.comhost_mem_usage                                 265696                       # Number of bytes of host memory used
1110148Sandreas.hansson@arm.comhost_seconds                                     0.09                       # Real time elapsed on the host
129150SAli.Saidi@ARM.comsim_insts                                        6372                       # Number of instructions simulated
139150SAli.Saidi@ARM.comsim_ops                                          6372                       # Number of ops (including micro ops) simulated
1410036SAli.Saidi@ARM.comsystem.voltage_domain.voltage                       1                       # Voltage in Volts
1510036SAli.Saidi@ARM.comsystem.clk_domain.clock                          1000                       # Clock period in ticks
169729Sandreas.hansson@arm.comsystem.physmem.bytes_read::cpu.inst             20032                       # Number of bytes read from this memory
179322Sandreas.hansson@arm.comsystem.physmem.bytes_read::cpu.data             11136                       # Number of bytes read from this memory
189729Sandreas.hansson@arm.comsystem.physmem.bytes_read::total                31168                       # Number of bytes read from this memory
199729Sandreas.hansson@arm.comsystem.physmem.bytes_inst_read::cpu.inst        20032                       # Number of instructions bytes read from this memory
209729Sandreas.hansson@arm.comsystem.physmem.bytes_inst_read::total           20032                       # Number of instructions bytes read from this memory
219729Sandreas.hansson@arm.comsystem.physmem.num_reads::cpu.inst                313                       # Number of read requests responded to by this memory
229322Sandreas.hansson@arm.comsystem.physmem.num_reads::cpu.data                174                       # Number of read requests responded to by this memory
239729Sandreas.hansson@arm.comsystem.physmem.num_reads::total                   487                       # Number of read requests responded to by this memory
2410148Sandreas.hansson@arm.comsystem.physmem.bw_read::cpu.inst            950374798                       # Total read bandwidth from this memory (bytes/s)
2510148Sandreas.hansson@arm.comsystem.physmem.bw_read::cpu.data            528323370                       # Total read bandwidth from this memory (bytes/s)
2610148Sandreas.hansson@arm.comsystem.physmem.bw_read::total              1478698169                       # Total read bandwidth from this memory (bytes/s)
2710148Sandreas.hansson@arm.comsystem.physmem.bw_inst_read::cpu.inst       950374798                       # Instruction read bandwidth from this memory (bytes/s)
2810148Sandreas.hansson@arm.comsystem.physmem.bw_inst_read::total          950374798                       # Instruction read bandwidth from this memory (bytes/s)
2910148Sandreas.hansson@arm.comsystem.physmem.bw_total::cpu.inst           950374798                       # Total bandwidth to/from this memory (bytes/s)
3010148Sandreas.hansson@arm.comsystem.physmem.bw_total::cpu.data           528323370                       # Total bandwidth to/from this memory (bytes/s)
3110148Sandreas.hansson@arm.comsystem.physmem.bw_total::total             1478698169                       # Total bandwidth to/from this memory (bytes/s)
329978Sandreas.hansson@arm.comsystem.physmem.readReqs                           488                       # Number of read requests accepted
339978Sandreas.hansson@arm.comsystem.physmem.writeReqs                            0                       # Number of write requests accepted
349978Sandreas.hansson@arm.comsystem.physmem.readBursts                         488                       # Number of DRAM read bursts, including those serviced by the write queue
359978Sandreas.hansson@arm.comsystem.physmem.writeBursts                          0                       # Number of DRAM write bursts, including those merged in the write queue
369978Sandreas.hansson@arm.comsystem.physmem.bytesReadDRAM                    31232                       # Total number of bytes read from DRAM
379978Sandreas.hansson@arm.comsystem.physmem.bytesReadWrQ                         0                       # Total number of bytes read from write queue
389978Sandreas.hansson@arm.comsystem.physmem.bytesWritten                         0                       # Total number of bytes written to DRAM
399978Sandreas.hansson@arm.comsystem.physmem.bytesReadSys                     31232                       # Total read bytes from the system interface side
409978Sandreas.hansson@arm.comsystem.physmem.bytesWrittenSys                      0                       # Total written bytes from the system interface side
419978Sandreas.hansson@arm.comsystem.physmem.servicedByWrQ                        0                       # Number of DRAM read bursts serviced by the write queue
429978Sandreas.hansson@arm.comsystem.physmem.mergedWrBursts                       0                       # Number of DRAM write bursts merged with an existing one
439978Sandreas.hansson@arm.comsystem.physmem.neitherReadNorWriteReqs              0                       # Number of requests that are neither read nor write
449978Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::0                  69                       # Per bank write bursts
459978Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::1                  34                       # Per bank write bursts
469978Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::2                  32                       # Per bank write bursts
479978Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::3                  47                       # Per bank write bursts
489978Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::4                  43                       # Per bank write bursts
499978Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::5                  21                       # Per bank write bursts
509978Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::6                   1                       # Per bank write bursts
519978Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::7                   3                       # Per bank write bursts
529978Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::8                   0                       # Per bank write bursts
539978Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::9                   1                       # Per bank write bursts
549978Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::10                 23                       # Per bank write bursts
559978Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::11                 24                       # Per bank write bursts
569978Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::12                 14                       # Per bank write bursts
579978Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::13                119                       # Per bank write bursts
589978Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::14                 45                       # Per bank write bursts
599978Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::15                 12                       # Per bank write bursts
609978Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::0                   0                       # Per bank write bursts
619978Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::1                   0                       # Per bank write bursts
629978Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::2                   0                       # Per bank write bursts
639978Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::3                   0                       # Per bank write bursts
649978Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::4                   0                       # Per bank write bursts
659978Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::5                   0                       # Per bank write bursts
669978Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::6                   0                       # Per bank write bursts
679978Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::7                   0                       # Per bank write bursts
689978Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::8                   0                       # Per bank write bursts
699978Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::9                   0                       # Per bank write bursts
709978Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::10                  0                       # Per bank write bursts
719978Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::11                  0                       # Per bank write bursts
729978Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::12                  0                       # Per bank write bursts
739978Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::13                  0                       # Per bank write bursts
749978Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::14                  0                       # Per bank write bursts
759978Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::15                  0                       # Per bank write bursts
769978Sandreas.hansson@arm.comsystem.physmem.numRdRetry                           0                       # Number of times read queue was full causing retry
779978Sandreas.hansson@arm.comsystem.physmem.numWrRetry                           0                       # Number of times write queue was full causing retry
7810148Sandreas.hansson@arm.comsystem.physmem.totGap                        21045000                       # Total gap between requests
799978Sandreas.hansson@arm.comsystem.physmem.readPktSize::0                       0                       # Read request sizes (log2)
809978Sandreas.hansson@arm.comsystem.physmem.readPktSize::1                       0                       # Read request sizes (log2)
819978Sandreas.hansson@arm.comsystem.physmem.readPktSize::2                       0                       # Read request sizes (log2)
829978Sandreas.hansson@arm.comsystem.physmem.readPktSize::3                       0                       # Read request sizes (log2)
839978Sandreas.hansson@arm.comsystem.physmem.readPktSize::4                       0                       # Read request sizes (log2)
849978Sandreas.hansson@arm.comsystem.physmem.readPktSize::5                       0                       # Read request sizes (log2)
859978Sandreas.hansson@arm.comsystem.physmem.readPktSize::6                     488                       # Read request sizes (log2)
869978Sandreas.hansson@arm.comsystem.physmem.writePktSize::0                      0                       # Write request sizes (log2)
879978Sandreas.hansson@arm.comsystem.physmem.writePktSize::1                      0                       # Write request sizes (log2)
889978Sandreas.hansson@arm.comsystem.physmem.writePktSize::2                      0                       # Write request sizes (log2)
899978Sandreas.hansson@arm.comsystem.physmem.writePktSize::3                      0                       # Write request sizes (log2)
909978Sandreas.hansson@arm.comsystem.physmem.writePktSize::4                      0                       # Write request sizes (log2)
919978Sandreas.hansson@arm.comsystem.physmem.writePktSize::5                      0                       # Write request sizes (log2)
929978Sandreas.hansson@arm.comsystem.physmem.writePktSize::6                      0                       # Write request sizes (log2)
9310148Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::0                       276                       # What read queue length does an incoming req see
9410148Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::1                       146                       # What read queue length does an incoming req see
9510148Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::2                        48                       # What read queue length does an incoming req see
9610148Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::3                        13                       # What read queue length does an incoming req see
979729Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::4                         5                       # What read queue length does an incoming req see
989322Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::5                         0                       # What read queue length does an incoming req see
999312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::6                         0                       # What read queue length does an incoming req see
1009312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::7                         0                       # What read queue length does an incoming req see
1019312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::8                         0                       # What read queue length does an incoming req see
1029312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::9                         0                       # What read queue length does an incoming req see
1039312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::10                        0                       # What read queue length does an incoming req see
1049312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::11                        0                       # What read queue length does an incoming req see
1059312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::12                        0                       # What read queue length does an incoming req see
1069312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::13                        0                       # What read queue length does an incoming req see
1079312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::14                        0                       # What read queue length does an incoming req see
1089312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::15                        0                       # What read queue length does an incoming req see
1099312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::16                        0                       # What read queue length does an incoming req see
1109312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::17                        0                       # What read queue length does an incoming req see
1119312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::18                        0                       # What read queue length does an incoming req see
1129312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::19                        0                       # What read queue length does an incoming req see
1139312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::20                        0                       # What read queue length does an incoming req see
1149312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::21                        0                       # What read queue length does an incoming req see
1159312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::22                        0                       # What read queue length does an incoming req see
1169312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::23                        0                       # What read queue length does an incoming req see
1179312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::24                        0                       # What read queue length does an incoming req see
1189312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::25                        0                       # What read queue length does an incoming req see
1199312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::26                        0                       # What read queue length does an incoming req see
1209312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::27                        0                       # What read queue length does an incoming req see
1219312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::28                        0                       # What read queue length does an incoming req see
1229312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::29                        0                       # What read queue length does an incoming req see
1239312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::30                        0                       # What read queue length does an incoming req see
1249312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::31                        0                       # What read queue length does an incoming req see
1259312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::0                         0                       # What write queue length does an incoming req see
1269312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::1                         0                       # What write queue length does an incoming req see
1279312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::2                         0                       # What write queue length does an incoming req see
1289312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::3                         0                       # What write queue length does an incoming req see
1299312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::4                         0                       # What write queue length does an incoming req see
1309312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::5                         0                       # What write queue length does an incoming req see
1319312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::6                         0                       # What write queue length does an incoming req see
1329312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::7                         0                       # What write queue length does an incoming req see
1339312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::8                         0                       # What write queue length does an incoming req see
1349312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::9                         0                       # What write queue length does an incoming req see
1359312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::10                        0                       # What write queue length does an incoming req see
1369312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::11                        0                       # What write queue length does an incoming req see
1379312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::12                        0                       # What write queue length does an incoming req see
1389312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::13                        0                       # What write queue length does an incoming req see
1399312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::14                        0                       # What write queue length does an incoming req see
1409312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::15                        0                       # What write queue length does an incoming req see
1419312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::16                        0                       # What write queue length does an incoming req see
1429312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::17                        0                       # What write queue length does an incoming req see
1439312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::18                        0                       # What write queue length does an incoming req see
1449312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::19                        0                       # What write queue length does an incoming req see
1459312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::20                        0                       # What write queue length does an incoming req see
1469312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::21                        0                       # What write queue length does an incoming req see
1479312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::22                        0                       # What write queue length does an incoming req see
1489312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::23                        0                       # What write queue length does an incoming req see
1499312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::24                        0                       # What write queue length does an incoming req see
1509312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::25                        0                       # What write queue length does an incoming req see
1519312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::26                        0                       # What write queue length does an incoming req see
1529312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::27                        0                       # What write queue length does an incoming req see
1539312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::28                        0                       # What write queue length does an incoming req see
1549312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::29                        0                       # What write queue length does an incoming req see
1559312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::30                        0                       # What write queue length does an incoming req see
1569312Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::31                        0                       # What write queue length does an incoming req see
15710148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::32                        0                       # What write queue length does an incoming req see
15810148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::33                        0                       # What write queue length does an incoming req see
15910148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::34                        0                       # What write queue length does an incoming req see
16010148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::35                        0                       # What write queue length does an incoming req see
16110148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::36                        0                       # What write queue length does an incoming req see
16210148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::37                        0                       # What write queue length does an incoming req see
16310148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::38                        0                       # What write queue length does an incoming req see
16410148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::39                        0                       # What write queue length does an incoming req see
16510148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::40                        0                       # What write queue length does an incoming req see
16610148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::41                        0                       # What write queue length does an incoming req see
16710148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::42                        0                       # What write queue length does an incoming req see
16810148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::43                        0                       # What write queue length does an incoming req see
16910148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::44                        0                       # What write queue length does an incoming req see
17010148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::45                        0                       # What write queue length does an incoming req see
17110148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::46                        0                       # What write queue length does an incoming req see
17210148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::47                        0                       # What write queue length does an incoming req see
17310148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::48                        0                       # What write queue length does an incoming req see
17410148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::49                        0                       # What write queue length does an incoming req see
17510148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::50                        0                       # What write queue length does an incoming req see
17610148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::51                        0                       # What write queue length does an incoming req see
17710148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::52                        0                       # What write queue length does an incoming req see
17810148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::53                        0                       # What write queue length does an incoming req see
17910148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::54                        0                       # What write queue length does an incoming req see
18010148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::55                        0                       # What write queue length does an incoming req see
18110148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::56                        0                       # What write queue length does an incoming req see
18210148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::57                        0                       # What write queue length does an incoming req see
18310148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::58                        0                       # What write queue length does an incoming req see
18410148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::59                        0                       # What write queue length does an incoming req see
18510148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::60                        0                       # What write queue length does an incoming req see
18610148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::61                        0                       # What write queue length does an incoming req see
18710148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::62                        0                       # What write queue length does an incoming req see
18810148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::63                        0                       # What write queue length does an incoming req see
18910148Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::samples           61                       # Bytes accessed per row activation
19010148Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::mean      328.393443                       # Bytes accessed per row activation
19110148Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::gmean     194.167058                       # Bytes accessed per row activation
19210148Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::stdev     347.898610                       # Bytes accessed per row activation
19310148Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::0-127             21     34.43%     34.43% # Bytes accessed per row activation
19410148Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::128-255           16     26.23%     60.66% # Bytes accessed per row activation
19510148Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::256-383            6      9.84%     70.49% # Bytes accessed per row activation
19610148Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::384-511            4      6.56%     77.05% # Bytes accessed per row activation
19710148Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::512-639            3      4.92%     81.97% # Bytes accessed per row activation
19810148Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::896-1023            1      1.64%     83.61% # Bytes accessed per row activation
19910148Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::1024-1151           10     16.39%    100.00% # Bytes accessed per row activation
20010148Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::total             61                       # Bytes accessed per row activation
20110148Sandreas.hansson@arm.comsystem.physmem.totQLat                        3243750                       # Total ticks spent queuing
20210148Sandreas.hansson@arm.comsystem.physmem.totMemAccLat                  13328750                       # Total ticks spent from burst creation until serviced by the DRAM
2039978Sandreas.hansson@arm.comsystem.physmem.totBusLat                      2440000                       # Total ticks spent in databus transfers
20410148Sandreas.hansson@arm.comsystem.physmem.totBankLat                     7645000                       # Total ticks spent accessing banks
20510148Sandreas.hansson@arm.comsystem.physmem.avgQLat                        6647.03                       # Average queueing delay per DRAM burst
20610148Sandreas.hansson@arm.comsystem.physmem.avgBankLat                    15665.98                       # Average bank access latency per DRAM burst
2079978Sandreas.hansson@arm.comsystem.physmem.avgBusLat                      5000.00                       # Average bus latency per DRAM burst
20810148Sandreas.hansson@arm.comsystem.physmem.avgMemAccLat                  27313.01                       # Average memory access latency per DRAM burst
20910148Sandreas.hansson@arm.comsystem.physmem.avgRdBW                        1481.73                       # Average DRAM read bandwidth in MiByte/s
2109978Sandreas.hansson@arm.comsystem.physmem.avgWrBW                           0.00                       # Average achieved write bandwidth in MiByte/s
21110148Sandreas.hansson@arm.comsystem.physmem.avgRdBWSys                     1481.73                       # Average system read bandwidth in MiByte/s
2129978Sandreas.hansson@arm.comsystem.physmem.avgWrBWSys                        0.00                       # Average system write bandwidth in MiByte/s
2139978Sandreas.hansson@arm.comsystem.physmem.peakBW                        12800.00                       # Theoretical peak bandwidth in MiByte/s
2149978Sandreas.hansson@arm.comsystem.physmem.busUtil                          11.58                       # Data bus utilization in percentage
2159978Sandreas.hansson@arm.comsystem.physmem.busUtilRead                      11.58                       # Data bus utilization in percentage for reads
2169978Sandreas.hansson@arm.comsystem.physmem.busUtilWrite                      0.00                       # Data bus utilization in percentage for writes
21710148Sandreas.hansson@arm.comsystem.physmem.avgRdQLen                         1.72                       # Average read queue length when enqueuing
2189978Sandreas.hansson@arm.comsystem.physmem.avgWrQLen                         0.00                       # Average write queue length when enqueuing
21910148Sandreas.hansson@arm.comsystem.physmem.readRowHits                        394                       # Number of row buffer hits during reads
2209312Sandreas.hansson@arm.comsystem.physmem.writeRowHits                         0                       # Number of row buffer hits during writes
22110148Sandreas.hansson@arm.comsystem.physmem.readRowHitRate                   80.74                       # Row buffer hit rate for reads
2229312Sandreas.hansson@arm.comsystem.physmem.writeRowHitRate                    nan                       # Row buffer hit rate for writes
22310148Sandreas.hansson@arm.comsystem.physmem.avgGap                        43125.00                       # Average gap between requests
22410148Sandreas.hansson@arm.comsystem.physmem.pageHitRate                      80.74                       # Row buffer hit rate, read and write combined
2259978Sandreas.hansson@arm.comsystem.physmem.prechargeAllPercent               0.10                       # Percentage of time for which DRAM has all the banks in precharge state
22610148Sandreas.hansson@arm.comsystem.membus.throughput                   1478698169                       # Throughput (bytes/s)
2279729Sandreas.hansson@arm.comsystem.membus.trans_dist::ReadReq                 415                       # Transaction distribution
2289729Sandreas.hansson@arm.comsystem.membus.trans_dist::ReadResp                414                       # Transaction distribution
2299729Sandreas.hansson@arm.comsystem.membus.trans_dist::ReadExReq                73                       # Transaction distribution
2309729Sandreas.hansson@arm.comsystem.membus.trans_dist::ReadExResp               73                       # Transaction distribution
2319838Sandreas.hansson@arm.comsystem.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port          975                       # Packet count per connected master and slave (bytes)
2329838Sandreas.hansson@arm.comsystem.membus.pkt_count::total                    975                       # Packet count per connected master and slave (bytes)
2339838Sandreas.hansson@arm.comsystem.membus.tot_pkt_size_system.cpu.l2cache.mem_side::system.physmem.port        31168                       # Cumulative packet size per connected master and slave (bytes)
2349838Sandreas.hansson@arm.comsystem.membus.tot_pkt_size::total               31168                       # Cumulative packet size per connected master and slave (bytes)
2359729Sandreas.hansson@arm.comsystem.membus.data_through_bus                  31168                       # Total data (bytes)
2369729Sandreas.hansson@arm.comsystem.membus.snoop_data_through_bus                0                       # Total snoop data (bytes)
23710148Sandreas.hansson@arm.comsystem.membus.reqLayer0.occupancy              617000                       # Layer occupancy (ticks)
2389978Sandreas.hansson@arm.comsystem.membus.reqLayer0.utilization               2.9                       # Layer utilization (%)
23910148Sandreas.hansson@arm.comsystem.membus.respLayer1.occupancy            4550500                       # Layer occupancy (ticks)
2409978Sandreas.hansson@arm.comsystem.membus.respLayer1.utilization             21.6                       # Layer utilization (%)
24110036SAli.Saidi@ARM.comsystem.cpu_clk_domain.clock                       500                       # Clock period in ticks
24210148Sandreas.hansson@arm.comsystem.cpu.branchPred.lookups                    2894                       # Number of BP lookups
24310148Sandreas.hansson@arm.comsystem.cpu.branchPred.condPredicted              1702                       # Number of conditional branches predicted
24410148Sandreas.hansson@arm.comsystem.cpu.branchPred.condIncorrect               512                       # Number of conditional branches incorrect
24510148Sandreas.hansson@arm.comsystem.cpu.branchPred.BTBLookups                 2209                       # Number of BTB lookups
2469978Sandreas.hansson@arm.comsystem.cpu.branchPred.BTBHits                     756                       # Number of BTB hits
2479481Snilay@cs.wisc.edusystem.cpu.branchPred.BTBCorrect                    0                       # Number of correct BTB predictions (this stat may not work properly.
24810148Sandreas.hansson@arm.comsystem.cpu.branchPred.BTBHitPct             34.223631                       # BTB Hit Percentage
2499978Sandreas.hansson@arm.comsystem.cpu.branchPred.usedRAS                     416                       # Number of times the RAS was used to get a target.
2509490Sandreas.hansson@arm.comsystem.cpu.branchPred.RASInCorrect                 74                       # Number of incorrect RAS predictions.
2518428SN/Asystem.cpu.dtb.fetch_hits                           0                       # ITB hits
2528428SN/Asystem.cpu.dtb.fetch_misses                         0                       # ITB misses
2538428SN/Asystem.cpu.dtb.fetch_acv                            0                       # ITB acv
2548428SN/Asystem.cpu.dtb.fetch_accesses                       0                       # ITB accesses
25510148Sandreas.hansson@arm.comsystem.cpu.dtb.read_hits                         2078                       # DTB read hits
2569729Sandreas.hansson@arm.comsystem.cpu.dtb.read_misses                         47                       # DTB read misses
2578428SN/Asystem.cpu.dtb.read_acv                             0                       # DTB read access violations
25810148Sandreas.hansson@arm.comsystem.cpu.dtb.read_accesses                     2125                       # DTB read accesses
25910148Sandreas.hansson@arm.comsystem.cpu.dtb.write_hits                        1062                       # DTB write hits
2609729Sandreas.hansson@arm.comsystem.cpu.dtb.write_misses                        31                       # DTB write misses
2618428SN/Asystem.cpu.dtb.write_acv                            0                       # DTB write access violations
26210148Sandreas.hansson@arm.comsystem.cpu.dtb.write_accesses                    1093                       # DTB write accesses
26310148Sandreas.hansson@arm.comsystem.cpu.dtb.data_hits                         3140                       # DTB hits
2649729Sandreas.hansson@arm.comsystem.cpu.dtb.data_misses                         78                       # DTB misses
2658428SN/Asystem.cpu.dtb.data_acv                             0                       # DTB access violations
26610148Sandreas.hansson@arm.comsystem.cpu.dtb.data_accesses                     3218                       # DTB accesses
26710148Sandreas.hansson@arm.comsystem.cpu.itb.fetch_hits                        2388                       # ITB hits
2689729Sandreas.hansson@arm.comsystem.cpu.itb.fetch_misses                        39                       # ITB misses
2698428SN/Asystem.cpu.itb.fetch_acv                            0                       # ITB acv
27010148Sandreas.hansson@arm.comsystem.cpu.itb.fetch_accesses                    2427                       # ITB accesses
2718428SN/Asystem.cpu.itb.read_hits                            0                       # DTB read hits
2728428SN/Asystem.cpu.itb.read_misses                          0                       # DTB read misses
2738428SN/Asystem.cpu.itb.read_acv                             0                       # DTB read access violations
2748428SN/Asystem.cpu.itb.read_accesses                        0                       # DTB read accesses
2758428SN/Asystem.cpu.itb.write_hits                           0                       # DTB write hits
2768428SN/Asystem.cpu.itb.write_misses                         0                       # DTB write misses
2778428SN/Asystem.cpu.itb.write_acv                            0                       # DTB write access violations
2788428SN/Asystem.cpu.itb.write_accesses                       0                       # DTB write accesses
2798428SN/Asystem.cpu.itb.data_hits                            0                       # DTB hits
2808428SN/Asystem.cpu.itb.data_misses                          0                       # DTB misses
2818428SN/Asystem.cpu.itb.data_acv                             0                       # DTB access violations
2828428SN/Asystem.cpu.itb.data_accesses                        0                       # DTB accesses
2838428SN/Asystem.cpu.workload.num_syscalls                   17                       # Number of system calls
28410148Sandreas.hansson@arm.comsystem.cpu.numCycles                            42157                       # number of cpu cycles simulated
2858428SN/Asystem.cpu.numWorkItemsStarted                      0                       # number of work items this cpu started
2868428SN/Asystem.cpu.numWorkItemsCompleted                    0                       # number of work items this cpu completed
28710148Sandreas.hansson@arm.comsystem.cpu.fetch.icacheStallCycles               8510                       # Number of cycles fetch is stalled on an Icache miss
28810148Sandreas.hansson@arm.comsystem.cpu.fetch.Insts                          16605                       # Number of instructions fetch has processed
28910148Sandreas.hansson@arm.comsystem.cpu.fetch.Branches                        2894                       # Number of branches that fetch encountered
2909978Sandreas.hansson@arm.comsystem.cpu.fetch.predictedBranches               1172                       # Number of branches that fetch has predicted taken
29110148Sandreas.hansson@arm.comsystem.cpu.fetch.Cycles                          2970                       # Number of cycles fetch has run and was not squashing or blocked
29210148Sandreas.hansson@arm.comsystem.cpu.fetch.SquashCycles                    1911                       # Number of cycles fetch has spent squashing
29310148Sandreas.hansson@arm.comsystem.cpu.fetch.BlockedCycles                   1405                       # Number of cycles fetch has spent blocked
2949729Sandreas.hansson@arm.comsystem.cpu.fetch.MiscStallCycles                   25                       # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
2959797Sandreas.hansson@arm.comsystem.cpu.fetch.PendingTrapStallCycles           747                       # Number of stall cycles due to pending traps
29610148Sandreas.hansson@arm.comsystem.cpu.fetch.CacheLines                      2388                       # Number of cache lines fetched
29710148Sandreas.hansson@arm.comsystem.cpu.fetch.IcacheSquashes                   385                       # Number of outstanding Icache misses that were squashed
29810148Sandreas.hansson@arm.comsystem.cpu.fetch.rateDist::samples              14964                       # Number of instructions fetched each cycle (Total)
29910148Sandreas.hansson@arm.comsystem.cpu.fetch.rateDist::mean              1.109663                       # Number of instructions fetched each cycle (Total)
30010148Sandreas.hansson@arm.comsystem.cpu.fetch.rateDist::stdev             2.506678                       # Number of instructions fetched each cycle (Total)
3016291SN/Asystem.cpu.fetch.rateDist::underflows               0      0.00%      0.00% # Number of instructions fetched each cycle (Total)
30210148Sandreas.hansson@arm.comsystem.cpu.fetch.rateDist::0                    11994     80.15%     80.15% # Number of instructions fetched each cycle (Total)
30310148Sandreas.hansson@arm.comsystem.cpu.fetch.rateDist::1                      318      2.13%     82.28% # Number of instructions fetched each cycle (Total)
30410148Sandreas.hansson@arm.comsystem.cpu.fetch.rateDist::2                      234      1.56%     83.84% # Number of instructions fetched each cycle (Total)
30510148Sandreas.hansson@arm.comsystem.cpu.fetch.rateDist::3                      214      1.43%     85.27% # Number of instructions fetched each cycle (Total)
30610148Sandreas.hansson@arm.comsystem.cpu.fetch.rateDist::4                      255      1.70%     86.98% # Number of instructions fetched each cycle (Total)
30710148Sandreas.hansson@arm.comsystem.cpu.fetch.rateDist::5                      241      1.61%     88.59% # Number of instructions fetched each cycle (Total)
30810148Sandreas.hansson@arm.comsystem.cpu.fetch.rateDist::6                      264      1.76%     90.35% # Number of instructions fetched each cycle (Total)
30910148Sandreas.hansson@arm.comsystem.cpu.fetch.rateDist::7                      184      1.23%     91.58% # Number of instructions fetched each cycle (Total)
31010148Sandreas.hansson@arm.comsystem.cpu.fetch.rateDist::8                     1260      8.42%    100.00% # Number of instructions fetched each cycle (Total)
3116291SN/Asystem.cpu.fetch.rateDist::overflows                0      0.00%    100.00% # Number of instructions fetched each cycle (Total)
3126291SN/Asystem.cpu.fetch.rateDist::min_value                0                       # Number of instructions fetched each cycle (Total)
3136291SN/Asystem.cpu.fetch.rateDist::max_value                8                       # Number of instructions fetched each cycle (Total)
31410148Sandreas.hansson@arm.comsystem.cpu.fetch.rateDist::total                14964                       # Number of instructions fetched each cycle (Total)
31510148Sandreas.hansson@arm.comsystem.cpu.fetch.branchRate                  0.068648                       # Number of branch fetches per cycle
31610148Sandreas.hansson@arm.comsystem.cpu.fetch.rate                        0.393885                       # Number of inst fetches per cycle
31710148Sandreas.hansson@arm.comsystem.cpu.decode.IdleCycles                     9327                       # Number of cycles decode is idle
31810148Sandreas.hansson@arm.comsystem.cpu.decode.BlockedCycles                  1567                       # Number of cycles decode is blocked
31910148Sandreas.hansson@arm.comsystem.cpu.decode.RunCycles                      2770                       # Number of cycles decode is running
3209797Sandreas.hansson@arm.comsystem.cpu.decode.UnblockCycles                    74                       # Number of cycles decode is unblocking
32110148Sandreas.hansson@arm.comsystem.cpu.decode.SquashCycles                   1226                       # Number of cycles decode is squashing
32210148Sandreas.hansson@arm.comsystem.cpu.decode.BranchResolved                  243                       # Number of times decode resolved a branch
32310148Sandreas.hansson@arm.comsystem.cpu.decode.BranchMispred                    86                       # Number of times decode detected a branch misprediction
32410148Sandreas.hansson@arm.comsystem.cpu.decode.DecodedInsts                  15343                       # Number of instructions handled by decode
3259729Sandreas.hansson@arm.comsystem.cpu.decode.SquashedInsts                   223                       # Number of squashed instructions handled by decode
32610148Sandreas.hansson@arm.comsystem.cpu.rename.SquashCycles                   1226                       # Number of cycles rename is squashing
32710148Sandreas.hansson@arm.comsystem.cpu.rename.IdleCycles                     9537                       # Number of cycles rename is idle
32810148Sandreas.hansson@arm.comsystem.cpu.rename.BlockCycles                     678                       # Number of cycles rename is blocking
3299978Sandreas.hansson@arm.comsystem.cpu.rename.serializeStallCycles            554                       # count of cycles rename stalled for serializing inst
33010148Sandreas.hansson@arm.comsystem.cpu.rename.RunCycles                      2628                       # Number of cycles rename is running
33110148Sandreas.hansson@arm.comsystem.cpu.rename.UnblockCycles                   341                       # Number of cycles rename is unblocking
33210148Sandreas.hansson@arm.comsystem.cpu.rename.RenamedInsts                  14637                       # Number of instructions processed by rename
3339729Sandreas.hansson@arm.comsystem.cpu.rename.ROBFullEvents                    10                       # Number of times rename has blocked due to ROB full
3349348SAli.Saidi@ARM.comsystem.cpu.rename.IQFullEvents                      5                       # Number of times rename has blocked due to IQ full
33510148Sandreas.hansson@arm.comsystem.cpu.rename.LSQFullEvents                   297                       # Number of times rename has blocked due to LSQ full
33610148Sandreas.hansson@arm.comsystem.cpu.rename.RenamedOperands               10979                       # Number of destination operands rename has renamed
33710148Sandreas.hansson@arm.comsystem.cpu.rename.RenameLookups                 18262                       # Number of register rename lookups that rename has made
33810148Sandreas.hansson@arm.comsystem.cpu.rename.int_rename_lookups            18253                       # Number of integer rename lookups
3399924Ssteve.reinhardt@amd.comsystem.cpu.rename.fp_rename_lookups                 8                       # Number of floating rename lookups
3409150SAli.Saidi@ARM.comsystem.cpu.rename.CommittedMaps                  4570                       # Number of HB maps that are committed
34110148Sandreas.hansson@arm.comsystem.cpu.rename.UndoneMaps                     6409                       # Number of HB maps that are undone due to squashing
34210148Sandreas.hansson@arm.comsystem.cpu.rename.serializingInsts                 30                       # count of serializing insts renamed
34310148Sandreas.hansson@arm.comsystem.cpu.rename.tempSerializingInsts             24                       # count of temporary serializing insts renamed
34410148Sandreas.hansson@arm.comsystem.cpu.rename.skidInsts                       843                       # count of insts added to the skid buffer
34510148Sandreas.hansson@arm.comsystem.cpu.memDep0.insertedLoads                 2769                       # Number of loads inserted to the mem dependence unit.
3469797Sandreas.hansson@arm.comsystem.cpu.memDep0.insertedStores                1356                       # Number of stores inserted to the mem dependence unit.
3479490Sandreas.hansson@arm.comsystem.cpu.memDep0.conflictingLoads                 3                       # Number of conflicting loads.
3488428SN/Asystem.cpu.memDep0.conflictingStores                0                       # Number of conflicting stores.
34910148Sandreas.hansson@arm.comsystem.cpu.iq.iqInstsAdded                      12974                       # Number of instructions added to the IQ (excludes non-spec)
3509797Sandreas.hansson@arm.comsystem.cpu.iq.iqNonSpecInstsAdded                  29                       # Number of non-speculative instructions added to the IQ
35110148Sandreas.hansson@arm.comsystem.cpu.iq.iqInstsIssued                     10780                       # Number of instructions issued
35210148Sandreas.hansson@arm.comsystem.cpu.iq.iqSquashedInstsIssued                56                       # Number of squashed instructions issued
35310148Sandreas.hansson@arm.comsystem.cpu.iq.iqSquashedInstsExamined            6201                       # Number of squashed instructions iterated over during squash; mainly for profiling
35410148Sandreas.hansson@arm.comsystem.cpu.iq.iqSquashedOperandsExamined         3614                       # Number of squashed operands that are examined and possibly removed from graph
3559797Sandreas.hansson@arm.comsystem.cpu.iq.iqSquashedNonSpecRemoved             12                       # Number of squashed non-spec instructions that were removed
35610148Sandreas.hansson@arm.comsystem.cpu.iq.issued_per_cycle::samples         14964                       # Number of insts issued each cycle
35710148Sandreas.hansson@arm.comsystem.cpu.iq.issued_per_cycle::mean         0.720396                       # Number of insts issued each cycle
35810148Sandreas.hansson@arm.comsystem.cpu.iq.issued_per_cycle::stdev        1.363744                       # Number of insts issued each cycle
3598428SN/Asystem.cpu.iq.issued_per_cycle::underflows            0      0.00%      0.00% # Number of insts issued each cycle
36010148Sandreas.hansson@arm.comsystem.cpu.iq.issued_per_cycle::0               10463     69.92%     69.92% # Number of insts issued each cycle
36110148Sandreas.hansson@arm.comsystem.cpu.iq.issued_per_cycle::1                1623     10.85%     80.77% # Number of insts issued each cycle
36210148Sandreas.hansson@arm.comsystem.cpu.iq.issued_per_cycle::2                1158      7.74%     88.51% # Number of insts issued each cycle
36310148Sandreas.hansson@arm.comsystem.cpu.iq.issued_per_cycle::3                 756      5.05%     93.56% # Number of insts issued each cycle
36410148Sandreas.hansson@arm.comsystem.cpu.iq.issued_per_cycle::4                 501      3.35%     96.91% # Number of insts issued each cycle
36510148Sandreas.hansson@arm.comsystem.cpu.iq.issued_per_cycle::5                 270      1.80%     98.71% # Number of insts issued each cycle
36610148Sandreas.hansson@arm.comsystem.cpu.iq.issued_per_cycle::6                 146      0.98%     99.69% # Number of insts issued each cycle
3679797Sandreas.hansson@arm.comsystem.cpu.iq.issued_per_cycle::7                  33      0.22%     99.91% # Number of insts issued each cycle
3689729Sandreas.hansson@arm.comsystem.cpu.iq.issued_per_cycle::8                  14      0.09%    100.00% # Number of insts issued each cycle
3698428SN/Asystem.cpu.iq.issued_per_cycle::overflows            0      0.00%    100.00% # Number of insts issued each cycle
3708428SN/Asystem.cpu.iq.issued_per_cycle::min_value            0                       # Number of insts issued each cycle
3718428SN/Asystem.cpu.iq.issued_per_cycle::max_value            8                       # Number of insts issued each cycle
37210148Sandreas.hansson@arm.comsystem.cpu.iq.issued_per_cycle::total           14964                       # Number of insts issued each cycle
3738428SN/Asystem.cpu.iq.fu_full::No_OpClass                   0      0.00%      0.00% # attempts to use FU when none available
3749978Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::IntAlu                      14     12.50%     12.50% # attempts to use FU when none available
3759978Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::IntMult                      0      0.00%     12.50% # attempts to use FU when none available
3769978Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::IntDiv                       0      0.00%     12.50% # attempts to use FU when none available
3779978Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::FloatAdd                     0      0.00%     12.50% # attempts to use FU when none available
3789978Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::FloatCmp                     0      0.00%     12.50% # attempts to use FU when none available
3799978Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::FloatCvt                     0      0.00%     12.50% # attempts to use FU when none available
3809978Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::FloatMult                    0      0.00%     12.50% # attempts to use FU when none available
3819978Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::FloatDiv                     0      0.00%     12.50% # attempts to use FU when none available
3829978Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::FloatSqrt                    0      0.00%     12.50% # attempts to use FU when none available
3839978Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdAdd                      0      0.00%     12.50% # attempts to use FU when none available
3849978Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdAddAcc                   0      0.00%     12.50% # attempts to use FU when none available
3859978Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdAlu                      0      0.00%     12.50% # attempts to use FU when none available
3869978Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdCmp                      0      0.00%     12.50% # attempts to use FU when none available
3879978Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdCvt                      0      0.00%     12.50% # attempts to use FU when none available
3889978Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdMisc                     0      0.00%     12.50% # attempts to use FU when none available
3899978Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdMult                     0      0.00%     12.50% # attempts to use FU when none available
3909978Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdMultAcc                  0      0.00%     12.50% # attempts to use FU when none available
3919978Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdShift                    0      0.00%     12.50% # attempts to use FU when none available
3929978Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdShiftAcc                 0      0.00%     12.50% # attempts to use FU when none available
3939978Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdSqrt                     0      0.00%     12.50% # attempts to use FU when none available
3949978Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdFloatAdd                 0      0.00%     12.50% # attempts to use FU when none available
3959978Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdFloatAlu                 0      0.00%     12.50% # attempts to use FU when none available
3969978Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdFloatCmp                 0      0.00%     12.50% # attempts to use FU when none available
3979978Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdFloatCvt                 0      0.00%     12.50% # attempts to use FU when none available
3989978Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdFloatDiv                 0      0.00%     12.50% # attempts to use FU when none available
3999978Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdFloatMisc                0      0.00%     12.50% # attempts to use FU when none available
4009978Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdFloatMult                0      0.00%     12.50% # attempts to use FU when none available
4019978Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdFloatMultAcc             0      0.00%     12.50% # attempts to use FU when none available
4029978Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdFloatSqrt                0      0.00%     12.50% # attempts to use FU when none available
4039978Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::MemRead                     60     53.57%     66.07% # attempts to use FU when none available
4049978Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::MemWrite                    38     33.93%    100.00% # attempts to use FU when none available
4058428SN/Asystem.cpu.iq.fu_full::IprAccess                    0      0.00%    100.00% # attempts to use FU when none available
4068428SN/Asystem.cpu.iq.fu_full::InstPrefetch                 0      0.00%    100.00% # attempts to use FU when none available
4078241SN/Asystem.cpu.iq.FU_type_0::No_OpClass                 2      0.02%      0.02% # Type of FU issued
40810148Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::IntAlu                  7243     67.19%     67.21% # Type of FU issued
40910148Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::IntMult                    1      0.01%     67.22% # Type of FU issued
41010148Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::IntDiv                     0      0.00%     67.22% # Type of FU issued
41110148Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::FloatAdd                   2      0.02%     67.24% # Type of FU issued
41210148Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::FloatCmp                   0      0.00%     67.24% # Type of FU issued
41310148Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::FloatCvt                   0      0.00%     67.24% # Type of FU issued
41410148Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::FloatMult                  0      0.00%     67.24% # Type of FU issued
41510148Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::FloatDiv                   0      0.00%     67.24% # Type of FU issued
41610148Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::FloatSqrt                  0      0.00%     67.24% # Type of FU issued
41710148Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdAdd                    0      0.00%     67.24% # Type of FU issued
41810148Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdAddAcc                 0      0.00%     67.24% # Type of FU issued
41910148Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdAlu                    0      0.00%     67.24% # Type of FU issued
42010148Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdCmp                    0      0.00%     67.24% # Type of FU issued
42110148Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdCvt                    0      0.00%     67.24% # Type of FU issued
42210148Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdMisc                   0      0.00%     67.24% # Type of FU issued
42310148Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdMult                   0      0.00%     67.24% # Type of FU issued
42410148Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdMultAcc                0      0.00%     67.24% # Type of FU issued
42510148Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdShift                  0      0.00%     67.24% # Type of FU issued
42610148Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdShiftAcc               0      0.00%     67.24% # Type of FU issued
42710148Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdSqrt                   0      0.00%     67.24% # Type of FU issued
42810148Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdFloatAdd               0      0.00%     67.24% # Type of FU issued
42910148Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdFloatAlu               0      0.00%     67.24% # Type of FU issued
43010148Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdFloatCmp               0      0.00%     67.24% # Type of FU issued
43110148Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdFloatCvt               0      0.00%     67.24% # Type of FU issued
43210148Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdFloatDiv               0      0.00%     67.24% # Type of FU issued
43310148Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdFloatMisc              0      0.00%     67.24% # Type of FU issued
43410148Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdFloatMult              0      0.00%     67.24% # Type of FU issued
43510148Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdFloatMultAcc            0      0.00%     67.24% # Type of FU issued
43610148Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdFloatSqrt              0      0.00%     67.24% # Type of FU issued
43710148Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::MemRead                 2399     22.25%     89.49% # Type of FU issued
43810148Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::MemWrite                1133     10.51%    100.00% # Type of FU issued
4398241SN/Asystem.cpu.iq.FU_type_0::IprAccess                  0      0.00%    100.00% # Type of FU issued
4408241SN/Asystem.cpu.iq.FU_type_0::InstPrefetch               0      0.00%    100.00% # Type of FU issued
44110148Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::total                  10780                       # Type of FU issued
44210148Sandreas.hansson@arm.comsystem.cpu.iq.rate                           0.255711                       # Inst issue rate
4439978Sandreas.hansson@arm.comsystem.cpu.iq.fu_busy_cnt                         112                       # FU busy when requested
44410148Sandreas.hansson@arm.comsystem.cpu.iq.fu_busy_rate                   0.010390                       # FU busy rate (busy events/executed inst)
44510148Sandreas.hansson@arm.comsystem.cpu.iq.int_inst_queue_reads              36671                       # Number of integer instruction queue reads
44610148Sandreas.hansson@arm.comsystem.cpu.iq.int_inst_queue_writes             19208                       # Number of integer instruction queue writes
44710148Sandreas.hansson@arm.comsystem.cpu.iq.int_inst_queue_wakeup_accesses         9602                       # Number of integer instruction queue wakeup accesses
4488428SN/Asystem.cpu.iq.fp_inst_queue_reads                  21                       # Number of floating instruction queue reads
4498428SN/Asystem.cpu.iq.fp_inst_queue_writes                 10                       # Number of floating instruction queue writes
4508428SN/Asystem.cpu.iq.fp_inst_queue_wakeup_accesses           10                       # Number of floating instruction queue wakeup accesses
45110148Sandreas.hansson@arm.comsystem.cpu.iq.int_alu_accesses                  10879                       # Number of integer alu accesses
4528428SN/Asystem.cpu.iq.fp_alu_accesses                      11                       # Number of floating point alu accesses
4539729Sandreas.hansson@arm.comsystem.cpu.iew.lsq.thread0.forwLoads               73                       # Number of loads that had data forwarded from stores
4548428SN/Asystem.cpu.iew.lsq.thread0.invAddrLoads             0                       # Number of loads ignored due to an invalid address
45510148Sandreas.hansson@arm.comsystem.cpu.iew.lsq.thread0.squashedLoads         1586                       # Number of loads squashed
4569285Sandreas.hansson@arm.comsystem.cpu.iew.lsq.thread0.ignoredResponses            2                       # Number of memory responses ignored because the instruction is squashed
45710148Sandreas.hansson@arm.comsystem.cpu.iew.lsq.thread0.memOrderViolation           16                       # Number of memory ordering violations
4589797Sandreas.hansson@arm.comsystem.cpu.iew.lsq.thread0.squashedStores          491                       # Number of stores squashed
4598428SN/Asystem.cpu.iew.lsq.thread0.invAddrSwpfs             0                       # Number of software prefetches ignored due to an invalid address
4608428SN/Asystem.cpu.iew.lsq.thread0.blockedLoads             0                       # Number of blocked loads due to partial load-store forwarding
4618428SN/Asystem.cpu.iew.lsq.thread0.rescheduledLoads            1                       # Number of loads that were rescheduled
46210148Sandreas.hansson@arm.comsystem.cpu.iew.lsq.thread0.cacheBlocked           127                       # Number of times an access to memory failed due to the cache being blocked
4638428SN/Asystem.cpu.iew.iewIdleCycles                        0                       # Number of cycles IEW is idle
46410148Sandreas.hansson@arm.comsystem.cpu.iew.iewSquashCycles                   1226                       # Number of cycles IEW is squashing
46510148Sandreas.hansson@arm.comsystem.cpu.iew.iewBlockCycles                     247                       # Number of cycles IEW is blocking
46610148Sandreas.hansson@arm.comsystem.cpu.iew.iewUnblockCycles                    13                       # Number of cycles IEW is unblocking
46710148Sandreas.hansson@arm.comsystem.cpu.iew.iewDispatchedInsts               13092                       # Number of instructions dispatched to IQ
4689797Sandreas.hansson@arm.comsystem.cpu.iew.iewDispSquashedInsts               175                       # Number of squashed instructions skipped by dispatch
46910148Sandreas.hansson@arm.comsystem.cpu.iew.iewDispLoadInsts                  2769                       # Number of dispatched load instructions
4709797Sandreas.hansson@arm.comsystem.cpu.iew.iewDispStoreInsts                 1356                       # Number of dispatched store instructions
4719797Sandreas.hansson@arm.comsystem.cpu.iew.iewDispNonSpecInsts                 29                       # Number of dispatched non-speculative instructions
4729348SAli.Saidi@ARM.comsystem.cpu.iew.iewIQFullEvents                      2                       # Number of times the IQ has become full, causing a stall
4738428SN/Asystem.cpu.iew.iewLSQFullEvents                     0                       # Number of times the LSQ has become full, causing a stall
47410148Sandreas.hansson@arm.comsystem.cpu.iew.memOrderViolationEvents             16                       # Number of memory order violations
4759978Sandreas.hansson@arm.comsystem.cpu.iew.predictedTakenIncorrect            122                       # Number of branches that were predicted taken incorrectly
47610148Sandreas.hansson@arm.comsystem.cpu.iew.predictedNotTakenIncorrect          382                       # Number of branches that were predicted not taken incorrectly
47710148Sandreas.hansson@arm.comsystem.cpu.iew.branchMispredicts                  504                       # Number of branch mispredicts detected at execute
47810148Sandreas.hansson@arm.comsystem.cpu.iew.iewExecutedInsts                 10072                       # Number of executed instructions
47910148Sandreas.hansson@arm.comsystem.cpu.iew.iewExecLoadInsts                  2136                       # Number of load instructions executed
48010148Sandreas.hansson@arm.comsystem.cpu.iew.iewExecSquashedInsts               708                       # Number of squashed instructions skipped in execute
4818428SN/Asystem.cpu.iew.exec_swp                             0                       # number of swp insts executed
4829729Sandreas.hansson@arm.comsystem.cpu.iew.exec_nop                            89                       # number of nop insts executed
48310148Sandreas.hansson@arm.comsystem.cpu.iew.exec_refs                         3231                       # number of memory reference insts executed
48410148Sandreas.hansson@arm.comsystem.cpu.iew.exec_branches                     1589                       # Number of branches executed
48510148Sandreas.hansson@arm.comsystem.cpu.iew.exec_stores                       1095                       # Number of stores executed
48610148Sandreas.hansson@arm.comsystem.cpu.iew.exec_rate                     0.238916                       # Inst execution rate
48710148Sandreas.hansson@arm.comsystem.cpu.iew.wb_sent                           9755                       # cumulative count of insts sent to commit
48810148Sandreas.hansson@arm.comsystem.cpu.iew.wb_count                          9612                       # cumulative count of insts written-back
48910148Sandreas.hansson@arm.comsystem.cpu.iew.wb_producers                      5080                       # num instructions producing a value
49010148Sandreas.hansson@arm.comsystem.cpu.iew.wb_consumers                      6838                       # num instructions consuming a value
4918428SN/Asystem.cpu.iew.wb_penalized                         0                       # number of instrctions required to write to 'other' IQ
49210148Sandreas.hansson@arm.comsystem.cpu.iew.wb_rate                       0.228005                       # insts written-back per cycle
49310148Sandreas.hansson@arm.comsystem.cpu.iew.wb_fanout                     0.742907                       # average fanout of values written-back
4948428SN/Asystem.cpu.iew.wb_penalized_rate                    0                       # fraction of instructions written-back that wrote to 'other' IQ
49510148Sandreas.hansson@arm.comsystem.cpu.commit.commitSquashedInsts            6701                       # The number of squashed insts skipped by commit
4968428SN/Asystem.cpu.commit.commitNonSpecStalls              17                       # The number of times commit has been forced to stall to communicate backwards
49710148Sandreas.hansson@arm.comsystem.cpu.commit.branchMispredicts               431                       # The number of times a branch was mispredicted
49810148Sandreas.hansson@arm.comsystem.cpu.commit.committed_per_cycle::samples        13738                       # Number of insts commited each cycle
49910148Sandreas.hansson@arm.comsystem.cpu.commit.committed_per_cycle::mean     0.465060                       # Number of insts commited each cycle
50010148Sandreas.hansson@arm.comsystem.cpu.commit.committed_per_cycle::stdev     1.277866                       # Number of insts commited each cycle
5018428SN/Asystem.cpu.commit.committed_per_cycle::underflows            0      0.00%      0.00% # Number of insts commited each cycle
50210148Sandreas.hansson@arm.comsystem.cpu.commit.committed_per_cycle::0        10960     79.78%     79.78% # Number of insts commited each cycle
50310148Sandreas.hansson@arm.comsystem.cpu.commit.committed_per_cycle::1         1479     10.77%     90.54% # Number of insts commited each cycle
50410148Sandreas.hansson@arm.comsystem.cpu.commit.committed_per_cycle::2          519      3.78%     94.32% # Number of insts commited each cycle
50510148Sandreas.hansson@arm.comsystem.cpu.commit.committed_per_cycle::3          236      1.72%     96.04% # Number of insts commited each cycle
50610148Sandreas.hansson@arm.comsystem.cpu.commit.committed_per_cycle::4          157      1.14%     97.18% # Number of insts commited each cycle
50710148Sandreas.hansson@arm.comsystem.cpu.commit.committed_per_cycle::5          106      0.77%     97.95% # Number of insts commited each cycle
50810148Sandreas.hansson@arm.comsystem.cpu.commit.committed_per_cycle::6          104      0.76%     98.71% # Number of insts commited each cycle
50910148Sandreas.hansson@arm.comsystem.cpu.commit.committed_per_cycle::7           34      0.25%     98.96% # Number of insts commited each cycle
51010148Sandreas.hansson@arm.comsystem.cpu.commit.committed_per_cycle::8          143      1.04%    100.00% # Number of insts commited each cycle
5118428SN/Asystem.cpu.commit.committed_per_cycle::overflows            0      0.00%    100.00% # Number of insts commited each cycle
5128428SN/Asystem.cpu.commit.committed_per_cycle::min_value            0                       # Number of insts commited each cycle
5138428SN/Asystem.cpu.commit.committed_per_cycle::max_value            8                       # Number of insts commited each cycle
51410148Sandreas.hansson@arm.comsystem.cpu.commit.committed_per_cycle::total        13738                       # Number of insts commited each cycle
5159150SAli.Saidi@ARM.comsystem.cpu.commit.committedInsts                 6389                       # Number of instructions committed
5169150SAli.Saidi@ARM.comsystem.cpu.commit.committedOps                   6389                       # Number of ops (including micro ops) committed
5178428SN/Asystem.cpu.commit.swp_count                         0                       # Number of s/w prefetches committed
5189150SAli.Saidi@ARM.comsystem.cpu.commit.refs                           2048                       # Number of memory references committed
5199150SAli.Saidi@ARM.comsystem.cpu.commit.loads                          1183                       # Number of loads committed
5208428SN/Asystem.cpu.commit.membars                           0                       # Number of memory barriers committed
5219150SAli.Saidi@ARM.comsystem.cpu.commit.branches                       1050                       # Number of branches committed
5228428SN/Asystem.cpu.commit.fp_insts                         10                       # Number of committed floating point instructions.
5239150SAli.Saidi@ARM.comsystem.cpu.commit.int_insts                      6307                       # Number of committed integer instructions.
5248428SN/Asystem.cpu.commit.function_calls                  127                       # Number of function calls committed.
5259978Sandreas.hansson@arm.comsystem.cpu.commit.bw_lim_events                   143                       # number cycles where commit BW limit reached
5268428SN/Asystem.cpu.commit.bw_limited                        0                       # number of insts not committed due to BW limits
52710148Sandreas.hansson@arm.comsystem.cpu.rob.rob_reads                        26334                       # The number of ROB reads
52810148Sandreas.hansson@arm.comsystem.cpu.rob.rob_writes                       27415                       # The number of ROB writes
52910148Sandreas.hansson@arm.comsystem.cpu.timesIdled                             272                       # Number of times that the entire CPU went into an idle state and unscheduled itself
53010148Sandreas.hansson@arm.comsystem.cpu.idleCycles                           27193                       # Total number of cycles that the CPU has spent unscheduled due to idling
5319150SAli.Saidi@ARM.comsystem.cpu.committedInsts                        6372                       # Number of Instructions Simulated
5329150SAli.Saidi@ARM.comsystem.cpu.committedOps                          6372                       # Number of Ops (including micro ops) Simulated
5339150SAli.Saidi@ARM.comsystem.cpu.committedInsts_total                  6372                       # Number of Instructions Simulated
53410148Sandreas.hansson@arm.comsystem.cpu.cpi                               6.615976                       # CPI: Cycles Per Instruction
53510148Sandreas.hansson@arm.comsystem.cpu.cpi_total                         6.615976                       # CPI: Total CPI of All Threads
53610148Sandreas.hansson@arm.comsystem.cpu.ipc                               0.151149                       # IPC: Instructions Per Cycle
53710148Sandreas.hansson@arm.comsystem.cpu.ipc_total                         0.151149                       # IPC: Total IPC of All Threads
53810148Sandreas.hansson@arm.comsystem.cpu.int_regfile_reads                    12785                       # number of integer regfile reads
53910148Sandreas.hansson@arm.comsystem.cpu.int_regfile_writes                    7268                       # number of integer regfile writes
5408428SN/Asystem.cpu.fp_regfile_reads                         8                       # number of floating regfile reads
5418428SN/Asystem.cpu.fp_regfile_writes                        2                       # number of floating regfile writes
5428428SN/Asystem.cpu.misc_regfile_reads                       1                       # number of misc regfile reads
5438428SN/Asystem.cpu.misc_regfile_writes                      1                       # number of misc regfile writes
54410148Sandreas.hansson@arm.comsystem.cpu.toL2Bus.throughput              1481734510                       # Throughput (bytes/s)
5459729Sandreas.hansson@arm.comsystem.cpu.toL2Bus.trans_dist::ReadReq            416                       # Transaction distribution
5469729Sandreas.hansson@arm.comsystem.cpu.toL2Bus.trans_dist::ReadResp           415                       # Transaction distribution
5479729Sandreas.hansson@arm.comsystem.cpu.toL2Bus.trans_dist::ReadExReq           73                       # Transaction distribution
5489729Sandreas.hansson@arm.comsystem.cpu.toL2Bus.trans_dist::ReadExResp           73                       # Transaction distribution
5499838Sandreas.hansson@arm.comsystem.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side          629                       # Packet count per connected master and slave (bytes)
5509838Sandreas.hansson@arm.comsystem.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side          348                       # Packet count per connected master and slave (bytes)
5519838Sandreas.hansson@arm.comsystem.cpu.toL2Bus.pkt_count::total               977                       # Packet count per connected master and slave (bytes)
5529838Sandreas.hansson@arm.comsystem.cpu.toL2Bus.tot_pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side        20096                       # Cumulative packet size per connected master and slave (bytes)
5539838Sandreas.hansson@arm.comsystem.cpu.toL2Bus.tot_pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side        11136                       # Cumulative packet size per connected master and slave (bytes)
5549838Sandreas.hansson@arm.comsystem.cpu.toL2Bus.tot_pkt_size::total          31232                       # Cumulative packet size per connected master and slave (bytes)
5559729Sandreas.hansson@arm.comsystem.cpu.toL2Bus.data_through_bus             31232                       # Total data (bytes)
5569729Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoop_data_through_bus            0                       # Total snoop data (bytes)
5579729Sandreas.hansson@arm.comsystem.cpu.toL2Bus.reqLayer0.occupancy         244500                       # Layer occupancy (ticks)
5589729Sandreas.hansson@arm.comsystem.cpu.toL2Bus.reqLayer0.utilization          1.2                       # Layer utilization (%)
55910148Sandreas.hansson@arm.comsystem.cpu.toL2Bus.respLayer0.occupancy        528000                       # Layer occupancy (ticks)
5609978Sandreas.hansson@arm.comsystem.cpu.toL2Bus.respLayer0.utilization          2.5                       # Layer utilization (%)
56110148Sandreas.hansson@arm.comsystem.cpu.toL2Bus.respLayer1.occupancy        276000                       # Layer occupancy (ticks)
5629978Sandreas.hansson@arm.comsystem.cpu.toL2Bus.respLayer1.utilization          1.3                       # Layer utilization (%)
5639838Sandreas.hansson@arm.comsystem.cpu.icache.tags.replacements                 0                       # number of replacements
56410148Sandreas.hansson@arm.comsystem.cpu.icache.tags.tagsinuse           159.411930                       # Cycle average of tags in use
56510148Sandreas.hansson@arm.comsystem.cpu.icache.tags.total_refs                1899                       # Total number of references to valid blocks.
5669838Sandreas.hansson@arm.comsystem.cpu.icache.tags.sampled_refs               314                       # Sample count of references to valid blocks.
56710148Sandreas.hansson@arm.comsystem.cpu.icache.tags.avg_refs              6.047771                       # Average number of references to valid blocks.
5689838Sandreas.hansson@arm.comsystem.cpu.icache.tags.warmup_cycle                 0                       # Cycle when the warmup percentage was hit.
56910148Sandreas.hansson@arm.comsystem.cpu.icache.tags.occ_blocks::cpu.inst   159.411930                       # Average occupied blocks per requestor
57010148Sandreas.hansson@arm.comsystem.cpu.icache.tags.occ_percent::cpu.inst     0.077838                       # Average percentage of cache occupancy
57110148Sandreas.hansson@arm.comsystem.cpu.icache.tags.occ_percent::total     0.077838                       # Average percentage of cache occupancy
57210036SAli.Saidi@ARM.comsystem.cpu.icache.tags.occ_task_id_blocks::1024          314                       # Occupied blocks per task id
57310148Sandreas.hansson@arm.comsystem.cpu.icache.tags.age_task_id_blocks_1024::0          144                       # Occupied blocks per task id
57410148Sandreas.hansson@arm.comsystem.cpu.icache.tags.age_task_id_blocks_1024::1          170                       # Occupied blocks per task id
57510036SAli.Saidi@ARM.comsystem.cpu.icache.tags.occ_task_id_percent::1024     0.153320                       # Percentage of cache occupancy per task id
57610148Sandreas.hansson@arm.comsystem.cpu.icache.tags.tag_accesses              5090                       # Number of tag accesses
57710148Sandreas.hansson@arm.comsystem.cpu.icache.tags.data_accesses             5090                       # Number of data accesses
57810148Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_hits::cpu.inst         1899                       # number of ReadReq hits
57910148Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_hits::total            1899                       # number of ReadReq hits
58010148Sandreas.hansson@arm.comsystem.cpu.icache.demand_hits::cpu.inst          1899                       # number of demand (read+write) hits
58110148Sandreas.hansson@arm.comsystem.cpu.icache.demand_hits::total             1899                       # number of demand (read+write) hits
58210148Sandreas.hansson@arm.comsystem.cpu.icache.overall_hits::cpu.inst         1899                       # number of overall hits
58310148Sandreas.hansson@arm.comsystem.cpu.icache.overall_hits::total            1899                       # number of overall hits
5849797Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_misses::cpu.inst          489                       # number of ReadReq misses
5859797Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_misses::total           489                       # number of ReadReq misses
5869797Sandreas.hansson@arm.comsystem.cpu.icache.demand_misses::cpu.inst          489                       # number of demand (read+write) misses
5879797Sandreas.hansson@arm.comsystem.cpu.icache.demand_misses::total            489                       # number of demand (read+write) misses
5889797Sandreas.hansson@arm.comsystem.cpu.icache.overall_misses::cpu.inst          489                       # number of overall misses
5899797Sandreas.hansson@arm.comsystem.cpu.icache.overall_misses::total           489                       # number of overall misses
59010148Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_miss_latency::cpu.inst     31431750                       # number of ReadReq miss cycles
59110148Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_miss_latency::total     31431750                       # number of ReadReq miss cycles
59210148Sandreas.hansson@arm.comsystem.cpu.icache.demand_miss_latency::cpu.inst     31431750                       # number of demand (read+write) miss cycles
59310148Sandreas.hansson@arm.comsystem.cpu.icache.demand_miss_latency::total     31431750                       # number of demand (read+write) miss cycles
59410148Sandreas.hansson@arm.comsystem.cpu.icache.overall_miss_latency::cpu.inst     31431750                       # number of overall miss cycles
59510148Sandreas.hansson@arm.comsystem.cpu.icache.overall_miss_latency::total     31431750                       # number of overall miss cycles
59610148Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_accesses::cpu.inst         2388                       # number of ReadReq accesses(hits+misses)
59710148Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_accesses::total         2388                       # number of ReadReq accesses(hits+misses)
59810148Sandreas.hansson@arm.comsystem.cpu.icache.demand_accesses::cpu.inst         2388                       # number of demand (read+write) accesses
59910148Sandreas.hansson@arm.comsystem.cpu.icache.demand_accesses::total         2388                       # number of demand (read+write) accesses
60010148Sandreas.hansson@arm.comsystem.cpu.icache.overall_accesses::cpu.inst         2388                       # number of overall (read+write) accesses
60110148Sandreas.hansson@arm.comsystem.cpu.icache.overall_accesses::total         2388                       # number of overall (read+write) accesses
60210148Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_miss_rate::cpu.inst     0.204774                       # miss rate for ReadReq accesses
60310148Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_miss_rate::total     0.204774                       # miss rate for ReadReq accesses
60410148Sandreas.hansson@arm.comsystem.cpu.icache.demand_miss_rate::cpu.inst     0.204774                       # miss rate for demand accesses
60510148Sandreas.hansson@arm.comsystem.cpu.icache.demand_miss_rate::total     0.204774                       # miss rate for demand accesses
60610148Sandreas.hansson@arm.comsystem.cpu.icache.overall_miss_rate::cpu.inst     0.204774                       # miss rate for overall accesses
60710148Sandreas.hansson@arm.comsystem.cpu.icache.overall_miss_rate::total     0.204774                       # miss rate for overall accesses
60810148Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 64277.607362                       # average ReadReq miss latency
60910148Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_avg_miss_latency::total 64277.607362                       # average ReadReq miss latency
61010148Sandreas.hansson@arm.comsystem.cpu.icache.demand_avg_miss_latency::cpu.inst 64277.607362                       # average overall miss latency
61110148Sandreas.hansson@arm.comsystem.cpu.icache.demand_avg_miss_latency::total 64277.607362                       # average overall miss latency
61210148Sandreas.hansson@arm.comsystem.cpu.icache.overall_avg_miss_latency::cpu.inst 64277.607362                       # average overall miss latency
61310148Sandreas.hansson@arm.comsystem.cpu.icache.overall_avg_miss_latency::total 64277.607362                       # average overall miss latency
6148428SN/Asystem.cpu.icache.blocked_cycles::no_mshrs            0                       # number of cycles access was blocked
6158428SN/Asystem.cpu.icache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
6168428SN/Asystem.cpu.icache.blocked::no_mshrs                 0                       # number of cycles access was blocked
6178428SN/Asystem.cpu.icache.blocked::no_targets               0                       # number of cycles access was blocked
6188983Snate@binkert.orgsystem.cpu.icache.avg_blocked_cycles::no_mshrs          nan                       # average number of cycles each access was blocked
6198983Snate@binkert.orgsystem.cpu.icache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
6208428SN/Asystem.cpu.icache.fast_writes                       0                       # number of fast writes performed
6218428SN/Asystem.cpu.icache.cache_copies                      0                       # number of cache copies performed
6229797Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_mshr_hits::cpu.inst          174                       # number of ReadReq MSHR hits
6239797Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_mshr_hits::total          174                       # number of ReadReq MSHR hits
6249797Sandreas.hansson@arm.comsystem.cpu.icache.demand_mshr_hits::cpu.inst          174                       # number of demand (read+write) MSHR hits
6259797Sandreas.hansson@arm.comsystem.cpu.icache.demand_mshr_hits::total          174                       # number of demand (read+write) MSHR hits
6269797Sandreas.hansson@arm.comsystem.cpu.icache.overall_mshr_hits::cpu.inst          174                       # number of overall MSHR hits
6279797Sandreas.hansson@arm.comsystem.cpu.icache.overall_mshr_hits::total          174                       # number of overall MSHR hits
6289729Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_mshr_misses::cpu.inst          315                       # number of ReadReq MSHR misses
6299729Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_mshr_misses::total          315                       # number of ReadReq MSHR misses
6309729Sandreas.hansson@arm.comsystem.cpu.icache.demand_mshr_misses::cpu.inst          315                       # number of demand (read+write) MSHR misses
6319729Sandreas.hansson@arm.comsystem.cpu.icache.demand_mshr_misses::total          315                       # number of demand (read+write) MSHR misses
6329729Sandreas.hansson@arm.comsystem.cpu.icache.overall_mshr_misses::cpu.inst          315                       # number of overall MSHR misses
6339729Sandreas.hansson@arm.comsystem.cpu.icache.overall_mshr_misses::total          315                       # number of overall MSHR misses
63410148Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst     22098000                       # number of ReadReq MSHR miss cycles
63510148Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_mshr_miss_latency::total     22098000                       # number of ReadReq MSHR miss cycles
63610148Sandreas.hansson@arm.comsystem.cpu.icache.demand_mshr_miss_latency::cpu.inst     22098000                       # number of demand (read+write) MSHR miss cycles
63710148Sandreas.hansson@arm.comsystem.cpu.icache.demand_mshr_miss_latency::total     22098000                       # number of demand (read+write) MSHR miss cycles
63810148Sandreas.hansson@arm.comsystem.cpu.icache.overall_mshr_miss_latency::cpu.inst     22098000                       # number of overall MSHR miss cycles
63910148Sandreas.hansson@arm.comsystem.cpu.icache.overall_mshr_miss_latency::total     22098000                       # number of overall MSHR miss cycles
64010148Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst     0.131910                       # mshr miss rate for ReadReq accesses
64110148Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_mshr_miss_rate::total     0.131910                       # mshr miss rate for ReadReq accesses
64210148Sandreas.hansson@arm.comsystem.cpu.icache.demand_mshr_miss_rate::cpu.inst     0.131910                       # mshr miss rate for demand accesses
64310148Sandreas.hansson@arm.comsystem.cpu.icache.demand_mshr_miss_rate::total     0.131910                       # mshr miss rate for demand accesses
64410148Sandreas.hansson@arm.comsystem.cpu.icache.overall_mshr_miss_rate::cpu.inst     0.131910                       # mshr miss rate for overall accesses
64510148Sandreas.hansson@arm.comsystem.cpu.icache.overall_mshr_miss_rate::total     0.131910                       # mshr miss rate for overall accesses
64610148Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 70152.380952                       # average ReadReq mshr miss latency
64710148Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_avg_mshr_miss_latency::total 70152.380952                       # average ReadReq mshr miss latency
64810148Sandreas.hansson@arm.comsystem.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 70152.380952                       # average overall mshr miss latency
64910148Sandreas.hansson@arm.comsystem.cpu.icache.demand_avg_mshr_miss_latency::total 70152.380952                       # average overall mshr miss latency
65010148Sandreas.hansson@arm.comsystem.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 70152.380952                       # average overall mshr miss latency
65110148Sandreas.hansson@arm.comsystem.cpu.icache.overall_avg_mshr_miss_latency::total 70152.380952                       # average overall mshr miss latency
6528428SN/Asystem.cpu.icache.no_allocate_misses                0                       # Number of misses that were no-allocate
6539838Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.replacements                0                       # number of replacements
65410148Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.tagsinuse          219.244506                       # Cycle average of tags in use
6559838Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.total_refs                  1                       # Total number of references to valid blocks.
6569838Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.sampled_refs              414                       # Sample count of references to valid blocks.
6579838Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.avg_refs             0.002415                       # Average number of references to valid blocks.
6589838Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.warmup_cycle                0                       # Cycle when the warmup percentage was hit.
65910148Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.occ_blocks::cpu.inst   159.494883                       # Average occupied blocks per requestor
66010148Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.occ_blocks::cpu.data    59.749622                       # Average occupied blocks per requestor
66110148Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.occ_percent::cpu.inst     0.004867                       # Average percentage of cache occupancy
66210148Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.occ_percent::cpu.data     0.001823                       # Average percentage of cache occupancy
66310148Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.occ_percent::total     0.006691                       # Average percentage of cache occupancy
66410036SAli.Saidi@ARM.comsystem.cpu.l2cache.tags.occ_task_id_blocks::1024          414                       # Occupied blocks per task id
66510148Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.age_task_id_blocks_1024::0          183                       # Occupied blocks per task id
66610148Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.age_task_id_blocks_1024::1          231                       # Occupied blocks per task id
66710036SAli.Saidi@ARM.comsystem.cpu.l2cache.tags.occ_task_id_percent::1024     0.012634                       # Percentage of cache occupancy per task id
66810036SAli.Saidi@ARM.comsystem.cpu.l2cache.tags.tag_accesses             4399                       # Number of tag accesses
66910036SAli.Saidi@ARM.comsystem.cpu.l2cache.tags.data_accesses            4399                       # Number of data accesses
6708835SAli.Saidi@ARM.comsystem.cpu.l2cache.ReadReq_hits::cpu.inst            1                       # number of ReadReq hits
6718835SAli.Saidi@ARM.comsystem.cpu.l2cache.ReadReq_hits::total              1                       # number of ReadReq hits
6728835SAli.Saidi@ARM.comsystem.cpu.l2cache.demand_hits::cpu.inst            1                       # number of demand (read+write) hits
6738835SAli.Saidi@ARM.comsystem.cpu.l2cache.demand_hits::total               1                       # number of demand (read+write) hits
6748835SAli.Saidi@ARM.comsystem.cpu.l2cache.overall_hits::cpu.inst            1                       # number of overall hits
6758835SAli.Saidi@ARM.comsystem.cpu.l2cache.overall_hits::total              1                       # number of overall hits
6769729Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_misses::cpu.inst          314                       # number of ReadReq misses
6779322Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_misses::cpu.data          101                       # number of ReadReq misses
6789729Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_misses::total          415                       # number of ReadReq misses
6799096Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_misses::cpu.data           73                       # number of ReadExReq misses
6809096Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_misses::total           73                       # number of ReadExReq misses
6819729Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_misses::cpu.inst          314                       # number of demand (read+write) misses
6829322Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_misses::cpu.data          174                       # number of demand (read+write) misses
6839729Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_misses::total           488                       # number of demand (read+write) misses
6849729Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_misses::cpu.inst          314                       # number of overall misses
6859322Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_misses::cpu.data          174                       # number of overall misses
6869729Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_misses::total          488                       # number of overall misses
68710148Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_miss_latency::cpu.inst     21772000                       # number of ReadReq miss cycles
68810148Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_miss_latency::cpu.data      7725500                       # number of ReadReq miss cycles
68910148Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_miss_latency::total     29497500                       # number of ReadReq miss cycles
69010148Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_miss_latency::cpu.data      5467500                       # number of ReadExReq miss cycles
69110148Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_miss_latency::total      5467500                       # number of ReadExReq miss cycles
69210148Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_miss_latency::cpu.inst     21772000                       # number of demand (read+write) miss cycles
69310148Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_miss_latency::cpu.data     13193000                       # number of demand (read+write) miss cycles
69410148Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_miss_latency::total     34965000                       # number of demand (read+write) miss cycles
69510148Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_miss_latency::cpu.inst     21772000                       # number of overall miss cycles
69610148Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_miss_latency::cpu.data     13193000                       # number of overall miss cycles
69710148Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_miss_latency::total     34965000                       # number of overall miss cycles
6989729Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_accesses::cpu.inst          315                       # number of ReadReq accesses(hits+misses)
6999322Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_accesses::cpu.data          101                       # number of ReadReq accesses(hits+misses)
7009729Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_accesses::total          416                       # number of ReadReq accesses(hits+misses)
7019096Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_accesses::cpu.data           73                       # number of ReadExReq accesses(hits+misses)
7029096Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_accesses::total           73                       # number of ReadExReq accesses(hits+misses)
7039729Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_accesses::cpu.inst          315                       # number of demand (read+write) accesses
7049322Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_accesses::cpu.data          174                       # number of demand (read+write) accesses
7059729Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_accesses::total          489                       # number of demand (read+write) accesses
7069729Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_accesses::cpu.inst          315                       # number of overall (read+write) accesses
7079322Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_accesses::cpu.data          174                       # number of overall (read+write) accesses
7089729Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_accesses::total          489                       # number of overall (read+write) accesses
7099729Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_miss_rate::cpu.inst     0.996825                       # miss rate for ReadReq accesses
7108835SAli.Saidi@ARM.comsystem.cpu.l2cache.ReadReq_miss_rate::cpu.data            1                       # miss rate for ReadReq accesses
7119729Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_miss_rate::total     0.997596                       # miss rate for ReadReq accesses
7128835SAli.Saidi@ARM.comsystem.cpu.l2cache.ReadExReq_miss_rate::cpu.data            1                       # miss rate for ReadExReq accesses
7139055Ssaidi@eecs.umich.edusystem.cpu.l2cache.ReadExReq_miss_rate::total            1                       # miss rate for ReadExReq accesses
7149729Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_miss_rate::cpu.inst     0.996825                       # miss rate for demand accesses
7158835SAli.Saidi@ARM.comsystem.cpu.l2cache.demand_miss_rate::cpu.data            1                       # miss rate for demand accesses
7169729Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_miss_rate::total     0.997955                       # miss rate for demand accesses
7179729Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_miss_rate::cpu.inst     0.996825                       # miss rate for overall accesses
7188835SAli.Saidi@ARM.comsystem.cpu.l2cache.overall_miss_rate::cpu.data            1                       # miss rate for overall accesses
7199729Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_miss_rate::total     0.997955                       # miss rate for overall accesses
72010148Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 69337.579618                       # average ReadReq miss latency
72110148Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 76490.099010                       # average ReadReq miss latency
72210148Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_avg_miss_latency::total 71078.313253                       # average ReadReq miss latency
72310148Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 74897.260274                       # average ReadExReq miss latency
72410148Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_avg_miss_latency::total 74897.260274                       # average ReadExReq miss latency
72510148Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_avg_miss_latency::cpu.inst 69337.579618                       # average overall miss latency
72610148Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_avg_miss_latency::cpu.data 75821.839080                       # average overall miss latency
72710148Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_avg_miss_latency::total 71649.590164                       # average overall miss latency
72810148Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_avg_miss_latency::cpu.inst 69337.579618                       # average overall miss latency
72910148Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_avg_miss_latency::cpu.data 75821.839080                       # average overall miss latency
73010148Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_avg_miss_latency::total 71649.590164                       # average overall miss latency
7318428SN/Asystem.cpu.l2cache.blocked_cycles::no_mshrs            0                       # number of cycles access was blocked
7328428SN/Asystem.cpu.l2cache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
7338428SN/Asystem.cpu.l2cache.blocked::no_mshrs                0                       # number of cycles access was blocked
7348428SN/Asystem.cpu.l2cache.blocked::no_targets              0                       # number of cycles access was blocked
7358983Snate@binkert.orgsystem.cpu.l2cache.avg_blocked_cycles::no_mshrs          nan                       # average number of cycles each access was blocked
7368983Snate@binkert.orgsystem.cpu.l2cache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
7378428SN/Asystem.cpu.l2cache.fast_writes                      0                       # number of fast writes performed
7388428SN/Asystem.cpu.l2cache.cache_copies                     0                       # number of cache copies performed
7399729Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_mshr_misses::cpu.inst          314                       # number of ReadReq MSHR misses
7409322Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_mshr_misses::cpu.data          101                       # number of ReadReq MSHR misses
7419729Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_mshr_misses::total          415                       # number of ReadReq MSHR misses
7429096Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_mshr_misses::cpu.data           73                       # number of ReadExReq MSHR misses
7439096Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_mshr_misses::total           73                       # number of ReadExReq MSHR misses
7449729Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_mshr_misses::cpu.inst          314                       # number of demand (read+write) MSHR misses
7459322Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_mshr_misses::cpu.data          174                       # number of demand (read+write) MSHR misses
7469729Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_mshr_misses::total          488                       # number of demand (read+write) MSHR misses
7479729Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_mshr_misses::cpu.inst          314                       # number of overall MSHR misses
7489322Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_mshr_misses::cpu.data          174                       # number of overall MSHR misses
7499729Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_mshr_misses::total          488                       # number of overall MSHR misses
75010148Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst     17823000                       # number of ReadReq MSHR miss cycles
75110148Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data      6485500                       # number of ReadReq MSHR miss cycles
75210148Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_mshr_miss_latency::total     24308500                       # number of ReadReq MSHR miss cycles
75310148Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data      4573000                       # number of ReadExReq MSHR miss cycles
75410148Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_mshr_miss_latency::total      4573000                       # number of ReadExReq MSHR miss cycles
75510148Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_mshr_miss_latency::cpu.inst     17823000                       # number of demand (read+write) MSHR miss cycles
75610148Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_mshr_miss_latency::cpu.data     11058500                       # number of demand (read+write) MSHR miss cycles
75710148Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_mshr_miss_latency::total     28881500                       # number of demand (read+write) MSHR miss cycles
75810148Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_mshr_miss_latency::cpu.inst     17823000                       # number of overall MSHR miss cycles
75910148Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_mshr_miss_latency::cpu.data     11058500                       # number of overall MSHR miss cycles
76010148Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_mshr_miss_latency::total     28881500                       # number of overall MSHR miss cycles
7619729Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst     0.996825                       # mshr miss rate for ReadReq accesses
7628835SAli.Saidi@ARM.comsystem.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data            1                       # mshr miss rate for ReadReq accesses
7639729Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_mshr_miss_rate::total     0.997596                       # mshr miss rate for ReadReq accesses
7648835SAli.Saidi@ARM.comsystem.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data            1                       # mshr miss rate for ReadExReq accesses
7659055Ssaidi@eecs.umich.edusystem.cpu.l2cache.ReadExReq_mshr_miss_rate::total            1                       # mshr miss rate for ReadExReq accesses
7669729Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_mshr_miss_rate::cpu.inst     0.996825                       # mshr miss rate for demand accesses
7678835SAli.Saidi@ARM.comsystem.cpu.l2cache.demand_mshr_miss_rate::cpu.data            1                       # mshr miss rate for demand accesses
7689729Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_mshr_miss_rate::total     0.997955                       # mshr miss rate for demand accesses
7699729Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_mshr_miss_rate::cpu.inst     0.996825                       # mshr miss rate for overall accesses
7708835SAli.Saidi@ARM.comsystem.cpu.l2cache.overall_mshr_miss_rate::cpu.data            1                       # mshr miss rate for overall accesses
7719729Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_mshr_miss_rate::total     0.997955                       # mshr miss rate for overall accesses
77210148Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 56761.146497                       # average ReadReq mshr miss latency
77310148Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 64212.871287                       # average ReadReq mshr miss latency
77410148Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 58574.698795                       # average ReadReq mshr miss latency
77510148Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 62643.835616                       # average ReadExReq mshr miss latency
77610148Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 62643.835616                       # average ReadExReq mshr miss latency
77710148Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 56761.146497                       # average overall mshr miss latency
77810148Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 63554.597701                       # average overall mshr miss latency
77910148Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_avg_mshr_miss_latency::total 59183.401639                       # average overall mshr miss latency
78010148Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 56761.146497                       # average overall mshr miss latency
78110148Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 63554.597701                       # average overall mshr miss latency
78210148Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_avg_mshr_miss_latency::total 59183.401639                       # average overall mshr miss latency
7838428SN/Asystem.cpu.l2cache.no_allocate_misses               0                       # Number of misses that were no-allocate
7849838Sandreas.hansson@arm.comsystem.cpu.dcache.tags.replacements                 0                       # number of replacements
78510148Sandreas.hansson@arm.comsystem.cpu.dcache.tags.tagsinuse           107.267771                       # Cycle average of tags in use
7869978Sandreas.hansson@arm.comsystem.cpu.dcache.tags.total_refs                2230                       # Total number of references to valid blocks.
7879838Sandreas.hansson@arm.comsystem.cpu.dcache.tags.sampled_refs               174                       # Sample count of references to valid blocks.
7889978Sandreas.hansson@arm.comsystem.cpu.dcache.tags.avg_refs             12.816092                       # Average number of references to valid blocks.
7899838Sandreas.hansson@arm.comsystem.cpu.dcache.tags.warmup_cycle                 0                       # Cycle when the warmup percentage was hit.
79010148Sandreas.hansson@arm.comsystem.cpu.dcache.tags.occ_blocks::cpu.data   107.267771                       # Average occupied blocks per requestor
79110148Sandreas.hansson@arm.comsystem.cpu.dcache.tags.occ_percent::cpu.data     0.026188                       # Average percentage of cache occupancy
79210148Sandreas.hansson@arm.comsystem.cpu.dcache.tags.occ_percent::total     0.026188                       # Average percentage of cache occupancy
79310036SAli.Saidi@ARM.comsystem.cpu.dcache.tags.occ_task_id_blocks::1024          174                       # Occupied blocks per task id
79410036SAli.Saidi@ARM.comsystem.cpu.dcache.tags.age_task_id_blocks_1024::0           50                       # Occupied blocks per task id
79510036SAli.Saidi@ARM.comsystem.cpu.dcache.tags.age_task_id_blocks_1024::1          124                       # Occupied blocks per task id
79610036SAli.Saidi@ARM.comsystem.cpu.dcache.tags.occ_task_id_percent::1024     0.042480                       # Percentage of cache occupancy per task id
79710148Sandreas.hansson@arm.comsystem.cpu.dcache.tags.tag_accesses              5694                       # Number of tag accesses
79810148Sandreas.hansson@arm.comsystem.cpu.dcache.tags.data_accesses             5694                       # Number of data accesses
7999978Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_hits::cpu.data         1724                       # number of ReadReq hits
8009978Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_hits::total            1724                       # number of ReadReq hits
8019348SAli.Saidi@ARM.comsystem.cpu.dcache.WriteReq_hits::cpu.data          506                       # number of WriteReq hits
8029348SAli.Saidi@ARM.comsystem.cpu.dcache.WriteReq_hits::total            506                       # number of WriteReq hits
8039978Sandreas.hansson@arm.comsystem.cpu.dcache.demand_hits::cpu.data          2230                       # number of demand (read+write) hits
8049978Sandreas.hansson@arm.comsystem.cpu.dcache.demand_hits::total             2230                       # number of demand (read+write) hits
8059978Sandreas.hansson@arm.comsystem.cpu.dcache.overall_hits::cpu.data         2230                       # number of overall hits
8069978Sandreas.hansson@arm.comsystem.cpu.dcache.overall_hits::total            2230                       # number of overall hits
80710148Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_misses::cpu.data          171                       # number of ReadReq misses
80810148Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_misses::total           171                       # number of ReadReq misses
8099348SAli.Saidi@ARM.comsystem.cpu.dcache.WriteReq_misses::cpu.data          359                       # number of WriteReq misses
8109348SAli.Saidi@ARM.comsystem.cpu.dcache.WriteReq_misses::total          359                       # number of WriteReq misses
81110148Sandreas.hansson@arm.comsystem.cpu.dcache.demand_misses::cpu.data          530                       # number of demand (read+write) misses
81210148Sandreas.hansson@arm.comsystem.cpu.dcache.demand_misses::total            530                       # number of demand (read+write) misses
81310148Sandreas.hansson@arm.comsystem.cpu.dcache.overall_misses::cpu.data          530                       # number of overall misses
81410148Sandreas.hansson@arm.comsystem.cpu.dcache.overall_misses::total           530                       # number of overall misses
81510148Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_miss_latency::cpu.data     11467500                       # number of ReadReq miss cycles
81610148Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_miss_latency::total     11467500                       # number of ReadReq miss cycles
81710148Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_miss_latency::cpu.data     23223733                       # number of WriteReq miss cycles
81810148Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_miss_latency::total     23223733                       # number of WriteReq miss cycles
81910148Sandreas.hansson@arm.comsystem.cpu.dcache.demand_miss_latency::cpu.data     34691233                       # number of demand (read+write) miss cycles
82010148Sandreas.hansson@arm.comsystem.cpu.dcache.demand_miss_latency::total     34691233                       # number of demand (read+write) miss cycles
82110148Sandreas.hansson@arm.comsystem.cpu.dcache.overall_miss_latency::cpu.data     34691233                       # number of overall miss cycles
82210148Sandreas.hansson@arm.comsystem.cpu.dcache.overall_miss_latency::total     34691233                       # number of overall miss cycles
82310148Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_accesses::cpu.data         1895                       # number of ReadReq accesses(hits+misses)
82410148Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_accesses::total         1895                       # number of ReadReq accesses(hits+misses)
8259348SAli.Saidi@ARM.comsystem.cpu.dcache.WriteReq_accesses::cpu.data          865                       # number of WriteReq accesses(hits+misses)
8269348SAli.Saidi@ARM.comsystem.cpu.dcache.WriteReq_accesses::total          865                       # number of WriteReq accesses(hits+misses)
82710148Sandreas.hansson@arm.comsystem.cpu.dcache.demand_accesses::cpu.data         2760                       # number of demand (read+write) accesses
82810148Sandreas.hansson@arm.comsystem.cpu.dcache.demand_accesses::total         2760                       # number of demand (read+write) accesses
82910148Sandreas.hansson@arm.comsystem.cpu.dcache.overall_accesses::cpu.data         2760                       # number of overall (read+write) accesses
83010148Sandreas.hansson@arm.comsystem.cpu.dcache.overall_accesses::total         2760                       # number of overall (read+write) accesses
83110148Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_miss_rate::cpu.data     0.090237                       # miss rate for ReadReq accesses
83210148Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_miss_rate::total     0.090237                       # miss rate for ReadReq accesses
8339348SAli.Saidi@ARM.comsystem.cpu.dcache.WriteReq_miss_rate::cpu.data     0.415029                       # miss rate for WriteReq accesses
8349348SAli.Saidi@ARM.comsystem.cpu.dcache.WriteReq_miss_rate::total     0.415029                       # miss rate for WriteReq accesses
83510148Sandreas.hansson@arm.comsystem.cpu.dcache.demand_miss_rate::cpu.data     0.192029                       # miss rate for demand accesses
83610148Sandreas.hansson@arm.comsystem.cpu.dcache.demand_miss_rate::total     0.192029                       # miss rate for demand accesses
83710148Sandreas.hansson@arm.comsystem.cpu.dcache.overall_miss_rate::cpu.data     0.192029                       # miss rate for overall accesses
83810148Sandreas.hansson@arm.comsystem.cpu.dcache.overall_miss_rate::total     0.192029                       # miss rate for overall accesses
83910148Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 67061.403509                       # average ReadReq miss latency
84010148Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_avg_miss_latency::total 67061.403509                       # average ReadReq miss latency
84110148Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 64690.064067                       # average WriteReq miss latency
84210148Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_avg_miss_latency::total 64690.064067                       # average WriteReq miss latency
84310148Sandreas.hansson@arm.comsystem.cpu.dcache.demand_avg_miss_latency::cpu.data 65455.156604                       # average overall miss latency
84410148Sandreas.hansson@arm.comsystem.cpu.dcache.demand_avg_miss_latency::total 65455.156604                       # average overall miss latency
84510148Sandreas.hansson@arm.comsystem.cpu.dcache.overall_avg_miss_latency::cpu.data 65455.156604                       # average overall miss latency
84610148Sandreas.hansson@arm.comsystem.cpu.dcache.overall_avg_miss_latency::total 65455.156604                       # average overall miss latency
84710148Sandreas.hansson@arm.comsystem.cpu.dcache.blocked_cycles::no_mshrs         1533                       # number of cycles access was blocked
8489348SAli.Saidi@ARM.comsystem.cpu.dcache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
84910148Sandreas.hansson@arm.comsystem.cpu.dcache.blocked::no_mshrs                29                       # number of cycles access was blocked
8509348SAli.Saidi@ARM.comsystem.cpu.dcache.blocked::no_targets               0                       # number of cycles access was blocked
85110148Sandreas.hansson@arm.comsystem.cpu.dcache.avg_blocked_cycles::no_mshrs    52.862069                       # average number of cycles each access was blocked
8529348SAli.Saidi@ARM.comsystem.cpu.dcache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
8539348SAli.Saidi@ARM.comsystem.cpu.dcache.fast_writes                       0                       # number of fast writes performed
8549348SAli.Saidi@ARM.comsystem.cpu.dcache.cache_copies                      0                       # number of cache copies performed
8559729Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_mshr_hits::cpu.data           69                       # number of ReadReq MSHR hits
8569729Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_mshr_hits::total           69                       # number of ReadReq MSHR hits
85710148Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_mshr_hits::cpu.data          287                       # number of WriteReq MSHR hits
85810148Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_mshr_hits::total          287                       # number of WriteReq MSHR hits
85910148Sandreas.hansson@arm.comsystem.cpu.dcache.demand_mshr_hits::cpu.data          356                       # number of demand (read+write) MSHR hits
86010148Sandreas.hansson@arm.comsystem.cpu.dcache.demand_mshr_hits::total          356                       # number of demand (read+write) MSHR hits
86110148Sandreas.hansson@arm.comsystem.cpu.dcache.overall_mshr_hits::cpu.data          356                       # number of overall MSHR hits
86210148Sandreas.hansson@arm.comsystem.cpu.dcache.overall_mshr_hits::total          356                       # number of overall MSHR hits
86310148Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_mshr_misses::cpu.data          102                       # number of ReadReq MSHR misses
86410148Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_mshr_misses::total          102                       # number of ReadReq MSHR misses
86510148Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_mshr_misses::cpu.data           72                       # number of WriteReq MSHR misses
86610148Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_mshr_misses::total           72                       # number of WriteReq MSHR misses
8679348SAli.Saidi@ARM.comsystem.cpu.dcache.demand_mshr_misses::cpu.data          174                       # number of demand (read+write) MSHR misses
8689348SAli.Saidi@ARM.comsystem.cpu.dcache.demand_mshr_misses::total          174                       # number of demand (read+write) MSHR misses
8699348SAli.Saidi@ARM.comsystem.cpu.dcache.overall_mshr_misses::cpu.data          174                       # number of overall MSHR misses
8709348SAli.Saidi@ARM.comsystem.cpu.dcache.overall_mshr_misses::total          174                       # number of overall MSHR misses
87110148Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data      7915000                       # number of ReadReq MSHR miss cycles
87210148Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_mshr_miss_latency::total      7915000                       # number of ReadReq MSHR miss cycles
87310148Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data      5462500                       # number of WriteReq MSHR miss cycles
87410148Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_mshr_miss_latency::total      5462500                       # number of WriteReq MSHR miss cycles
87510148Sandreas.hansson@arm.comsystem.cpu.dcache.demand_mshr_miss_latency::cpu.data     13377500                       # number of demand (read+write) MSHR miss cycles
87610148Sandreas.hansson@arm.comsystem.cpu.dcache.demand_mshr_miss_latency::total     13377500                       # number of demand (read+write) MSHR miss cycles
87710148Sandreas.hansson@arm.comsystem.cpu.dcache.overall_mshr_miss_latency::cpu.data     13377500                       # number of overall MSHR miss cycles
87810148Sandreas.hansson@arm.comsystem.cpu.dcache.overall_mshr_miss_latency::total     13377500                       # number of overall MSHR miss cycles
87910148Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data     0.053826                       # mshr miss rate for ReadReq accesses
88010148Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_mshr_miss_rate::total     0.053826                       # mshr miss rate for ReadReq accesses
88110148Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data     0.083237                       # mshr miss rate for WriteReq accesses
88210148Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_mshr_miss_rate::total     0.083237                       # mshr miss rate for WriteReq accesses
88310148Sandreas.hansson@arm.comsystem.cpu.dcache.demand_mshr_miss_rate::cpu.data     0.063043                       # mshr miss rate for demand accesses
88410148Sandreas.hansson@arm.comsystem.cpu.dcache.demand_mshr_miss_rate::total     0.063043                       # mshr miss rate for demand accesses
88510148Sandreas.hansson@arm.comsystem.cpu.dcache.overall_mshr_miss_rate::cpu.data     0.063043                       # mshr miss rate for overall accesses
88610148Sandreas.hansson@arm.comsystem.cpu.dcache.overall_mshr_miss_rate::total     0.063043                       # mshr miss rate for overall accesses
88710148Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 77598.039216                       # average ReadReq mshr miss latency
88810148Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 77598.039216                       # average ReadReq mshr miss latency
88910148Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 75868.055556                       # average WriteReq mshr miss latency
89010148Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 75868.055556                       # average WriteReq mshr miss latency
89110148Sandreas.hansson@arm.comsystem.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 76882.183908                       # average overall mshr miss latency
89210148Sandreas.hansson@arm.comsystem.cpu.dcache.demand_avg_mshr_miss_latency::total 76882.183908                       # average overall mshr miss latency
89310148Sandreas.hansson@arm.comsystem.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 76882.183908                       # average overall mshr miss latency
89410148Sandreas.hansson@arm.comsystem.cpu.dcache.overall_avg_mshr_miss_latency::total 76882.183908                       # average overall mshr miss latency
8959348SAli.Saidi@ARM.comsystem.cpu.dcache.no_allocate_misses                0                       # Number of misses that were no-allocate
8963096SN/A
8973096SN/A---------- End Simulation Statistics   ----------
898