stats.txt revision 10409:8c80b91944c5
1 2---------- Begin Simulation Statistics ---------- 3sim_seconds 0.000035 # Number of seconds simulated 4sim_ticks 35024500 # Number of ticks simulated 5final_tick 35024500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset) 6sim_freq 1000000000000 # Frequency of simulated ticks 7host_inst_rate 173753 # Simulator instruction rate (inst/s) 8host_op_rate 173686 # Simulator op (including micro ops) rate (op/s) 9host_tick_rate 950177695 # Simulator tick rate (ticks/s) 10host_mem_usage 289108 # Number of bytes of host memory used 11host_seconds 0.04 # Real time elapsed on the host 12sim_insts 6400 # Number of instructions simulated 13sim_ops 6400 # Number of ops (including micro ops) simulated 14system.voltage_domain.voltage 1 # Voltage in Volts 15system.clk_domain.clock 1000 # Clock period in ticks 16system.physmem.bytes_read::cpu.inst 34112 # Number of bytes read from this memory 17system.physmem.bytes_read::total 34112 # Number of bytes read from this memory 18system.physmem.bytes_inst_read::cpu.inst 23296 # Number of instructions bytes read from this memory 19system.physmem.bytes_inst_read::total 23296 # Number of instructions bytes read from this memory 20system.physmem.num_reads::cpu.inst 533 # Number of read requests responded to by this memory 21system.physmem.num_reads::total 533 # Number of read requests responded to by this memory 22system.physmem.bw_read::cpu.inst 973946809 # Total read bandwidth from this memory (bytes/s) 23system.physmem.bw_read::total 973946809 # Total read bandwidth from this memory (bytes/s) 24system.physmem.bw_inst_read::cpu.inst 665134406 # Instruction read bandwidth from this memory (bytes/s) 25system.physmem.bw_inst_read::total 665134406 # Instruction read bandwidth from this memory (bytes/s) 26system.physmem.bw_total::cpu.inst 973946809 # Total bandwidth to/from this memory (bytes/s) 27system.physmem.bw_total::total 973946809 # Total bandwidth to/from this memory (bytes/s) 28system.physmem.readReqs 533 # Number of read requests accepted 29system.physmem.writeReqs 0 # Number of write requests accepted 30system.physmem.readBursts 533 # Number of DRAM read bursts, including those serviced by the write queue 31system.physmem.writeBursts 0 # Number of DRAM write bursts, including those merged in the write queue 32system.physmem.bytesReadDRAM 34112 # Total number of bytes read from DRAM 33system.physmem.bytesReadWrQ 0 # Total number of bytes read from write queue 34system.physmem.bytesWritten 0 # Total number of bytes written to DRAM 35system.physmem.bytesReadSys 34112 # Total read bytes from the system interface side 36system.physmem.bytesWrittenSys 0 # Total written bytes from the system interface side 37system.physmem.servicedByWrQ 0 # Number of DRAM read bursts serviced by the write queue 38system.physmem.mergedWrBursts 0 # Number of DRAM write bursts merged with an existing one 39system.physmem.neitherReadNorWriteReqs 0 # Number of requests that are neither read nor write 40system.physmem.perBankRdBursts::0 73 # Per bank write bursts 41system.physmem.perBankRdBursts::1 39 # Per bank write bursts 42system.physmem.perBankRdBursts::2 36 # Per bank write bursts 43system.physmem.perBankRdBursts::3 54 # Per bank write bursts 44system.physmem.perBankRdBursts::4 45 # Per bank write bursts 45system.physmem.perBankRdBursts::5 21 # Per bank write bursts 46system.physmem.perBankRdBursts::6 1 # Per bank write bursts 47system.physmem.perBankRdBursts::7 5 # Per bank write bursts 48system.physmem.perBankRdBursts::8 0 # Per bank write bursts 49system.physmem.perBankRdBursts::9 1 # Per bank write bursts 50system.physmem.perBankRdBursts::10 22 # Per bank write bursts 51system.physmem.perBankRdBursts::11 29 # Per bank write bursts 52system.physmem.perBankRdBursts::12 19 # Per bank write bursts 53system.physmem.perBankRdBursts::13 127 # Per bank write bursts 54system.physmem.perBankRdBursts::14 47 # Per bank write bursts 55system.physmem.perBankRdBursts::15 14 # Per bank write bursts 56system.physmem.perBankWrBursts::0 0 # Per bank write bursts 57system.physmem.perBankWrBursts::1 0 # Per bank write bursts 58system.physmem.perBankWrBursts::2 0 # Per bank write bursts 59system.physmem.perBankWrBursts::3 0 # Per bank write bursts 60system.physmem.perBankWrBursts::4 0 # Per bank write bursts 61system.physmem.perBankWrBursts::5 0 # Per bank write bursts 62system.physmem.perBankWrBursts::6 0 # Per bank write bursts 63system.physmem.perBankWrBursts::7 0 # Per bank write bursts 64system.physmem.perBankWrBursts::8 0 # Per bank write bursts 65system.physmem.perBankWrBursts::9 0 # Per bank write bursts 66system.physmem.perBankWrBursts::10 0 # Per bank write bursts 67system.physmem.perBankWrBursts::11 0 # Per bank write bursts 68system.physmem.perBankWrBursts::12 0 # Per bank write bursts 69system.physmem.perBankWrBursts::13 0 # Per bank write bursts 70system.physmem.perBankWrBursts::14 0 # Per bank write bursts 71system.physmem.perBankWrBursts::15 0 # Per bank write bursts 72system.physmem.numRdRetry 0 # Number of times read queue was full causing retry 73system.physmem.numWrRetry 0 # Number of times write queue was full causing retry 74system.physmem.totGap 34926000 # Total gap between requests 75system.physmem.readPktSize::0 0 # Read request sizes (log2) 76system.physmem.readPktSize::1 0 # Read request sizes (log2) 77system.physmem.readPktSize::2 0 # Read request sizes (log2) 78system.physmem.readPktSize::3 0 # Read request sizes (log2) 79system.physmem.readPktSize::4 0 # Read request sizes (log2) 80system.physmem.readPktSize::5 0 # Read request sizes (log2) 81system.physmem.readPktSize::6 533 # Read request sizes (log2) 82system.physmem.writePktSize::0 0 # Write request sizes (log2) 83system.physmem.writePktSize::1 0 # Write request sizes (log2) 84system.physmem.writePktSize::2 0 # Write request sizes (log2) 85system.physmem.writePktSize::3 0 # Write request sizes (log2) 86system.physmem.writePktSize::4 0 # Write request sizes (log2) 87system.physmem.writePktSize::5 0 # Write request sizes (log2) 88system.physmem.writePktSize::6 0 # Write request sizes (log2) 89system.physmem.rdQLenPdf::0 439 # What read queue length does an incoming req see 90system.physmem.rdQLenPdf::1 89 # What read queue length does an incoming req see 91system.physmem.rdQLenPdf::2 5 # What read queue length does an incoming req see 92system.physmem.rdQLenPdf::3 0 # What read queue length does an incoming req see 93system.physmem.rdQLenPdf::4 0 # What read queue length does an incoming req see 94system.physmem.rdQLenPdf::5 0 # What read queue length does an incoming req see 95system.physmem.rdQLenPdf::6 0 # What read queue length does an incoming req see 96system.physmem.rdQLenPdf::7 0 # What read queue length does an incoming req see 97system.physmem.rdQLenPdf::8 0 # What read queue length does an incoming req see 98system.physmem.rdQLenPdf::9 0 # What read queue length does an incoming req see 99system.physmem.rdQLenPdf::10 0 # What read queue length does an incoming req see 100system.physmem.rdQLenPdf::11 0 # What read queue length does an incoming req see 101system.physmem.rdQLenPdf::12 0 # What read queue length does an incoming req see 102system.physmem.rdQLenPdf::13 0 # What read queue length does an incoming req see 103system.physmem.rdQLenPdf::14 0 # What read queue length does an incoming req see 104system.physmem.rdQLenPdf::15 0 # What read queue length does an incoming req see 105system.physmem.rdQLenPdf::16 0 # What read queue length does an incoming req see 106system.physmem.rdQLenPdf::17 0 # What read queue length does an incoming req see 107system.physmem.rdQLenPdf::18 0 # What read queue length does an incoming req see 108system.physmem.rdQLenPdf::19 0 # What read queue length does an incoming req see 109system.physmem.rdQLenPdf::20 0 # What read queue length does an incoming req see 110system.physmem.rdQLenPdf::21 0 # What read queue length does an incoming req see 111system.physmem.rdQLenPdf::22 0 # What read queue length does an incoming req see 112system.physmem.rdQLenPdf::23 0 # What read queue length does an incoming req see 113system.physmem.rdQLenPdf::24 0 # What read queue length does an incoming req see 114system.physmem.rdQLenPdf::25 0 # What read queue length does an incoming req see 115system.physmem.rdQLenPdf::26 0 # What read queue length does an incoming req see 116system.physmem.rdQLenPdf::27 0 # What read queue length does an incoming req see 117system.physmem.rdQLenPdf::28 0 # What read queue length does an incoming req see 118system.physmem.rdQLenPdf::29 0 # What read queue length does an incoming req see 119system.physmem.rdQLenPdf::30 0 # What read queue length does an incoming req see 120system.physmem.rdQLenPdf::31 0 # What read queue length does an incoming req see 121system.physmem.wrQLenPdf::0 0 # What write queue length does an incoming req see 122system.physmem.wrQLenPdf::1 0 # What write queue length does an incoming req see 123system.physmem.wrQLenPdf::2 0 # What write queue length does an incoming req see 124system.physmem.wrQLenPdf::3 0 # What write queue length does an incoming req see 125system.physmem.wrQLenPdf::4 0 # What write queue length does an incoming req see 126system.physmem.wrQLenPdf::5 0 # What write queue length does an incoming req see 127system.physmem.wrQLenPdf::6 0 # What write queue length does an incoming req see 128system.physmem.wrQLenPdf::7 0 # What write queue length does an incoming req see 129system.physmem.wrQLenPdf::8 0 # What write queue length does an incoming req see 130system.physmem.wrQLenPdf::9 0 # What write queue length does an incoming req see 131system.physmem.wrQLenPdf::10 0 # What write queue length does an incoming req see 132system.physmem.wrQLenPdf::11 0 # What write queue length does an incoming req see 133system.physmem.wrQLenPdf::12 0 # What write queue length does an incoming req see 134system.physmem.wrQLenPdf::13 0 # What write queue length does an incoming req see 135system.physmem.wrQLenPdf::14 0 # What write queue length does an incoming req see 136system.physmem.wrQLenPdf::15 0 # What write queue length does an incoming req see 137system.physmem.wrQLenPdf::16 0 # What write queue length does an incoming req see 138system.physmem.wrQLenPdf::17 0 # What write queue length does an incoming req see 139system.physmem.wrQLenPdf::18 0 # What write queue length does an incoming req see 140system.physmem.wrQLenPdf::19 0 # What write queue length does an incoming req see 141system.physmem.wrQLenPdf::20 0 # What write queue length does an incoming req see 142system.physmem.wrQLenPdf::21 0 # What write queue length does an incoming req see 143system.physmem.wrQLenPdf::22 0 # What write queue length does an incoming req see 144system.physmem.wrQLenPdf::23 0 # What write queue length does an incoming req see 145system.physmem.wrQLenPdf::24 0 # What write queue length does an incoming req see 146system.physmem.wrQLenPdf::25 0 # What write queue length does an incoming req see 147system.physmem.wrQLenPdf::26 0 # What write queue length does an incoming req see 148system.physmem.wrQLenPdf::27 0 # What write queue length does an incoming req see 149system.physmem.wrQLenPdf::28 0 # What write queue length does an incoming req see 150system.physmem.wrQLenPdf::29 0 # What write queue length does an incoming req see 151system.physmem.wrQLenPdf::30 0 # What write queue length does an incoming req see 152system.physmem.wrQLenPdf::31 0 # What write queue length does an incoming req see 153system.physmem.wrQLenPdf::32 0 # What write queue length does an incoming req see 154system.physmem.wrQLenPdf::33 0 # What write queue length does an incoming req see 155system.physmem.wrQLenPdf::34 0 # What write queue length does an incoming req see 156system.physmem.wrQLenPdf::35 0 # What write queue length does an incoming req see 157system.physmem.wrQLenPdf::36 0 # What write queue length does an incoming req see 158system.physmem.wrQLenPdf::37 0 # What write queue length does an incoming req see 159system.physmem.wrQLenPdf::38 0 # What write queue length does an incoming req see 160system.physmem.wrQLenPdf::39 0 # What write queue length does an incoming req see 161system.physmem.wrQLenPdf::40 0 # What write queue length does an incoming req see 162system.physmem.wrQLenPdf::41 0 # What write queue length does an incoming req see 163system.physmem.wrQLenPdf::42 0 # What write queue length does an incoming req see 164system.physmem.wrQLenPdf::43 0 # What write queue length does an incoming req see 165system.physmem.wrQLenPdf::44 0 # What write queue length does an incoming req see 166system.physmem.wrQLenPdf::45 0 # What write queue length does an incoming req see 167system.physmem.wrQLenPdf::46 0 # What write queue length does an incoming req see 168system.physmem.wrQLenPdf::47 0 # What write queue length does an incoming req see 169system.physmem.wrQLenPdf::48 0 # What write queue length does an incoming req see 170system.physmem.wrQLenPdf::49 0 # What write queue length does an incoming req see 171system.physmem.wrQLenPdf::50 0 # What write queue length does an incoming req see 172system.physmem.wrQLenPdf::51 0 # What write queue length does an incoming req see 173system.physmem.wrQLenPdf::52 0 # What write queue length does an incoming req see 174system.physmem.wrQLenPdf::53 0 # What write queue length does an incoming req see 175system.physmem.wrQLenPdf::54 0 # What write queue length does an incoming req see 176system.physmem.wrQLenPdf::55 0 # What write queue length does an incoming req see 177system.physmem.wrQLenPdf::56 0 # What write queue length does an incoming req see 178system.physmem.wrQLenPdf::57 0 # What write queue length does an incoming req see 179system.physmem.wrQLenPdf::58 0 # What write queue length does an incoming req see 180system.physmem.wrQLenPdf::59 0 # What write queue length does an incoming req see 181system.physmem.wrQLenPdf::60 0 # What write queue length does an incoming req see 182system.physmem.wrQLenPdf::61 0 # What write queue length does an incoming req see 183system.physmem.wrQLenPdf::62 0 # What write queue length does an incoming req see 184system.physmem.wrQLenPdf::63 0 # What write queue length does an incoming req see 185system.physmem.bytesPerActivate::samples 90 # Bytes accessed per row activation 186system.physmem.bytesPerActivate::mean 365.511111 # Bytes accessed per row activation 187system.physmem.bytesPerActivate::gmean 232.220198 # Bytes accessed per row activation 188system.physmem.bytesPerActivate::stdev 333.209697 # Bytes accessed per row activation 189system.physmem.bytesPerActivate::0-127 22 24.44% 24.44% # Bytes accessed per row activation 190system.physmem.bytesPerActivate::128-255 24 26.67% 51.11% # Bytes accessed per row activation 191system.physmem.bytesPerActivate::256-383 10 11.11% 62.22% # Bytes accessed per row activation 192system.physmem.bytesPerActivate::384-511 8 8.89% 71.11% # Bytes accessed per row activation 193system.physmem.bytesPerActivate::512-639 4 4.44% 75.56% # Bytes accessed per row activation 194system.physmem.bytesPerActivate::640-767 7 7.78% 83.33% # Bytes accessed per row activation 195system.physmem.bytesPerActivate::768-895 1 1.11% 84.44% # Bytes accessed per row activation 196system.physmem.bytesPerActivate::896-1023 4 4.44% 88.89% # Bytes accessed per row activation 197system.physmem.bytesPerActivate::1024-1151 10 11.11% 100.00% # Bytes accessed per row activation 198system.physmem.bytesPerActivate::total 90 # Bytes accessed per row activation 199system.physmem.totQLat 3928000 # Total ticks spent queuing 200system.physmem.totMemAccLat 13921750 # Total ticks spent from burst creation until serviced by the DRAM 201system.physmem.totBusLat 2665000 # Total ticks spent in databus transfers 202system.physmem.avgQLat 7369.61 # Average queueing delay per DRAM burst 203system.physmem.avgBusLat 5000.00 # Average bus latency per DRAM burst 204system.physmem.avgMemAccLat 26119.61 # Average memory access latency per DRAM burst 205system.physmem.avgRdBW 973.95 # Average DRAM read bandwidth in MiByte/s 206system.physmem.avgWrBW 0.00 # Average achieved write bandwidth in MiByte/s 207system.physmem.avgRdBWSys 973.95 # Average system read bandwidth in MiByte/s 208system.physmem.avgWrBWSys 0.00 # Average system write bandwidth in MiByte/s 209system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MiByte/s 210system.physmem.busUtil 7.61 # Data bus utilization in percentage 211system.physmem.busUtilRead 7.61 # Data bus utilization in percentage for reads 212system.physmem.busUtilWrite 0.00 # Data bus utilization in percentage for writes 213system.physmem.avgRdQLen 1.21 # Average read queue length when enqueuing 214system.physmem.avgWrQLen 0.00 # Average write queue length when enqueuing 215system.physmem.readRowHits 435 # Number of row buffer hits during reads 216system.physmem.writeRowHits 0 # Number of row buffer hits during writes 217system.physmem.readRowHitRate 81.61 # Row buffer hit rate for reads 218system.physmem.writeRowHitRate nan # Row buffer hit rate for writes 219system.physmem.avgGap 65527.20 # Average gap between requests 220system.physmem.pageHitRate 81.61 # Row buffer hit rate, read and write combined 221system.physmem.memoryStateTime::IDLE 15500 # Time in different power states 222system.physmem.memoryStateTime::REF 1040000 # Time in different power states 223system.physmem.memoryStateTime::PRE_PDN 0 # Time in different power states 224system.physmem.memoryStateTime::ACT 30394500 # Time in different power states 225system.physmem.memoryStateTime::ACT_PDN 0 # Time in different power states 226system.membus.trans_dist::ReadReq 460 # Transaction distribution 227system.membus.trans_dist::ReadResp 460 # Transaction distribution 228system.membus.trans_dist::ReadExReq 73 # Transaction distribution 229system.membus.trans_dist::ReadExResp 73 # Transaction distribution 230system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 1066 # Packet count per connected master and slave (bytes) 231system.membus.pkt_count::total 1066 # Packet count per connected master and slave (bytes) 232system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 34112 # Cumulative packet size per connected master and slave (bytes) 233system.membus.pkt_size::total 34112 # Cumulative packet size per connected master and slave (bytes) 234system.membus.snoops 0 # Total snoops (count) 235system.membus.snoop_fanout::samples 533 # Request fanout histogram 236system.membus.snoop_fanout::mean 0 # Request fanout histogram 237system.membus.snoop_fanout::stdev 0 # Request fanout histogram 238system.membus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram 239system.membus.snoop_fanout::0 533 100.00% 100.00% # Request fanout histogram 240system.membus.snoop_fanout::1 0 0.00% 100.00% # Request fanout histogram 241system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram 242system.membus.snoop_fanout::min_value 0 # Request fanout histogram 243system.membus.snoop_fanout::max_value 0 # Request fanout histogram 244system.membus.snoop_fanout::total 533 # Request fanout histogram 245system.membus.reqLayer0.occupancy 618000 # Layer occupancy (ticks) 246system.membus.reqLayer0.utilization 1.8 # Layer utilization (%) 247system.membus.respLayer1.occupancy 4976250 # Layer occupancy (ticks) 248system.membus.respLayer1.utilization 14.2 # Layer utilization (%) 249system.cpu_clk_domain.clock 500 # Clock period in ticks 250system.cpu.branchPred.lookups 1959 # Number of BP lookups 251system.cpu.branchPred.condPredicted 1201 # Number of conditional branches predicted 252system.cpu.branchPred.condIncorrect 368 # Number of conditional branches incorrect 253system.cpu.branchPred.BTBLookups 1551 # Number of BTB lookups 254system.cpu.branchPred.BTBHits 381 # Number of BTB hits 255system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly. 256system.cpu.branchPred.BTBHitPct 24.564797 # BTB Hit Percentage 257system.cpu.branchPred.usedRAS 224 # Number of times the RAS was used to get a target. 258system.cpu.branchPred.RASInCorrect 14 # Number of incorrect RAS predictions. 259system.cpu.dtb.fetch_hits 0 # ITB hits 260system.cpu.dtb.fetch_misses 0 # ITB misses 261system.cpu.dtb.fetch_acv 0 # ITB acv 262system.cpu.dtb.fetch_accesses 0 # ITB accesses 263system.cpu.dtb.read_hits 1368 # DTB read hits 264system.cpu.dtb.read_misses 11 # DTB read misses 265system.cpu.dtb.read_acv 0 # DTB read access violations 266system.cpu.dtb.read_accesses 1379 # DTB read accesses 267system.cpu.dtb.write_hits 884 # DTB write hits 268system.cpu.dtb.write_misses 3 # DTB write misses 269system.cpu.dtb.write_acv 0 # DTB write access violations 270system.cpu.dtb.write_accesses 887 # DTB write accesses 271system.cpu.dtb.data_hits 2252 # DTB hits 272system.cpu.dtb.data_misses 14 # DTB misses 273system.cpu.dtb.data_acv 0 # DTB access violations 274system.cpu.dtb.data_accesses 2266 # DTB accesses 275system.cpu.itb.fetch_hits 2630 # ITB hits 276system.cpu.itb.fetch_misses 17 # ITB misses 277system.cpu.itb.fetch_acv 0 # ITB acv 278system.cpu.itb.fetch_accesses 2647 # ITB accesses 279system.cpu.itb.read_hits 0 # DTB read hits 280system.cpu.itb.read_misses 0 # DTB read misses 281system.cpu.itb.read_acv 0 # DTB read access violations 282system.cpu.itb.read_accesses 0 # DTB read accesses 283system.cpu.itb.write_hits 0 # DTB write hits 284system.cpu.itb.write_misses 0 # DTB write misses 285system.cpu.itb.write_acv 0 # DTB write access violations 286system.cpu.itb.write_accesses 0 # DTB write accesses 287system.cpu.itb.data_hits 0 # DTB hits 288system.cpu.itb.data_misses 0 # DTB misses 289system.cpu.itb.data_acv 0 # DTB access violations 290system.cpu.itb.data_accesses 0 # DTB accesses 291system.cpu.workload.num_syscalls 17 # Number of system calls 292system.cpu.numCycles 70049 # number of cpu cycles simulated 293system.cpu.numWorkItemsStarted 0 # number of work items this cpu started 294system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed 295system.cpu.committedInsts 6400 # Number of instructions committed 296system.cpu.committedOps 6400 # Number of ops (including micro ops) committed 297system.cpu.discardedOps 1118 # Number of ops (including micro ops) which were discarded before commit 298system.cpu.numFetchSuspends 0 # Number of times Execute suspended instruction fetching 299system.cpu.cpi 10.945156 # CPI: cycles per instruction 300system.cpu.ipc 0.091365 # IPC: instructions per cycle 301system.cpu.tickCycles 12515 # Number of cycles that the object actually ticked 302system.cpu.idleCycles 57534 # Total number of cycles that the object has spent stopped 303system.cpu.icache.tags.replacements 0 # number of replacements 304system.cpu.icache.tags.tagsinuse 176.176418 # Cycle average of tags in use 305system.cpu.icache.tags.total_refs 2265 # Total number of references to valid blocks. 306system.cpu.icache.tags.sampled_refs 365 # Sample count of references to valid blocks. 307system.cpu.icache.tags.avg_refs 6.205479 # Average number of references to valid blocks. 308system.cpu.icache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit. 309system.cpu.icache.tags.occ_blocks::cpu.inst 176.176418 # Average occupied blocks per requestor 310system.cpu.icache.tags.occ_percent::cpu.inst 0.086024 # Average percentage of cache occupancy 311system.cpu.icache.tags.occ_percent::total 0.086024 # Average percentage of cache occupancy 312system.cpu.icache.tags.occ_task_id_blocks::1024 365 # Occupied blocks per task id 313system.cpu.icache.tags.age_task_id_blocks_1024::0 117 # Occupied blocks per task id 314system.cpu.icache.tags.age_task_id_blocks_1024::1 248 # Occupied blocks per task id 315system.cpu.icache.tags.occ_task_id_percent::1024 0.178223 # Percentage of cache occupancy per task id 316system.cpu.icache.tags.tag_accesses 5625 # Number of tag accesses 317system.cpu.icache.tags.data_accesses 5625 # Number of data accesses 318system.cpu.icache.ReadReq_hits::cpu.inst 2265 # number of ReadReq hits 319system.cpu.icache.ReadReq_hits::total 2265 # number of ReadReq hits 320system.cpu.icache.demand_hits::cpu.inst 2265 # number of demand (read+write) hits 321system.cpu.icache.demand_hits::total 2265 # number of demand (read+write) hits 322system.cpu.icache.overall_hits::cpu.inst 2265 # number of overall hits 323system.cpu.icache.overall_hits::total 2265 # number of overall hits 324system.cpu.icache.ReadReq_misses::cpu.inst 365 # number of ReadReq misses 325system.cpu.icache.ReadReq_misses::total 365 # number of ReadReq misses 326system.cpu.icache.demand_misses::cpu.inst 365 # number of demand (read+write) misses 327system.cpu.icache.demand_misses::total 365 # number of demand (read+write) misses 328system.cpu.icache.overall_misses::cpu.inst 365 # number of overall misses 329system.cpu.icache.overall_misses::total 365 # number of overall misses 330system.cpu.icache.ReadReq_miss_latency::cpu.inst 25941750 # number of ReadReq miss cycles 331system.cpu.icache.ReadReq_miss_latency::total 25941750 # number of ReadReq miss cycles 332system.cpu.icache.demand_miss_latency::cpu.inst 25941750 # number of demand (read+write) miss cycles 333system.cpu.icache.demand_miss_latency::total 25941750 # number of demand (read+write) miss cycles 334system.cpu.icache.overall_miss_latency::cpu.inst 25941750 # number of overall miss cycles 335system.cpu.icache.overall_miss_latency::total 25941750 # number of overall miss cycles 336system.cpu.icache.ReadReq_accesses::cpu.inst 2630 # number of ReadReq accesses(hits+misses) 337system.cpu.icache.ReadReq_accesses::total 2630 # number of ReadReq accesses(hits+misses) 338system.cpu.icache.demand_accesses::cpu.inst 2630 # number of demand (read+write) accesses 339system.cpu.icache.demand_accesses::total 2630 # number of demand (read+write) accesses 340system.cpu.icache.overall_accesses::cpu.inst 2630 # number of overall (read+write) accesses 341system.cpu.icache.overall_accesses::total 2630 # number of overall (read+write) accesses 342system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.138783 # miss rate for ReadReq accesses 343system.cpu.icache.ReadReq_miss_rate::total 0.138783 # miss rate for ReadReq accesses 344system.cpu.icache.demand_miss_rate::cpu.inst 0.138783 # miss rate for demand accesses 345system.cpu.icache.demand_miss_rate::total 0.138783 # miss rate for demand accesses 346system.cpu.icache.overall_miss_rate::cpu.inst 0.138783 # miss rate for overall accesses 347system.cpu.icache.overall_miss_rate::total 0.138783 # miss rate for overall accesses 348system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 71073.287671 # average ReadReq miss latency 349system.cpu.icache.ReadReq_avg_miss_latency::total 71073.287671 # average ReadReq miss latency 350system.cpu.icache.demand_avg_miss_latency::cpu.inst 71073.287671 # average overall miss latency 351system.cpu.icache.demand_avg_miss_latency::total 71073.287671 # average overall miss latency 352system.cpu.icache.overall_avg_miss_latency::cpu.inst 71073.287671 # average overall miss latency 353system.cpu.icache.overall_avg_miss_latency::total 71073.287671 # average overall miss latency 354system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked 355system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked 356system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked 357system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked 358system.cpu.icache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked 359system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked 360system.cpu.icache.fast_writes 0 # number of fast writes performed 361system.cpu.icache.cache_copies 0 # number of cache copies performed 362system.cpu.icache.ReadReq_mshr_misses::cpu.inst 365 # number of ReadReq MSHR misses 363system.cpu.icache.ReadReq_mshr_misses::total 365 # number of ReadReq MSHR misses 364system.cpu.icache.demand_mshr_misses::cpu.inst 365 # number of demand (read+write) MSHR misses 365system.cpu.icache.demand_mshr_misses::total 365 # number of demand (read+write) MSHR misses 366system.cpu.icache.overall_mshr_misses::cpu.inst 365 # number of overall MSHR misses 367system.cpu.icache.overall_mshr_misses::total 365 # number of overall MSHR misses 368system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 25054250 # number of ReadReq MSHR miss cycles 369system.cpu.icache.ReadReq_mshr_miss_latency::total 25054250 # number of ReadReq MSHR miss cycles 370system.cpu.icache.demand_mshr_miss_latency::cpu.inst 25054250 # number of demand (read+write) MSHR miss cycles 371system.cpu.icache.demand_mshr_miss_latency::total 25054250 # number of demand (read+write) MSHR miss cycles 372system.cpu.icache.overall_mshr_miss_latency::cpu.inst 25054250 # number of overall MSHR miss cycles 373system.cpu.icache.overall_mshr_miss_latency::total 25054250 # number of overall MSHR miss cycles 374system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.138783 # mshr miss rate for ReadReq accesses 375system.cpu.icache.ReadReq_mshr_miss_rate::total 0.138783 # mshr miss rate for ReadReq accesses 376system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.138783 # mshr miss rate for demand accesses 377system.cpu.icache.demand_mshr_miss_rate::total 0.138783 # mshr miss rate for demand accesses 378system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.138783 # mshr miss rate for overall accesses 379system.cpu.icache.overall_mshr_miss_rate::total 0.138783 # mshr miss rate for overall accesses 380system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 68641.780822 # average ReadReq mshr miss latency 381system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 68641.780822 # average ReadReq mshr miss latency 382system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 68641.780822 # average overall mshr miss latency 383system.cpu.icache.demand_avg_mshr_miss_latency::total 68641.780822 # average overall mshr miss latency 384system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 68641.780822 # average overall mshr miss latency 385system.cpu.icache.overall_avg_mshr_miss_latency::total 68641.780822 # average overall mshr miss latency 386system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate 387system.cpu.toL2Bus.trans_dist::ReadReq 461 # Transaction distribution 388system.cpu.toL2Bus.trans_dist::ReadResp 461 # Transaction distribution 389system.cpu.toL2Bus.trans_dist::ReadExReq 73 # Transaction distribution 390system.cpu.toL2Bus.trans_dist::ReadExResp 73 # Transaction distribution 391system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 730 # Packet count per connected master and slave (bytes) 392system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 338 # Packet count per connected master and slave (bytes) 393system.cpu.toL2Bus.pkt_count::total 1068 # Packet count per connected master and slave (bytes) 394system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 23360 # Cumulative packet size per connected master and slave (bytes) 395system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 10816 # Cumulative packet size per connected master and slave (bytes) 396system.cpu.toL2Bus.pkt_size::total 34176 # Cumulative packet size per connected master and slave (bytes) 397system.cpu.toL2Bus.snoops 0 # Total snoops (count) 398system.cpu.toL2Bus.snoop_fanout::samples 534 # Request fanout histogram 399system.cpu.toL2Bus.snoop_fanout::mean 1 # Request fanout histogram 400system.cpu.toL2Bus.snoop_fanout::stdev 0 # Request fanout histogram 401system.cpu.toL2Bus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram 402system.cpu.toL2Bus.snoop_fanout::0 0 0.00% 0.00% # Request fanout histogram 403system.cpu.toL2Bus.snoop_fanout::1 534 100.00% 100.00% # Request fanout histogram 404system.cpu.toL2Bus.snoop_fanout::2 0 0.00% 100.00% # Request fanout histogram 405system.cpu.toL2Bus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram 406system.cpu.toL2Bus.snoop_fanout::min_value 1 # Request fanout histogram 407system.cpu.toL2Bus.snoop_fanout::max_value 1 # Request fanout histogram 408system.cpu.toL2Bus.snoop_fanout::total 534 # Request fanout histogram 409system.cpu.toL2Bus.reqLayer0.occupancy 267000 # Layer occupancy (ticks) 410system.cpu.toL2Bus.reqLayer0.utilization 0.8 # Layer utilization (%) 411system.cpu.toL2Bus.respLayer0.occupancy 626250 # Layer occupancy (ticks) 412system.cpu.toL2Bus.respLayer0.utilization 1.8 # Layer utilization (%) 413system.cpu.toL2Bus.respLayer1.occupancy 279000 # Layer occupancy (ticks) 414system.cpu.toL2Bus.respLayer1.utilization 0.8 # Layer utilization (%) 415system.cpu.l2cache.tags.replacements 0 # number of replacements 416system.cpu.l2cache.tags.tagsinuse 233.917543 # Cycle average of tags in use 417system.cpu.l2cache.tags.total_refs 1 # Total number of references to valid blocks. 418system.cpu.l2cache.tags.sampled_refs 460 # Sample count of references to valid blocks. 419system.cpu.l2cache.tags.avg_refs 0.002174 # Average number of references to valid blocks. 420system.cpu.l2cache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit. 421system.cpu.l2cache.tags.occ_blocks::cpu.inst 233.917543 # Average occupied blocks per requestor 422system.cpu.l2cache.tags.occ_percent::cpu.inst 0.007139 # Average percentage of cache occupancy 423system.cpu.l2cache.tags.occ_percent::total 0.007139 # Average percentage of cache occupancy 424system.cpu.l2cache.tags.occ_task_id_blocks::1024 460 # Occupied blocks per task id 425system.cpu.l2cache.tags.age_task_id_blocks_1024::0 134 # Occupied blocks per task id 426system.cpu.l2cache.tags.age_task_id_blocks_1024::1 326 # Occupied blocks per task id 427system.cpu.l2cache.tags.occ_task_id_percent::1024 0.014038 # Percentage of cache occupancy per task id 428system.cpu.l2cache.tags.tag_accesses 4805 # Number of tag accesses 429system.cpu.l2cache.tags.data_accesses 4805 # Number of data accesses 430system.cpu.l2cache.ReadReq_hits::cpu.inst 1 # number of ReadReq hits 431system.cpu.l2cache.ReadReq_hits::total 1 # number of ReadReq hits 432system.cpu.l2cache.demand_hits::cpu.inst 1 # number of demand (read+write) hits 433system.cpu.l2cache.demand_hits::total 1 # number of demand (read+write) hits 434system.cpu.l2cache.overall_hits::cpu.inst 1 # number of overall hits 435system.cpu.l2cache.overall_hits::total 1 # number of overall hits 436system.cpu.l2cache.ReadReq_misses::cpu.inst 460 # number of ReadReq misses 437system.cpu.l2cache.ReadReq_misses::total 460 # number of ReadReq misses 438system.cpu.l2cache.ReadExReq_misses::cpu.inst 73 # number of ReadExReq misses 439system.cpu.l2cache.ReadExReq_misses::total 73 # number of ReadExReq misses 440system.cpu.l2cache.demand_misses::cpu.inst 533 # number of demand (read+write) misses 441system.cpu.l2cache.demand_misses::total 533 # number of demand (read+write) misses 442system.cpu.l2cache.overall_misses::cpu.inst 533 # number of overall misses 443system.cpu.l2cache.overall_misses::total 533 # number of overall misses 444system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 31726750 # number of ReadReq miss cycles 445system.cpu.l2cache.ReadReq_miss_latency::total 31726750 # number of ReadReq miss cycles 446system.cpu.l2cache.ReadExReq_miss_latency::cpu.inst 5065000 # number of ReadExReq miss cycles 447system.cpu.l2cache.ReadExReq_miss_latency::total 5065000 # number of ReadExReq miss cycles 448system.cpu.l2cache.demand_miss_latency::cpu.inst 36791750 # number of demand (read+write) miss cycles 449system.cpu.l2cache.demand_miss_latency::total 36791750 # number of demand (read+write) miss cycles 450system.cpu.l2cache.overall_miss_latency::cpu.inst 36791750 # number of overall miss cycles 451system.cpu.l2cache.overall_miss_latency::total 36791750 # number of overall miss cycles 452system.cpu.l2cache.ReadReq_accesses::cpu.inst 461 # number of ReadReq accesses(hits+misses) 453system.cpu.l2cache.ReadReq_accesses::total 461 # number of ReadReq accesses(hits+misses) 454system.cpu.l2cache.ReadExReq_accesses::cpu.inst 73 # number of ReadExReq accesses(hits+misses) 455system.cpu.l2cache.ReadExReq_accesses::total 73 # number of ReadExReq accesses(hits+misses) 456system.cpu.l2cache.demand_accesses::cpu.inst 534 # number of demand (read+write) accesses 457system.cpu.l2cache.demand_accesses::total 534 # number of demand (read+write) accesses 458system.cpu.l2cache.overall_accesses::cpu.inst 534 # number of overall (read+write) accesses 459system.cpu.l2cache.overall_accesses::total 534 # number of overall (read+write) accesses 460system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.997831 # miss rate for ReadReq accesses 461system.cpu.l2cache.ReadReq_miss_rate::total 0.997831 # miss rate for ReadReq accesses 462system.cpu.l2cache.ReadExReq_miss_rate::cpu.inst 1 # miss rate for ReadExReq accesses 463system.cpu.l2cache.ReadExReq_miss_rate::total 1 # miss rate for ReadExReq accesses 464system.cpu.l2cache.demand_miss_rate::cpu.inst 0.998127 # miss rate for demand accesses 465system.cpu.l2cache.demand_miss_rate::total 0.998127 # miss rate for demand accesses 466system.cpu.l2cache.overall_miss_rate::cpu.inst 0.998127 # miss rate for overall accesses 467system.cpu.l2cache.overall_miss_rate::total 0.998127 # miss rate for overall accesses 468system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 68971.195652 # average ReadReq miss latency 469system.cpu.l2cache.ReadReq_avg_miss_latency::total 68971.195652 # average ReadReq miss latency 470system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.inst 69383.561644 # average ReadExReq miss latency 471system.cpu.l2cache.ReadExReq_avg_miss_latency::total 69383.561644 # average ReadExReq miss latency 472system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 69027.673546 # average overall miss latency 473system.cpu.l2cache.demand_avg_miss_latency::total 69027.673546 # average overall miss latency 474system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 69027.673546 # average overall miss latency 475system.cpu.l2cache.overall_avg_miss_latency::total 69027.673546 # average overall miss latency 476system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked 477system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked 478system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked 479system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked 480system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked 481system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked 482system.cpu.l2cache.fast_writes 0 # number of fast writes performed 483system.cpu.l2cache.cache_copies 0 # number of cache copies performed 484system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 460 # number of ReadReq MSHR misses 485system.cpu.l2cache.ReadReq_mshr_misses::total 460 # number of ReadReq MSHR misses 486system.cpu.l2cache.ReadExReq_mshr_misses::cpu.inst 73 # number of ReadExReq MSHR misses 487system.cpu.l2cache.ReadExReq_mshr_misses::total 73 # number of ReadExReq MSHR misses 488system.cpu.l2cache.demand_mshr_misses::cpu.inst 533 # number of demand (read+write) MSHR misses 489system.cpu.l2cache.demand_mshr_misses::total 533 # number of demand (read+write) MSHR misses 490system.cpu.l2cache.overall_mshr_misses::cpu.inst 533 # number of overall MSHR misses 491system.cpu.l2cache.overall_mshr_misses::total 533 # number of overall MSHR misses 492system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 25964750 # number of ReadReq MSHR miss cycles 493system.cpu.l2cache.ReadReq_mshr_miss_latency::total 25964750 # number of ReadReq MSHR miss cycles 494system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.inst 4147500 # number of ReadExReq MSHR miss cycles 495system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 4147500 # number of ReadExReq MSHR miss cycles 496system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 30112250 # number of demand (read+write) MSHR miss cycles 497system.cpu.l2cache.demand_mshr_miss_latency::total 30112250 # number of demand (read+write) MSHR miss cycles 498system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 30112250 # number of overall MSHR miss cycles 499system.cpu.l2cache.overall_mshr_miss_latency::total 30112250 # number of overall MSHR miss cycles 500system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.997831 # mshr miss rate for ReadReq accesses 501system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.997831 # mshr miss rate for ReadReq accesses 502system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.inst 1 # mshr miss rate for ReadExReq accesses 503system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 1 # mshr miss rate for ReadExReq accesses 504system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.998127 # mshr miss rate for demand accesses 505system.cpu.l2cache.demand_mshr_miss_rate::total 0.998127 # mshr miss rate for demand accesses 506system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.998127 # mshr miss rate for overall accesses 507system.cpu.l2cache.overall_mshr_miss_rate::total 0.998127 # mshr miss rate for overall accesses 508system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 56445.108696 # average ReadReq mshr miss latency 509system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 56445.108696 # average ReadReq mshr miss latency 510system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.inst 56815.068493 # average ReadExReq mshr miss latency 511system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 56815.068493 # average ReadExReq mshr miss latency 512system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 56495.778612 # average overall mshr miss latency 513system.cpu.l2cache.demand_avg_mshr_miss_latency::total 56495.778612 # average overall mshr miss latency 514system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 56495.778612 # average overall mshr miss latency 515system.cpu.l2cache.overall_avg_mshr_miss_latency::total 56495.778612 # average overall mshr miss latency 516system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate 517system.cpu.dcache.tags.replacements 0 # number of replacements 518system.cpu.dcache.tags.tagsinuse 104.075920 # Cycle average of tags in use 519system.cpu.dcache.tags.total_refs 1968 # Total number of references to valid blocks. 520system.cpu.dcache.tags.sampled_refs 169 # Sample count of references to valid blocks. 521system.cpu.dcache.tags.avg_refs 11.644970 # Average number of references to valid blocks. 522system.cpu.dcache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit. 523system.cpu.dcache.tags.occ_blocks::cpu.inst 104.075920 # Average occupied blocks per requestor 524system.cpu.dcache.tags.occ_percent::cpu.inst 0.025409 # Average percentage of cache occupancy 525system.cpu.dcache.tags.occ_percent::total 0.025409 # Average percentage of cache occupancy 526system.cpu.dcache.tags.occ_task_id_blocks::1024 169 # Occupied blocks per task id 527system.cpu.dcache.tags.age_task_id_blocks_1024::0 25 # Occupied blocks per task id 528system.cpu.dcache.tags.age_task_id_blocks_1024::1 144 # Occupied blocks per task id 529system.cpu.dcache.tags.occ_task_id_percent::1024 0.041260 # Percentage of cache occupancy per task id 530system.cpu.dcache.tags.tag_accesses 4559 # Number of tag accesses 531system.cpu.dcache.tags.data_accesses 4559 # Number of data accesses 532system.cpu.dcache.ReadReq_hits::cpu.inst 1228 # number of ReadReq hits 533system.cpu.dcache.ReadReq_hits::total 1228 # number of ReadReq hits 534system.cpu.dcache.WriteReq_hits::cpu.inst 740 # number of WriteReq hits 535system.cpu.dcache.WriteReq_hits::total 740 # number of WriteReq hits 536system.cpu.dcache.demand_hits::cpu.inst 1968 # number of demand (read+write) hits 537system.cpu.dcache.demand_hits::total 1968 # number of demand (read+write) hits 538system.cpu.dcache.overall_hits::cpu.inst 1968 # number of overall hits 539system.cpu.dcache.overall_hits::total 1968 # number of overall hits 540system.cpu.dcache.ReadReq_misses::cpu.inst 102 # number of ReadReq misses 541system.cpu.dcache.ReadReq_misses::total 102 # number of ReadReq misses 542system.cpu.dcache.WriteReq_misses::cpu.inst 125 # number of WriteReq misses 543system.cpu.dcache.WriteReq_misses::total 125 # number of WriteReq misses 544system.cpu.dcache.demand_misses::cpu.inst 227 # number of demand (read+write) misses 545system.cpu.dcache.demand_misses::total 227 # number of demand (read+write) misses 546system.cpu.dcache.overall_misses::cpu.inst 227 # number of overall misses 547system.cpu.dcache.overall_misses::total 227 # number of overall misses 548system.cpu.dcache.ReadReq_miss_latency::cpu.inst 7718250 # number of ReadReq miss cycles 549system.cpu.dcache.ReadReq_miss_latency::total 7718250 # number of ReadReq miss cycles 550system.cpu.dcache.WriteReq_miss_latency::cpu.inst 8705750 # number of WriteReq miss cycles 551system.cpu.dcache.WriteReq_miss_latency::total 8705750 # number of WriteReq miss cycles 552system.cpu.dcache.demand_miss_latency::cpu.inst 16424000 # number of demand (read+write) miss cycles 553system.cpu.dcache.demand_miss_latency::total 16424000 # number of demand (read+write) miss cycles 554system.cpu.dcache.overall_miss_latency::cpu.inst 16424000 # number of overall miss cycles 555system.cpu.dcache.overall_miss_latency::total 16424000 # number of overall miss cycles 556system.cpu.dcache.ReadReq_accesses::cpu.inst 1330 # number of ReadReq accesses(hits+misses) 557system.cpu.dcache.ReadReq_accesses::total 1330 # number of ReadReq accesses(hits+misses) 558system.cpu.dcache.WriteReq_accesses::cpu.inst 865 # number of WriteReq accesses(hits+misses) 559system.cpu.dcache.WriteReq_accesses::total 865 # number of WriteReq accesses(hits+misses) 560system.cpu.dcache.demand_accesses::cpu.inst 2195 # number of demand (read+write) accesses 561system.cpu.dcache.demand_accesses::total 2195 # number of demand (read+write) accesses 562system.cpu.dcache.overall_accesses::cpu.inst 2195 # number of overall (read+write) accesses 563system.cpu.dcache.overall_accesses::total 2195 # number of overall (read+write) accesses 564system.cpu.dcache.ReadReq_miss_rate::cpu.inst 0.076692 # miss rate for ReadReq accesses 565system.cpu.dcache.ReadReq_miss_rate::total 0.076692 # miss rate for ReadReq accesses 566system.cpu.dcache.WriteReq_miss_rate::cpu.inst 0.144509 # miss rate for WriteReq accesses 567system.cpu.dcache.WriteReq_miss_rate::total 0.144509 # miss rate for WriteReq accesses 568system.cpu.dcache.demand_miss_rate::cpu.inst 0.103417 # miss rate for demand accesses 569system.cpu.dcache.demand_miss_rate::total 0.103417 # miss rate for demand accesses 570system.cpu.dcache.overall_miss_rate::cpu.inst 0.103417 # miss rate for overall accesses 571system.cpu.dcache.overall_miss_rate::total 0.103417 # miss rate for overall accesses 572system.cpu.dcache.ReadReq_avg_miss_latency::cpu.inst 75669.117647 # average ReadReq miss latency 573system.cpu.dcache.ReadReq_avg_miss_latency::total 75669.117647 # average ReadReq miss latency 574system.cpu.dcache.WriteReq_avg_miss_latency::cpu.inst 69646 # average WriteReq miss latency 575system.cpu.dcache.WriteReq_avg_miss_latency::total 69646 # average WriteReq miss latency 576system.cpu.dcache.demand_avg_miss_latency::cpu.inst 72352.422907 # average overall miss latency 577system.cpu.dcache.demand_avg_miss_latency::total 72352.422907 # average overall miss latency 578system.cpu.dcache.overall_avg_miss_latency::cpu.inst 72352.422907 # average overall miss latency 579system.cpu.dcache.overall_avg_miss_latency::total 72352.422907 # average overall miss latency 580system.cpu.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked 581system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked 582system.cpu.dcache.blocked::no_mshrs 0 # number of cycles access was blocked 583system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked 584system.cpu.dcache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked 585system.cpu.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked 586system.cpu.dcache.fast_writes 0 # number of fast writes performed 587system.cpu.dcache.cache_copies 0 # number of cache copies performed 588system.cpu.dcache.ReadReq_mshr_hits::cpu.inst 6 # number of ReadReq MSHR hits 589system.cpu.dcache.ReadReq_mshr_hits::total 6 # number of ReadReq MSHR hits 590system.cpu.dcache.WriteReq_mshr_hits::cpu.inst 52 # number of WriteReq MSHR hits 591system.cpu.dcache.WriteReq_mshr_hits::total 52 # number of WriteReq MSHR hits 592system.cpu.dcache.demand_mshr_hits::cpu.inst 58 # number of demand (read+write) MSHR hits 593system.cpu.dcache.demand_mshr_hits::total 58 # number of demand (read+write) MSHR hits 594system.cpu.dcache.overall_mshr_hits::cpu.inst 58 # number of overall MSHR hits 595system.cpu.dcache.overall_mshr_hits::total 58 # number of overall MSHR hits 596system.cpu.dcache.ReadReq_mshr_misses::cpu.inst 96 # number of ReadReq MSHR misses 597system.cpu.dcache.ReadReq_mshr_misses::total 96 # number of ReadReq MSHR misses 598system.cpu.dcache.WriteReq_mshr_misses::cpu.inst 73 # number of WriteReq MSHR misses 599system.cpu.dcache.WriteReq_mshr_misses::total 73 # number of WriteReq MSHR misses 600system.cpu.dcache.demand_mshr_misses::cpu.inst 169 # number of demand (read+write) MSHR misses 601system.cpu.dcache.demand_mshr_misses::total 169 # number of demand (read+write) MSHR misses 602system.cpu.dcache.overall_mshr_misses::cpu.inst 169 # number of overall MSHR misses 603system.cpu.dcache.overall_mshr_misses::total 169 # number of overall MSHR misses 604system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.inst 7145500 # number of ReadReq MSHR miss cycles 605system.cpu.dcache.ReadReq_mshr_miss_latency::total 7145500 # number of ReadReq MSHR miss cycles 606system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.inst 5139500 # number of WriteReq MSHR miss cycles 607system.cpu.dcache.WriteReq_mshr_miss_latency::total 5139500 # number of WriteReq MSHR miss cycles 608system.cpu.dcache.demand_mshr_miss_latency::cpu.inst 12285000 # number of demand (read+write) MSHR miss cycles 609system.cpu.dcache.demand_mshr_miss_latency::total 12285000 # number of demand (read+write) MSHR miss cycles 610system.cpu.dcache.overall_mshr_miss_latency::cpu.inst 12285000 # number of overall MSHR miss cycles 611system.cpu.dcache.overall_mshr_miss_latency::total 12285000 # number of overall MSHR miss cycles 612system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.inst 0.072180 # mshr miss rate for ReadReq accesses 613system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.072180 # mshr miss rate for ReadReq accesses 614system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.inst 0.084393 # mshr miss rate for WriteReq accesses 615system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.084393 # mshr miss rate for WriteReq accesses 616system.cpu.dcache.demand_mshr_miss_rate::cpu.inst 0.076993 # mshr miss rate for demand accesses 617system.cpu.dcache.demand_mshr_miss_rate::total 0.076993 # mshr miss rate for demand accesses 618system.cpu.dcache.overall_mshr_miss_rate::cpu.inst 0.076993 # mshr miss rate for overall accesses 619system.cpu.dcache.overall_mshr_miss_rate::total 0.076993 # mshr miss rate for overall accesses 620system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.inst 74432.291667 # average ReadReq mshr miss latency 621system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 74432.291667 # average ReadReq mshr miss latency 622system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.inst 70404.109589 # average WriteReq mshr miss latency 623system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 70404.109589 # average WriteReq mshr miss latency 624system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.inst 72692.307692 # average overall mshr miss latency 625system.cpu.dcache.demand_avg_mshr_miss_latency::total 72692.307692 # average overall mshr miss latency 626system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.inst 72692.307692 # average overall mshr miss latency 627system.cpu.dcache.overall_avg_mshr_miss_latency::total 72692.307692 # average overall mshr miss latency 628system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate 629 630---------- End Simulation Statistics ---------- 631