stats.txt revision 10260:384d554cea8c
1
2---------- Begin Simulation Statistics ----------
3final_tick                                   35015500                       # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
4host_inst_rate                                  59280                       # Simulator instruction rate (inst/s)
5host_mem_usage                                 248380                       # Number of bytes of host memory used
6host_op_rate                                    59280                       # Simulator op (including micro ops) rate (op/s)
7host_seconds                                     0.11                       # Real time elapsed on the host
8host_tick_rate                              324332505                       # Simulator tick rate (ticks/s)
9sim_freq                                 1000000000000                       # Frequency of simulated ticks
10sim_insts                                        6400                       # Number of instructions simulated
11sim_ops                                          6400                       # Number of ops (including micro ops) simulated
12sim_seconds                                  0.000035                       # Number of seconds simulated
13sim_ticks                                    35015500                       # Number of ticks simulated
14system.clk_domain.clock                          1000                       # Clock period in ticks
15system.cpu.branchPred.BTBCorrect                    0                       # Number of correct BTB predictions (this stat may not work properly.
16system.cpu.branchPred.BTBHitPct             24.564797                       # BTB Hit Percentage
17system.cpu.branchPred.BTBHits                     381                       # Number of BTB hits
18system.cpu.branchPred.BTBLookups                 1551                       # Number of BTB lookups
19system.cpu.branchPred.RASInCorrect                 14                       # Number of incorrect RAS predictions.
20system.cpu.branchPred.condIncorrect               368                       # Number of conditional branches incorrect
21system.cpu.branchPred.condPredicted              1201                       # Number of conditional branches predicted
22system.cpu.branchPred.lookups                    1959                       # Number of BP lookups
23system.cpu.branchPred.usedRAS                     224                       # Number of times the RAS was used to get a target.
24system.cpu.committedInsts                        6400                       # Number of instructions committed
25system.cpu.committedOps                          6400                       # Number of ops (including micro ops) committed
26system.cpu.cpi                              10.942344                       # CPI: cycles per instruction
27system.cpu.dcache.ReadReq_accesses::cpu.inst         1330                       # number of ReadReq accesses(hits+misses)
28system.cpu.dcache.ReadReq_accesses::total         1330                       # number of ReadReq accesses(hits+misses)
29system.cpu.dcache.ReadReq_avg_miss_latency::cpu.inst 78029.411765                       # average ReadReq miss latency
30system.cpu.dcache.ReadReq_avg_miss_latency::total 78029.411765                       # average ReadReq miss latency
31system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.inst 76945.312500                       # average ReadReq mshr miss latency
32system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 76945.312500                       # average ReadReq mshr miss latency
33system.cpu.dcache.ReadReq_hits::cpu.inst         1228                       # number of ReadReq hits
34system.cpu.dcache.ReadReq_hits::total            1228                       # number of ReadReq hits
35system.cpu.dcache.ReadReq_miss_latency::cpu.inst      7959000                       # number of ReadReq miss cycles
36system.cpu.dcache.ReadReq_miss_latency::total      7959000                       # number of ReadReq miss cycles
37system.cpu.dcache.ReadReq_miss_rate::cpu.inst     0.076692                       # miss rate for ReadReq accesses
38system.cpu.dcache.ReadReq_miss_rate::total     0.076692                       # miss rate for ReadReq accesses
39system.cpu.dcache.ReadReq_misses::cpu.inst          102                       # number of ReadReq misses
40system.cpu.dcache.ReadReq_misses::total           102                       # number of ReadReq misses
41system.cpu.dcache.ReadReq_mshr_hits::cpu.inst            6                       # number of ReadReq MSHR hits
42system.cpu.dcache.ReadReq_mshr_hits::total            6                       # number of ReadReq MSHR hits
43system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.inst      7386750                       # number of ReadReq MSHR miss cycles
44system.cpu.dcache.ReadReq_mshr_miss_latency::total      7386750                       # number of ReadReq MSHR miss cycles
45system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.inst     0.072180                       # mshr miss rate for ReadReq accesses
46system.cpu.dcache.ReadReq_mshr_miss_rate::total     0.072180                       # mshr miss rate for ReadReq accesses
47system.cpu.dcache.ReadReq_mshr_misses::cpu.inst           96                       # number of ReadReq MSHR misses
48system.cpu.dcache.ReadReq_mshr_misses::total           96                       # number of ReadReq MSHR misses
49system.cpu.dcache.WriteReq_accesses::cpu.inst          865                       # number of WriteReq accesses(hits+misses)
50system.cpu.dcache.WriteReq_accesses::total          865                       # number of WriteReq accesses(hits+misses)
51system.cpu.dcache.WriteReq_avg_miss_latency::cpu.inst        69500                       # average WriteReq miss latency
52system.cpu.dcache.WriteReq_avg_miss_latency::total        69500                       # average WriteReq miss latency
53system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.inst 70147.260274                       # average WriteReq mshr miss latency
54system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 70147.260274                       # average WriteReq mshr miss latency
55system.cpu.dcache.WriteReq_hits::cpu.inst          740                       # number of WriteReq hits
56system.cpu.dcache.WriteReq_hits::total            740                       # number of WriteReq hits
57system.cpu.dcache.WriteReq_miss_latency::cpu.inst      8687500                       # number of WriteReq miss cycles
58system.cpu.dcache.WriteReq_miss_latency::total      8687500                       # number of WriteReq miss cycles
59system.cpu.dcache.WriteReq_miss_rate::cpu.inst     0.144509                       # miss rate for WriteReq accesses
60system.cpu.dcache.WriteReq_miss_rate::total     0.144509                       # miss rate for WriteReq accesses
61system.cpu.dcache.WriteReq_misses::cpu.inst          125                       # number of WriteReq misses
62system.cpu.dcache.WriteReq_misses::total          125                       # number of WriteReq misses
63system.cpu.dcache.WriteReq_mshr_hits::cpu.inst           52                       # number of WriteReq MSHR hits
64system.cpu.dcache.WriteReq_mshr_hits::total           52                       # number of WriteReq MSHR hits
65system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.inst      5120750                       # number of WriteReq MSHR miss cycles
66system.cpu.dcache.WriteReq_mshr_miss_latency::total      5120750                       # number of WriteReq MSHR miss cycles
67system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.inst     0.084393                       # mshr miss rate for WriteReq accesses
68system.cpu.dcache.WriteReq_mshr_miss_rate::total     0.084393                       # mshr miss rate for WriteReq accesses
69system.cpu.dcache.WriteReq_mshr_misses::cpu.inst           73                       # number of WriteReq MSHR misses
70system.cpu.dcache.WriteReq_mshr_misses::total           73                       # number of WriteReq MSHR misses
71system.cpu.dcache.avg_blocked_cycles::no_mshrs          nan                       # average number of cycles each access was blocked
72system.cpu.dcache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
73system.cpu.dcache.blocked::no_mshrs                 0                       # number of cycles access was blocked
74system.cpu.dcache.blocked::no_targets               0                       # number of cycles access was blocked
75system.cpu.dcache.blocked_cycles::no_mshrs            0                       # number of cycles access was blocked
76system.cpu.dcache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
77system.cpu.dcache.cache_copies                      0                       # number of cache copies performed
78system.cpu.dcache.demand_accesses::cpu.inst         2195                       # number of demand (read+write) accesses
79system.cpu.dcache.demand_accesses::total         2195                       # number of demand (read+write) accesses
80system.cpu.dcache.demand_avg_miss_latency::cpu.inst 73332.599119                       # average overall miss latency
81system.cpu.dcache.demand_avg_miss_latency::total 73332.599119                       # average overall miss latency
82system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.inst 74008.875740                       # average overall mshr miss latency
83system.cpu.dcache.demand_avg_mshr_miss_latency::total 74008.875740                       # average overall mshr miss latency
84system.cpu.dcache.demand_hits::cpu.inst          1968                       # number of demand (read+write) hits
85system.cpu.dcache.demand_hits::total             1968                       # number of demand (read+write) hits
86system.cpu.dcache.demand_miss_latency::cpu.inst     16646500                       # number of demand (read+write) miss cycles
87system.cpu.dcache.demand_miss_latency::total     16646500                       # number of demand (read+write) miss cycles
88system.cpu.dcache.demand_miss_rate::cpu.inst     0.103417                       # miss rate for demand accesses
89system.cpu.dcache.demand_miss_rate::total     0.103417                       # miss rate for demand accesses
90system.cpu.dcache.demand_misses::cpu.inst          227                       # number of demand (read+write) misses
91system.cpu.dcache.demand_misses::total            227                       # number of demand (read+write) misses
92system.cpu.dcache.demand_mshr_hits::cpu.inst           58                       # number of demand (read+write) MSHR hits
93system.cpu.dcache.demand_mshr_hits::total           58                       # number of demand (read+write) MSHR hits
94system.cpu.dcache.demand_mshr_miss_latency::cpu.inst     12507500                       # number of demand (read+write) MSHR miss cycles
95system.cpu.dcache.demand_mshr_miss_latency::total     12507500                       # number of demand (read+write) MSHR miss cycles
96system.cpu.dcache.demand_mshr_miss_rate::cpu.inst     0.076993                       # mshr miss rate for demand accesses
97system.cpu.dcache.demand_mshr_miss_rate::total     0.076993                       # mshr miss rate for demand accesses
98system.cpu.dcache.demand_mshr_misses::cpu.inst          169                       # number of demand (read+write) MSHR misses
99system.cpu.dcache.demand_mshr_misses::total          169                       # number of demand (read+write) MSHR misses
100system.cpu.dcache.fast_writes                       0                       # number of fast writes performed
101system.cpu.dcache.no_allocate_misses                0                       # Number of misses that were no-allocate
102system.cpu.dcache.overall_accesses::cpu.inst         2195                       # number of overall (read+write) accesses
103system.cpu.dcache.overall_accesses::total         2195                       # number of overall (read+write) accesses
104system.cpu.dcache.overall_avg_miss_latency::cpu.inst 73332.599119                       # average overall miss latency
105system.cpu.dcache.overall_avg_miss_latency::total 73332.599119                       # average overall miss latency
106system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.inst 74008.875740                       # average overall mshr miss latency
107system.cpu.dcache.overall_avg_mshr_miss_latency::total 74008.875740                       # average overall mshr miss latency
108system.cpu.dcache.overall_hits::cpu.inst         1968                       # number of overall hits
109system.cpu.dcache.overall_hits::total            1968                       # number of overall hits
110system.cpu.dcache.overall_miss_latency::cpu.inst     16646500                       # number of overall miss cycles
111system.cpu.dcache.overall_miss_latency::total     16646500                       # number of overall miss cycles
112system.cpu.dcache.overall_miss_rate::cpu.inst     0.103417                       # miss rate for overall accesses
113system.cpu.dcache.overall_miss_rate::total     0.103417                       # miss rate for overall accesses
114system.cpu.dcache.overall_misses::cpu.inst          227                       # number of overall misses
115system.cpu.dcache.overall_misses::total           227                       # number of overall misses
116system.cpu.dcache.overall_mshr_hits::cpu.inst           58                       # number of overall MSHR hits
117system.cpu.dcache.overall_mshr_hits::total           58                       # number of overall MSHR hits
118system.cpu.dcache.overall_mshr_miss_latency::cpu.inst     12507500                       # number of overall MSHR miss cycles
119system.cpu.dcache.overall_mshr_miss_latency::total     12507500                       # number of overall MSHR miss cycles
120system.cpu.dcache.overall_mshr_miss_rate::cpu.inst     0.076993                       # mshr miss rate for overall accesses
121system.cpu.dcache.overall_mshr_miss_rate::total     0.076993                       # mshr miss rate for overall accesses
122system.cpu.dcache.overall_mshr_misses::cpu.inst          169                       # number of overall MSHR misses
123system.cpu.dcache.overall_mshr_misses::total          169                       # number of overall MSHR misses
124system.cpu.dcache.tags.age_task_id_blocks_1024::0           25                       # Occupied blocks per task id
125system.cpu.dcache.tags.age_task_id_blocks_1024::1          144                       # Occupied blocks per task id
126system.cpu.dcache.tags.avg_refs             11.644970                       # Average number of references to valid blocks.
127system.cpu.dcache.tags.data_accesses             4559                       # Number of data accesses
128system.cpu.dcache.tags.occ_blocks::cpu.inst   103.870916                       # Average occupied blocks per requestor
129system.cpu.dcache.tags.occ_percent::cpu.inst     0.025359                       # Average percentage of cache occupancy
130system.cpu.dcache.tags.occ_percent::total     0.025359                       # Average percentage of cache occupancy
131system.cpu.dcache.tags.occ_task_id_blocks::1024          169                       # Occupied blocks per task id
132system.cpu.dcache.tags.occ_task_id_percent::1024     0.041260                       # Percentage of cache occupancy per task id
133system.cpu.dcache.tags.replacements                 0                       # number of replacements
134system.cpu.dcache.tags.sampled_refs               169                       # Sample count of references to valid blocks.
135system.cpu.dcache.tags.tag_accesses              4559                       # Number of tag accesses
136system.cpu.dcache.tags.tagsinuse           103.870916                       # Cycle average of tags in use
137system.cpu.dcache.tags.total_refs                1968                       # Total number of references to valid blocks.
138system.cpu.dcache.tags.warmup_cycle                 0                       # Cycle when the warmup percentage was hit.
139system.cpu.discardedOps                          1111                       # Number of ops (including micro ops) which were discarded before commit
140system.cpu.dtb.data_accesses                     2266                       # DTB accesses
141system.cpu.dtb.data_acv                             0                       # DTB access violations
142system.cpu.dtb.data_hits                         2252                       # DTB hits
143system.cpu.dtb.data_misses                         14                       # DTB misses
144system.cpu.dtb.fetch_accesses                       0                       # ITB accesses
145system.cpu.dtb.fetch_acv                            0                       # ITB acv
146system.cpu.dtb.fetch_hits                           0                       # ITB hits
147system.cpu.dtb.fetch_misses                         0                       # ITB misses
148system.cpu.dtb.read_accesses                     1379                       # DTB read accesses
149system.cpu.dtb.read_acv                             0                       # DTB read access violations
150system.cpu.dtb.read_hits                         1368                       # DTB read hits
151system.cpu.dtb.read_misses                         11                       # DTB read misses
152system.cpu.dtb.write_accesses                     887                       # DTB write accesses
153system.cpu.dtb.write_acv                            0                       # DTB write access violations
154system.cpu.dtb.write_hits                         884                       # DTB write hits
155system.cpu.dtb.write_misses                         3                       # DTB write misses
156system.cpu.icache.ReadReq_accesses::cpu.inst         2630                       # number of ReadReq accesses(hits+misses)
157system.cpu.icache.ReadReq_accesses::total         2630                       # number of ReadReq accesses(hits+misses)
158system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 70238.356164                       # average ReadReq miss latency
159system.cpu.icache.ReadReq_avg_miss_latency::total 70238.356164                       # average ReadReq miss latency
160system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 67805.479452                       # average ReadReq mshr miss latency
161system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 67805.479452                       # average ReadReq mshr miss latency
162system.cpu.icache.ReadReq_hits::cpu.inst         2265                       # number of ReadReq hits
163system.cpu.icache.ReadReq_hits::total            2265                       # number of ReadReq hits
164system.cpu.icache.ReadReq_miss_latency::cpu.inst     25637000                       # number of ReadReq miss cycles
165system.cpu.icache.ReadReq_miss_latency::total     25637000                       # number of ReadReq miss cycles
166system.cpu.icache.ReadReq_miss_rate::cpu.inst     0.138783                       # miss rate for ReadReq accesses
167system.cpu.icache.ReadReq_miss_rate::total     0.138783                       # miss rate for ReadReq accesses
168system.cpu.icache.ReadReq_misses::cpu.inst          365                       # number of ReadReq misses
169system.cpu.icache.ReadReq_misses::total           365                       # number of ReadReq misses
170system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst     24749000                       # number of ReadReq MSHR miss cycles
171system.cpu.icache.ReadReq_mshr_miss_latency::total     24749000                       # number of ReadReq MSHR miss cycles
172system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst     0.138783                       # mshr miss rate for ReadReq accesses
173system.cpu.icache.ReadReq_mshr_miss_rate::total     0.138783                       # mshr miss rate for ReadReq accesses
174system.cpu.icache.ReadReq_mshr_misses::cpu.inst          365                       # number of ReadReq MSHR misses
175system.cpu.icache.ReadReq_mshr_misses::total          365                       # number of ReadReq MSHR misses
176system.cpu.icache.avg_blocked_cycles::no_mshrs          nan                       # average number of cycles each access was blocked
177system.cpu.icache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
178system.cpu.icache.blocked::no_mshrs                 0                       # number of cycles access was blocked
179system.cpu.icache.blocked::no_targets               0                       # number of cycles access was blocked
180system.cpu.icache.blocked_cycles::no_mshrs            0                       # number of cycles access was blocked
181system.cpu.icache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
182system.cpu.icache.cache_copies                      0                       # number of cache copies performed
183system.cpu.icache.demand_accesses::cpu.inst         2630                       # number of demand (read+write) accesses
184system.cpu.icache.demand_accesses::total         2630                       # number of demand (read+write) accesses
185system.cpu.icache.demand_avg_miss_latency::cpu.inst 70238.356164                       # average overall miss latency
186system.cpu.icache.demand_avg_miss_latency::total 70238.356164                       # average overall miss latency
187system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 67805.479452                       # average overall mshr miss latency
188system.cpu.icache.demand_avg_mshr_miss_latency::total 67805.479452                       # average overall mshr miss latency
189system.cpu.icache.demand_hits::cpu.inst          2265                       # number of demand (read+write) hits
190system.cpu.icache.demand_hits::total             2265                       # number of demand (read+write) hits
191system.cpu.icache.demand_miss_latency::cpu.inst     25637000                       # number of demand (read+write) miss cycles
192system.cpu.icache.demand_miss_latency::total     25637000                       # number of demand (read+write) miss cycles
193system.cpu.icache.demand_miss_rate::cpu.inst     0.138783                       # miss rate for demand accesses
194system.cpu.icache.demand_miss_rate::total     0.138783                       # miss rate for demand accesses
195system.cpu.icache.demand_misses::cpu.inst          365                       # number of demand (read+write) misses
196system.cpu.icache.demand_misses::total            365                       # number of demand (read+write) misses
197system.cpu.icache.demand_mshr_miss_latency::cpu.inst     24749000                       # number of demand (read+write) MSHR miss cycles
198system.cpu.icache.demand_mshr_miss_latency::total     24749000                       # number of demand (read+write) MSHR miss cycles
199system.cpu.icache.demand_mshr_miss_rate::cpu.inst     0.138783                       # mshr miss rate for demand accesses
200system.cpu.icache.demand_mshr_miss_rate::total     0.138783                       # mshr miss rate for demand accesses
201system.cpu.icache.demand_mshr_misses::cpu.inst          365                       # number of demand (read+write) MSHR misses
202system.cpu.icache.demand_mshr_misses::total          365                       # number of demand (read+write) MSHR misses
203system.cpu.icache.fast_writes                       0                       # number of fast writes performed
204system.cpu.icache.no_allocate_misses                0                       # Number of misses that were no-allocate
205system.cpu.icache.overall_accesses::cpu.inst         2630                       # number of overall (read+write) accesses
206system.cpu.icache.overall_accesses::total         2630                       # number of overall (read+write) accesses
207system.cpu.icache.overall_avg_miss_latency::cpu.inst 70238.356164                       # average overall miss latency
208system.cpu.icache.overall_avg_miss_latency::total 70238.356164                       # average overall miss latency
209system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 67805.479452                       # average overall mshr miss latency
210system.cpu.icache.overall_avg_mshr_miss_latency::total 67805.479452                       # average overall mshr miss latency
211system.cpu.icache.overall_hits::cpu.inst         2265                       # number of overall hits
212system.cpu.icache.overall_hits::total            2265                       # number of overall hits
213system.cpu.icache.overall_miss_latency::cpu.inst     25637000                       # number of overall miss cycles
214system.cpu.icache.overall_miss_latency::total     25637000                       # number of overall miss cycles
215system.cpu.icache.overall_miss_rate::cpu.inst     0.138783                       # miss rate for overall accesses
216system.cpu.icache.overall_miss_rate::total     0.138783                       # miss rate for overall accesses
217system.cpu.icache.overall_misses::cpu.inst          365                       # number of overall misses
218system.cpu.icache.overall_misses::total           365                       # number of overall misses
219system.cpu.icache.overall_mshr_miss_latency::cpu.inst     24749000                       # number of overall MSHR miss cycles
220system.cpu.icache.overall_mshr_miss_latency::total     24749000                       # number of overall MSHR miss cycles
221system.cpu.icache.overall_mshr_miss_rate::cpu.inst     0.138783                       # mshr miss rate for overall accesses
222system.cpu.icache.overall_mshr_miss_rate::total     0.138783                       # mshr miss rate for overall accesses
223system.cpu.icache.overall_mshr_misses::cpu.inst          365                       # number of overall MSHR misses
224system.cpu.icache.overall_mshr_misses::total          365                       # number of overall MSHR misses
225system.cpu.icache.tags.age_task_id_blocks_1024::0          117                       # Occupied blocks per task id
226system.cpu.icache.tags.age_task_id_blocks_1024::1          248                       # Occupied blocks per task id
227system.cpu.icache.tags.avg_refs              6.205479                       # Average number of references to valid blocks.
228system.cpu.icache.tags.data_accesses             5625                       # Number of data accesses
229system.cpu.icache.tags.occ_blocks::cpu.inst   175.902434                       # Average occupied blocks per requestor
230system.cpu.icache.tags.occ_percent::cpu.inst     0.085890                       # Average percentage of cache occupancy
231system.cpu.icache.tags.occ_percent::total     0.085890                       # Average percentage of cache occupancy
232system.cpu.icache.tags.occ_task_id_blocks::1024          365                       # Occupied blocks per task id
233system.cpu.icache.tags.occ_task_id_percent::1024     0.178223                       # Percentage of cache occupancy per task id
234system.cpu.icache.tags.replacements                 0                       # number of replacements
235system.cpu.icache.tags.sampled_refs               365                       # Sample count of references to valid blocks.
236system.cpu.icache.tags.tag_accesses              5625                       # Number of tag accesses
237system.cpu.icache.tags.tagsinuse           175.902434                       # Cycle average of tags in use
238system.cpu.icache.tags.total_refs                2265                       # Total number of references to valid blocks.
239system.cpu.icache.tags.warmup_cycle                 0                       # Cycle when the warmup percentage was hit.
240system.cpu.idleCycles                           57521                       # Total number of cycles that the CPU has spent unscheduled due to idling
241system.cpu.ipc                               0.091388                       # IPC: instructions per cycle
242system.cpu.itb.data_accesses                        0                       # DTB accesses
243system.cpu.itb.data_acv                             0                       # DTB access violations
244system.cpu.itb.data_hits                            0                       # DTB hits
245system.cpu.itb.data_misses                          0                       # DTB misses
246system.cpu.itb.fetch_accesses                    2647                       # ITB accesses
247system.cpu.itb.fetch_acv                            0                       # ITB acv
248system.cpu.itb.fetch_hits                        2630                       # ITB hits
249system.cpu.itb.fetch_misses                        17                       # ITB misses
250system.cpu.itb.read_accesses                        0                       # DTB read accesses
251system.cpu.itb.read_acv                             0                       # DTB read access violations
252system.cpu.itb.read_hits                            0                       # DTB read hits
253system.cpu.itb.read_misses                          0                       # DTB read misses
254system.cpu.itb.write_accesses                       0                       # DTB write accesses
255system.cpu.itb.write_acv                            0                       # DTB write access violations
256system.cpu.itb.write_hits                           0                       # DTB write hits
257system.cpu.itb.write_misses                         0                       # DTB write misses
258system.cpu.l2cache.ReadExReq_accesses::cpu.inst           73                       # number of ReadExReq accesses(hits+misses)
259system.cpu.l2cache.ReadExReq_accesses::total           73                       # number of ReadExReq accesses(hits+misses)
260system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.inst 69126.712329                       # average ReadExReq miss latency
261system.cpu.l2cache.ReadExReq_avg_miss_latency::total 69126.712329                       # average ReadExReq miss latency
262system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.inst 56544.520548                       # average ReadExReq mshr miss latency
263system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 56544.520548                       # average ReadExReq mshr miss latency
264system.cpu.l2cache.ReadExReq_miss_latency::cpu.inst      5046250                       # number of ReadExReq miss cycles
265system.cpu.l2cache.ReadExReq_miss_latency::total      5046250                       # number of ReadExReq miss cycles
266system.cpu.l2cache.ReadExReq_miss_rate::cpu.inst            1                       # miss rate for ReadExReq accesses
267system.cpu.l2cache.ReadExReq_miss_rate::total            1                       # miss rate for ReadExReq accesses
268system.cpu.l2cache.ReadExReq_misses::cpu.inst           73                       # number of ReadExReq misses
269system.cpu.l2cache.ReadExReq_misses::total           73                       # number of ReadExReq misses
270system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.inst      4127750                       # number of ReadExReq MSHR miss cycles
271system.cpu.l2cache.ReadExReq_mshr_miss_latency::total      4127750                       # number of ReadExReq MSHR miss cycles
272system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.inst            1                       # mshr miss rate for ReadExReq accesses
273system.cpu.l2cache.ReadExReq_mshr_miss_rate::total            1                       # mshr miss rate for ReadExReq accesses
274system.cpu.l2cache.ReadExReq_mshr_misses::cpu.inst           73                       # number of ReadExReq MSHR misses
275system.cpu.l2cache.ReadExReq_mshr_misses::total           73                       # number of ReadExReq MSHR misses
276system.cpu.l2cache.ReadReq_accesses::cpu.inst          461                       # number of ReadReq accesses(hits+misses)
277system.cpu.l2cache.ReadReq_accesses::total          461                       # number of ReadReq accesses(hits+misses)
278system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 68832.065217                       # average ReadReq miss latency
279system.cpu.l2cache.ReadReq_avg_miss_latency::total 68832.065217                       # average ReadReq miss latency
280system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 56304.891304                       # average ReadReq mshr miss latency
281system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 56304.891304                       # average ReadReq mshr miss latency
282system.cpu.l2cache.ReadReq_hits::cpu.inst            1                       # number of ReadReq hits
283system.cpu.l2cache.ReadReq_hits::total              1                       # number of ReadReq hits
284system.cpu.l2cache.ReadReq_miss_latency::cpu.inst     31662750                       # number of ReadReq miss cycles
285system.cpu.l2cache.ReadReq_miss_latency::total     31662750                       # number of ReadReq miss cycles
286system.cpu.l2cache.ReadReq_miss_rate::cpu.inst     0.997831                       # miss rate for ReadReq accesses
287system.cpu.l2cache.ReadReq_miss_rate::total     0.997831                       # miss rate for ReadReq accesses
288system.cpu.l2cache.ReadReq_misses::cpu.inst          460                       # number of ReadReq misses
289system.cpu.l2cache.ReadReq_misses::total          460                       # number of ReadReq misses
290system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst     25900250                       # number of ReadReq MSHR miss cycles
291system.cpu.l2cache.ReadReq_mshr_miss_latency::total     25900250                       # number of ReadReq MSHR miss cycles
292system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst     0.997831                       # mshr miss rate for ReadReq accesses
293system.cpu.l2cache.ReadReq_mshr_miss_rate::total     0.997831                       # mshr miss rate for ReadReq accesses
294system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst          460                       # number of ReadReq MSHR misses
295system.cpu.l2cache.ReadReq_mshr_misses::total          460                       # number of ReadReq MSHR misses
296system.cpu.l2cache.avg_blocked_cycles::no_mshrs          nan                       # average number of cycles each access was blocked
297system.cpu.l2cache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
298system.cpu.l2cache.blocked::no_mshrs                0                       # number of cycles access was blocked
299system.cpu.l2cache.blocked::no_targets              0                       # number of cycles access was blocked
300system.cpu.l2cache.blocked_cycles::no_mshrs            0                       # number of cycles access was blocked
301system.cpu.l2cache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
302system.cpu.l2cache.cache_copies                     0                       # number of cache copies performed
303system.cpu.l2cache.demand_accesses::cpu.inst          534                       # number of demand (read+write) accesses
304system.cpu.l2cache.demand_accesses::total          534                       # number of demand (read+write) accesses
305system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 68872.420263                       # average overall miss latency
306system.cpu.l2cache.demand_avg_miss_latency::total 68872.420263                       # average overall miss latency
307system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 56337.711069                       # average overall mshr miss latency
308system.cpu.l2cache.demand_avg_mshr_miss_latency::total 56337.711069                       # average overall mshr miss latency
309system.cpu.l2cache.demand_hits::cpu.inst            1                       # number of demand (read+write) hits
310system.cpu.l2cache.demand_hits::total               1                       # number of demand (read+write) hits
311system.cpu.l2cache.demand_miss_latency::cpu.inst     36709000                       # number of demand (read+write) miss cycles
312system.cpu.l2cache.demand_miss_latency::total     36709000                       # number of demand (read+write) miss cycles
313system.cpu.l2cache.demand_miss_rate::cpu.inst     0.998127                       # miss rate for demand accesses
314system.cpu.l2cache.demand_miss_rate::total     0.998127                       # miss rate for demand accesses
315system.cpu.l2cache.demand_misses::cpu.inst          533                       # number of demand (read+write) misses
316system.cpu.l2cache.demand_misses::total           533                       # number of demand (read+write) misses
317system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst     30028000                       # number of demand (read+write) MSHR miss cycles
318system.cpu.l2cache.demand_mshr_miss_latency::total     30028000                       # number of demand (read+write) MSHR miss cycles
319system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst     0.998127                       # mshr miss rate for demand accesses
320system.cpu.l2cache.demand_mshr_miss_rate::total     0.998127                       # mshr miss rate for demand accesses
321system.cpu.l2cache.demand_mshr_misses::cpu.inst          533                       # number of demand (read+write) MSHR misses
322system.cpu.l2cache.demand_mshr_misses::total          533                       # number of demand (read+write) MSHR misses
323system.cpu.l2cache.fast_writes                      0                       # number of fast writes performed
324system.cpu.l2cache.no_allocate_misses               0                       # Number of misses that were no-allocate
325system.cpu.l2cache.overall_accesses::cpu.inst          534                       # number of overall (read+write) accesses
326system.cpu.l2cache.overall_accesses::total          534                       # number of overall (read+write) accesses
327system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 68872.420263                       # average overall miss latency
328system.cpu.l2cache.overall_avg_miss_latency::total 68872.420263                       # average overall miss latency
329system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 56337.711069                       # average overall mshr miss latency
330system.cpu.l2cache.overall_avg_mshr_miss_latency::total 56337.711069                       # average overall mshr miss latency
331system.cpu.l2cache.overall_hits::cpu.inst            1                       # number of overall hits
332system.cpu.l2cache.overall_hits::total              1                       # number of overall hits
333system.cpu.l2cache.overall_miss_latency::cpu.inst     36709000                       # number of overall miss cycles
334system.cpu.l2cache.overall_miss_latency::total     36709000                       # number of overall miss cycles
335system.cpu.l2cache.overall_miss_rate::cpu.inst     0.998127                       # miss rate for overall accesses
336system.cpu.l2cache.overall_miss_rate::total     0.998127                       # miss rate for overall accesses
337system.cpu.l2cache.overall_misses::cpu.inst          533                       # number of overall misses
338system.cpu.l2cache.overall_misses::total          533                       # number of overall misses
339system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst     30028000                       # number of overall MSHR miss cycles
340system.cpu.l2cache.overall_mshr_miss_latency::total     30028000                       # number of overall MSHR miss cycles
341system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst     0.998127                       # mshr miss rate for overall accesses
342system.cpu.l2cache.overall_mshr_miss_rate::total     0.998127                       # mshr miss rate for overall accesses
343system.cpu.l2cache.overall_mshr_misses::cpu.inst          533                       # number of overall MSHR misses
344system.cpu.l2cache.overall_mshr_misses::total          533                       # number of overall MSHR misses
345system.cpu.l2cache.tags.age_task_id_blocks_1024::0          134                       # Occupied blocks per task id
346system.cpu.l2cache.tags.age_task_id_blocks_1024::1          326                       # Occupied blocks per task id
347system.cpu.l2cache.tags.avg_refs             0.002174                       # Average number of references to valid blocks.
348system.cpu.l2cache.tags.data_accesses            4805                       # Number of data accesses
349system.cpu.l2cache.tags.occ_blocks::cpu.inst   233.550813                       # Average occupied blocks per requestor
350system.cpu.l2cache.tags.occ_percent::cpu.inst     0.007127                       # Average percentage of cache occupancy
351system.cpu.l2cache.tags.occ_percent::total     0.007127                       # Average percentage of cache occupancy
352system.cpu.l2cache.tags.occ_task_id_blocks::1024          460                       # Occupied blocks per task id
353system.cpu.l2cache.tags.occ_task_id_percent::1024     0.014038                       # Percentage of cache occupancy per task id
354system.cpu.l2cache.tags.replacements                0                       # number of replacements
355system.cpu.l2cache.tags.sampled_refs              460                       # Sample count of references to valid blocks.
356system.cpu.l2cache.tags.tag_accesses             4805                       # Number of tag accesses
357system.cpu.l2cache.tags.tagsinuse          233.550813                       # Cycle average of tags in use
358system.cpu.l2cache.tags.total_refs                  1                       # Total number of references to valid blocks.
359system.cpu.l2cache.tags.warmup_cycle                0                       # Cycle when the warmup percentage was hit.
360system.cpu.numCycles                            70031                       # number of cpu cycles simulated
361system.cpu.numFetchSuspends                         0                       # Number of times Execute suspended instruction fetching
362system.cpu.numWorkItemsCompleted                    0                       # number of work items this cpu completed
363system.cpu.numWorkItemsStarted                      0                       # number of work items this cpu started
364system.cpu.tickCycles                           12510                       # Number of cycles that the CPU actually ticked
365system.cpu.toL2Bus.data_through_bus             34176                       # Total data (bytes)
366system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side          730                       # Packet count per connected master and slave (bytes)
367system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side          338                       # Packet count per connected master and slave (bytes)
368system.cpu.toL2Bus.pkt_count::total              1068                       # Packet count per connected master and slave (bytes)
369system.cpu.toL2Bus.reqLayer0.occupancy         267000                       # Layer occupancy (ticks)
370system.cpu.toL2Bus.reqLayer0.utilization          0.8                       # Layer utilization (%)
371system.cpu.toL2Bus.respLayer0.occupancy        626500                       # Layer occupancy (ticks)
372system.cpu.toL2Bus.respLayer0.utilization          1.8                       # Layer utilization (%)
373system.cpu.toL2Bus.respLayer1.occupancy        279000                       # Layer occupancy (ticks)
374system.cpu.toL2Bus.respLayer1.utilization          0.8                       # Layer utilization (%)
375system.cpu.toL2Bus.snoop_data_through_bus            0                       # Total snoop data (bytes)
376system.cpu.toL2Bus.throughput               976024903                       # Throughput (bytes/s)
377system.cpu.toL2Bus.tot_pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side        23360                       # Cumulative packet size per connected master and slave (bytes)
378system.cpu.toL2Bus.tot_pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side        10816                       # Cumulative packet size per connected master and slave (bytes)
379system.cpu.toL2Bus.tot_pkt_size::total          34176                       # Cumulative packet size per connected master and slave (bytes)
380system.cpu.toL2Bus.trans_dist::ReadReq            461                       # Transaction distribution
381system.cpu.toL2Bus.trans_dist::ReadResp           461                       # Transaction distribution
382system.cpu.toL2Bus.trans_dist::ReadExReq           73                       # Transaction distribution
383system.cpu.toL2Bus.trans_dist::ReadExResp           73                       # Transaction distribution
384system.cpu.workload.num_syscalls                   17                       # Number of system calls
385system.cpu_clk_domain.clock                       500                       # Clock period in ticks
386system.membus.data_through_bus                  34112                       # Total data (bytes)
387system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port         1066                       # Packet count per connected master and slave (bytes)
388system.membus.pkt_count::total                   1066                       # Packet count per connected master and slave (bytes)
389system.membus.reqLayer0.occupancy              617000                       # Layer occupancy (ticks)
390system.membus.reqLayer0.utilization               1.8                       # Layer utilization (%)
391system.membus.respLayer1.occupancy            4977500                       # Layer occupancy (ticks)
392system.membus.respLayer1.utilization             14.2                       # Layer utilization (%)
393system.membus.snoop_data_through_bus                0                       # Total snoop data (bytes)
394system.membus.throughput                    974197141                       # Throughput (bytes/s)
395system.membus.tot_pkt_size_system.cpu.l2cache.mem_side::system.physmem.port        34112                       # Cumulative packet size per connected master and slave (bytes)
396system.membus.tot_pkt_size::total               34112                       # Cumulative packet size per connected master and slave (bytes)
397system.membus.trans_dist::ReadReq                 460                       # Transaction distribution
398system.membus.trans_dist::ReadResp                460                       # Transaction distribution
399system.membus.trans_dist::ReadExReq                73                       # Transaction distribution
400system.membus.trans_dist::ReadExResp               73                       # Transaction distribution
401system.physmem.avgBusLat                      5000.00                       # Average bus latency per DRAM burst
402system.physmem.avgGap                        65510.32                       # Average gap between requests
403system.physmem.avgMemAccLat                  25799.25                       # Average memory access latency per DRAM burst
404system.physmem.avgQLat                        7049.25                       # Average queueing delay per DRAM burst
405system.physmem.avgRdBW                         974.20                       # Average DRAM read bandwidth in MiByte/s
406system.physmem.avgRdBWSys                      974.20                       # Average system read bandwidth in MiByte/s
407system.physmem.avgRdQLen                         1.21                       # Average read queue length when enqueuing
408system.physmem.avgWrBW                           0.00                       # Average achieved write bandwidth in MiByte/s
409system.physmem.avgWrBWSys                        0.00                       # Average system write bandwidth in MiByte/s
410system.physmem.avgWrQLen                         0.00                       # Average write queue length when enqueuing
411system.physmem.busUtil                           7.61                       # Data bus utilization in percentage
412system.physmem.busUtilRead                       7.61                       # Data bus utilization in percentage for reads
413system.physmem.busUtilWrite                      0.00                       # Data bus utilization in percentage for writes
414system.physmem.bw_inst_read::cpu.inst       665305365                       # Instruction read bandwidth from this memory (bytes/s)
415system.physmem.bw_inst_read::total          665305365                       # Instruction read bandwidth from this memory (bytes/s)
416system.physmem.bw_read::cpu.inst            974197141                       # Total read bandwidth from this memory (bytes/s)
417system.physmem.bw_read::total               974197141                       # Total read bandwidth from this memory (bytes/s)
418system.physmem.bw_total::cpu.inst           974197141                       # Total bandwidth to/from this memory (bytes/s)
419system.physmem.bw_total::total              974197141                       # Total bandwidth to/from this memory (bytes/s)
420system.physmem.bytesPerActivate::samples           89                       # Bytes accessed per row activation
421system.physmem.bytesPerActivate::mean      369.617978                       # Bytes accessed per row activation
422system.physmem.bytesPerActivate::gmean     234.259007                       # Bytes accessed per row activation
423system.physmem.bytesPerActivate::stdev     335.584548                       # Bytes accessed per row activation
424system.physmem.bytesPerActivate::0-127             22     24.72%     24.72% # Bytes accessed per row activation
425system.physmem.bytesPerActivate::128-255           23     25.84%     50.56% # Bytes accessed per row activation
426system.physmem.bytesPerActivate::256-383           10     11.24%     61.80% # Bytes accessed per row activation
427system.physmem.bytesPerActivate::384-511            8      8.99%     70.79% # Bytes accessed per row activation
428system.physmem.bytesPerActivate::512-639            4      4.49%     75.28% # Bytes accessed per row activation
429system.physmem.bytesPerActivate::640-767            6      6.74%     82.02% # Bytes accessed per row activation
430system.physmem.bytesPerActivate::768-895            2      2.25%     84.27% # Bytes accessed per row activation
431system.physmem.bytesPerActivate::896-1023            4      4.49%     88.76% # Bytes accessed per row activation
432system.physmem.bytesPerActivate::1024-1151           10     11.24%    100.00% # Bytes accessed per row activation
433system.physmem.bytesPerActivate::total             89                       # Bytes accessed per row activation
434system.physmem.bytesReadDRAM                    34112                       # Total number of bytes read from DRAM
435system.physmem.bytesReadSys                     34112                       # Total read bytes from the system interface side
436system.physmem.bytesReadWrQ                         0                       # Total number of bytes read from write queue
437system.physmem.bytesWritten                         0                       # Total number of bytes written to DRAM
438system.physmem.bytesWrittenSys                      0                       # Total written bytes from the system interface side
439system.physmem.bytes_inst_read::cpu.inst        23296                       # Number of instructions bytes read from this memory
440system.physmem.bytes_inst_read::total           23296                       # Number of instructions bytes read from this memory
441system.physmem.bytes_read::cpu.inst             34112                       # Number of bytes read from this memory
442system.physmem.bytes_read::total                34112                       # Number of bytes read from this memory
443system.physmem.memoryStateTime::IDLE            15500                       # Time in different power states
444system.physmem.memoryStateTime::REF           1040000                       # Time in different power states
445system.physmem.memoryStateTime::PRE_PDN             0                       # Time in different power states
446system.physmem.memoryStateTime::ACT          30385500                       # Time in different power states
447system.physmem.memoryStateTime::ACT_PDN             0                       # Time in different power states
448system.physmem.mergedWrBursts                       0                       # Number of DRAM write bursts merged with an existing one
449system.physmem.neitherReadNorWriteReqs              0                       # Number of requests that are neither read nor write
450system.physmem.numRdRetry                           0                       # Number of times read queue was full causing retry
451system.physmem.numWrRetry                           0                       # Number of times write queue was full causing retry
452system.physmem.num_reads::cpu.inst                533                       # Number of read requests responded to by this memory
453system.physmem.num_reads::total                   533                       # Number of read requests responded to by this memory
454system.physmem.pageHitRate                      81.80                       # Row buffer hit rate, read and write combined
455system.physmem.peakBW                        12800.00                       # Theoretical peak bandwidth in MiByte/s
456system.physmem.perBankRdBursts::0                  73                       # Per bank write bursts
457system.physmem.perBankRdBursts::1                  39                       # Per bank write bursts
458system.physmem.perBankRdBursts::2                  36                       # Per bank write bursts
459system.physmem.perBankRdBursts::3                  54                       # Per bank write bursts
460system.physmem.perBankRdBursts::4                  45                       # Per bank write bursts
461system.physmem.perBankRdBursts::5                  21                       # Per bank write bursts
462system.physmem.perBankRdBursts::6                   1                       # Per bank write bursts
463system.physmem.perBankRdBursts::7                   5                       # Per bank write bursts
464system.physmem.perBankRdBursts::8                   0                       # Per bank write bursts
465system.physmem.perBankRdBursts::9                   1                       # Per bank write bursts
466system.physmem.perBankRdBursts::10                 22                       # Per bank write bursts
467system.physmem.perBankRdBursts::11                 29                       # Per bank write bursts
468system.physmem.perBankRdBursts::12                 19                       # Per bank write bursts
469system.physmem.perBankRdBursts::13                127                       # Per bank write bursts
470system.physmem.perBankRdBursts::14                 47                       # Per bank write bursts
471system.physmem.perBankRdBursts::15                 14                       # Per bank write bursts
472system.physmem.perBankWrBursts::0                   0                       # Per bank write bursts
473system.physmem.perBankWrBursts::1                   0                       # Per bank write bursts
474system.physmem.perBankWrBursts::2                   0                       # Per bank write bursts
475system.physmem.perBankWrBursts::3                   0                       # Per bank write bursts
476system.physmem.perBankWrBursts::4                   0                       # Per bank write bursts
477system.physmem.perBankWrBursts::5                   0                       # Per bank write bursts
478system.physmem.perBankWrBursts::6                   0                       # Per bank write bursts
479system.physmem.perBankWrBursts::7                   0                       # Per bank write bursts
480system.physmem.perBankWrBursts::8                   0                       # Per bank write bursts
481system.physmem.perBankWrBursts::9                   0                       # Per bank write bursts
482system.physmem.perBankWrBursts::10                  0                       # Per bank write bursts
483system.physmem.perBankWrBursts::11                  0                       # Per bank write bursts
484system.physmem.perBankWrBursts::12                  0                       # Per bank write bursts
485system.physmem.perBankWrBursts::13                  0                       # Per bank write bursts
486system.physmem.perBankWrBursts::14                  0                       # Per bank write bursts
487system.physmem.perBankWrBursts::15                  0                       # Per bank write bursts
488system.physmem.rdQLenPdf::0                       440                       # What read queue length does an incoming req see
489system.physmem.rdQLenPdf::1                        88                       # What read queue length does an incoming req see
490system.physmem.rdQLenPdf::2                         5                       # What read queue length does an incoming req see
491system.physmem.rdQLenPdf::3                         0                       # What read queue length does an incoming req see
492system.physmem.rdQLenPdf::4                         0                       # What read queue length does an incoming req see
493system.physmem.rdQLenPdf::5                         0                       # What read queue length does an incoming req see
494system.physmem.rdQLenPdf::6                         0                       # What read queue length does an incoming req see
495system.physmem.rdQLenPdf::7                         0                       # What read queue length does an incoming req see
496system.physmem.rdQLenPdf::8                         0                       # What read queue length does an incoming req see
497system.physmem.rdQLenPdf::9                         0                       # What read queue length does an incoming req see
498system.physmem.rdQLenPdf::10                        0                       # What read queue length does an incoming req see
499system.physmem.rdQLenPdf::11                        0                       # What read queue length does an incoming req see
500system.physmem.rdQLenPdf::12                        0                       # What read queue length does an incoming req see
501system.physmem.rdQLenPdf::13                        0                       # What read queue length does an incoming req see
502system.physmem.rdQLenPdf::14                        0                       # What read queue length does an incoming req see
503system.physmem.rdQLenPdf::15                        0                       # What read queue length does an incoming req see
504system.physmem.rdQLenPdf::16                        0                       # What read queue length does an incoming req see
505system.physmem.rdQLenPdf::17                        0                       # What read queue length does an incoming req see
506system.physmem.rdQLenPdf::18                        0                       # What read queue length does an incoming req see
507system.physmem.rdQLenPdf::19                        0                       # What read queue length does an incoming req see
508system.physmem.rdQLenPdf::20                        0                       # What read queue length does an incoming req see
509system.physmem.rdQLenPdf::21                        0                       # What read queue length does an incoming req see
510system.physmem.rdQLenPdf::22                        0                       # What read queue length does an incoming req see
511system.physmem.rdQLenPdf::23                        0                       # What read queue length does an incoming req see
512system.physmem.rdQLenPdf::24                        0                       # What read queue length does an incoming req see
513system.physmem.rdQLenPdf::25                        0                       # What read queue length does an incoming req see
514system.physmem.rdQLenPdf::26                        0                       # What read queue length does an incoming req see
515system.physmem.rdQLenPdf::27                        0                       # What read queue length does an incoming req see
516system.physmem.rdQLenPdf::28                        0                       # What read queue length does an incoming req see
517system.physmem.rdQLenPdf::29                        0                       # What read queue length does an incoming req see
518system.physmem.rdQLenPdf::30                        0                       # What read queue length does an incoming req see
519system.physmem.rdQLenPdf::31                        0                       # What read queue length does an incoming req see
520system.physmem.readBursts                         533                       # Number of DRAM read bursts, including those serviced by the write queue
521system.physmem.readPktSize::0                       0                       # Read request sizes (log2)
522system.physmem.readPktSize::1                       0                       # Read request sizes (log2)
523system.physmem.readPktSize::2                       0                       # Read request sizes (log2)
524system.physmem.readPktSize::3                       0                       # Read request sizes (log2)
525system.physmem.readPktSize::4                       0                       # Read request sizes (log2)
526system.physmem.readPktSize::5                       0                       # Read request sizes (log2)
527system.physmem.readPktSize::6                     533                       # Read request sizes (log2)
528system.physmem.readReqs                           533                       # Number of read requests accepted
529system.physmem.readRowHitRate                   81.80                       # Row buffer hit rate for reads
530system.physmem.readRowHits                        436                       # Number of row buffer hits during reads
531system.physmem.servicedByWrQ                        0                       # Number of DRAM read bursts serviced by the write queue
532system.physmem.totBusLat                      2665000                       # Total ticks spent in databus transfers
533system.physmem.totGap                        34917000                       # Total gap between requests
534system.physmem.totMemAccLat                  13751000                       # Total ticks spent from burst creation until serviced by the DRAM
535system.physmem.totQLat                        3757250                       # Total ticks spent queuing
536system.physmem.wrQLenPdf::0                         0                       # What write queue length does an incoming req see
537system.physmem.wrQLenPdf::1                         0                       # What write queue length does an incoming req see
538system.physmem.wrQLenPdf::2                         0                       # What write queue length does an incoming req see
539system.physmem.wrQLenPdf::3                         0                       # What write queue length does an incoming req see
540system.physmem.wrQLenPdf::4                         0                       # What write queue length does an incoming req see
541system.physmem.wrQLenPdf::5                         0                       # What write queue length does an incoming req see
542system.physmem.wrQLenPdf::6                         0                       # What write queue length does an incoming req see
543system.physmem.wrQLenPdf::7                         0                       # What write queue length does an incoming req see
544system.physmem.wrQLenPdf::8                         0                       # What write queue length does an incoming req see
545system.physmem.wrQLenPdf::9                         0                       # What write queue length does an incoming req see
546system.physmem.wrQLenPdf::10                        0                       # What write queue length does an incoming req see
547system.physmem.wrQLenPdf::11                        0                       # What write queue length does an incoming req see
548system.physmem.wrQLenPdf::12                        0                       # What write queue length does an incoming req see
549system.physmem.wrQLenPdf::13                        0                       # What write queue length does an incoming req see
550system.physmem.wrQLenPdf::14                        0                       # What write queue length does an incoming req see
551system.physmem.wrQLenPdf::15                        0                       # What write queue length does an incoming req see
552system.physmem.wrQLenPdf::16                        0                       # What write queue length does an incoming req see
553system.physmem.wrQLenPdf::17                        0                       # What write queue length does an incoming req see
554system.physmem.wrQLenPdf::18                        0                       # What write queue length does an incoming req see
555system.physmem.wrQLenPdf::19                        0                       # What write queue length does an incoming req see
556system.physmem.wrQLenPdf::20                        0                       # What write queue length does an incoming req see
557system.physmem.wrQLenPdf::21                        0                       # What write queue length does an incoming req see
558system.physmem.wrQLenPdf::22                        0                       # What write queue length does an incoming req see
559system.physmem.wrQLenPdf::23                        0                       # What write queue length does an incoming req see
560system.physmem.wrQLenPdf::24                        0                       # What write queue length does an incoming req see
561system.physmem.wrQLenPdf::25                        0                       # What write queue length does an incoming req see
562system.physmem.wrQLenPdf::26                        0                       # What write queue length does an incoming req see
563system.physmem.wrQLenPdf::27                        0                       # What write queue length does an incoming req see
564system.physmem.wrQLenPdf::28                        0                       # What write queue length does an incoming req see
565system.physmem.wrQLenPdf::29                        0                       # What write queue length does an incoming req see
566system.physmem.wrQLenPdf::30                        0                       # What write queue length does an incoming req see
567system.physmem.wrQLenPdf::31                        0                       # What write queue length does an incoming req see
568system.physmem.wrQLenPdf::32                        0                       # What write queue length does an incoming req see
569system.physmem.wrQLenPdf::33                        0                       # What write queue length does an incoming req see
570system.physmem.wrQLenPdf::34                        0                       # What write queue length does an incoming req see
571system.physmem.wrQLenPdf::35                        0                       # What write queue length does an incoming req see
572system.physmem.wrQLenPdf::36                        0                       # What write queue length does an incoming req see
573system.physmem.wrQLenPdf::37                        0                       # What write queue length does an incoming req see
574system.physmem.wrQLenPdf::38                        0                       # What write queue length does an incoming req see
575system.physmem.wrQLenPdf::39                        0                       # What write queue length does an incoming req see
576system.physmem.wrQLenPdf::40                        0                       # What write queue length does an incoming req see
577system.physmem.wrQLenPdf::41                        0                       # What write queue length does an incoming req see
578system.physmem.wrQLenPdf::42                        0                       # What write queue length does an incoming req see
579system.physmem.wrQLenPdf::43                        0                       # What write queue length does an incoming req see
580system.physmem.wrQLenPdf::44                        0                       # What write queue length does an incoming req see
581system.physmem.wrQLenPdf::45                        0                       # What write queue length does an incoming req see
582system.physmem.wrQLenPdf::46                        0                       # What write queue length does an incoming req see
583system.physmem.wrQLenPdf::47                        0                       # What write queue length does an incoming req see
584system.physmem.wrQLenPdf::48                        0                       # What write queue length does an incoming req see
585system.physmem.wrQLenPdf::49                        0                       # What write queue length does an incoming req see
586system.physmem.wrQLenPdf::50                        0                       # What write queue length does an incoming req see
587system.physmem.wrQLenPdf::51                        0                       # What write queue length does an incoming req see
588system.physmem.wrQLenPdf::52                        0                       # What write queue length does an incoming req see
589system.physmem.wrQLenPdf::53                        0                       # What write queue length does an incoming req see
590system.physmem.wrQLenPdf::54                        0                       # What write queue length does an incoming req see
591system.physmem.wrQLenPdf::55                        0                       # What write queue length does an incoming req see
592system.physmem.wrQLenPdf::56                        0                       # What write queue length does an incoming req see
593system.physmem.wrQLenPdf::57                        0                       # What write queue length does an incoming req see
594system.physmem.wrQLenPdf::58                        0                       # What write queue length does an incoming req see
595system.physmem.wrQLenPdf::59                        0                       # What write queue length does an incoming req see
596system.physmem.wrQLenPdf::60                        0                       # What write queue length does an incoming req see
597system.physmem.wrQLenPdf::61                        0                       # What write queue length does an incoming req see
598system.physmem.wrQLenPdf::62                        0                       # What write queue length does an incoming req see
599system.physmem.wrQLenPdf::63                        0                       # What write queue length does an incoming req see
600system.physmem.writeBursts                          0                       # Number of DRAM write bursts, including those merged in the write queue
601system.physmem.writePktSize::0                      0                       # Write request sizes (log2)
602system.physmem.writePktSize::1                      0                       # Write request sizes (log2)
603system.physmem.writePktSize::2                      0                       # Write request sizes (log2)
604system.physmem.writePktSize::3                      0                       # Write request sizes (log2)
605system.physmem.writePktSize::4                      0                       # Write request sizes (log2)
606system.physmem.writePktSize::5                      0                       # Write request sizes (log2)
607system.physmem.writePktSize::6                      0                       # Write request sizes (log2)
608system.physmem.writeReqs                            0                       # Number of write requests accepted
609system.physmem.writeRowHitRate                    nan                       # Row buffer hit rate for writes
610system.physmem.writeRowHits                         0                       # Number of row buffer hits during writes
611system.voltage_domain.voltage                       1                       # Voltage in Volts
612
613---------- End Simulation Statistics   ----------
614