stats.txt revision 6291
110515SN/A
210515SN/A---------- Begin Simulation Statistics ----------
310726SN/Ahost_inst_rate                                4214021                       # Simulator instruction rate (inst/s)
410726SN/Ahost_mem_usage                                 277380                       # Number of bytes of host memory used
510726SN/Ahost_seconds                                    14.99                       # Real time elapsed on the host
610515SN/Ahost_tick_rate                           124797908529                       # Simulator tick rate (ticks/s)
710944Sandreas.hansson@arm.comsim_freq                                 1000000000000                       # Frequency of simulated ticks
810944Sandreas.hansson@arm.comsim_insts                                    63154034                       # Number of instructions simulated
910944Sandreas.hansson@arm.comsim_seconds                                  1.870336                       # Number of seconds simulated
1010944Sandreas.hansson@arm.comsim_ticks                                1870335522500                       # Number of ticks simulated
1110944Sandreas.hansson@arm.comsystem.cpu0.dcache.LoadLockedReq_accesses       188297                       # number of LoadLockedReq accesses(hits+misses)
1210726SN/Asystem.cpu0.dcache.LoadLockedReq_hits          172138                       # number of LoadLockedReq hits
1310726SN/Asystem.cpu0.dcache.LoadLockedReq_miss_rate     0.085817                       # miss rate for LoadLockedReq accesses
1410515SN/Asystem.cpu0.dcache.LoadLockedReq_misses         16159                       # number of LoadLockedReq misses
1510515SN/Asystem.cpu0.dcache.ReadReq_accesses           8981669                       # number of ReadReq accesses(hits+misses)
1610892Sandreas.hansson@arm.comsystem.cpu0.dcache.ReadReq_hits               7298106                       # number of ReadReq hits
1710892Sandreas.hansson@arm.comsystem.cpu0.dcache.ReadReq_miss_rate         0.187444                       # miss rate for ReadReq accesses
1810892Sandreas.hansson@arm.comsystem.cpu0.dcache.ReadReq_misses             1683563                       # number of ReadReq misses
1910892Sandreas.hansson@arm.comsystem.cpu0.dcache.StoreCondReq_accesses       187338                       # number of StoreCondReq accesses(hits+misses)
2010892Sandreas.hansson@arm.comsystem.cpu0.dcache.StoreCondReq_hits           159838                       # number of StoreCondReq hits
2110892Sandreas.hansson@arm.comsystem.cpu0.dcache.StoreCondReq_miss_rate     0.146793                       # miss rate for StoreCondReq accesses
2210892Sandreas.hansson@arm.comsystem.cpu0.dcache.StoreCondReq_misses          27500                       # number of StoreCondReq misses
2310892Sandreas.hansson@arm.comsystem.cpu0.dcache.WriteReq_accesses          5748261                       # number of WriteReq accesses(hits+misses)
2410892Sandreas.hansson@arm.comsystem.cpu0.dcache.WriteReq_hits              5374453                       # number of WriteReq hits
2510892Sandreas.hansson@arm.comsystem.cpu0.dcache.WriteReq_miss_rate        0.065030                       # miss rate for WriteReq accesses
2610892Sandreas.hansson@arm.comsystem.cpu0.dcache.WriteReq_misses             373808                       # number of WriteReq misses
2710892Sandreas.hansson@arm.comsystem.cpu0.dcache.avg_blocked_cycles::no_mshrs     no_value                       # average number of cycles each access was blocked
2810892Sandreas.hansson@arm.comsystem.cpu0.dcache.avg_blocked_cycles::no_targets     no_value                       # average number of cycles each access was blocked
2910892Sandreas.hansson@arm.comsystem.cpu0.dcache.avg_refs                  6.629793                       # Average number of references to valid blocks.
3010827Sandreas.hansson@arm.comsystem.cpu0.dcache.blocked::no_mshrs                0                       # number of cycles access was blocked
3110585SN/Asystem.cpu0.dcache.blocked::no_targets              0                       # number of cycles access was blocked
3210892Sandreas.hansson@arm.comsystem.cpu0.dcache.blocked_cycles::no_mshrs            0                       # number of cycles access was blocked
3310892Sandreas.hansson@arm.comsystem.cpu0.dcache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
3410892Sandreas.hansson@arm.comsystem.cpu0.dcache.cache_copies                     0                       # number of cache copies performed
3510892Sandreas.hansson@arm.comsystem.cpu0.dcache.demand_accesses           14729930                       # number of demand (read+write) accesses
3610892Sandreas.hansson@arm.comsystem.cpu0.dcache.demand_avg_miss_latency            0                       # average overall miss latency
3710892Sandreas.hansson@arm.comsystem.cpu0.dcache.demand_avg_mshr_miss_latency     no_value                       # average overall mshr miss latency
3810892Sandreas.hansson@arm.comsystem.cpu0.dcache.demand_hits               12672559                       # number of demand (read+write) hits
3910892Sandreas.hansson@arm.comsystem.cpu0.dcache.demand_miss_latency              0                       # number of demand (read+write) miss cycles
4010892Sandreas.hansson@arm.comsystem.cpu0.dcache.demand_miss_rate          0.139673                       # miss rate for demand accesses
4110892Sandreas.hansson@arm.comsystem.cpu0.dcache.demand_misses              2057371                       # number of demand (read+write) misses
4210892Sandreas.hansson@arm.comsystem.cpu0.dcache.demand_mshr_hits                 0                       # number of demand (read+write) MSHR hits
4310892Sandreas.hansson@arm.comsystem.cpu0.dcache.demand_mshr_miss_latency            0                       # number of demand (read+write) MSHR miss cycles
4410827Sandreas.hansson@arm.comsystem.cpu0.dcache.demand_mshr_miss_rate            0                       # mshr miss rate for demand accesses
4510585SN/Asystem.cpu0.dcache.demand_mshr_misses               0                       # number of demand (read+write) MSHR misses
4610892Sandreas.hansson@arm.comsystem.cpu0.dcache.fast_writes                      0                       # number of fast writes performed
4710892Sandreas.hansson@arm.comsystem.cpu0.dcache.mshr_cap_events                  0                       # number of times MSHR cap was activated
4810892Sandreas.hansson@arm.comsystem.cpu0.dcache.no_allocate_misses               0                       # Number of misses that were no-allocate
4910892Sandreas.hansson@arm.comsystem.cpu0.dcache.overall_accesses          14729930                       # number of overall (read+write) accesses
5010892Sandreas.hansson@arm.comsystem.cpu0.dcache.overall_avg_miss_latency            0                       # average overall miss latency
5110892Sandreas.hansson@arm.comsystem.cpu0.dcache.overall_avg_mshr_miss_latency     no_value                       # average overall mshr miss latency
5210892Sandreas.hansson@arm.comsystem.cpu0.dcache.overall_avg_mshr_uncacheable_latency     no_value                       # average overall mshr uncacheable latency
5310892Sandreas.hansson@arm.comsystem.cpu0.dcache.overall_hits              12672559                       # number of overall hits
5410892Sandreas.hansson@arm.comsystem.cpu0.dcache.overall_miss_latency             0                       # number of overall miss cycles
5510892Sandreas.hansson@arm.comsystem.cpu0.dcache.overall_miss_rate         0.139673                       # miss rate for overall accesses
5610892Sandreas.hansson@arm.comsystem.cpu0.dcache.overall_misses             2057371                       # number of overall misses
5710892Sandreas.hansson@arm.comsystem.cpu0.dcache.overall_mshr_hits                0                       # number of overall MSHR hits
5810892Sandreas.hansson@arm.comsystem.cpu0.dcache.overall_mshr_miss_latency            0                       # number of overall MSHR miss cycles
5910892Sandreas.hansson@arm.comsystem.cpu0.dcache.overall_mshr_miss_rate            0                       # mshr miss rate for overall accesses
6010892Sandreas.hansson@arm.comsystem.cpu0.dcache.overall_mshr_misses              0                       # number of overall MSHR misses
6110827Sandreas.hansson@arm.comsystem.cpu0.dcache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
6210585SN/Asystem.cpu0.dcache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
6310892Sandreas.hansson@arm.comsystem.cpu0.dcache.replacements               1978962                       # number of replacements
6410892Sandreas.hansson@arm.comsystem.cpu0.dcache.sampled_refs               1979474                       # Sample count of references to valid blocks.
6510892Sandreas.hansson@arm.comsystem.cpu0.dcache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
6610892Sandreas.hansson@arm.comsystem.cpu0.dcache.tagsinuse               504.827058                       # Cycle average of tags in use
6710892Sandreas.hansson@arm.comsystem.cpu0.dcache.total_refs                13123502                       # Total number of references to valid blocks.
6810892Sandreas.hansson@arm.comsystem.cpu0.dcache.warmup_cycle              10840000                       # Cycle when the warmup percentage was hit.
6910892Sandreas.hansson@arm.comsystem.cpu0.dcache.writebacks                  396793                       # number of writebacks
7010892Sandreas.hansson@arm.comsystem.cpu0.dtb.data_accesses                  698037                       # DTB accesses
7110892Sandreas.hansson@arm.comsystem.cpu0.dtb.data_acv                          251                       # DTB access violations
7210892Sandreas.hansson@arm.comsystem.cpu0.dtb.data_hits                    15091429                       # DTB hits
7310892Sandreas.hansson@arm.comsystem.cpu0.dtb.data_misses                      7805                       # DTB misses
7410892Sandreas.hansson@arm.comsystem.cpu0.dtb.fetch_accesses                      0                       # ITB accesses
7510515SN/Asystem.cpu0.dtb.fetch_acv                           0                       # ITB acv
7610515SN/Asystem.cpu0.dtb.fetch_hits                          0                       # ITB hits
7710515SN/Asystem.cpu0.dtb.fetch_misses                        0                       # ITB misses
7810515SN/Asystem.cpu0.dtb.read_accesses                  508987                       # DTB read accesses
7910515SN/Asystem.cpu0.dtb.read_acv                          152                       # DTB read access violations
8010515SN/Asystem.cpu0.dtb.read_hits                     9154530                       # DTB read hits
8110515SN/Asystem.cpu0.dtb.read_misses                      7079                       # DTB read misses
8210515SN/Asystem.cpu0.dtb.write_accesses                 189050                       # DTB write accesses
8310515SN/Asystem.cpu0.dtb.write_acv                          99                       # DTB write access violations
8410515SN/Asystem.cpu0.dtb.write_hits                    5936899                       # DTB write hits
8510515SN/Asystem.cpu0.dtb.write_misses                      726                       # DTB write misses
8610515SN/Asystem.cpu0.icache.ReadReq_accesses          57230132                       # number of ReadReq accesses(hits+misses)
8710515SN/Asystem.cpu0.icache.ReadReq_hits              56345132                       # number of ReadReq hits
8810515SN/Asystem.cpu0.icache.ReadReq_miss_rate         0.015464                       # miss rate for ReadReq accesses
8910515SN/Asystem.cpu0.icache.ReadReq_misses              885000                       # number of ReadReq misses
9010515SN/Asystem.cpu0.icache.avg_blocked_cycles::no_mshrs     no_value                       # average number of cycles each access was blocked
9110515SN/Asystem.cpu0.icache.avg_blocked_cycles::no_targets     no_value                       # average number of cycles each access was blocked
9210515SN/Asystem.cpu0.icache.avg_refs                 63.672859                       # Average number of references to valid blocks.
9310515SN/Asystem.cpu0.icache.blocked::no_mshrs                0                       # number of cycles access was blocked
9410515SN/Asystem.cpu0.icache.blocked::no_targets              0                       # number of cycles access was blocked
9510515SN/Asystem.cpu0.icache.blocked_cycles::no_mshrs            0                       # number of cycles access was blocked
9610515SN/Asystem.cpu0.icache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
9710515SN/Asystem.cpu0.icache.cache_copies                     0                       # number of cache copies performed
9810515SN/Asystem.cpu0.icache.demand_accesses           57230132                       # number of demand (read+write) accesses
9910515SN/Asystem.cpu0.icache.demand_avg_miss_latency            0                       # average overall miss latency
10010515SN/Asystem.cpu0.icache.demand_avg_mshr_miss_latency     no_value                       # average overall mshr miss latency
10110585SN/Asystem.cpu0.icache.demand_hits               56345132                       # number of demand (read+write) hits
10210585SN/Asystem.cpu0.icache.demand_miss_latency              0                       # number of demand (read+write) miss cycles
10310585SN/Asystem.cpu0.icache.demand_miss_rate          0.015464                       # miss rate for demand accesses
10410585SN/Asystem.cpu0.icache.demand_misses               885000                       # number of demand (read+write) misses
10510585SN/Asystem.cpu0.icache.demand_mshr_hits                 0                       # number of demand (read+write) MSHR hits
10610585SN/Asystem.cpu0.icache.demand_mshr_miss_latency            0                       # number of demand (read+write) MSHR miss cycles
10710515SN/Asystem.cpu0.icache.demand_mshr_miss_rate            0                       # mshr miss rate for demand accesses
10810628SN/Asystem.cpu0.icache.demand_mshr_misses               0                       # number of demand (read+write) MSHR misses
10910628SN/Asystem.cpu0.icache.fast_writes                      0                       # number of fast writes performed
11010628SN/Asystem.cpu0.icache.mshr_cap_events                  0                       # number of times MSHR cap was activated
11110628SN/Asystem.cpu0.icache.no_allocate_misses               0                       # Number of misses that were no-allocate
11210628SN/Asystem.cpu0.icache.overall_accesses          57230132                       # number of overall (read+write) accesses
11310628SN/Asystem.cpu0.icache.overall_avg_miss_latency            0                       # average overall miss latency
11410628SN/Asystem.cpu0.icache.overall_avg_mshr_miss_latency     no_value                       # average overall mshr miss latency
11510628SN/Asystem.cpu0.icache.overall_avg_mshr_uncacheable_latency     no_value                       # average overall mshr uncacheable latency
11610585SN/Asystem.cpu0.icache.overall_hits              56345132                       # number of overall hits
11710585SN/Asystem.cpu0.icache.overall_miss_latency             0                       # number of overall miss cycles
11810585SN/Asystem.cpu0.icache.overall_miss_rate         0.015464                       # miss rate for overall accesses
11910585SN/Asystem.cpu0.icache.overall_misses              885000                       # number of overall misses
12010585SN/Asystem.cpu0.icache.overall_mshr_hits                0                       # number of overall MSHR hits
12110585SN/Asystem.cpu0.icache.overall_mshr_miss_latency            0                       # number of overall MSHR miss cycles
12210585SN/Asystem.cpu0.icache.overall_mshr_miss_rate            0                       # mshr miss rate for overall accesses
12310585SN/Asystem.cpu0.icache.overall_mshr_misses              0                       # number of overall MSHR misses
12410585SN/Asystem.cpu0.icache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
12510585SN/Asystem.cpu0.icache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
12610585SN/Asystem.cpu0.icache.replacements                884404                       # number of replacements
12710585SN/Asystem.cpu0.icache.sampled_refs                884916                       # Sample count of references to valid blocks.
12810585SN/Asystem.cpu0.icache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
12910585SN/Asystem.cpu0.icache.tagsinuse               511.244754                       # Cycle average of tags in use
13010585SN/Asystem.cpu0.icache.total_refs                56345132                       # Total number of references to valid blocks.
13110585SN/Asystem.cpu0.icache.warmup_cycle            9786576500                       # Cycle when the warmup percentage was hit.
13210585SN/Asystem.cpu0.icache.writebacks                       0                       # number of writebacks
13310585SN/Asystem.cpu0.idle_fraction                    0.984700                       # Percentage of idle cycles
13410585SN/Asystem.cpu0.itb.data_accesses                       0                       # DTB accesses
13510585SN/Asystem.cpu0.itb.data_acv                            0                       # DTB access violations
13610585SN/Asystem.cpu0.itb.data_hits                           0                       # DTB hits
13710726SN/Asystem.cpu0.itb.data_misses                         0                       # DTB misses
13810726SN/Asystem.cpu0.itb.fetch_accesses                3859041                       # ITB accesses
13910726SN/Asystem.cpu0.itb.fetch_acv                         127                       # ITB acv
14010726SN/Asystem.cpu0.itb.fetch_hits                    3855556                       # ITB hits
14110726SN/Asystem.cpu0.itb.fetch_misses                     3485                       # ITB misses
14210628SN/Asystem.cpu0.itb.read_accesses                       0                       # DTB read accesses
14310628SN/Asystem.cpu0.itb.read_acv                            0                       # DTB read access violations
14410628SN/Asystem.cpu0.itb.read_hits                           0                       # DTB read hits
14510726SN/Asystem.cpu0.itb.read_misses                         0                       # DTB read misses
14610726SN/Asystem.cpu0.itb.write_accesses                      0                       # DTB write accesses
14710726SN/Asystem.cpu0.itb.write_acv                           0                       # DTB write access violations
14810726SN/Asystem.cpu0.itb.write_hits                          0                       # DTB write hits
14910628SN/Asystem.cpu0.itb.write_misses                        0                       # DTB write misses
15010726SN/Asystem.cpu0.kern.callpal::cserve                    1      0.00%      0.00% # number of callpals executed
15110726SN/Asystem.cpu0.kern.callpal::wripir                  110      0.06%      0.06% # number of callpals executed
15210628SN/Asystem.cpu0.kern.callpal::wrmces                    1      0.00%      0.06% # number of callpals executed
15310726SN/Asystem.cpu0.kern.callpal::wrfen                     1      0.00%      0.06% # number of callpals executed
15410726SN/Asystem.cpu0.kern.callpal::wrvptptr                  1      0.00%      0.06% # number of callpals executed
15510585SN/Asystem.cpu0.kern.callpal::swpctx                 3762      2.05%      2.11% # number of callpals executed
15610585SN/Asystem.cpu0.kern.callpal::tbi                      38      0.02%      2.14% # number of callpals executed
15710726SN/Asystem.cpu0.kern.callpal::wrent                     7      0.00%      2.14% # number of callpals executed
15810726SN/Asystem.cpu0.kern.callpal::swpipl               168035     91.68%     93.82% # number of callpals executed
15910726SN/Asystem.cpu0.kern.callpal::rdps                   6150      3.36%     97.17% # number of callpals executed
16010726SN/Asystem.cpu0.kern.callpal::wrkgp                     1      0.00%     97.17% # number of callpals executed
16110585SN/Asystem.cpu0.kern.callpal::wrusp                     3      0.00%     97.17% # number of callpals executed
16210585SN/Asystem.cpu0.kern.callpal::rdusp                     7      0.00%     97.18% # number of callpals executed
16310726SN/Asystem.cpu0.kern.callpal::whami                     2      0.00%     97.18% # number of callpals executed
16410585SN/Asystem.cpu0.kern.callpal::rti                    4673      2.55%     99.73% # number of callpals executed
16510726SN/Asystem.cpu0.kern.callpal::callsys                 357      0.19%     99.92% # number of callpals executed
16610585SN/Asystem.cpu0.kern.callpal::imb                     142      0.08%    100.00% # number of callpals executed
16710726SN/Asystem.cpu0.kern.callpal::total                183291                       # number of callpals executed
16810585SN/Asystem.cpu0.kern.inst.arm                           0                       # number of arm instructions executed
16910726SN/Asystem.cpu0.kern.inst.hwrei                    197120                       # number of hwrei instructions executed
17010726SN/Asystem.cpu0.kern.inst.quiesce                    6283                       # number of quiesce instructions executed
17110726SN/Asystem.cpu0.kern.ipl_count::0                   71004     40.60%     40.60% # number of times we switched to this ipl
17210585SN/Asystem.cpu0.kern.ipl_count::21                    243      0.14%     40.74% # number of times we switched to this ipl
17310726SN/Asystem.cpu0.kern.ipl_count::22                   1908      1.09%     41.83% # number of times we switched to this ipl
17410726SN/Asystem.cpu0.kern.ipl_count::30                      8      0.00%     41.84% # number of times we switched to this ipl
17510726SN/Asystem.cpu0.kern.ipl_count::31                 101705     58.16%    100.00% # number of times we switched to this ipl
17610628SN/Asystem.cpu0.kern.ipl_count::total              174868                       # number of times we switched to this ipl
17710628SN/Asystem.cpu0.kern.ipl_good::0                    69637     49.24%     49.24% # number of times we switched to this ipl from a different ipl
17810628SN/Asystem.cpu0.kern.ipl_good::21                     243      0.17%     49.41% # number of times we switched to this ipl from a different ipl
17910628SN/Asystem.cpu0.kern.ipl_good::22                    1908      1.35%     50.76% # number of times we switched to this ipl from a different ipl
18010628SN/Asystem.cpu0.kern.ipl_good::30                       8      0.01%     50.77% # number of times we switched to this ipl from a different ipl
18110628SN/Asystem.cpu0.kern.ipl_good::31                   69629     49.23%    100.00% # number of times we switched to this ipl from a different ipl
18210628SN/Asystem.cpu0.kern.ipl_good::total               141425                       # number of times we switched to this ipl from a different ipl
18310628SN/Asystem.cpu0.kern.ipl_ticks::0            1852989766500     99.07%     99.07% # number of cycles we spent at this ipl
18410585SN/Asystem.cpu0.kern.ipl_ticks::21               20110000      0.00%     99.07% # number of cycles we spent at this ipl
18510585SN/Asystem.cpu0.kern.ipl_ticks::22               82044000      0.00%     99.08% # number of cycles we spent at this ipl
18610585SN/Asystem.cpu0.kern.ipl_ticks::30                 949500      0.00%     99.08% # number of cycles we spent at this ipl
18710585SN/Asystem.cpu0.kern.ipl_ticks::31            17242445000      0.92%    100.00% # number of cycles we spent at this ipl
18810585SN/Asystem.cpu0.kern.ipl_ticks::total        1870335315000                       # number of cycles we spent at this ipl
18910585SN/Asystem.cpu0.kern.ipl_used::0                 0.980748                       # fraction of swpipl calls that actually changed the ipl
19010585SN/Asystem.cpu0.kern.ipl_used::21                       1                       # fraction of swpipl calls that actually changed the ipl
19110585SN/Asystem.cpu0.kern.ipl_used::22                       1                       # fraction of swpipl calls that actually changed the ipl
19210585SN/Asystem.cpu0.kern.ipl_used::30                       1                       # fraction of swpipl calls that actually changed the ipl
19310585SN/Asystem.cpu0.kern.ipl_used::31                0.684617                       # fraction of swpipl calls that actually changed the ipl
19410585SN/Asystem.cpu0.kern.mode_good::kernel               1157                      
19510585SN/Asystem.cpu0.kern.mode_good::user                 1158                      
19610585SN/Asystem.cpu0.kern.mode_good::idle                    0                      
19710585SN/Asystem.cpu0.kern.mode_switch::kernel             7091                       # number of protection mode switches
19810585SN/Asystem.cpu0.kern.mode_switch::user               1158                       # number of protection mode switches
19910585SN/Asystem.cpu0.kern.mode_switch::idle                  0                       # number of protection mode switches
20010585SN/Asystem.cpu0.kern.mode_switch_good::kernel     0.163165                       # fraction of useful protection mode switches
20110585SN/Asystem.cpu0.kern.mode_switch_good::user             1                       # fraction of useful protection mode switches
20210585SN/Asystem.cpu0.kern.mode_switch_good::idle      no_value                       # fraction of useful protection mode switches
20310585SN/Asystem.cpu0.kern.mode_switch_good::total     no_value                       # fraction of useful protection mode switches
20410585SN/Asystem.cpu0.kern.mode_ticks::kernel      1869378305000     99.95%     99.95% # number of ticks spent at the given mode
20510726SN/Asystem.cpu0.kern.mode_ticks::user           957009000      0.05%    100.00% # number of ticks spent at the given mode
20610726SN/Asystem.cpu0.kern.mode_ticks::idle                   0      0.00%    100.00% # number of ticks spent at the given mode
20710726SN/Asystem.cpu0.kern.swap_context                    3763                       # number of times the context was actually changed
20810726SN/Asystem.cpu0.kern.syscall::2                         6      2.65%      2.65% # number of syscalls executed
20910726SN/Asystem.cpu0.kern.syscall::3                        19      8.41%     11.06% # number of syscalls executed
21010628SN/Asystem.cpu0.kern.syscall::4                         2      0.88%     11.95% # number of syscalls executed
21110628SN/Asystem.cpu0.kern.syscall::6                        32     14.16%     26.11% # number of syscalls executed
21210628SN/Asystem.cpu0.kern.syscall::12                        1      0.44%     26.55% # number of syscalls executed
21310726SN/Asystem.cpu0.kern.syscall::15                        1      0.44%     26.99% # number of syscalls executed
21410726SN/Asystem.cpu0.kern.syscall::17                        9      3.98%     30.97% # number of syscalls executed
21510726SN/Asystem.cpu0.kern.syscall::19                        8      3.54%     34.51% # number of syscalls executed
21610628SN/Asystem.cpu0.kern.syscall::20                        6      2.65%     37.17% # number of syscalls executed
21710726SN/Asystem.cpu0.kern.syscall::23                        2      0.88%     38.05% # number of syscalls executed
21810726SN/Asystem.cpu0.kern.syscall::24                        4      1.77%     39.82% # number of syscalls executed
21910628SN/Asystem.cpu0.kern.syscall::33                        7      3.10%     42.92% # number of syscalls executed
22010726SN/Asystem.cpu0.kern.syscall::41                        2      0.88%     43.81% # number of syscalls executed
22110726SN/Asystem.cpu0.kern.syscall::45                       37     16.37%     60.18% # number of syscalls executed
22210726SN/Asystem.cpu0.kern.syscall::47                        4      1.77%     61.95% # number of syscalls executed
22310726SN/Asystem.cpu0.kern.syscall::48                        8      3.54%     65.49% # number of syscalls executed
22410726SN/Asystem.cpu0.kern.syscall::54                       10      4.42%     69.91% # number of syscalls executed
22510585SN/Asystem.cpu0.kern.syscall::58                        1      0.44%     70.35% # number of syscalls executed
22610585SN/Asystem.cpu0.kern.syscall::59                        4      1.77%     72.12% # number of syscalls executed
22710585SN/Asystem.cpu0.kern.syscall::71                       30     13.27%     85.40% # number of syscalls executed
22810585SN/Asystem.cpu0.kern.syscall::73                        3      1.33%     86.73% # number of syscalls executed
22910585SN/Asystem.cpu0.kern.syscall::74                        8      3.54%     90.27% # number of syscalls executed
23010585SN/Asystem.cpu0.kern.syscall::87                        1      0.44%     90.71% # number of syscalls executed
23110726SN/Asystem.cpu0.kern.syscall::90                        2      0.88%     91.59% # number of syscalls executed
23210585SN/Asystem.cpu0.kern.syscall::92                        9      3.98%     95.58% # number of syscalls executed
23310726SN/Asystem.cpu0.kern.syscall::97                        2      0.88%     96.46% # number of syscalls executed
23410585SN/Asystem.cpu0.kern.syscall::98                        2      0.88%     97.35% # number of syscalls executed
23510585SN/Asystem.cpu0.kern.syscall::132                       2      0.88%     98.23% # number of syscalls executed
23610585SN/Asystem.cpu0.kern.syscall::144                       2      0.88%     99.12% # number of syscalls executed
23710585SN/Asystem.cpu0.kern.syscall::147                       2      0.88%    100.00% # number of syscalls executed
23810585SN/Asystem.cpu0.kern.syscall::total                   226                       # number of syscalls executed
23910585SN/Asystem.cpu0.not_idle_fraction                0.015300                       # Percentage of non-idle cycles
24010726SN/Asystem.cpu0.numCycles                      3740670933                       # number of cpu cycles simulated
24110726SN/Asystem.cpu0.num_insts                        57222076                       # Number of instructions executed
24210726SN/Asystem.cpu0.num_refs                         15330887                       # Number of memory references
24310726SN/Asystem.cpu1.dcache.LoadLockedReq_accesses        16418                       # number of LoadLockedReq accesses(hits+misses)
24410726SN/Asystem.cpu1.dcache.LoadLockedReq_hits           15129                       # number of LoadLockedReq hits
24510585SN/Asystem.cpu1.dcache.LoadLockedReq_miss_rate     0.078511                       # miss rate for LoadLockedReq accesses
24610585SN/Asystem.cpu1.dcache.LoadLockedReq_misses          1289                       # number of LoadLockedReq misses
24710726SN/Asystem.cpu1.dcache.ReadReq_accesses           1150965                       # number of ReadReq accesses(hits+misses)
24810726SN/Asystem.cpu1.dcache.ReadReq_hits               1109315                       # number of ReadReq hits
24910726SN/Asystem.cpu1.dcache.ReadReq_miss_rate         0.036187                       # miss rate for ReadReq accesses
25010726SN/Asystem.cpu1.dcache.ReadReq_misses               41650                       # number of ReadReq misses
25110726SN/Asystem.cpu1.dcache.StoreCondReq_accesses        16345                       # number of StoreCondReq accesses(hits+misses)
25210726SN/Asystem.cpu1.dcache.StoreCondReq_hits            13438                       # number of StoreCondReq hits
25310726SN/Asystem.cpu1.dcache.StoreCondReq_miss_rate     0.177853                       # miss rate for StoreCondReq accesses
25410726SN/Asystem.cpu1.dcache.StoreCondReq_misses           2907                       # number of StoreCondReq misses
25510726SN/Asystem.cpu1.dcache.WriteReq_accesses           733305                       # number of WriteReq accesses(hits+misses)
25610726SN/Asystem.cpu1.dcache.WriteReq_hits               702803                       # number of WriteReq hits
25710726SN/Asystem.cpu1.dcache.WriteReq_miss_rate        0.041595                       # miss rate for WriteReq accesses
25810726SN/Asystem.cpu1.dcache.WriteReq_misses              30502                       # number of WriteReq misses
25910726SN/Asystem.cpu1.dcache.avg_blocked_cycles::no_mshrs     no_value                       # average number of cycles each access was blocked
26010726SN/Asystem.cpu1.dcache.avg_blocked_cycles::no_targets     no_value                       # average number of cycles each access was blocked
26110726SN/Asystem.cpu1.dcache.avg_refs                 29.279155                       # Average number of references to valid blocks.
26210726SN/Asystem.cpu1.dcache.blocked::no_mshrs                0                       # number of cycles access was blocked
26310726SN/Asystem.cpu1.dcache.blocked::no_targets              0                       # number of cycles access was blocked
26410726SN/Asystem.cpu1.dcache.blocked_cycles::no_mshrs            0                       # number of cycles access was blocked
26510726SN/Asystem.cpu1.dcache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
26610726SN/Asystem.cpu1.dcache.cache_copies                     0                       # number of cache copies performed
26710726SN/Asystem.cpu1.dcache.demand_accesses            1884270                       # number of demand (read+write) accesses
26810726SN/Asystem.cpu1.dcache.demand_avg_miss_latency            0                       # average overall miss latency
26910585SN/Asystem.cpu1.dcache.demand_avg_mshr_miss_latency     no_value                       # average overall mshr miss latency
27010726SN/Asystem.cpu1.dcache.demand_hits                1812118                       # number of demand (read+write) hits
27110726SN/Asystem.cpu1.dcache.demand_miss_latency              0                       # number of demand (read+write) miss cycles
27210726SN/Asystem.cpu1.dcache.demand_miss_rate          0.038292                       # miss rate for demand accesses
27310726SN/Asystem.cpu1.dcache.demand_misses                72152                       # number of demand (read+write) misses
27410726SN/Asystem.cpu1.dcache.demand_mshr_hits                 0                       # number of demand (read+write) MSHR hits
27510726SN/Asystem.cpu1.dcache.demand_mshr_miss_latency            0                       # number of demand (read+write) MSHR miss cycles
27610726SN/Asystem.cpu1.dcache.demand_mshr_miss_rate            0                       # mshr miss rate for demand accesses
27710726SN/Asystem.cpu1.dcache.demand_mshr_misses               0                       # number of demand (read+write) MSHR misses
27810726SN/Asystem.cpu1.dcache.fast_writes                      0                       # number of fast writes performed
27910726SN/Asystem.cpu1.dcache.mshr_cap_events                  0                       # number of times MSHR cap was activated
28010726SN/Asystem.cpu1.dcache.no_allocate_misses               0                       # Number of misses that were no-allocate
28110726SN/Asystem.cpu1.dcache.overall_accesses           1884270                       # number of overall (read+write) accesses
28210726SN/Asystem.cpu1.dcache.overall_avg_miss_latency            0                       # average overall miss latency
28310726SN/Asystem.cpu1.dcache.overall_avg_mshr_miss_latency     no_value                       # average overall mshr miss latency
28410726SN/Asystem.cpu1.dcache.overall_avg_mshr_uncacheable_latency     no_value                       # average overall mshr uncacheable latency
28510726SN/Asystem.cpu1.dcache.overall_hits               1812118                       # number of overall hits
28610726SN/Asystem.cpu1.dcache.overall_miss_latency             0                       # number of overall miss cycles
28710726SN/Asystem.cpu1.dcache.overall_miss_rate         0.038292                       # miss rate for overall accesses
28810726SN/Asystem.cpu1.dcache.overall_misses               72152                       # number of overall misses
28910726SN/Asystem.cpu1.dcache.overall_mshr_hits                0                       # number of overall MSHR hits
29010726SN/Asystem.cpu1.dcache.overall_mshr_miss_latency            0                       # number of overall MSHR miss cycles
29110726SN/Asystem.cpu1.dcache.overall_mshr_miss_rate            0                       # mshr miss rate for overall accesses
29210726SN/Asystem.cpu1.dcache.overall_mshr_misses              0                       # number of overall MSHR misses
29310726SN/Asystem.cpu1.dcache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
29410726SN/Asystem.cpu1.dcache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
29510726SN/Asystem.cpu1.dcache.replacements                 62338                       # number of replacements
29610726SN/Asystem.cpu1.dcache.sampled_refs                 62657                       # Sample count of references to valid blocks.
29710726SN/Asystem.cpu1.dcache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
29810726SN/Asystem.cpu1.dcache.tagsinuse               391.951263                       # Cycle average of tags in use
29910726SN/Asystem.cpu1.dcache.total_refs                 1834544                       # Total number of references to valid blocks.
30010726SN/Asystem.cpu1.dcache.warmup_cycle          1851267520500                       # Cycle when the warmup percentage was hit.
30110585SN/Asystem.cpu1.dcache.writebacks                   30848                       # number of writebacks
30210585SN/Asystem.cpu1.dtb.data_accesses                  323622                       # DTB accesses
30310726SN/Asystem.cpu1.dtb.data_acv                          116                       # DTB access violations
30410585SN/Asystem.cpu1.dtb.data_hits                     1914885                       # DTB hits
30510726SN/Asystem.cpu1.dtb.data_misses                      3692                       # DTB misses
30610827Sandreas.hansson@arm.comsystem.cpu1.dtb.fetch_accesses                      0                       # ITB accesses
30710726SN/Asystem.cpu1.dtb.fetch_acv                           0                       # ITB acv
30810827Sandreas.hansson@arm.comsystem.cpu1.dtb.fetch_hits                          0                       # ITB hits
30910827Sandreas.hansson@arm.comsystem.cpu1.dtb.fetch_misses                        0                       # ITB misses
31010827Sandreas.hansson@arm.comsystem.cpu1.dtb.read_accesses                  220342                       # DTB read accesses
31110827Sandreas.hansson@arm.comsystem.cpu1.dtb.read_acv                           58                       # DTB read access violations
31210726SN/Asystem.cpu1.dtb.read_hits                     1163439                       # DTB read hits
31310726SN/Asystem.cpu1.dtb.read_misses                      3277                       # DTB read misses
31410726SN/Asystem.cpu1.dtb.write_accesses                 103280                       # DTB write accesses
31510585SN/Asystem.cpu1.dtb.write_acv                          58                       # DTB write access violations
31610726SN/Asystem.cpu1.dtb.write_hits                     751446                       # DTB write hits
31710726SN/Asystem.cpu1.dtb.write_misses                      415                       # DTB write misses
31810726SN/Asystem.cpu1.icache.ReadReq_accesses           5935766                       # number of ReadReq accesses(hits+misses)
31910585SN/Asystem.cpu1.icache.ReadReq_hits               5832136                       # number of ReadReq hits
32010827Sandreas.hansson@arm.comsystem.cpu1.icache.ReadReq_miss_rate         0.017459                       # miss rate for ReadReq accesses
32110827Sandreas.hansson@arm.comsystem.cpu1.icache.ReadReq_misses              103630                       # number of ReadReq misses
32210892Sandreas.hansson@arm.comsystem.cpu1.icache.avg_blocked_cycles::no_mshrs     no_value                       # average number of cycles each access was blocked
32310892Sandreas.hansson@arm.comsystem.cpu1.icache.avg_blocked_cycles::no_targets     no_value                       # average number of cycles each access was blocked
32410892Sandreas.hansson@arm.comsystem.cpu1.icache.avg_refs                 56.293119                       # Average number of references to valid blocks.
32510892Sandreas.hansson@arm.comsystem.cpu1.icache.blocked::no_mshrs                0                       # number of cycles access was blocked
32610827Sandreas.hansson@arm.comsystem.cpu1.icache.blocked::no_targets              0                       # number of cycles access was blocked
32710827Sandreas.hansson@arm.comsystem.cpu1.icache.blocked_cycles::no_mshrs            0                       # number of cycles access was blocked
32810892Sandreas.hansson@arm.comsystem.cpu1.icache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
32910892Sandreas.hansson@arm.comsystem.cpu1.icache.cache_copies                     0                       # number of cache copies performed
33010892Sandreas.hansson@arm.comsystem.cpu1.icache.demand_accesses            5935766                       # number of demand (read+write) accesses
33110892Sandreas.hansson@arm.comsystem.cpu1.icache.demand_avg_miss_latency            0                       # average overall miss latency
33210892Sandreas.hansson@arm.comsystem.cpu1.icache.demand_avg_mshr_miss_latency     no_value                       # average overall mshr miss latency
33310892Sandreas.hansson@arm.comsystem.cpu1.icache.demand_hits                5832136                       # number of demand (read+write) hits
33410892Sandreas.hansson@arm.comsystem.cpu1.icache.demand_miss_latency              0                       # number of demand (read+write) miss cycles
33510892Sandreas.hansson@arm.comsystem.cpu1.icache.demand_miss_rate          0.017459                       # miss rate for demand accesses
33610892Sandreas.hansson@arm.comsystem.cpu1.icache.demand_misses               103630                       # number of demand (read+write) misses
33710892Sandreas.hansson@arm.comsystem.cpu1.icache.demand_mshr_hits                 0                       # number of demand (read+write) MSHR hits
33810892Sandreas.hansson@arm.comsystem.cpu1.icache.demand_mshr_miss_latency            0                       # number of demand (read+write) MSHR miss cycles
33910892Sandreas.hansson@arm.comsystem.cpu1.icache.demand_mshr_miss_rate            0                       # mshr miss rate for demand accesses
34010892Sandreas.hansson@arm.comsystem.cpu1.icache.demand_mshr_misses               0                       # number of demand (read+write) MSHR misses
34110892Sandreas.hansson@arm.comsystem.cpu1.icache.fast_writes                      0                       # number of fast writes performed
34210827Sandreas.hansson@arm.comsystem.cpu1.icache.mshr_cap_events                  0                       # number of times MSHR cap was activated
34310827Sandreas.hansson@arm.comsystem.cpu1.icache.no_allocate_misses               0                       # Number of misses that were no-allocate
34410892Sandreas.hansson@arm.comsystem.cpu1.icache.overall_accesses           5935766                       # number of overall (read+write) accesses
34510892Sandreas.hansson@arm.comsystem.cpu1.icache.overall_avg_miss_latency            0                       # average overall miss latency
34610892Sandreas.hansson@arm.comsystem.cpu1.icache.overall_avg_mshr_miss_latency     no_value                       # average overall mshr miss latency
34710892Sandreas.hansson@arm.comsystem.cpu1.icache.overall_avg_mshr_uncacheable_latency     no_value                       # average overall mshr uncacheable latency
34810892Sandreas.hansson@arm.comsystem.cpu1.icache.overall_hits               5832136                       # number of overall hits
34910892Sandreas.hansson@arm.comsystem.cpu1.icache.overall_miss_latency             0                       # number of overall miss cycles
35010892Sandreas.hansson@arm.comsystem.cpu1.icache.overall_miss_rate         0.017459                       # miss rate for overall accesses
35110892Sandreas.hansson@arm.comsystem.cpu1.icache.overall_misses              103630                       # number of overall misses
35210892Sandreas.hansson@arm.comsystem.cpu1.icache.overall_mshr_hits                0                       # number of overall MSHR hits
35310892Sandreas.hansson@arm.comsystem.cpu1.icache.overall_mshr_miss_latency            0                       # number of overall MSHR miss cycles
35410827Sandreas.hansson@arm.comsystem.cpu1.icache.overall_mshr_miss_rate            0                       # mshr miss rate for overall accesses
35510827Sandreas.hansson@arm.comsystem.cpu1.icache.overall_mshr_misses              0                       # number of overall MSHR misses
35610827Sandreas.hansson@arm.comsystem.cpu1.icache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
35710827Sandreas.hansson@arm.comsystem.cpu1.icache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
35810726SN/Asystem.cpu1.icache.replacements                103091                       # number of replacements
35910726SN/Asystem.cpu1.icache.sampled_refs                103603                       # Sample count of references to valid blocks.
36010892Sandreas.hansson@arm.comsystem.cpu1.icache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
36110892Sandreas.hansson@arm.comsystem.cpu1.icache.tagsinuse               427.126317                       # Cycle average of tags in use
36210726SN/Asystem.cpu1.icache.total_refs                 5832136                       # Total number of references to valid blocks.
36310726SN/Asystem.cpu1.icache.warmup_cycle          1868933059000                       # Cycle when the warmup percentage was hit.
36410726SN/Asystem.cpu1.icache.writebacks                       0                       # number of writebacks
36510726SN/Asystem.cpu1.idle_fraction                    0.998413                       # Percentage of idle cycles
36610827Sandreas.hansson@arm.comsystem.cpu1.itb.data_accesses                       0                       # DTB accesses
36710827Sandreas.hansson@arm.comsystem.cpu1.itb.data_acv                            0                       # DTB access violations
36810827Sandreas.hansson@arm.comsystem.cpu1.itb.data_hits                           0                       # DTB hits
36910827Sandreas.hansson@arm.comsystem.cpu1.itb.data_misses                         0                       # DTB misses
37010726SN/Asystem.cpu1.itb.fetch_accesses                1469938                       # ITB accesses
37110726SN/Asystem.cpu1.itb.fetch_acv                          57                       # ITB acv
37210827Sandreas.hansson@arm.comsystem.cpu1.itb.fetch_hits                    1468399                       # ITB hits
37310827Sandreas.hansson@arm.comsystem.cpu1.itb.fetch_misses                     1539                       # ITB misses
37410827Sandreas.hansson@arm.comsystem.cpu1.itb.read_accesses                       0                       # DTB read accesses
37510827Sandreas.hansson@arm.comsystem.cpu1.itb.read_acv                            0                       # DTB read access violations
37610892Sandreas.hansson@arm.comsystem.cpu1.itb.read_hits                           0                       # DTB read hits
37710892Sandreas.hansson@arm.comsystem.cpu1.itb.read_misses                         0                       # DTB read misses
37810726SN/Asystem.cpu1.itb.write_accesses                      0                       # DTB write accesses
37910726SN/Asystem.cpu1.itb.write_acv                           0                       # DTB write access violations
38010892Sandreas.hansson@arm.comsystem.cpu1.itb.write_hits                          0                       # DTB write hits
38110892Sandreas.hansson@arm.comsystem.cpu1.itb.write_misses                        0                       # DTB write misses
38210827Sandreas.hansson@arm.comsystem.cpu1.kern.callpal::cserve                    1      0.00%      0.00% # number of callpals executed
38310827Sandreas.hansson@arm.comsystem.cpu1.kern.callpal::wripir                    8      0.02%      0.03% # number of callpals executed
38410892Sandreas.hansson@arm.comsystem.cpu1.kern.callpal::wrmces                    1      0.00%      0.03% # number of callpals executed
38510892Sandreas.hansson@arm.comsystem.cpu1.kern.callpal::wrfen                     1      0.00%      0.03% # number of callpals executed
38610585SN/Asystem.cpu1.kern.callpal::swpctx                  470      1.46%      1.50% # number of callpals executed
38710585SN/Asystem.cpu1.kern.callpal::tbi                      15      0.05%      1.54% # number of callpals executed
38810585SN/Asystem.cpu1.kern.callpal::wrent                     7      0.02%      1.57% # number of callpals executed
38910585SN/Asystem.cpu1.kern.callpal::swpipl                26238     81.66%     83.22% # number of callpals executed
39010585SN/Asystem.cpu1.kern.callpal::rdps                   2576      8.02%     91.24% # number of callpals executed
39110585SN/Asystem.cpu1.kern.callpal::wrkgp                     1      0.00%     91.25% # number of callpals executed
39210585SN/Asystem.cpu1.kern.callpal::wrusp                     4      0.01%     91.26% # number of callpals executed
39310585SN/Asystem.cpu1.kern.callpal::rdusp                     2      0.01%     91.26% # number of callpals executed
39410892Sandreas.hansson@arm.comsystem.cpu1.kern.callpal::whami                     3      0.01%     91.27% # number of callpals executed
39510892Sandreas.hansson@arm.comsystem.cpu1.kern.callpal::rti                    2607      8.11%     99.39% # number of callpals executed
39610585SN/Asystem.cpu1.kern.callpal::callsys                 158      0.49%     99.88% # number of callpals executed
39710892Sandreas.hansson@arm.comsystem.cpu1.kern.callpal::imb                      38      0.12%    100.00% # number of callpals executed
39810726SN/Asystem.cpu1.kern.callpal::rdunique                  1      0.00%    100.00% # number of callpals executed
39910892Sandreas.hansson@arm.comsystem.cpu1.kern.callpal::total                 32131                       # number of callpals executed
40010892Sandreas.hansson@arm.comsystem.cpu1.kern.inst.arm                           0                       # number of arm instructions executed
40110892Sandreas.hansson@arm.comsystem.cpu1.kern.inst.hwrei                     39554                       # number of hwrei instructions executed
40210585SN/Asystem.cpu1.kern.inst.quiesce                    2204                       # number of quiesce instructions executed
40310726SN/Asystem.cpu1.kern.ipl_count::0                   10328     33.46%     33.46% # number of times we switched to this ipl
40410585SN/Asystem.cpu1.kern.ipl_count::22                   1907      6.18%     39.64% # number of times we switched to this ipl
40510585SN/Asystem.cpu1.kern.ipl_count::30                    110      0.36%     40.00% # number of times we switched to this ipl
40610585SN/Asystem.cpu1.kern.ipl_count::31                  18518     60.00%    100.00% # number of times we switched to this ipl
40710726SN/Asystem.cpu1.kern.ipl_count::total               30863                       # number of times we switched to this ipl
40810726SN/Asystem.cpu1.kern.ipl_good::0                    10318     45.77%     45.77% # number of times we switched to this ipl from a different ipl
40910726SN/Asystem.cpu1.kern.ipl_good::22                    1907      8.46%     54.23% # number of times we switched to this ipl from a different ipl
41010585SN/Asystem.cpu1.kern.ipl_good::30                     110      0.49%     54.72% # number of times we switched to this ipl from a different ipl
41110585SN/Asystem.cpu1.kern.ipl_good::31                   10208     45.28%    100.00% # number of times we switched to this ipl from a different ipl
41210892Sandreas.hansson@arm.comsystem.cpu1.kern.ipl_good::total                22543                       # number of times we switched to this ipl from a different ipl
41310892Sandreas.hansson@arm.comsystem.cpu1.kern.ipl_ticks::0            1859123008500     99.41%     99.41% # number of cycles we spent at this ipl
41410892Sandreas.hansson@arm.comsystem.cpu1.kern.ipl_ticks::22               82001000      0.00%     99.42% # number of cycles we spent at this ipl
41510892Sandreas.hansson@arm.comsystem.cpu1.kern.ipl_ticks::30               14064500      0.00%     99.42% # number of cycles we spent at this ipl
41610892Sandreas.hansson@arm.comsystem.cpu1.kern.ipl_ticks::31            10905353000      0.58%    100.00% # number of cycles we spent at this ipl
41710892Sandreas.hansson@arm.comsystem.cpu1.kern.ipl_ticks::total        1870124427000                       # number of cycles we spent at this ipl
41810892Sandreas.hansson@arm.comsystem.cpu1.kern.ipl_used::0                 0.999032                       # fraction of swpipl calls that actually changed the ipl
41910892Sandreas.hansson@arm.comsystem.cpu1.kern.ipl_used::22                       1                       # fraction of swpipl calls that actually changed the ipl
42010892Sandreas.hansson@arm.comsystem.cpu1.kern.ipl_used::30                       1                       # fraction of swpipl calls that actually changed the ipl
42110892Sandreas.hansson@arm.comsystem.cpu1.kern.ipl_used::31                0.551247                       # fraction of swpipl calls that actually changed the ipl
42210892Sandreas.hansson@arm.comsystem.cpu1.kern.mode_good::kernel                612                      
42310892Sandreas.hansson@arm.comsystem.cpu1.kern.mode_good::user                  580                      
42410892Sandreas.hansson@arm.comsystem.cpu1.kern.mode_good::idle                   32                      
42510892Sandreas.hansson@arm.comsystem.cpu1.kern.mode_switch::kernel             1033                       # number of protection mode switches
42610726SN/Asystem.cpu1.kern.mode_switch::user                580                       # number of protection mode switches
42710726SN/Asystem.cpu1.kern.mode_switch::idle               2046                       # number of protection mode switches
42810726SN/Asystem.cpu1.kern.mode_switch_good::kernel     0.592449                       # fraction of useful protection mode switches
42910726SN/Asystem.cpu1.kern.mode_switch_good::user             1                       # fraction of useful protection mode switches
43010726SN/Asystem.cpu1.kern.mode_switch_good::idle      0.015640                       # fraction of useful protection mode switches
43110726SN/Asystem.cpu1.kern.mode_switch_good::total     1.608089                       # fraction of useful protection mode switches
43210726SN/Asystem.cpu1.kern.mode_ticks::kernel        1373917500      0.07%      0.07% # number of ticks spent at the given mode
43310726SN/Asystem.cpu1.kern.mode_ticks::user           508289000      0.03%      0.10% # number of ticks spent at the given mode
43410726SN/Asystem.cpu1.kern.mode_ticks::idle        1868002549000     99.90%    100.00% # number of ticks spent at the given mode
43510726SN/Asystem.cpu1.kern.swap_context                     471                       # number of times the context was actually changed
43610726SN/Asystem.cpu1.kern.syscall::2                         2      2.00%      2.00% # number of syscalls executed
43710726SN/Asystem.cpu1.kern.syscall::3                        11     11.00%     13.00% # number of syscalls executed
43810585SN/Asystem.cpu1.kern.syscall::4                         2      2.00%     15.00% # number of syscalls executed
43910585SN/Asystem.cpu1.kern.syscall::6                        10     10.00%     25.00% # number of syscalls executed
44010585SN/Asystem.cpu1.kern.syscall::17                        6      6.00%     31.00% # number of syscalls executed
44110585SN/Asystem.cpu1.kern.syscall::19                        2      2.00%     33.00% # number of syscalls executed
44210585SN/Asystem.cpu1.kern.syscall::23                        2      2.00%     35.00% # number of syscalls executed
44310585SN/Asystem.cpu1.kern.syscall::24                        2      2.00%     37.00% # number of syscalls executed
44410585SN/Asystem.cpu1.kern.syscall::33                        4      4.00%     41.00% # number of syscalls executed
44510585SN/Asystem.cpu1.kern.syscall::45                       17     17.00%     58.00% # number of syscalls executed
44610585SN/Asystem.cpu1.kern.syscall::47                        2      2.00%     60.00% # number of syscalls executed
44710628SN/Asystem.cpu1.kern.syscall::48                        2      2.00%     62.00% # number of syscalls executed
44810628SN/Asystem.cpu1.kern.syscall::59                        3      3.00%     65.00% # number of syscalls executed
44910628SN/Asystem.cpu1.kern.syscall::71                       24     24.00%     89.00% # number of syscalls executed
45010628SN/Asystem.cpu1.kern.syscall::74                        8      8.00%     97.00% # number of syscalls executed
45110628SN/Asystem.cpu1.kern.syscall::90                        1      1.00%     98.00% # number of syscalls executed
45210628SN/Asystem.cpu1.kern.syscall::132                       2      2.00%    100.00% # number of syscalls executed
45310892Sandreas.hansson@arm.comsystem.cpu1.kern.syscall::total                   100                       # number of syscalls executed
45410892Sandreas.hansson@arm.comsystem.cpu1.not_idle_fraction                0.001587                       # Percentage of non-idle cycles
45510892Sandreas.hansson@arm.comsystem.cpu1.numCycles                      3740248881                       # number of cpu cycles simulated
45610892Sandreas.hansson@arm.comsystem.cpu1.num_insts                         5931958                       # Number of instructions executed
45710892Sandreas.hansson@arm.comsystem.cpu1.num_refs                          1926645                       # Number of memory references
45810585SN/Asystem.disk0.dma_read_bytes                      1024                       # Number of bytes transfered via DMA reads (not PRD).
45910892Sandreas.hansson@arm.comsystem.disk0.dma_read_full_pages                    0                       # Number of full page size DMA reads (not PRD).
46010892Sandreas.hansson@arm.comsystem.disk0.dma_read_txs                           1                       # Number of DMA read transactions (not PRD).
46110892Sandreas.hansson@arm.comsystem.disk0.dma_write_bytes                  2651136                       # Number of bytes transfered via DMA writes.
46210892Sandreas.hansson@arm.comsystem.disk0.dma_write_full_pages                 298                       # Number of full page size DMA writes.
46310892Sandreas.hansson@arm.comsystem.disk0.dma_write_txs                        395                       # Number of DMA write transactions.
46410892Sandreas.hansson@arm.comsystem.disk2.dma_read_bytes                         0                       # Number of bytes transfered via DMA reads (not PRD).
46510892Sandreas.hansson@arm.comsystem.disk2.dma_read_full_pages                    0                       # Number of full page size DMA reads (not PRD).
46610892Sandreas.hansson@arm.comsystem.disk2.dma_read_txs                           0                       # Number of DMA read transactions (not PRD).
46710892Sandreas.hansson@arm.comsystem.disk2.dma_write_bytes                     8192                       # Number of bytes transfered via DMA writes.
46810892Sandreas.hansson@arm.comsystem.disk2.dma_write_full_pages                   1                       # Number of full page size DMA writes.
46910892Sandreas.hansson@arm.comsystem.disk2.dma_write_txs                          1                       # Number of DMA write transactions.
47010892Sandreas.hansson@arm.comsystem.iocache.ReadReq_accesses                   175                       # number of ReadReq accesses(hits+misses)
47110892Sandreas.hansson@arm.comsystem.iocache.ReadReq_miss_rate                    1                       # miss rate for ReadReq accesses
47210892Sandreas.hansson@arm.comsystem.iocache.ReadReq_misses                     175                       # number of ReadReq misses
47310892Sandreas.hansson@arm.comsystem.iocache.WriteReq_accesses                41552                       # number of WriteReq accesses(hits+misses)
47410892Sandreas.hansson@arm.comsystem.iocache.WriteReq_miss_rate                   1                       # miss rate for WriteReq accesses
47510892Sandreas.hansson@arm.comsystem.iocache.WriteReq_misses                  41552                       # number of WriteReq misses
47610892Sandreas.hansson@arm.comsystem.iocache.avg_blocked_cycles::no_mshrs     no_value                       # average number of cycles each access was blocked
47710892Sandreas.hansson@arm.comsystem.iocache.avg_blocked_cycles::no_targets     no_value                       # average number of cycles each access was blocked
47810892Sandreas.hansson@arm.comsystem.iocache.avg_refs                             0                       # Average number of references to valid blocks.
47910892Sandreas.hansson@arm.comsystem.iocache.blocked::no_mshrs                    0                       # number of cycles access was blocked
48010892Sandreas.hansson@arm.comsystem.iocache.blocked::no_targets                  0                       # number of cycles access was blocked
48110892Sandreas.hansson@arm.comsystem.iocache.blocked_cycles::no_mshrs             0                       # number of cycles access was blocked
48210892Sandreas.hansson@arm.comsystem.iocache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
48310892Sandreas.hansson@arm.comsystem.iocache.cache_copies                         0                       # number of cache copies performed
48410892Sandreas.hansson@arm.comsystem.iocache.demand_accesses                  41727                       # number of demand (read+write) accesses
48510892Sandreas.hansson@arm.comsystem.iocache.demand_avg_miss_latency              0                       # average overall miss latency
48610892Sandreas.hansson@arm.comsystem.iocache.demand_avg_mshr_miss_latency     no_value                       # average overall mshr miss latency
48710892Sandreas.hansson@arm.comsystem.iocache.demand_hits                          0                       # number of demand (read+write) hits
48810892Sandreas.hansson@arm.comsystem.iocache.demand_miss_latency                  0                       # number of demand (read+write) miss cycles
48910892Sandreas.hansson@arm.comsystem.iocache.demand_miss_rate                     1                       # miss rate for demand accesses
49010892Sandreas.hansson@arm.comsystem.iocache.demand_misses                    41727                       # number of demand (read+write) misses
49110892Sandreas.hansson@arm.comsystem.iocache.demand_mshr_hits                     0                       # number of demand (read+write) MSHR hits
49210892Sandreas.hansson@arm.comsystem.iocache.demand_mshr_miss_latency             0                       # number of demand (read+write) MSHR miss cycles
49310892Sandreas.hansson@arm.comsystem.iocache.demand_mshr_miss_rate                0                       # mshr miss rate for demand accesses
49410892Sandreas.hansson@arm.comsystem.iocache.demand_mshr_misses                   0                       # number of demand (read+write) MSHR misses
49510892Sandreas.hansson@arm.comsystem.iocache.fast_writes                          0                       # number of fast writes performed
49610892Sandreas.hansson@arm.comsystem.iocache.mshr_cap_events                      0                       # number of times MSHR cap was activated
49710892Sandreas.hansson@arm.comsystem.iocache.no_allocate_misses                   0                       # Number of misses that were no-allocate
49810892Sandreas.hansson@arm.comsystem.iocache.overall_accesses                 41727                       # number of overall (read+write) accesses
49910892Sandreas.hansson@arm.comsystem.iocache.overall_avg_miss_latency             0                       # average overall miss latency
50010892Sandreas.hansson@arm.comsystem.iocache.overall_avg_mshr_miss_latency     no_value                       # average overall mshr miss latency
50110892Sandreas.hansson@arm.comsystem.iocache.overall_avg_mshr_uncacheable_latency     no_value                       # average overall mshr uncacheable latency
50210892Sandreas.hansson@arm.comsystem.iocache.overall_hits                         0                       # number of overall hits
50310892Sandreas.hansson@arm.comsystem.iocache.overall_miss_latency                 0                       # number of overall miss cycles
50410892Sandreas.hansson@arm.comsystem.iocache.overall_miss_rate                    1                       # miss rate for overall accesses
50510892Sandreas.hansson@arm.comsystem.iocache.overall_misses                   41727                       # number of overall misses
50610892Sandreas.hansson@arm.comsystem.iocache.overall_mshr_hits                    0                       # number of overall MSHR hits
50710892Sandreas.hansson@arm.comsystem.iocache.overall_mshr_miss_latency            0                       # number of overall MSHR miss cycles
50810892Sandreas.hansson@arm.comsystem.iocache.overall_mshr_miss_rate               0                       # mshr miss rate for overall accesses
50910892Sandreas.hansson@arm.comsystem.iocache.overall_mshr_misses                  0                       # number of overall MSHR misses
51010892Sandreas.hansson@arm.comsystem.iocache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
51110892Sandreas.hansson@arm.comsystem.iocache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
51210892Sandreas.hansson@arm.comsystem.iocache.replacements                     41695                       # number of replacements
51310892Sandreas.hansson@arm.comsystem.iocache.sampled_refs                     41711                       # Sample count of references to valid blocks.
51410892Sandreas.hansson@arm.comsystem.iocache.soft_prefetch_mshr_full              0                       # number of mshr full events for SW prefetching instrutions
51510892Sandreas.hansson@arm.comsystem.iocache.tagsinuse                     0.435437                       # Cycle average of tags in use
51610892Sandreas.hansson@arm.comsystem.iocache.total_refs                           0                       # Total number of references to valid blocks.
51710892Sandreas.hansson@arm.comsystem.iocache.warmup_cycle              1685787165017                       # Cycle when the warmup percentage was hit.
51810892Sandreas.hansson@arm.comsystem.iocache.writebacks                       41520                       # number of writebacks
51910892Sandreas.hansson@arm.comsystem.l2c.ReadExReq_accesses                  306247                       # number of ReadExReq accesses(hits+misses)
52010892Sandreas.hansson@arm.comsystem.l2c.ReadExReq_miss_rate                      1                       # miss rate for ReadExReq accesses
52110892Sandreas.hansson@arm.comsystem.l2c.ReadExReq_misses                    306247                       # number of ReadExReq misses
52210892Sandreas.hansson@arm.comsystem.l2c.ReadReq_accesses                   2724267                       # number of ReadReq accesses(hits+misses)
52310892Sandreas.hansson@arm.comsystem.l2c.ReadReq_hits                       1759731                       # number of ReadReq hits
52410892Sandreas.hansson@arm.comsystem.l2c.ReadReq_miss_rate                 0.354053                       # miss rate for ReadReq accesses
52510892Sandreas.hansson@arm.comsystem.l2c.ReadReq_misses                      964536                       # number of ReadReq misses
52610892Sandreas.hansson@arm.comsystem.l2c.UpgradeReq_accesses                 125007                       # number of UpgradeReq accesses(hits+misses)
52710892Sandreas.hansson@arm.comsystem.l2c.UpgradeReq_miss_rate                     1                       # miss rate for UpgradeReq accesses
52810892Sandreas.hansson@arm.comsystem.l2c.UpgradeReq_misses                   125007                       # number of UpgradeReq misses
52910892Sandreas.hansson@arm.comsystem.l2c.Writeback_accesses                  427641                       # number of Writeback accesses(hits+misses)
53010892Sandreas.hansson@arm.comsystem.l2c.Writeback_hits                      427641                       # number of Writeback hits
53110892Sandreas.hansson@arm.comsystem.l2c.avg_blocked_cycles::no_mshrs      no_value                       # average number of cycles each access was blocked
53210892Sandreas.hansson@arm.comsystem.l2c.avg_blocked_cycles::no_targets     no_value                       # average number of cycles each access was blocked
53310892Sandreas.hansson@arm.comsystem.l2c.avg_refs                          1.788900                       # Average number of references to valid blocks.
53410892Sandreas.hansson@arm.comsystem.l2c.blocked::no_mshrs                        0                       # number of cycles access was blocked
53510892Sandreas.hansson@arm.comsystem.l2c.blocked::no_targets                      0                       # number of cycles access was blocked
53610892Sandreas.hansson@arm.comsystem.l2c.blocked_cycles::no_mshrs                 0                       # number of cycles access was blocked
53710892Sandreas.hansson@arm.comsystem.l2c.blocked_cycles::no_targets               0                       # number of cycles access was blocked
53810892Sandreas.hansson@arm.comsystem.l2c.cache_copies                             0                       # number of cache copies performed
53910892Sandreas.hansson@arm.comsystem.l2c.demand_accesses                    3030514                       # number of demand (read+write) accesses
54010892Sandreas.hansson@arm.comsystem.l2c.demand_avg_miss_latency                  0                       # average overall miss latency
54110892Sandreas.hansson@arm.comsystem.l2c.demand_avg_mshr_miss_latency      no_value                       # average overall mshr miss latency
54210892Sandreas.hansson@arm.comsystem.l2c.demand_hits                        1759731                       # number of demand (read+write) hits
54310892Sandreas.hansson@arm.comsystem.l2c.demand_miss_latency                      0                       # number of demand (read+write) miss cycles
54410892Sandreas.hansson@arm.comsystem.l2c.demand_miss_rate                  0.419329                       # miss rate for demand accesses
54510892Sandreas.hansson@arm.comsystem.l2c.demand_misses                      1270783                       # number of demand (read+write) misses
54610892Sandreas.hansson@arm.comsystem.l2c.demand_mshr_hits                         0                       # number of demand (read+write) MSHR hits
54710892Sandreas.hansson@arm.comsystem.l2c.demand_mshr_miss_latency                 0                       # number of demand (read+write) MSHR miss cycles
54810892Sandreas.hansson@arm.comsystem.l2c.demand_mshr_miss_rate                    0                       # mshr miss rate for demand accesses
54910892Sandreas.hansson@arm.comsystem.l2c.demand_mshr_misses                       0                       # number of demand (read+write) MSHR misses
55010892Sandreas.hansson@arm.comsystem.l2c.fast_writes                              0                       # number of fast writes performed
55110892Sandreas.hansson@arm.comsystem.l2c.mshr_cap_events                          0                       # number of times MSHR cap was activated
55210892Sandreas.hansson@arm.comsystem.l2c.no_allocate_misses                       0                       # Number of misses that were no-allocate
55310892Sandreas.hansson@arm.comsystem.l2c.overall_accesses                   3030514                       # number of overall (read+write) accesses
55410827Sandreas.hansson@arm.comsystem.l2c.overall_avg_miss_latency                 0                       # average overall miss latency
55510892Sandreas.hansson@arm.comsystem.l2c.overall_avg_mshr_miss_latency     no_value                       # average overall mshr miss latency
55610892Sandreas.hansson@arm.comsystem.l2c.overall_avg_mshr_uncacheable_latency     no_value                       # average overall mshr uncacheable latency
55710892Sandreas.hansson@arm.comsystem.l2c.overall_hits                       1759731                       # number of overall hits
55810892Sandreas.hansson@arm.comsystem.l2c.overall_miss_latency                     0                       # number of overall miss cycles
55910827Sandreas.hansson@arm.comsystem.l2c.overall_miss_rate                 0.419329                       # miss rate for overall accesses
56010892Sandreas.hansson@arm.comsystem.l2c.overall_misses                     1270783                       # number of overall misses
56110892Sandreas.hansson@arm.comsystem.l2c.overall_mshr_hits                        0                       # number of overall MSHR hits
56210892Sandreas.hansson@arm.comsystem.l2c.overall_mshr_miss_latency                0                       # number of overall MSHR miss cycles
56310892Sandreas.hansson@arm.comsystem.l2c.overall_mshr_miss_rate                   0                       # mshr miss rate for overall accesses
56410892Sandreas.hansson@arm.comsystem.l2c.overall_mshr_misses                      0                       # number of overall MSHR misses
56510892Sandreas.hansson@arm.comsystem.l2c.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
56610585SN/Asystem.l2c.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
56710585SN/Asystem.l2c.replacements                       1056803                       # number of replacements
56810892Sandreas.hansson@arm.comsystem.l2c.sampled_refs                       1091452                       # Sample count of references to valid blocks.
56910892Sandreas.hansson@arm.comsystem.l2c.soft_prefetch_mshr_full                  0                       # number of mshr full events for SW prefetching instrutions
57010892Sandreas.hansson@arm.comsystem.l2c.tagsinuse                     30526.475636                       # Cycle average of tags in use
57110892Sandreas.hansson@arm.comsystem.l2c.total_refs                         1952499                       # Total number of references to valid blocks.
57210892Sandreas.hansson@arm.comsystem.l2c.warmup_cycle                     990121000                       # Cycle when the warmup percentage was hit.
57310892Sandreas.hansson@arm.comsystem.l2c.writebacks                          123882                       # number of writebacks
57410892Sandreas.hansson@arm.comsystem.tsunami.ethernet.coalescedRxDesc      no_value                       # average number of RxDesc's coalesced into each post
57510892Sandreas.hansson@arm.comsystem.tsunami.ethernet.coalescedRxIdle      no_value                       # average number of RxIdle's coalesced into each post
57610892Sandreas.hansson@arm.comsystem.tsunami.ethernet.coalescedRxOk        no_value                       # average number of RxOk's coalesced into each post
57710892Sandreas.hansson@arm.comsystem.tsunami.ethernet.coalescedRxOrn       no_value                       # average number of RxOrn's coalesced into each post
57810892Sandreas.hansson@arm.comsystem.tsunami.ethernet.coalescedSwi         no_value                       # average number of Swi's coalesced into each post
57910892Sandreas.hansson@arm.comsystem.tsunami.ethernet.coalescedTotal       no_value                       # average number of interrupts coalesced into each post
58010892Sandreas.hansson@arm.comsystem.tsunami.ethernet.coalescedTxDesc      no_value                       # average number of TxDesc's coalesced into each post
58110892Sandreas.hansson@arm.comsystem.tsunami.ethernet.coalescedTxIdle      no_value                       # average number of TxIdle's coalesced into each post
58210892Sandreas.hansson@arm.comsystem.tsunami.ethernet.coalescedTxOk        no_value                       # average number of TxOk's coalesced into each post
58310892Sandreas.hansson@arm.comsystem.tsunami.ethernet.descDMAReads                0                       # Number of descriptors the device read w/ DMA
58410892Sandreas.hansson@arm.comsystem.tsunami.ethernet.descDMAWrites               0                       # Number of descriptors the device wrote w/ DMA
58510892Sandreas.hansson@arm.comsystem.tsunami.ethernet.descDmaReadBytes            0                       # number of descriptor bytes read w/ DMA
58610585SN/Asystem.tsunami.ethernet.descDmaWriteBytes            0                       # number of descriptor bytes write w/ DMA
58710585SN/Asystem.tsunami.ethernet.droppedPackets              0                       # number of packets dropped
58810585SN/Asystem.tsunami.ethernet.postedInterrupts            0                       # number of posts to CPU
58910585SN/Asystem.tsunami.ethernet.postedRxDesc                0                       # number of RxDesc interrupts posted to CPU
59010585SN/Asystem.tsunami.ethernet.postedRxIdle                0                       # number of rxIdle interrupts posted to CPU
59110585SN/Asystem.tsunami.ethernet.postedRxOk                  0                       # number of RxOk interrupts posted to CPU
59210585SN/Asystem.tsunami.ethernet.postedRxOrn                 0                       # number of RxOrn posted to CPU
59310585SN/Asystem.tsunami.ethernet.postedSwi                   0                       # number of software interrupts posted to CPU
59410892Sandreas.hansson@arm.comsystem.tsunami.ethernet.postedTxDesc                0                       # number of TxDesc interrupts posted to CPU
59510892Sandreas.hansson@arm.comsystem.tsunami.ethernet.postedTxIdle                0                       # number of TxIdle interrupts posted to CPU
59610585SN/Asystem.tsunami.ethernet.postedTxOk                  0                       # number of TxOk interrupts posted to CPU
59710892Sandreas.hansson@arm.comsystem.tsunami.ethernet.totalRxDesc                 0                       # total number of RxDesc written to ISR
59810827Sandreas.hansson@arm.comsystem.tsunami.ethernet.totalRxIdle                 0                       # total number of RxIdle written to ISR
59910827Sandreas.hansson@arm.comsystem.tsunami.ethernet.totalRxOk                   0                       # total number of RxOk written to ISR
60010827Sandreas.hansson@arm.comsystem.tsunami.ethernet.totalRxOrn                  0                       # total number of RxOrn written to ISR
60110892Sandreas.hansson@arm.comsystem.tsunami.ethernet.totalSwi                    0                       # total number of Swi written to ISR
60210892Sandreas.hansson@arm.comsystem.tsunami.ethernet.totalTxDesc                 0                       # total number of TxDesc written to ISR
60310892Sandreas.hansson@arm.comsystem.tsunami.ethernet.totalTxIdle                 0                       # total number of TxIdle written to ISR
60410892Sandreas.hansson@arm.comsystem.tsunami.ethernet.totalTxOk                   0                       # total number of TxOk written to ISR
60510892Sandreas.hansson@arm.com
60610892Sandreas.hansson@arm.com---------- End Simulation Statistics   ----------
60710892Sandreas.hansson@arm.com