stats.txt revision 9322:01c8c5ff2c3b
1
2---------- Begin Simulation Statistics ----------
3sim_seconds                                  0.084675                       # Number of seconds simulated
4sim_ticks                                 84674525000                       # Number of ticks simulated
5final_tick                                84674525000                       # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
6sim_freq                                 1000000000000                       # Frequency of simulated ticks
7host_inst_rate                                  95140                       # Simulator instruction rate (inst/s)
8host_op_rate                                   159463                       # Simulator op (including micro ops) rate (op/s)
9host_tick_rate                               60996786                       # Simulator tick rate (ticks/s)
10host_mem_usage                                 238356                       # Number of bytes of host memory used
11host_seconds                                  1388.18                       # Real time elapsed on the host
12sim_insts                                   132071192                       # Number of instructions simulated
13sim_ops                                     221362960                       # Number of ops (including micro ops) simulated
14system.physmem.bytes_read::cpu.inst            219904                       # Number of bytes read from this memory
15system.physmem.bytes_read::cpu.data            124736                       # Number of bytes read from this memory
16system.physmem.bytes_read::total               344640                       # Number of bytes read from this memory
17system.physmem.bytes_inst_read::cpu.inst       219904                       # Number of instructions bytes read from this memory
18system.physmem.bytes_inst_read::total          219904                       # Number of instructions bytes read from this memory
19system.physmem.num_reads::cpu.inst               3436                       # Number of read requests responded to by this memory
20system.physmem.num_reads::cpu.data               1949                       # Number of read requests responded to by this memory
21system.physmem.num_reads::total                  5385                       # Number of read requests responded to by this memory
22system.physmem.bw_read::cpu.inst              2597050                       # Total read bandwidth from this memory (bytes/s)
23system.physmem.bw_read::cpu.data              1473123                       # Total read bandwidth from this memory (bytes/s)
24system.physmem.bw_read::total                 4070173                       # Total read bandwidth from this memory (bytes/s)
25system.physmem.bw_inst_read::cpu.inst         2597050                       # Instruction read bandwidth from this memory (bytes/s)
26system.physmem.bw_inst_read::total            2597050                       # Instruction read bandwidth from this memory (bytes/s)
27system.physmem.bw_total::cpu.inst             2597050                       # Total bandwidth to/from this memory (bytes/s)
28system.physmem.bw_total::cpu.data             1473123                       # Total bandwidth to/from this memory (bytes/s)
29system.physmem.bw_total::total                4070173                       # Total bandwidth to/from this memory (bytes/s)
30system.physmem.readReqs                          5387                       # Total number of read requests seen
31system.physmem.writeReqs                            0                       # Total number of write requests seen
32system.physmem.cpureqs                           5559                       # Reqs generatd by CPU via cache - shady
33system.physmem.bytesRead                       344640                       # Total number of bytes read from memory
34system.physmem.bytesWritten                         0                       # Total number of bytes written to memory
35system.physmem.bytesConsumedRd                 344640                       # bytesRead derated as per pkt->getSize()
36system.physmem.bytesConsumedWr                      0                       # bytesWritten derated as per pkt->getSize()
37system.physmem.servicedByWrQ                        0                       # Number of read reqs serviced by write Q
38system.physmem.neitherReadNorWrite                172                       # Reqs where no action is needed
39system.physmem.perBankRdReqs::0                   307                       # Track reads on a per bank basis
40system.physmem.perBankRdReqs::1                   316                       # Track reads on a per bank basis
41system.physmem.perBankRdReqs::2                   319                       # Track reads on a per bank basis
42system.physmem.perBankRdReqs::3                   319                       # Track reads on a per bank basis
43system.physmem.perBankRdReqs::4                   313                       # Track reads on a per bank basis
44system.physmem.perBankRdReqs::5                   373                       # Track reads on a per bank basis
45system.physmem.perBankRdReqs::6                   330                       # Track reads on a per bank basis
46system.physmem.perBankRdReqs::7                   309                       # Track reads on a per bank basis
47system.physmem.perBankRdReqs::8                   260                       # Track reads on a per bank basis
48system.physmem.perBankRdReqs::9                   279                       # Track reads on a per bank basis
49system.physmem.perBankRdReqs::10                  362                       # Track reads on a per bank basis
50system.physmem.perBankRdReqs::11                  435                       # Track reads on a per bank basis
51system.physmem.perBankRdReqs::12                  441                       # Track reads on a per bank basis
52system.physmem.perBankRdReqs::13                  355                       # Track reads on a per bank basis
53system.physmem.perBankRdReqs::14                  370                       # Track reads on a per bank basis
54system.physmem.perBankRdReqs::15                  299                       # Track reads on a per bank basis
55system.physmem.perBankWrReqs::0                     0                       # Track writes on a per bank basis
56system.physmem.perBankWrReqs::1                     0                       # Track writes on a per bank basis
57system.physmem.perBankWrReqs::2                     0                       # Track writes on a per bank basis
58system.physmem.perBankWrReqs::3                     0                       # Track writes on a per bank basis
59system.physmem.perBankWrReqs::4                     0                       # Track writes on a per bank basis
60system.physmem.perBankWrReqs::5                     0                       # Track writes on a per bank basis
61system.physmem.perBankWrReqs::6                     0                       # Track writes on a per bank basis
62system.physmem.perBankWrReqs::7                     0                       # Track writes on a per bank basis
63system.physmem.perBankWrReqs::8                     0                       # Track writes on a per bank basis
64system.physmem.perBankWrReqs::9                     0                       # Track writes on a per bank basis
65system.physmem.perBankWrReqs::10                    0                       # Track writes on a per bank basis
66system.physmem.perBankWrReqs::11                    0                       # Track writes on a per bank basis
67system.physmem.perBankWrReqs::12                    0                       # Track writes on a per bank basis
68system.physmem.perBankWrReqs::13                    0                       # Track writes on a per bank basis
69system.physmem.perBankWrReqs::14                    0                       # Track writes on a per bank basis
70system.physmem.perBankWrReqs::15                    0                       # Track writes on a per bank basis
71system.physmem.numRdRetry                           0                       # Number of times rd buffer was full causing retry
72system.physmem.numWrRetry                           0                       # Number of times wr buffer was full causing retry
73system.physmem.totGap                     84674494000                       # Total gap between requests
74system.physmem.readPktSize::0                       0                       # Categorize read packet sizes
75system.physmem.readPktSize::1                       0                       # Categorize read packet sizes
76system.physmem.readPktSize::2                       0                       # Categorize read packet sizes
77system.physmem.readPktSize::3                       0                       # Categorize read packet sizes
78system.physmem.readPktSize::4                       0                       # Categorize read packet sizes
79system.physmem.readPktSize::5                       0                       # Categorize read packet sizes
80system.physmem.readPktSize::6                    5387                       # Categorize read packet sizes
81system.physmem.readPktSize::7                       0                       # Categorize read packet sizes
82system.physmem.readPktSize::8                       0                       # Categorize read packet sizes
83system.physmem.writePktSize::0                      0                       # categorize write packet sizes
84system.physmem.writePktSize::1                      0                       # categorize write packet sizes
85system.physmem.writePktSize::2                      0                       # categorize write packet sizes
86system.physmem.writePktSize::3                      0                       # categorize write packet sizes
87system.physmem.writePktSize::4                      0                       # categorize write packet sizes
88system.physmem.writePktSize::5                      0                       # categorize write packet sizes
89system.physmem.writePktSize::6                      0                       # categorize write packet sizes
90system.physmem.writePktSize::7                      0                       # categorize write packet sizes
91system.physmem.writePktSize::8                      0                       # categorize write packet sizes
92system.physmem.neitherpktsize::0                    0                       # categorize neither packet sizes
93system.physmem.neitherpktsize::1                    0                       # categorize neither packet sizes
94system.physmem.neitherpktsize::2                    0                       # categorize neither packet sizes
95system.physmem.neitherpktsize::3                    0                       # categorize neither packet sizes
96system.physmem.neitherpktsize::4                    0                       # categorize neither packet sizes
97system.physmem.neitherpktsize::5                    0                       # categorize neither packet sizes
98system.physmem.neitherpktsize::6                  172                       # categorize neither packet sizes
99system.physmem.neitherpktsize::7                    0                       # categorize neither packet sizes
100system.physmem.neitherpktsize::8                    0                       # categorize neither packet sizes
101system.physmem.rdQLenPdf::0                      4201                       # What read queue length does an incoming req see
102system.physmem.rdQLenPdf::1                       951                       # What read queue length does an incoming req see
103system.physmem.rdQLenPdf::2                       194                       # What read queue length does an incoming req see
104system.physmem.rdQLenPdf::3                        35                       # What read queue length does an incoming req see
105system.physmem.rdQLenPdf::4                         4                       # What read queue length does an incoming req see
106system.physmem.rdQLenPdf::5                         1                       # What read queue length does an incoming req see
107system.physmem.rdQLenPdf::6                         1                       # What read queue length does an incoming req see
108system.physmem.rdQLenPdf::7                         0                       # What read queue length does an incoming req see
109system.physmem.rdQLenPdf::8                         0                       # What read queue length does an incoming req see
110system.physmem.rdQLenPdf::9                         0                       # What read queue length does an incoming req see
111system.physmem.rdQLenPdf::10                        0                       # What read queue length does an incoming req see
112system.physmem.rdQLenPdf::11                        0                       # What read queue length does an incoming req see
113system.physmem.rdQLenPdf::12                        0                       # What read queue length does an incoming req see
114system.physmem.rdQLenPdf::13                        0                       # What read queue length does an incoming req see
115system.physmem.rdQLenPdf::14                        0                       # What read queue length does an incoming req see
116system.physmem.rdQLenPdf::15                        0                       # What read queue length does an incoming req see
117system.physmem.rdQLenPdf::16                        0                       # What read queue length does an incoming req see
118system.physmem.rdQLenPdf::17                        0                       # What read queue length does an incoming req see
119system.physmem.rdQLenPdf::18                        0                       # What read queue length does an incoming req see
120system.physmem.rdQLenPdf::19                        0                       # What read queue length does an incoming req see
121system.physmem.rdQLenPdf::20                        0                       # What read queue length does an incoming req see
122system.physmem.rdQLenPdf::21                        0                       # What read queue length does an incoming req see
123system.physmem.rdQLenPdf::22                        0                       # What read queue length does an incoming req see
124system.physmem.rdQLenPdf::23                        0                       # What read queue length does an incoming req see
125system.physmem.rdQLenPdf::24                        0                       # What read queue length does an incoming req see
126system.physmem.rdQLenPdf::25                        0                       # What read queue length does an incoming req see
127system.physmem.rdQLenPdf::26                        0                       # What read queue length does an incoming req see
128system.physmem.rdQLenPdf::27                        0                       # What read queue length does an incoming req see
129system.physmem.rdQLenPdf::28                        0                       # What read queue length does an incoming req see
130system.physmem.rdQLenPdf::29                        0                       # What read queue length does an incoming req see
131system.physmem.rdQLenPdf::30                        0                       # What read queue length does an incoming req see
132system.physmem.rdQLenPdf::31                        0                       # What read queue length does an incoming req see
133system.physmem.rdQLenPdf::32                        0                       # What read queue length does an incoming req see
134system.physmem.wrQLenPdf::0                         0                       # What write queue length does an incoming req see
135system.physmem.wrQLenPdf::1                         0                       # What write queue length does an incoming req see
136system.physmem.wrQLenPdf::2                         0                       # What write queue length does an incoming req see
137system.physmem.wrQLenPdf::3                         0                       # What write queue length does an incoming req see
138system.physmem.wrQLenPdf::4                         0                       # What write queue length does an incoming req see
139system.physmem.wrQLenPdf::5                         0                       # What write queue length does an incoming req see
140system.physmem.wrQLenPdf::6                         0                       # What write queue length does an incoming req see
141system.physmem.wrQLenPdf::7                         0                       # What write queue length does an incoming req see
142system.physmem.wrQLenPdf::8                         0                       # What write queue length does an incoming req see
143system.physmem.wrQLenPdf::9                         0                       # What write queue length does an incoming req see
144system.physmem.wrQLenPdf::10                        0                       # What write queue length does an incoming req see
145system.physmem.wrQLenPdf::11                        0                       # What write queue length does an incoming req see
146system.physmem.wrQLenPdf::12                        0                       # What write queue length does an incoming req see
147system.physmem.wrQLenPdf::13                        0                       # What write queue length does an incoming req see
148system.physmem.wrQLenPdf::14                        0                       # What write queue length does an incoming req see
149system.physmem.wrQLenPdf::15                        0                       # What write queue length does an incoming req see
150system.physmem.wrQLenPdf::16                        0                       # What write queue length does an incoming req see
151system.physmem.wrQLenPdf::17                        0                       # What write queue length does an incoming req see
152system.physmem.wrQLenPdf::18                        0                       # What write queue length does an incoming req see
153system.physmem.wrQLenPdf::19                        0                       # What write queue length does an incoming req see
154system.physmem.wrQLenPdf::20                        0                       # What write queue length does an incoming req see
155system.physmem.wrQLenPdf::21                        0                       # What write queue length does an incoming req see
156system.physmem.wrQLenPdf::22                        0                       # What write queue length does an incoming req see
157system.physmem.wrQLenPdf::23                        0                       # What write queue length does an incoming req see
158system.physmem.wrQLenPdf::24                        0                       # What write queue length does an incoming req see
159system.physmem.wrQLenPdf::25                        0                       # What write queue length does an incoming req see
160system.physmem.wrQLenPdf::26                        0                       # What write queue length does an incoming req see
161system.physmem.wrQLenPdf::27                        0                       # What write queue length does an incoming req see
162system.physmem.wrQLenPdf::28                        0                       # What write queue length does an incoming req see
163system.physmem.wrQLenPdf::29                        0                       # What write queue length does an incoming req see
164system.physmem.wrQLenPdf::30                        0                       # What write queue length does an incoming req see
165system.physmem.wrQLenPdf::31                        0                       # What write queue length does an incoming req see
166system.physmem.wrQLenPdf::32                        0                       # What write queue length does an incoming req see
167system.physmem.totQLat                       14711866                       # Total cycles spent in queuing delays
168system.physmem.totMemAccLat                 121393866                       # Sum of mem lat for all requests
169system.physmem.totBusLat                     21548000                       # Total cycles spent in databus access
170system.physmem.totBankLat                    85134000                       # Total cycles spent in bank access
171system.physmem.avgQLat                        2730.99                       # Average queueing delay per request
172system.physmem.avgBankLat                    15803.60                       # Average bank access latency per request
173system.physmem.avgBusLat                      4000.00                       # Average bus latency per request
174system.physmem.avgMemAccLat                  22534.60                       # Average memory access latency
175system.physmem.avgRdBW                           4.07                       # Average achieved read bandwidth in MB/s
176system.physmem.avgWrBW                           0.00                       # Average achieved write bandwidth in MB/s
177system.physmem.avgConsumedRdBW                   4.07                       # Average consumed read bandwidth in MB/s
178system.physmem.avgConsumedWrBW                   0.00                       # Average consumed write bandwidth in MB/s
179system.physmem.peakBW                        16000.00                       # Theoretical peak bandwidth in MB/s
180system.physmem.busUtil                           0.03                       # Data bus utilization in percentage
181system.physmem.avgRdQLen                         0.00                       # Average read queue length over time
182system.physmem.avgWrQLen                         0.00                       # Average write queue length over time
183system.physmem.readRowHits                       4765                       # Number of row buffer hits during reads
184system.physmem.writeRowHits                         0                       # Number of row buffer hits during writes
185system.physmem.readRowHitRate                   88.45                       # Row buffer hit rate for reads
186system.physmem.writeRowHitRate                    nan                       # Row buffer hit rate for writes
187system.physmem.avgGap                     15718302.21                       # Average gap between requests
188system.cpu.workload.num_syscalls                  400                       # Number of system calls
189system.cpu.numCycles                        169349051                       # number of cpu cycles simulated
190system.cpu.numWorkItemsStarted                      0                       # number of work items this cpu started
191system.cpu.numWorkItemsCompleted                    0                       # number of work items this cpu completed
192system.cpu.BPredUnit.lookups                 20696936                       # Number of BP lookups
193system.cpu.BPredUnit.condPredicted           20696936                       # Number of conditional branches predicted
194system.cpu.BPredUnit.condIncorrect            2256292                       # Number of conditional branches incorrect
195system.cpu.BPredUnit.BTBLookups              15133236                       # Number of BTB lookups
196system.cpu.BPredUnit.BTBHits                 13734962                       # Number of BTB hits
197system.cpu.BPredUnit.BTBCorrect                     0                       # Number of correct BTB predictions (this stat may not work properly.
198system.cpu.BPredUnit.usedRAS                        0                       # Number of times the RAS was used to get a target.
199system.cpu.BPredUnit.RASInCorrect                   0                       # Number of incorrect RAS predictions.
200system.cpu.fetch.icacheStallCycles           27265023                       # Number of cycles fetch is stalled on an Icache miss
201system.cpu.fetch.Insts                      227328092                       # Number of instructions fetch has processed
202system.cpu.fetch.Branches                    20696936                       # Number of branches that fetch encountered
203system.cpu.fetch.predictedBranches           13734962                       # Number of branches that fetch has predicted taken
204system.cpu.fetch.Cycles                      59711428                       # Number of cycles fetch has run and was not squashing or blocked
205system.cpu.fetch.SquashCycles                19294366                       # Number of cycles fetch has spent squashing
206system.cpu.fetch.BlockedCycles               65485440                       # Number of cycles fetch has spent blocked
207system.cpu.fetch.MiscStallCycles                  310                       # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
208system.cpu.fetch.PendingTrapStallCycles          1823                       # Number of stall cycles due to pending traps
209system.cpu.fetch.IcacheWaitRetryStallCycles           77                       # Number of stall cycles due to full MSHR
210system.cpu.fetch.CacheLines                  25705537                       # Number of cache lines fetched
211system.cpu.fetch.IcacheSquashes                473097                       # Number of outstanding Icache misses that were squashed
212system.cpu.fetch.rateDist::samples          169231475                       # Number of instructions fetched each cycle (Total)
213system.cpu.fetch.rateDist::mean              2.210885                       # Number of instructions fetched each cycle (Total)
214system.cpu.fetch.rateDist::stdev             3.333405                       # Number of instructions fetched each cycle (Total)
215system.cpu.fetch.rateDist::underflows               0      0.00%      0.00% # Number of instructions fetched each cycle (Total)
216system.cpu.fetch.rateDist::0                111185486     65.70%     65.70% # Number of instructions fetched each cycle (Total)
217system.cpu.fetch.rateDist::1                  3235568      1.91%     67.61% # Number of instructions fetched each cycle (Total)
218system.cpu.fetch.rateDist::2                  2477028      1.46%     69.08% # Number of instructions fetched each cycle (Total)
219system.cpu.fetch.rateDist::3                  3104255      1.83%     70.91% # Number of instructions fetched each cycle (Total)
220system.cpu.fetch.rateDist::4                  3512943      2.08%     72.99% # Number of instructions fetched each cycle (Total)
221system.cpu.fetch.rateDist::5                  3722385      2.20%     75.19% # Number of instructions fetched each cycle (Total)
222system.cpu.fetch.rateDist::6                  4581451      2.71%     77.89% # Number of instructions fetched each cycle (Total)
223system.cpu.fetch.rateDist::7                  2802404      1.66%     79.55% # Number of instructions fetched each cycle (Total)
224system.cpu.fetch.rateDist::8                 34609955     20.45%    100.00% # Number of instructions fetched each cycle (Total)
225system.cpu.fetch.rateDist::overflows                0      0.00%    100.00% # Number of instructions fetched each cycle (Total)
226system.cpu.fetch.rateDist::min_value                0                       # Number of instructions fetched each cycle (Total)
227system.cpu.fetch.rateDist::max_value                8                       # Number of instructions fetched each cycle (Total)
228system.cpu.fetch.rateDist::total            169231475                       # Number of instructions fetched each cycle (Total)
229system.cpu.fetch.branchRate                  0.122215                       # Number of branch fetches per cycle
230system.cpu.fetch.rate                        1.342364                       # Number of inst fetches per cycle
231system.cpu.decode.IdleCycles                 40175646                       # Number of cycles decode is idle
232system.cpu.decode.BlockedCycles              55730709                       # Number of cycles decode is blocked
233system.cpu.decode.RunCycles                  46717910                       # Number of cycles decode is running
234system.cpu.decode.UnblockCycles               9839836                       # Number of cycles decode is unblocking
235system.cpu.decode.SquashCycles               16767374                       # Number of cycles decode is squashing
236system.cpu.decode.DecodedInsts              365014393                       # Number of instructions handled by decode
237system.cpu.rename.SquashCycles               16767374                       # Number of cycles rename is squashing
238system.cpu.rename.IdleCycles                 47729605                       # Number of cycles rename is idle
239system.cpu.rename.BlockCycles                14672331                       # Number of cycles rename is blocking
240system.cpu.rename.serializeStallCycles          23050                       # count of cycles rename stalled for serializing inst
241system.cpu.rename.RunCycles                  48352284                       # Number of cycles rename is running
242system.cpu.rename.UnblockCycles              41686831                       # Number of cycles rename is unblocking
243system.cpu.rename.RenamedInsts              355859336                       # Number of instructions processed by rename
244system.cpu.rename.ROBFullEvents                   104                       # Number of times rename has blocked due to ROB full
245system.cpu.rename.IQFullEvents               17343697                       # Number of times rename has blocked due to IQ full
246system.cpu.rename.LSQFullEvents              22236120                       # Number of times rename has blocked due to LSQ full
247system.cpu.rename.FullRegisterEvents               51                       # Number of times there has been no free registers
248system.cpu.rename.RenamedOperands           410085130                       # Number of destination operands rename has renamed
249system.cpu.rename.RenameLookups             987094969                       # Number of register rename lookups that rename has made
250system.cpu.rename.int_rename_lookups        977133981                       # Number of integer rename lookups
251system.cpu.rename.fp_rename_lookups           9960988                       # Number of floating rename lookups
252system.cpu.rename.CommittedMaps             259428603                       # Number of HB maps that are committed
253system.cpu.rename.UndoneMaps                150656527                       # Number of HB maps that are undone due to squashing
254system.cpu.rename.serializingInsts               1756                       # count of serializing insts renamed
255system.cpu.rename.tempSerializingInsts           1746                       # count of temporary serializing insts renamed
256system.cpu.rename.skidInsts                  90004350                       # count of insts added to the skid buffer
257system.cpu.memDep0.insertedLoads             89661097                       # Number of loads inserted to the mem dependence unit.
258system.cpu.memDep0.insertedStores            32850020                       # Number of stores inserted to the mem dependence unit.
259system.cpu.memDep0.conflictingLoads          59013027                       # Number of conflicting loads.
260system.cpu.memDep0.conflictingStores         19193820                       # Number of conflicting stores.
261system.cpu.iq.iqInstsAdded                  342911318                       # Number of instructions added to the IQ (excludes non-spec)
262system.cpu.iq.iqNonSpecInstsAdded                4601                       # Number of non-speculative instructions added to the IQ
263system.cpu.iq.iqInstsIssued                 271901324                       # Number of instructions issued
264system.cpu.iq.iqSquashedInstsIssued            302838                       # Number of squashed instructions issued
265system.cpu.iq.iqSquashedInstsExamined       121030414                       # Number of squashed instructions iterated over during squash; mainly for profiling
266system.cpu.iq.iqSquashedOperandsExamined    246288577                       # Number of squashed operands that are examined and possibly removed from graph
267system.cpu.iq.iqSquashedNonSpecRemoved           3355                       # Number of squashed non-spec instructions that were removed
268system.cpu.iq.issued_per_cycle::samples     169231475                       # Number of insts issued each cycle
269system.cpu.iq.issued_per_cycle::mean         1.606683                       # Number of insts issued each cycle
270system.cpu.iq.issued_per_cycle::stdev        1.513723                       # Number of insts issued each cycle
271system.cpu.iq.issued_per_cycle::underflows            0      0.00%      0.00% # Number of insts issued each cycle
272system.cpu.iq.issued_per_cycle::0            47472289     28.05%     28.05% # Number of insts issued each cycle
273system.cpu.iq.issued_per_cycle::1            47010231     27.78%     55.83% # Number of insts issued each cycle
274system.cpu.iq.issued_per_cycle::2            33048937     19.53%     75.36% # Number of insts issued each cycle
275system.cpu.iq.issued_per_cycle::3            20116720     11.89%     87.25% # Number of insts issued each cycle
276system.cpu.iq.issued_per_cycle::4            13476087      7.96%     95.21% # Number of insts issued each cycle
277system.cpu.iq.issued_per_cycle::5             4976431      2.94%     98.15% # Number of insts issued each cycle
278system.cpu.iq.issued_per_cycle::6             2409834      1.42%     99.57% # Number of insts issued each cycle
279system.cpu.iq.issued_per_cycle::7              570016      0.34%     99.91% # Number of insts issued each cycle
280system.cpu.iq.issued_per_cycle::8              150930      0.09%    100.00% # Number of insts issued each cycle
281system.cpu.iq.issued_per_cycle::overflows            0      0.00%    100.00% # Number of insts issued each cycle
282system.cpu.iq.issued_per_cycle::min_value            0                       # Number of insts issued each cycle
283system.cpu.iq.issued_per_cycle::max_value            8                       # Number of insts issued each cycle
284system.cpu.iq.issued_per_cycle::total       169231475                       # Number of insts issued each cycle
285system.cpu.iq.fu_full::No_OpClass                   0      0.00%      0.00% # attempts to use FU when none available
286system.cpu.iq.fu_full::IntAlu                  133953      5.05%      5.05% # attempts to use FU when none available
287system.cpu.iq.fu_full::IntMult                      0      0.00%      5.05% # attempts to use FU when none available
288system.cpu.iq.fu_full::IntDiv                       0      0.00%      5.05% # attempts to use FU when none available
289system.cpu.iq.fu_full::FloatAdd                     0      0.00%      5.05% # attempts to use FU when none available
290system.cpu.iq.fu_full::FloatCmp                     0      0.00%      5.05% # attempts to use FU when none available
291system.cpu.iq.fu_full::FloatCvt                     0      0.00%      5.05% # attempts to use FU when none available
292system.cpu.iq.fu_full::FloatMult                    0      0.00%      5.05% # attempts to use FU when none available
293system.cpu.iq.fu_full::FloatDiv                     0      0.00%      5.05% # attempts to use FU when none available
294system.cpu.iq.fu_full::FloatSqrt                    0      0.00%      5.05% # attempts to use FU when none available
295system.cpu.iq.fu_full::SimdAdd                      0      0.00%      5.05% # attempts to use FU when none available
296system.cpu.iq.fu_full::SimdAddAcc                   0      0.00%      5.05% # attempts to use FU when none available
297system.cpu.iq.fu_full::SimdAlu                      0      0.00%      5.05% # attempts to use FU when none available
298system.cpu.iq.fu_full::SimdCmp                      0      0.00%      5.05% # attempts to use FU when none available
299system.cpu.iq.fu_full::SimdCvt                      0      0.00%      5.05% # attempts to use FU when none available
300system.cpu.iq.fu_full::SimdMisc                     0      0.00%      5.05% # attempts to use FU when none available
301system.cpu.iq.fu_full::SimdMult                     0      0.00%      5.05% # attempts to use FU when none available
302system.cpu.iq.fu_full::SimdMultAcc                  0      0.00%      5.05% # attempts to use FU when none available
303system.cpu.iq.fu_full::SimdShift                    0      0.00%      5.05% # attempts to use FU when none available
304system.cpu.iq.fu_full::SimdShiftAcc                 0      0.00%      5.05% # attempts to use FU when none available
305system.cpu.iq.fu_full::SimdSqrt                     0      0.00%      5.05% # attempts to use FU when none available
306system.cpu.iq.fu_full::SimdFloatAdd                 0      0.00%      5.05% # attempts to use FU when none available
307system.cpu.iq.fu_full::SimdFloatAlu                 0      0.00%      5.05% # attempts to use FU when none available
308system.cpu.iq.fu_full::SimdFloatCmp                 0      0.00%      5.05% # attempts to use FU when none available
309system.cpu.iq.fu_full::SimdFloatCvt                 0      0.00%      5.05% # attempts to use FU when none available
310system.cpu.iq.fu_full::SimdFloatDiv                 0      0.00%      5.05% # attempts to use FU when none available
311system.cpu.iq.fu_full::SimdFloatMisc                0      0.00%      5.05% # attempts to use FU when none available
312system.cpu.iq.fu_full::SimdFloatMult                0      0.00%      5.05% # attempts to use FU when none available
313system.cpu.iq.fu_full::SimdFloatMultAcc             0      0.00%      5.05% # attempts to use FU when none available
314system.cpu.iq.fu_full::SimdFloatSqrt                0      0.00%      5.05% # attempts to use FU when none available
315system.cpu.iq.fu_full::MemRead                2250624     84.89%     89.94% # attempts to use FU when none available
316system.cpu.iq.fu_full::MemWrite                266784     10.06%    100.00% # attempts to use FU when none available
317system.cpu.iq.fu_full::IprAccess                    0      0.00%    100.00% # attempts to use FU when none available
318system.cpu.iq.fu_full::InstPrefetch                 0      0.00%    100.00% # attempts to use FU when none available
319system.cpu.iq.FU_type_0::No_OpClass           1212972      0.45%      0.45% # Type of FU issued
320system.cpu.iq.FU_type_0::IntAlu             177077896     65.13%     65.57% # Type of FU issued
321system.cpu.iq.FU_type_0::IntMult                    0      0.00%     65.57% # Type of FU issued
322system.cpu.iq.FU_type_0::IntDiv                     0      0.00%     65.57% # Type of FU issued
323system.cpu.iq.FU_type_0::FloatAdd             1583975      0.58%     66.15% # Type of FU issued
324system.cpu.iq.FU_type_0::FloatCmp                   0      0.00%     66.15% # Type of FU issued
325system.cpu.iq.FU_type_0::FloatCvt                   0      0.00%     66.15% # Type of FU issued
326system.cpu.iq.FU_type_0::FloatMult                  0      0.00%     66.15% # Type of FU issued
327system.cpu.iq.FU_type_0::FloatDiv                   0      0.00%     66.15% # Type of FU issued
328system.cpu.iq.FU_type_0::FloatSqrt                  0      0.00%     66.15% # Type of FU issued
329system.cpu.iq.FU_type_0::SimdAdd                    0      0.00%     66.15% # Type of FU issued
330system.cpu.iq.FU_type_0::SimdAddAcc                 0      0.00%     66.15% # Type of FU issued
331system.cpu.iq.FU_type_0::SimdAlu                    0      0.00%     66.15% # Type of FU issued
332system.cpu.iq.FU_type_0::SimdCmp                    0      0.00%     66.15% # Type of FU issued
333system.cpu.iq.FU_type_0::SimdCvt                    0      0.00%     66.15% # Type of FU issued
334system.cpu.iq.FU_type_0::SimdMisc                   0      0.00%     66.15% # Type of FU issued
335system.cpu.iq.FU_type_0::SimdMult                   0      0.00%     66.15% # Type of FU issued
336system.cpu.iq.FU_type_0::SimdMultAcc                0      0.00%     66.15% # Type of FU issued
337system.cpu.iq.FU_type_0::SimdShift                  0      0.00%     66.15% # Type of FU issued
338system.cpu.iq.FU_type_0::SimdShiftAcc               0      0.00%     66.15% # Type of FU issued
339system.cpu.iq.FU_type_0::SimdSqrt                   0      0.00%     66.15% # Type of FU issued
340system.cpu.iq.FU_type_0::SimdFloatAdd               0      0.00%     66.15% # Type of FU issued
341system.cpu.iq.FU_type_0::SimdFloatAlu               0      0.00%     66.15% # Type of FU issued
342system.cpu.iq.FU_type_0::SimdFloatCmp               0      0.00%     66.15% # Type of FU issued
343system.cpu.iq.FU_type_0::SimdFloatCvt               0      0.00%     66.15% # Type of FU issued
344system.cpu.iq.FU_type_0::SimdFloatDiv               0      0.00%     66.15% # Type of FU issued
345system.cpu.iq.FU_type_0::SimdFloatMisc              0      0.00%     66.15% # Type of FU issued
346system.cpu.iq.FU_type_0::SimdFloatMult              0      0.00%     66.15% # Type of FU issued
347system.cpu.iq.FU_type_0::SimdFloatMultAcc            0      0.00%     66.15% # Type of FU issued
348system.cpu.iq.FU_type_0::SimdFloatSqrt              0      0.00%     66.15% # Type of FU issued
349system.cpu.iq.FU_type_0::MemRead             68517375     25.20%     91.35% # Type of FU issued
350system.cpu.iq.FU_type_0::MemWrite            23509106      8.65%    100.00% # Type of FU issued
351system.cpu.iq.FU_type_0::IprAccess                  0      0.00%    100.00% # Type of FU issued
352system.cpu.iq.FU_type_0::InstPrefetch               0      0.00%    100.00% # Type of FU issued
353system.cpu.iq.FU_type_0::total              271901324                       # Type of FU issued
354system.cpu.iq.rate                           1.605567                       # Inst issue rate
355system.cpu.iq.fu_busy_cnt                     2651361                       # FU busy when requested
356system.cpu.iq.fu_busy_rate                   0.009751                       # FU busy rate (busy events/executed inst)
357system.cpu.iq.int_inst_queue_reads          710689981                       # Number of integer instruction queue reads
358system.cpu.iq.int_inst_queue_writes         459620232                       # Number of integer instruction queue writes
359system.cpu.iq.int_inst_queue_wakeup_accesses    264156330                       # Number of integer instruction queue wakeup accesses
360system.cpu.iq.fp_inst_queue_reads             5298341                       # Number of floating instruction queue reads
361system.cpu.iq.fp_inst_queue_writes            4622160                       # Number of floating instruction queue writes
362system.cpu.iq.fp_inst_queue_wakeup_accesses      2541189                       # Number of floating instruction queue wakeup accesses
363system.cpu.iq.int_alu_accesses              270684077                       # Number of integer alu accesses
364system.cpu.iq.fp_alu_accesses                 2655636                       # Number of floating point alu accesses
365system.cpu.iew.lsq.thread0.forwLoads         19034495                       # Number of loads that had data forwarded from stores
366system.cpu.iew.lsq.thread0.invAddrLoads             0                       # Number of loads ignored due to an invalid address
367system.cpu.iew.lsq.thread0.squashedLoads     33011511                       # Number of loads squashed
368system.cpu.iew.lsq.thread0.ignoredResponses        33645                       # Number of memory responses ignored because the instruction is squashed
369system.cpu.iew.lsq.thread0.memOrderViolation       301635                       # Number of memory ordering violations
370system.cpu.iew.lsq.thread0.squashedStores     12334304                       # Number of stores squashed
371system.cpu.iew.lsq.thread0.invAddrSwpfs             0                       # Number of software prefetches ignored due to an invalid address
372system.cpu.iew.lsq.thread0.blockedLoads             0                       # Number of blocked loads due to partial load-store forwarding
373system.cpu.iew.lsq.thread0.rescheduledLoads        49870                       # Number of loads that were rescheduled
374system.cpu.iew.lsq.thread0.cacheBlocked            57                       # Number of times an access to memory failed due to the cache being blocked
375system.cpu.iew.iewIdleCycles                        0                       # Number of cycles IEW is idle
376system.cpu.iew.iewSquashCycles               16767374                       # Number of cycles IEW is squashing
377system.cpu.iew.iewBlockCycles                  579251                       # Number of cycles IEW is blocking
378system.cpu.iew.iewUnblockCycles                261764                       # Number of cycles IEW is unblocking
379system.cpu.iew.iewDispatchedInsts           342915919                       # Number of instructions dispatched to IQ
380system.cpu.iew.iewDispSquashedInsts            264352                       # Number of squashed instructions skipped by dispatch
381system.cpu.iew.iewDispLoadInsts              89661097                       # Number of dispatched load instructions
382system.cpu.iew.iewDispStoreInsts             32850020                       # Number of dispatched store instructions
383system.cpu.iew.iewDispNonSpecInsts               1726                       # Number of dispatched non-speculative instructions
384system.cpu.iew.iewIQFullEvents                 174105                       # Number of times the IQ has become full, causing a stall
385system.cpu.iew.iewLSQFullEvents                 29972                       # Number of times the LSQ has become full, causing a stall
386system.cpu.iew.memOrderViolationEvents         301635                       # Number of memory order violations
387system.cpu.iew.predictedTakenIncorrect        1337300                       # Number of branches that were predicted taken incorrectly
388system.cpu.iew.predictedNotTakenIncorrect      1023491                       # Number of branches that were predicted not taken incorrectly
389system.cpu.iew.branchMispredicts              2360791                       # Number of branch mispredicts detected at execute
390system.cpu.iew.iewExecutedInsts             268724619                       # Number of executed instructions
391system.cpu.iew.iewExecLoadInsts              67385634                       # Number of load instructions executed
392system.cpu.iew.iewExecSquashedInsts           3176705                       # Number of squashed instructions skipped in execute
393system.cpu.iew.exec_swp                             0                       # number of swp insts executed
394system.cpu.iew.exec_nop                             0                       # number of nop insts executed
395system.cpu.iew.exec_refs                     90490308                       # number of memory reference insts executed
396system.cpu.iew.exec_branches                 14777839                       # Number of branches executed
397system.cpu.iew.exec_stores                   23104674                       # Number of stores executed
398system.cpu.iew.exec_rate                     1.586809                       # Inst execution rate
399system.cpu.iew.wb_sent                      267641874                       # cumulative count of insts sent to commit
400system.cpu.iew.wb_count                     266697519                       # cumulative count of insts written-back
401system.cpu.iew.wb_producers                 215269478                       # num instructions producing a value
402system.cpu.iew.wb_consumers                 378445061                       # num instructions consuming a value
403system.cpu.iew.wb_penalized                         0                       # number of instrctions required to write to 'other' IQ
404system.cpu.iew.wb_rate                       1.574839                       # insts written-back per cycle
405system.cpu.iew.wb_fanout                     0.568826                       # average fanout of values written-back
406system.cpu.iew.wb_penalized_rate                    0                       # fraction of instructions written-back that wrote to 'other' IQ
407system.cpu.commit.commitSquashedInsts       121635359                       # The number of squashed insts skipped by commit
408system.cpu.commit.commitNonSpecStalls            1246                       # The number of times commit has been forced to stall to communicate backwards
409system.cpu.commit.branchMispredicts           2256476                       # The number of times a branch was mispredicted
410system.cpu.commit.committed_per_cycle::samples    152464101                       # Number of insts commited each cycle
411system.cpu.commit.committed_per_cycle::mean     1.451902                       # Number of insts commited each cycle
412system.cpu.commit.committed_per_cycle::stdev     1.927405                       # Number of insts commited each cycle
413system.cpu.commit.committed_per_cycle::underflows            0      0.00%      0.00% # Number of insts commited each cycle
414system.cpu.commit.committed_per_cycle::0     52775060     34.61%     34.61% # Number of insts commited each cycle
415system.cpu.commit.committed_per_cycle::1     57579919     37.77%     72.38% # Number of insts commited each cycle
416system.cpu.commit.committed_per_cycle::2     14057130      9.22%     81.60% # Number of insts commited each cycle
417system.cpu.commit.committed_per_cycle::3     11929298      7.82%     89.43% # Number of insts commited each cycle
418system.cpu.commit.committed_per_cycle::4      4294184      2.82%     92.24% # Number of insts commited each cycle
419system.cpu.commit.committed_per_cycle::5      2937870      1.93%     94.17% # Number of insts commited each cycle
420system.cpu.commit.committed_per_cycle::6      1056484      0.69%     94.86% # Number of insts commited each cycle
421system.cpu.commit.committed_per_cycle::7       997351      0.65%     95.52% # Number of insts commited each cycle
422system.cpu.commit.committed_per_cycle::8      6836805      4.48%    100.00% # Number of insts commited each cycle
423system.cpu.commit.committed_per_cycle::overflows            0      0.00%    100.00% # Number of insts commited each cycle
424system.cpu.commit.committed_per_cycle::min_value            0                       # Number of insts commited each cycle
425system.cpu.commit.committed_per_cycle::max_value            8                       # Number of insts commited each cycle
426system.cpu.commit.committed_per_cycle::total    152464101                       # Number of insts commited each cycle
427system.cpu.commit.committedInsts            132071192                       # Number of instructions committed
428system.cpu.commit.committedOps              221362960                       # Number of ops (including micro ops) committed
429system.cpu.commit.swp_count                         0                       # Number of s/w prefetches committed
430system.cpu.commit.refs                       77165302                       # Number of memory references committed
431system.cpu.commit.loads                      56649586                       # Number of loads committed
432system.cpu.commit.membars                           0                       # Number of memory barriers committed
433system.cpu.commit.branches                   12326938                       # Number of branches committed
434system.cpu.commit.fp_insts                    2162459                       # Number of committed floating point instructions.
435system.cpu.commit.int_insts                 220339549                       # Number of committed integer instructions.
436system.cpu.commit.function_calls                    0                       # Number of function calls committed.
437system.cpu.commit.bw_lim_events               6836805                       # number cycles where commit BW limit reached
438system.cpu.commit.bw_limited                        0                       # number of insts not committed due to BW limits
439system.cpu.rob.rob_reads                    488625615                       # The number of ROB reads
440system.cpu.rob.rob_writes                   702805180                       # The number of ROB writes
441system.cpu.timesIdled                            3014                       # Number of times that the entire CPU went into an idle state and unscheduled itself
442system.cpu.idleCycles                          117576                       # Total number of cycles that the CPU has spent unscheduled due to idling
443system.cpu.committedInsts                   132071192                       # Number of Instructions Simulated
444system.cpu.committedOps                     221362960                       # Number of Ops (including micro ops) Simulated
445system.cpu.committedInsts_total             132071192                       # Number of Instructions Simulated
446system.cpu.cpi                               1.282256                       # CPI: Cycles Per Instruction
447system.cpu.cpi_total                         1.282256                       # CPI: Total CPI of All Threads
448system.cpu.ipc                               0.779876                       # IPC: Instructions Per Cycle
449system.cpu.ipc_total                         0.779876                       # IPC: Total IPC of All Threads
450system.cpu.int_regfile_reads                567778401                       # number of integer regfile reads
451system.cpu.int_regfile_writes               302773713                       # number of integer regfile writes
452system.cpu.fp_regfile_reads                   3495333                       # number of floating regfile reads
453system.cpu.fp_regfile_writes                  2213146                       # number of floating regfile writes
454system.cpu.misc_regfile_reads               139456752                       # number of misc regfile reads
455system.cpu.misc_regfile_writes                    844                       # number of misc regfile writes
456system.cpu.icache.replacements                   5349                       # number of replacements
457system.cpu.icache.tagsinuse               1642.940012                       # Cycle average of tags in use
458system.cpu.icache.total_refs                 25695767                       # Total number of references to valid blocks.
459system.cpu.icache.sampled_refs                   7318                       # Sample count of references to valid blocks.
460system.cpu.icache.avg_refs                3511.310057                       # Average number of references to valid blocks.
461system.cpu.icache.warmup_cycle                      0                       # Cycle when the warmup percentage was hit.
462system.cpu.icache.occ_blocks::cpu.inst    1642.940012                       # Average occupied blocks per requestor
463system.cpu.icache.occ_percent::cpu.inst      0.802217                       # Average percentage of cache occupancy
464system.cpu.icache.occ_percent::total         0.802217                       # Average percentage of cache occupancy
465system.cpu.icache.ReadReq_hits::cpu.inst     25695767                       # number of ReadReq hits
466system.cpu.icache.ReadReq_hits::total        25695767                       # number of ReadReq hits
467system.cpu.icache.demand_hits::cpu.inst      25695767                       # number of demand (read+write) hits
468system.cpu.icache.demand_hits::total         25695767                       # number of demand (read+write) hits
469system.cpu.icache.overall_hits::cpu.inst     25695767                       # number of overall hits
470system.cpu.icache.overall_hits::total        25695767                       # number of overall hits
471system.cpu.icache.ReadReq_misses::cpu.inst         9770                       # number of ReadReq misses
472system.cpu.icache.ReadReq_misses::total          9770                       # number of ReadReq misses
473system.cpu.icache.demand_misses::cpu.inst         9770                       # number of demand (read+write) misses
474system.cpu.icache.demand_misses::total           9770                       # number of demand (read+write) misses
475system.cpu.icache.overall_misses::cpu.inst         9770                       # number of overall misses
476system.cpu.icache.overall_misses::total          9770                       # number of overall misses
477system.cpu.icache.ReadReq_miss_latency::cpu.inst    270457998                       # number of ReadReq miss cycles
478system.cpu.icache.ReadReq_miss_latency::total    270457998                       # number of ReadReq miss cycles
479system.cpu.icache.demand_miss_latency::cpu.inst    270457998                       # number of demand (read+write) miss cycles
480system.cpu.icache.demand_miss_latency::total    270457998                       # number of demand (read+write) miss cycles
481system.cpu.icache.overall_miss_latency::cpu.inst    270457998                       # number of overall miss cycles
482system.cpu.icache.overall_miss_latency::total    270457998                       # number of overall miss cycles
483system.cpu.icache.ReadReq_accesses::cpu.inst     25705537                       # number of ReadReq accesses(hits+misses)
484system.cpu.icache.ReadReq_accesses::total     25705537                       # number of ReadReq accesses(hits+misses)
485system.cpu.icache.demand_accesses::cpu.inst     25705537                       # number of demand (read+write) accesses
486system.cpu.icache.demand_accesses::total     25705537                       # number of demand (read+write) accesses
487system.cpu.icache.overall_accesses::cpu.inst     25705537                       # number of overall (read+write) accesses
488system.cpu.icache.overall_accesses::total     25705537                       # number of overall (read+write) accesses
489system.cpu.icache.ReadReq_miss_rate::cpu.inst     0.000380                       # miss rate for ReadReq accesses
490system.cpu.icache.ReadReq_miss_rate::total     0.000380                       # miss rate for ReadReq accesses
491system.cpu.icache.demand_miss_rate::cpu.inst     0.000380                       # miss rate for demand accesses
492system.cpu.icache.demand_miss_rate::total     0.000380                       # miss rate for demand accesses
493system.cpu.icache.overall_miss_rate::cpu.inst     0.000380                       # miss rate for overall accesses
494system.cpu.icache.overall_miss_rate::total     0.000380                       # miss rate for overall accesses
495system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 27682.497236                       # average ReadReq miss latency
496system.cpu.icache.ReadReq_avg_miss_latency::total 27682.497236                       # average ReadReq miss latency
497system.cpu.icache.demand_avg_miss_latency::cpu.inst 27682.497236                       # average overall miss latency
498system.cpu.icache.demand_avg_miss_latency::total 27682.497236                       # average overall miss latency
499system.cpu.icache.overall_avg_miss_latency::cpu.inst 27682.497236                       # average overall miss latency
500system.cpu.icache.overall_avg_miss_latency::total 27682.497236                       # average overall miss latency
501system.cpu.icache.blocked_cycles::no_mshrs          937                       # number of cycles access was blocked
502system.cpu.icache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
503system.cpu.icache.blocked::no_mshrs                26                       # number of cycles access was blocked
504system.cpu.icache.blocked::no_targets               0                       # number of cycles access was blocked
505system.cpu.icache.avg_blocked_cycles::no_mshrs    36.038462                       # average number of cycles each access was blocked
506system.cpu.icache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
507system.cpu.icache.fast_writes                       0                       # number of fast writes performed
508system.cpu.icache.cache_copies                      0                       # number of cache copies performed
509system.cpu.icache.ReadReq_mshr_hits::cpu.inst         2279                       # number of ReadReq MSHR hits
510system.cpu.icache.ReadReq_mshr_hits::total         2279                       # number of ReadReq MSHR hits
511system.cpu.icache.demand_mshr_hits::cpu.inst         2279                       # number of demand (read+write) MSHR hits
512system.cpu.icache.demand_mshr_hits::total         2279                       # number of demand (read+write) MSHR hits
513system.cpu.icache.overall_mshr_hits::cpu.inst         2279                       # number of overall MSHR hits
514system.cpu.icache.overall_mshr_hits::total         2279                       # number of overall MSHR hits
515system.cpu.icache.ReadReq_mshr_misses::cpu.inst         7491                       # number of ReadReq MSHR misses
516system.cpu.icache.ReadReq_mshr_misses::total         7491                       # number of ReadReq MSHR misses
517system.cpu.icache.demand_mshr_misses::cpu.inst         7491                       # number of demand (read+write) MSHR misses
518system.cpu.icache.demand_mshr_misses::total         7491                       # number of demand (read+write) MSHR misses
519system.cpu.icache.overall_mshr_misses::cpu.inst         7491                       # number of overall MSHR misses
520system.cpu.icache.overall_mshr_misses::total         7491                       # number of overall MSHR misses
521system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst    205062498                       # number of ReadReq MSHR miss cycles
522system.cpu.icache.ReadReq_mshr_miss_latency::total    205062498                       # number of ReadReq MSHR miss cycles
523system.cpu.icache.demand_mshr_miss_latency::cpu.inst    205062498                       # number of demand (read+write) MSHR miss cycles
524system.cpu.icache.demand_mshr_miss_latency::total    205062498                       # number of demand (read+write) MSHR miss cycles
525system.cpu.icache.overall_mshr_miss_latency::cpu.inst    205062498                       # number of overall MSHR miss cycles
526system.cpu.icache.overall_mshr_miss_latency::total    205062498                       # number of overall MSHR miss cycles
527system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst     0.000291                       # mshr miss rate for ReadReq accesses
528system.cpu.icache.ReadReq_mshr_miss_rate::total     0.000291                       # mshr miss rate for ReadReq accesses
529system.cpu.icache.demand_mshr_miss_rate::cpu.inst     0.000291                       # mshr miss rate for demand accesses
530system.cpu.icache.demand_mshr_miss_rate::total     0.000291                       # mshr miss rate for demand accesses
531system.cpu.icache.overall_mshr_miss_rate::cpu.inst     0.000291                       # mshr miss rate for overall accesses
532system.cpu.icache.overall_mshr_miss_rate::total     0.000291                       # mshr miss rate for overall accesses
533system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 27374.515819                       # average ReadReq mshr miss latency
534system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 27374.515819                       # average ReadReq mshr miss latency
535system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 27374.515819                       # average overall mshr miss latency
536system.cpu.icache.demand_avg_mshr_miss_latency::total 27374.515819                       # average overall mshr miss latency
537system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 27374.515819                       # average overall mshr miss latency
538system.cpu.icache.overall_avg_mshr_miss_latency::total 27374.515819                       # average overall mshr miss latency
539system.cpu.icache.no_allocate_misses                0                       # Number of misses that were no-allocate
540system.cpu.dcache.replacements                     56                       # number of replacements
541system.cpu.dcache.tagsinuse               1425.106127                       # Cycle average of tags in use
542system.cpu.dcache.total_refs                 68695607                       # Total number of references to valid blocks.
543system.cpu.dcache.sampled_refs                   1989                       # Sample count of references to valid blocks.
544system.cpu.dcache.avg_refs               34537.761187                       # Average number of references to valid blocks.
545system.cpu.dcache.warmup_cycle                      0                       # Cycle when the warmup percentage was hit.
546system.cpu.dcache.occ_blocks::cpu.data    1425.106127                       # Average occupied blocks per requestor
547system.cpu.dcache.occ_percent::cpu.data      0.347926                       # Average percentage of cache occupancy
548system.cpu.dcache.occ_percent::total         0.347926                       # Average percentage of cache occupancy
549system.cpu.dcache.ReadReq_hits::cpu.data     48181413                       # number of ReadReq hits
550system.cpu.dcache.ReadReq_hits::total        48181413                       # number of ReadReq hits
551system.cpu.dcache.WriteReq_hits::cpu.data     20513994                       # number of WriteReq hits
552system.cpu.dcache.WriteReq_hits::total       20513994                       # number of WriteReq hits
553system.cpu.dcache.demand_hits::cpu.data      68695407                       # number of demand (read+write) hits
554system.cpu.dcache.demand_hits::total         68695407                       # number of demand (read+write) hits
555system.cpu.dcache.overall_hits::cpu.data     68695407                       # number of overall hits
556system.cpu.dcache.overall_hits::total        68695407                       # number of overall hits
557system.cpu.dcache.ReadReq_misses::cpu.data          817                       # number of ReadReq misses
558system.cpu.dcache.ReadReq_misses::total           817                       # number of ReadReq misses
559system.cpu.dcache.WriteReq_misses::cpu.data         1736                       # number of WriteReq misses
560system.cpu.dcache.WriteReq_misses::total         1736                       # number of WriteReq misses
561system.cpu.dcache.demand_misses::cpu.data         2553                       # number of demand (read+write) misses
562system.cpu.dcache.demand_misses::total           2553                       # number of demand (read+write) misses
563system.cpu.dcache.overall_misses::cpu.data         2553                       # number of overall misses
564system.cpu.dcache.overall_misses::total          2553                       # number of overall misses
565system.cpu.dcache.ReadReq_miss_latency::cpu.data     37812500                       # number of ReadReq miss cycles
566system.cpu.dcache.ReadReq_miss_latency::total     37812500                       # number of ReadReq miss cycles
567system.cpu.dcache.WriteReq_miss_latency::cpu.data     76776000                       # number of WriteReq miss cycles
568system.cpu.dcache.WriteReq_miss_latency::total     76776000                       # number of WriteReq miss cycles
569system.cpu.dcache.demand_miss_latency::cpu.data    114588500                       # number of demand (read+write) miss cycles
570system.cpu.dcache.demand_miss_latency::total    114588500                       # number of demand (read+write) miss cycles
571system.cpu.dcache.overall_miss_latency::cpu.data    114588500                       # number of overall miss cycles
572system.cpu.dcache.overall_miss_latency::total    114588500                       # number of overall miss cycles
573system.cpu.dcache.ReadReq_accesses::cpu.data     48182230                       # number of ReadReq accesses(hits+misses)
574system.cpu.dcache.ReadReq_accesses::total     48182230                       # number of ReadReq accesses(hits+misses)
575system.cpu.dcache.WriteReq_accesses::cpu.data     20515730                       # number of WriteReq accesses(hits+misses)
576system.cpu.dcache.WriteReq_accesses::total     20515730                       # number of WriteReq accesses(hits+misses)
577system.cpu.dcache.demand_accesses::cpu.data     68697960                       # number of demand (read+write) accesses
578system.cpu.dcache.demand_accesses::total     68697960                       # number of demand (read+write) accesses
579system.cpu.dcache.overall_accesses::cpu.data     68697960                       # number of overall (read+write) accesses
580system.cpu.dcache.overall_accesses::total     68697960                       # number of overall (read+write) accesses
581system.cpu.dcache.ReadReq_miss_rate::cpu.data     0.000017                       # miss rate for ReadReq accesses
582system.cpu.dcache.ReadReq_miss_rate::total     0.000017                       # miss rate for ReadReq accesses
583system.cpu.dcache.WriteReq_miss_rate::cpu.data     0.000085                       # miss rate for WriteReq accesses
584system.cpu.dcache.WriteReq_miss_rate::total     0.000085                       # miss rate for WriteReq accesses
585system.cpu.dcache.demand_miss_rate::cpu.data     0.000037                       # miss rate for demand accesses
586system.cpu.dcache.demand_miss_rate::total     0.000037                       # miss rate for demand accesses
587system.cpu.dcache.overall_miss_rate::cpu.data     0.000037                       # miss rate for overall accesses
588system.cpu.dcache.overall_miss_rate::total     0.000037                       # miss rate for overall accesses
589system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 46282.129743                       # average ReadReq miss latency
590system.cpu.dcache.ReadReq_avg_miss_latency::total 46282.129743                       # average ReadReq miss latency
591system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 44225.806452                       # average WriteReq miss latency
592system.cpu.dcache.WriteReq_avg_miss_latency::total 44225.806452                       # average WriteReq miss latency
593system.cpu.dcache.demand_avg_miss_latency::cpu.data 44883.862123                       # average overall miss latency
594system.cpu.dcache.demand_avg_miss_latency::total 44883.862123                       # average overall miss latency
595system.cpu.dcache.overall_avg_miss_latency::cpu.data 44883.862123                       # average overall miss latency
596system.cpu.dcache.overall_avg_miss_latency::total 44883.862123                       # average overall miss latency
597system.cpu.dcache.blocked_cycles::no_mshrs          262                       # number of cycles access was blocked
598system.cpu.dcache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
599system.cpu.dcache.blocked::no_mshrs                 6                       # number of cycles access was blocked
600system.cpu.dcache.blocked::no_targets               0                       # number of cycles access was blocked
601system.cpu.dcache.avg_blocked_cycles::no_mshrs    43.666667                       # average number of cycles each access was blocked
602system.cpu.dcache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
603system.cpu.dcache.fast_writes                       0                       # number of fast writes performed
604system.cpu.dcache.cache_copies                      0                       # number of cache copies performed
605system.cpu.dcache.writebacks::writebacks           13                       # number of writebacks
606system.cpu.dcache.writebacks::total                13                       # number of writebacks
607system.cpu.dcache.ReadReq_mshr_hits::cpu.data          388                       # number of ReadReq MSHR hits
608system.cpu.dcache.ReadReq_mshr_hits::total          388                       # number of ReadReq MSHR hits
609system.cpu.dcache.WriteReq_mshr_hits::cpu.data            2                       # number of WriteReq MSHR hits
610system.cpu.dcache.WriteReq_mshr_hits::total            2                       # number of WriteReq MSHR hits
611system.cpu.dcache.demand_mshr_hits::cpu.data          390                       # number of demand (read+write) MSHR hits
612system.cpu.dcache.demand_mshr_hits::total          390                       # number of demand (read+write) MSHR hits
613system.cpu.dcache.overall_mshr_hits::cpu.data          390                       # number of overall MSHR hits
614system.cpu.dcache.overall_mshr_hits::total          390                       # number of overall MSHR hits
615system.cpu.dcache.ReadReq_mshr_misses::cpu.data          429                       # number of ReadReq MSHR misses
616system.cpu.dcache.ReadReq_mshr_misses::total          429                       # number of ReadReq MSHR misses
617system.cpu.dcache.WriteReq_mshr_misses::cpu.data         1734                       # number of WriteReq MSHR misses
618system.cpu.dcache.WriteReq_mshr_misses::total         1734                       # number of WriteReq MSHR misses
619system.cpu.dcache.demand_mshr_misses::cpu.data         2163                       # number of demand (read+write) MSHR misses
620system.cpu.dcache.demand_mshr_misses::total         2163                       # number of demand (read+write) MSHR misses
621system.cpu.dcache.overall_mshr_misses::cpu.data         2163                       # number of overall MSHR misses
622system.cpu.dcache.overall_mshr_misses::total         2163                       # number of overall MSHR misses
623system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data     22702000                       # number of ReadReq MSHR miss cycles
624system.cpu.dcache.ReadReq_mshr_miss_latency::total     22702000                       # number of ReadReq MSHR miss cycles
625system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data     73194000                       # number of WriteReq MSHR miss cycles
626system.cpu.dcache.WriteReq_mshr_miss_latency::total     73194000                       # number of WriteReq MSHR miss cycles
627system.cpu.dcache.demand_mshr_miss_latency::cpu.data     95896000                       # number of demand (read+write) MSHR miss cycles
628system.cpu.dcache.demand_mshr_miss_latency::total     95896000                       # number of demand (read+write) MSHR miss cycles
629system.cpu.dcache.overall_mshr_miss_latency::cpu.data     95896000                       # number of overall MSHR miss cycles
630system.cpu.dcache.overall_mshr_miss_latency::total     95896000                       # number of overall MSHR miss cycles
631system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data     0.000009                       # mshr miss rate for ReadReq accesses
632system.cpu.dcache.ReadReq_mshr_miss_rate::total     0.000009                       # mshr miss rate for ReadReq accesses
633system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data     0.000085                       # mshr miss rate for WriteReq accesses
634system.cpu.dcache.WriteReq_mshr_miss_rate::total     0.000085                       # mshr miss rate for WriteReq accesses
635system.cpu.dcache.demand_mshr_miss_rate::cpu.data     0.000031                       # mshr miss rate for demand accesses
636system.cpu.dcache.demand_mshr_miss_rate::total     0.000031                       # mshr miss rate for demand accesses
637system.cpu.dcache.overall_mshr_miss_rate::cpu.data     0.000031                       # mshr miss rate for overall accesses
638system.cpu.dcache.overall_mshr_miss_rate::total     0.000031                       # mshr miss rate for overall accesses
639system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 52918.414918                       # average ReadReq mshr miss latency
640system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 52918.414918                       # average ReadReq mshr miss latency
641system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 42211.072664                       # average WriteReq mshr miss latency
642system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 42211.072664                       # average WriteReq mshr miss latency
643system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 44334.720296                       # average overall mshr miss latency
644system.cpu.dcache.demand_avg_mshr_miss_latency::total 44334.720296                       # average overall mshr miss latency
645system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 44334.720296                       # average overall mshr miss latency
646system.cpu.dcache.overall_avg_mshr_miss_latency::total 44334.720296                       # average overall mshr miss latency
647system.cpu.dcache.no_allocate_misses                0                       # Number of misses that were no-allocate
648system.cpu.l2cache.replacements                     0                       # number of replacements
649system.cpu.l2cache.tagsinuse              2574.474688                       # Cycle average of tags in use
650system.cpu.l2cache.total_refs                    3918                       # Total number of references to valid blocks.
651system.cpu.l2cache.sampled_refs                  3834                       # Sample count of references to valid blocks.
652system.cpu.l2cache.avg_refs                  1.021909                       # Average number of references to valid blocks.
653system.cpu.l2cache.warmup_cycle                     0                       # Cycle when the warmup percentage was hit.
654system.cpu.l2cache.occ_blocks::writebacks     1.998861                       # Average occupied blocks per requestor
655system.cpu.l2cache.occ_blocks::cpu.inst   2280.064423                       # Average occupied blocks per requestor
656system.cpu.l2cache.occ_blocks::cpu.data    292.411404                       # Average occupied blocks per requestor
657system.cpu.l2cache.occ_percent::writebacks     0.000061                       # Average percentage of cache occupancy
658system.cpu.l2cache.occ_percent::cpu.inst     0.069582                       # Average percentage of cache occupancy
659system.cpu.l2cache.occ_percent::cpu.data     0.008924                       # Average percentage of cache occupancy
660system.cpu.l2cache.occ_percent::total        0.078567                       # Average percentage of cache occupancy
661system.cpu.l2cache.ReadReq_hits::cpu.inst         3883                       # number of ReadReq hits
662system.cpu.l2cache.ReadReq_hits::cpu.data           32                       # number of ReadReq hits
663system.cpu.l2cache.ReadReq_hits::total           3915                       # number of ReadReq hits
664system.cpu.l2cache.Writeback_hits::writebacks           13                       # number of Writeback hits
665system.cpu.l2cache.Writeback_hits::total           13                       # number of Writeback hits
666system.cpu.l2cache.ReadExReq_hits::cpu.data            8                       # number of ReadExReq hits
667system.cpu.l2cache.ReadExReq_hits::total            8                       # number of ReadExReq hits
668system.cpu.l2cache.demand_hits::cpu.inst         3883                       # number of demand (read+write) hits
669system.cpu.l2cache.demand_hits::cpu.data           40                       # number of demand (read+write) hits
670system.cpu.l2cache.demand_hits::total            3923                       # number of demand (read+write) hits
671system.cpu.l2cache.overall_hits::cpu.inst         3883                       # number of overall hits
672system.cpu.l2cache.overall_hits::cpu.data           40                       # number of overall hits
673system.cpu.l2cache.overall_hits::total           3923                       # number of overall hits
674system.cpu.l2cache.ReadReq_misses::cpu.inst         3436                       # number of ReadReq misses
675system.cpu.l2cache.ReadReq_misses::cpu.data          396                       # number of ReadReq misses
676system.cpu.l2cache.ReadReq_misses::total         3832                       # number of ReadReq misses
677system.cpu.l2cache.UpgradeReq_misses::cpu.data          172                       # number of UpgradeReq misses
678system.cpu.l2cache.UpgradeReq_misses::total          172                       # number of UpgradeReq misses
679system.cpu.l2cache.ReadExReq_misses::cpu.data         1555                       # number of ReadExReq misses
680system.cpu.l2cache.ReadExReq_misses::total         1555                       # number of ReadExReq misses
681system.cpu.l2cache.demand_misses::cpu.inst         3436                       # number of demand (read+write) misses
682system.cpu.l2cache.demand_misses::cpu.data         1951                       # number of demand (read+write) misses
683system.cpu.l2cache.demand_misses::total          5387                       # number of demand (read+write) misses
684system.cpu.l2cache.overall_misses::cpu.inst         3436                       # number of overall misses
685system.cpu.l2cache.overall_misses::cpu.data         1951                       # number of overall misses
686system.cpu.l2cache.overall_misses::total         5387                       # number of overall misses
687system.cpu.l2cache.ReadReq_miss_latency::cpu.inst    158572500                       # number of ReadReq miss cycles
688system.cpu.l2cache.ReadReq_miss_latency::cpu.data     21872000                       # number of ReadReq miss cycles
689system.cpu.l2cache.ReadReq_miss_latency::total    180444500                       # number of ReadReq miss cycles
690system.cpu.l2cache.ReadExReq_miss_latency::cpu.data     67710500                       # number of ReadExReq miss cycles
691system.cpu.l2cache.ReadExReq_miss_latency::total     67710500                       # number of ReadExReq miss cycles
692system.cpu.l2cache.demand_miss_latency::cpu.inst    158572500                       # number of demand (read+write) miss cycles
693system.cpu.l2cache.demand_miss_latency::cpu.data     89582500                       # number of demand (read+write) miss cycles
694system.cpu.l2cache.demand_miss_latency::total    248155000                       # number of demand (read+write) miss cycles
695system.cpu.l2cache.overall_miss_latency::cpu.inst    158572500                       # number of overall miss cycles
696system.cpu.l2cache.overall_miss_latency::cpu.data     89582500                       # number of overall miss cycles
697system.cpu.l2cache.overall_miss_latency::total    248155000                       # number of overall miss cycles
698system.cpu.l2cache.ReadReq_accesses::cpu.inst         7319                       # number of ReadReq accesses(hits+misses)
699system.cpu.l2cache.ReadReq_accesses::cpu.data          428                       # number of ReadReq accesses(hits+misses)
700system.cpu.l2cache.ReadReq_accesses::total         7747                       # number of ReadReq accesses(hits+misses)
701system.cpu.l2cache.Writeback_accesses::writebacks           13                       # number of Writeback accesses(hits+misses)
702system.cpu.l2cache.Writeback_accesses::total           13                       # number of Writeback accesses(hits+misses)
703system.cpu.l2cache.UpgradeReq_accesses::cpu.data          172                       # number of UpgradeReq accesses(hits+misses)
704system.cpu.l2cache.UpgradeReq_accesses::total          172                       # number of UpgradeReq accesses(hits+misses)
705system.cpu.l2cache.ReadExReq_accesses::cpu.data         1563                       # number of ReadExReq accesses(hits+misses)
706system.cpu.l2cache.ReadExReq_accesses::total         1563                       # number of ReadExReq accesses(hits+misses)
707system.cpu.l2cache.demand_accesses::cpu.inst         7319                       # number of demand (read+write) accesses
708system.cpu.l2cache.demand_accesses::cpu.data         1991                       # number of demand (read+write) accesses
709system.cpu.l2cache.demand_accesses::total         9310                       # number of demand (read+write) accesses
710system.cpu.l2cache.overall_accesses::cpu.inst         7319                       # number of overall (read+write) accesses
711system.cpu.l2cache.overall_accesses::cpu.data         1991                       # number of overall (read+write) accesses
712system.cpu.l2cache.overall_accesses::total         9310                       # number of overall (read+write) accesses
713system.cpu.l2cache.ReadReq_miss_rate::cpu.inst     0.469463                       # miss rate for ReadReq accesses
714system.cpu.l2cache.ReadReq_miss_rate::cpu.data     0.925234                       # miss rate for ReadReq accesses
715system.cpu.l2cache.ReadReq_miss_rate::total     0.494643                       # miss rate for ReadReq accesses
716system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data            1                       # miss rate for UpgradeReq accesses
717system.cpu.l2cache.UpgradeReq_miss_rate::total            1                       # miss rate for UpgradeReq accesses
718system.cpu.l2cache.ReadExReq_miss_rate::cpu.data     0.994882                       # miss rate for ReadExReq accesses
719system.cpu.l2cache.ReadExReq_miss_rate::total     0.994882                       # miss rate for ReadExReq accesses
720system.cpu.l2cache.demand_miss_rate::cpu.inst     0.469463                       # miss rate for demand accesses
721system.cpu.l2cache.demand_miss_rate::cpu.data     0.979910                       # miss rate for demand accesses
722system.cpu.l2cache.demand_miss_rate::total     0.578625                       # miss rate for demand accesses
723system.cpu.l2cache.overall_miss_rate::cpu.inst     0.469463                       # miss rate for overall accesses
724system.cpu.l2cache.overall_miss_rate::cpu.data     0.979910                       # miss rate for overall accesses
725system.cpu.l2cache.overall_miss_rate::total     0.578625                       # miss rate for overall accesses
726system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 46150.320140                       # average ReadReq miss latency
727system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 55232.323232                       # average ReadReq miss latency
728system.cpu.l2cache.ReadReq_avg_miss_latency::total 47088.856994                       # average ReadReq miss latency
729system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 43543.729904                       # average ReadExReq miss latency
730system.cpu.l2cache.ReadExReq_avg_miss_latency::total 43543.729904                       # average ReadExReq miss latency
731system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 46150.320140                       # average overall miss latency
732system.cpu.l2cache.demand_avg_miss_latency::cpu.data 45916.196822                       # average overall miss latency
733system.cpu.l2cache.demand_avg_miss_latency::total 46065.528123                       # average overall miss latency
734system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 46150.320140                       # average overall miss latency
735system.cpu.l2cache.overall_avg_miss_latency::cpu.data 45916.196822                       # average overall miss latency
736system.cpu.l2cache.overall_avg_miss_latency::total 46065.528123                       # average overall miss latency
737system.cpu.l2cache.blocked_cycles::no_mshrs            0                       # number of cycles access was blocked
738system.cpu.l2cache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
739system.cpu.l2cache.blocked::no_mshrs                0                       # number of cycles access was blocked
740system.cpu.l2cache.blocked::no_targets              0                       # number of cycles access was blocked
741system.cpu.l2cache.avg_blocked_cycles::no_mshrs          nan                       # average number of cycles each access was blocked
742system.cpu.l2cache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
743system.cpu.l2cache.fast_writes                      0                       # number of fast writes performed
744system.cpu.l2cache.cache_copies                     0                       # number of cache copies performed
745system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst         3436                       # number of ReadReq MSHR misses
746system.cpu.l2cache.ReadReq_mshr_misses::cpu.data          396                       # number of ReadReq MSHR misses
747system.cpu.l2cache.ReadReq_mshr_misses::total         3832                       # number of ReadReq MSHR misses
748system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data          172                       # number of UpgradeReq MSHR misses
749system.cpu.l2cache.UpgradeReq_mshr_misses::total          172                       # number of UpgradeReq MSHR misses
750system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data         1555                       # number of ReadExReq MSHR misses
751system.cpu.l2cache.ReadExReq_mshr_misses::total         1555                       # number of ReadExReq MSHR misses
752system.cpu.l2cache.demand_mshr_misses::cpu.inst         3436                       # number of demand (read+write) MSHR misses
753system.cpu.l2cache.demand_mshr_misses::cpu.data         1951                       # number of demand (read+write) MSHR misses
754system.cpu.l2cache.demand_mshr_misses::total         5387                       # number of demand (read+write) MSHR misses
755system.cpu.l2cache.overall_mshr_misses::cpu.inst         3436                       # number of overall MSHR misses
756system.cpu.l2cache.overall_mshr_misses::cpu.data         1951                       # number of overall MSHR misses
757system.cpu.l2cache.overall_mshr_misses::total         5387                       # number of overall MSHR misses
758system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst    115214557                       # number of ReadReq MSHR miss cycles
759system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data     16918595                       # number of ReadReq MSHR miss cycles
760system.cpu.l2cache.ReadReq_mshr_miss_latency::total    132133152                       # number of ReadReq MSHR miss cycles
761system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data      1720172                       # number of UpgradeReq MSHR miss cycles
762system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total      1720172                       # number of UpgradeReq MSHR miss cycles
763system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data     47963988                       # number of ReadExReq MSHR miss cycles
764system.cpu.l2cache.ReadExReq_mshr_miss_latency::total     47963988                       # number of ReadExReq MSHR miss cycles
765system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst    115214557                       # number of demand (read+write) MSHR miss cycles
766system.cpu.l2cache.demand_mshr_miss_latency::cpu.data     64882583                       # number of demand (read+write) MSHR miss cycles
767system.cpu.l2cache.demand_mshr_miss_latency::total    180097140                       # number of demand (read+write) MSHR miss cycles
768system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst    115214557                       # number of overall MSHR miss cycles
769system.cpu.l2cache.overall_mshr_miss_latency::cpu.data     64882583                       # number of overall MSHR miss cycles
770system.cpu.l2cache.overall_mshr_miss_latency::total    180097140                       # number of overall MSHR miss cycles
771system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst     0.469463                       # mshr miss rate for ReadReq accesses
772system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data     0.925234                       # mshr miss rate for ReadReq accesses
773system.cpu.l2cache.ReadReq_mshr_miss_rate::total     0.494643                       # mshr miss rate for ReadReq accesses
774system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data            1                       # mshr miss rate for UpgradeReq accesses
775system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total            1                       # mshr miss rate for UpgradeReq accesses
776system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data     0.994882                       # mshr miss rate for ReadExReq accesses
777system.cpu.l2cache.ReadExReq_mshr_miss_rate::total     0.994882                       # mshr miss rate for ReadExReq accesses
778system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst     0.469463                       # mshr miss rate for demand accesses
779system.cpu.l2cache.demand_mshr_miss_rate::cpu.data     0.979910                       # mshr miss rate for demand accesses
780system.cpu.l2cache.demand_mshr_miss_rate::total     0.578625                       # mshr miss rate for demand accesses
781system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst     0.469463                       # mshr miss rate for overall accesses
782system.cpu.l2cache.overall_mshr_miss_rate::cpu.data     0.979910                       # mshr miss rate for overall accesses
783system.cpu.l2cache.overall_mshr_miss_rate::total     0.578625                       # mshr miss rate for overall accesses
784system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 33531.594005                       # average ReadReq mshr miss latency
785system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 42723.724747                       # average ReadReq mshr miss latency
786system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 34481.511482                       # average ReadReq mshr miss latency
787system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data        10001                       # average UpgradeReq mshr miss latency
788system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total        10001                       # average UpgradeReq mshr miss latency
789system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 30845.008360                       # average ReadExReq mshr miss latency
790system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 30845.008360                       # average ReadExReq mshr miss latency
791system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 33531.594005                       # average overall mshr miss latency
792system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 33256.065095                       # average overall mshr miss latency
793system.cpu.l2cache.demand_avg_mshr_miss_latency::total 33431.806200                       # average overall mshr miss latency
794system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 33531.594005                       # average overall mshr miss latency
795system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 33256.065095                       # average overall mshr miss latency
796system.cpu.l2cache.overall_avg_mshr_miss_latency::total 33431.806200                       # average overall mshr miss latency
797system.cpu.l2cache.no_allocate_misses               0                       # Number of misses that were no-allocate
798
799---------- End Simulation Statistics   ----------
800