stats.txt revision 11138:a611a23c8cc2
110259SAndrew.Bardsley@arm.com
210259SAndrew.Bardsley@arm.com---------- Begin Simulation Statistics ----------
310259SAndrew.Bardsley@arm.comsim_seconds                                  0.079190                       # Number of seconds simulated
410259SAndrew.Bardsley@arm.comsim_ticks                                 79190347500                       # Number of ticks simulated
510259SAndrew.Bardsley@arm.comfinal_tick                                79190347500                       # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
610259SAndrew.Bardsley@arm.comsim_freq                                 1000000000000                       # Frequency of simulated ticks
710259SAndrew.Bardsley@arm.comhost_inst_rate                                  91850                       # Simulator instruction rate (inst/s)
810259SAndrew.Bardsley@arm.comhost_op_rate                                   153949                       # Simulator op (including micro ops) rate (op/s)
910259SAndrew.Bardsley@arm.comhost_tick_rate                               55073733                       # Simulator tick rate (ticks/s)
1010259SAndrew.Bardsley@arm.comhost_mem_usage                                 350132                       # Number of bytes of host memory used
1110259SAndrew.Bardsley@arm.comhost_seconds                                  1437.90                       # Real time elapsed on the host
1210259SAndrew.Bardsley@arm.comsim_insts                                   132071192                       # Number of instructions simulated
1310259SAndrew.Bardsley@arm.comsim_ops                                     221363384                       # Number of ops (including micro ops) simulated
1410259SAndrew.Bardsley@arm.comsystem.voltage_domain.voltage                       1                       # Voltage in Volts
1510259SAndrew.Bardsley@arm.comsystem.clk_domain.clock                          1000                       # Clock period in ticks
1610259SAndrew.Bardsley@arm.comsystem.physmem.bytes_read::cpu.inst            220800                       # Number of bytes read from this memory
1710259SAndrew.Bardsley@arm.comsystem.physmem.bytes_read::cpu.data            125120                       # Number of bytes read from this memory
1810259SAndrew.Bardsley@arm.comsystem.physmem.bytes_read::total               345920                       # Number of bytes read from this memory
1910259SAndrew.Bardsley@arm.comsystem.physmem.bytes_inst_read::cpu.inst       220800                       # Number of instructions bytes read from this memory
2010259SAndrew.Bardsley@arm.comsystem.physmem.bytes_inst_read::total          220800                       # Number of instructions bytes read from this memory
2110259SAndrew.Bardsley@arm.comsystem.physmem.num_reads::cpu.inst               3450                       # Number of read requests responded to by this memory
2210259SAndrew.Bardsley@arm.comsystem.physmem.num_reads::cpu.data               1955                       # Number of read requests responded to by this memory
2310259SAndrew.Bardsley@arm.comsystem.physmem.num_reads::total                  5405                       # Number of read requests responded to by this memory
2410259SAndrew.Bardsley@arm.comsystem.physmem.bw_read::cpu.inst              2788219                       # Total read bandwidth from this memory (bytes/s)
2510259SAndrew.Bardsley@arm.comsystem.physmem.bw_read::cpu.data              1579991                       # Total read bandwidth from this memory (bytes/s)
2610259SAndrew.Bardsley@arm.comsystem.physmem.bw_read::total                 4368209                       # Total read bandwidth from this memory (bytes/s)
2710259SAndrew.Bardsley@arm.comsystem.physmem.bw_inst_read::cpu.inst         2788219                       # Instruction read bandwidth from this memory (bytes/s)
2810259SAndrew.Bardsley@arm.comsystem.physmem.bw_inst_read::total            2788219                       # Instruction read bandwidth from this memory (bytes/s)
2910259SAndrew.Bardsley@arm.comsystem.physmem.bw_total::cpu.inst             2788219                       # Total bandwidth to/from this memory (bytes/s)
3010259SAndrew.Bardsley@arm.comsystem.physmem.bw_total::cpu.data             1579991                       # Total bandwidth to/from this memory (bytes/s)
3110259SAndrew.Bardsley@arm.comsystem.physmem.bw_total::total                4368209                       # Total bandwidth to/from this memory (bytes/s)
3210259SAndrew.Bardsley@arm.comsystem.physmem.readReqs                          5405                       # Number of read requests accepted
3310259SAndrew.Bardsley@arm.comsystem.physmem.writeReqs                            0                       # Number of write requests accepted
3410259SAndrew.Bardsley@arm.comsystem.physmem.readBursts                        5405                       # Number of DRAM read bursts, including those serviced by the write queue
3510259SAndrew.Bardsley@arm.comsystem.physmem.writeBursts                          0                       # Number of DRAM write bursts, including those merged in the write queue
3610259SAndrew.Bardsley@arm.comsystem.physmem.bytesReadDRAM                   345920                       # Total number of bytes read from DRAM
3710259SAndrew.Bardsley@arm.comsystem.physmem.bytesReadWrQ                         0                       # Total number of bytes read from write queue
3810259SAndrew.Bardsley@arm.comsystem.physmem.bytesWritten                         0                       # Total number of bytes written to DRAM
3910259SAndrew.Bardsley@arm.comsystem.physmem.bytesReadSys                    345920                       # Total read bytes from the system interface side
4010259SAndrew.Bardsley@arm.comsystem.physmem.bytesWrittenSys                      0                       # Total written bytes from the system interface side
4110259SAndrew.Bardsley@arm.comsystem.physmem.servicedByWrQ                        0                       # Number of DRAM read bursts serviced by the write queue
4210259SAndrew.Bardsley@arm.comsystem.physmem.mergedWrBursts                       0                       # Number of DRAM write bursts merged with an existing one
4310259SAndrew.Bardsley@arm.comsystem.physmem.neitherReadNorWriteReqs            296                       # Number of requests that are neither read nor write
4410259SAndrew.Bardsley@arm.comsystem.physmem.perBankRdBursts::0                 299                       # Per bank write bursts
4510259SAndrew.Bardsley@arm.comsystem.physmem.perBankRdBursts::1                 345                       # Per bank write bursts
4610259SAndrew.Bardsley@arm.comsystem.physmem.perBankRdBursts::2                 461                       # Per bank write bursts
4710259SAndrew.Bardsley@arm.comsystem.physmem.perBankRdBursts::3                 350                       # Per bank write bursts
4810259SAndrew.Bardsley@arm.comsystem.physmem.perBankRdBursts::4                 340                       # Per bank write bursts
4910259SAndrew.Bardsley@arm.comsystem.physmem.perBankRdBursts::5                 325                       # Per bank write bursts
5010259SAndrew.Bardsley@arm.comsystem.physmem.perBankRdBursts::6                 403                       # Per bank write bursts
5110259SAndrew.Bardsley@arm.comsystem.physmem.perBankRdBursts::7                 384                       # Per bank write bursts
5210259SAndrew.Bardsley@arm.comsystem.physmem.perBankRdBursts::8                 342                       # Per bank write bursts
5310259SAndrew.Bardsley@arm.comsystem.physmem.perBankRdBursts::9                 281                       # Per bank write bursts
5410259SAndrew.Bardsley@arm.comsystem.physmem.perBankRdBursts::10                239                       # Per bank write bursts
5510259SAndrew.Bardsley@arm.comsystem.physmem.perBankRdBursts::11                284                       # Per bank write bursts
5610259SAndrew.Bardsley@arm.comsystem.physmem.perBankRdBursts::12                217                       # Per bank write bursts
5710259SAndrew.Bardsley@arm.comsystem.physmem.perBankRdBursts::13                467                       # Per bank write bursts
5810259SAndrew.Bardsley@arm.comsystem.physmem.perBankRdBursts::14                385                       # Per bank write bursts
5910259SAndrew.Bardsley@arm.comsystem.physmem.perBankRdBursts::15                283                       # Per bank write bursts
6010259SAndrew.Bardsley@arm.comsystem.physmem.perBankWrBursts::0                   0                       # Per bank write bursts
6110259SAndrew.Bardsley@arm.comsystem.physmem.perBankWrBursts::1                   0                       # Per bank write bursts
6210259SAndrew.Bardsley@arm.comsystem.physmem.perBankWrBursts::2                   0                       # Per bank write bursts
6310537Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::3                   0                       # Per bank write bursts
6410537Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::4                   0                       # Per bank write bursts
6510259SAndrew.Bardsley@arm.comsystem.physmem.perBankWrBursts::5                   0                       # Per bank write bursts
6610259SAndrew.Bardsley@arm.comsystem.physmem.perBankWrBursts::6                   0                       # Per bank write bursts
6710259SAndrew.Bardsley@arm.comsystem.physmem.perBankWrBursts::7                   0                       # Per bank write bursts
6810259SAndrew.Bardsley@arm.comsystem.physmem.perBankWrBursts::8                   0                       # Per bank write bursts
6910259SAndrew.Bardsley@arm.comsystem.physmem.perBankWrBursts::9                   0                       # Per bank write bursts
7010259SAndrew.Bardsley@arm.comsystem.physmem.perBankWrBursts::10                  0                       # Per bank write bursts
7110259SAndrew.Bardsley@arm.comsystem.physmem.perBankWrBursts::11                  0                       # Per bank write bursts
7210259SAndrew.Bardsley@arm.comsystem.physmem.perBankWrBursts::12                  0                       # Per bank write bursts
7310259SAndrew.Bardsley@arm.comsystem.physmem.perBankWrBursts::13                  0                       # Per bank write bursts
7410259SAndrew.Bardsley@arm.comsystem.physmem.perBankWrBursts::14                  0                       # Per bank write bursts
7510259SAndrew.Bardsley@arm.comsystem.physmem.perBankWrBursts::15                  0                       # Per bank write bursts
7610259SAndrew.Bardsley@arm.comsystem.physmem.numRdRetry                           0                       # Number of times read queue was full causing retry
7710259SAndrew.Bardsley@arm.comsystem.physmem.numWrRetry                           0                       # Number of times write queue was full causing retry
7810259SAndrew.Bardsley@arm.comsystem.physmem.totGap                     79190259000                       # Total gap between requests
7910259SAndrew.Bardsley@arm.comsystem.physmem.readPktSize::0                       0                       # Read request sizes (log2)
8010259SAndrew.Bardsley@arm.comsystem.physmem.readPktSize::1                       0                       # Read request sizes (log2)
8110259SAndrew.Bardsley@arm.comsystem.physmem.readPktSize::2                       0                       # Read request sizes (log2)
8210259SAndrew.Bardsley@arm.comsystem.physmem.readPktSize::3                       0                       # Read request sizes (log2)
8310259SAndrew.Bardsley@arm.comsystem.physmem.readPktSize::4                       0                       # Read request sizes (log2)
8410259SAndrew.Bardsley@arm.comsystem.physmem.readPktSize::5                       0                       # Read request sizes (log2)
8510259SAndrew.Bardsley@arm.comsystem.physmem.readPktSize::6                    5405                       # Read request sizes (log2)
8610259SAndrew.Bardsley@arm.comsystem.physmem.writePktSize::0                      0                       # Write request sizes (log2)
8710259SAndrew.Bardsley@arm.comsystem.physmem.writePktSize::1                      0                       # Write request sizes (log2)
8810259SAndrew.Bardsley@arm.comsystem.physmem.writePktSize::2                      0                       # Write request sizes (log2)
8910259SAndrew.Bardsley@arm.comsystem.physmem.writePktSize::3                      0                       # Write request sizes (log2)
9010259SAndrew.Bardsley@arm.comsystem.physmem.writePktSize::4                      0                       # Write request sizes (log2)
9110259SAndrew.Bardsley@arm.comsystem.physmem.writePktSize::5                      0                       # Write request sizes (log2)
9210259SAndrew.Bardsley@arm.comsystem.physmem.writePktSize::6                      0                       # Write request sizes (log2)
9310259SAndrew.Bardsley@arm.comsystem.physmem.rdQLenPdf::0                      4301                       # What read queue length does an incoming req see
9410259SAndrew.Bardsley@arm.comsystem.physmem.rdQLenPdf::1                       898                       # What read queue length does an incoming req see
9510259SAndrew.Bardsley@arm.comsystem.physmem.rdQLenPdf::2                       174                       # What read queue length does an incoming req see
9610259SAndrew.Bardsley@arm.comsystem.physmem.rdQLenPdf::3                        28                       # What read queue length does an incoming req see
9710259SAndrew.Bardsley@arm.comsystem.physmem.rdQLenPdf::4                         3                       # What read queue length does an incoming req see
9810259SAndrew.Bardsley@arm.comsystem.physmem.rdQLenPdf::5                         1                       # What read queue length does an incoming req see
9910259SAndrew.Bardsley@arm.comsystem.physmem.rdQLenPdf::6                         0                       # What read queue length does an incoming req see
10010259SAndrew.Bardsley@arm.comsystem.physmem.rdQLenPdf::7                         0                       # What read queue length does an incoming req see
10110259SAndrew.Bardsley@arm.comsystem.physmem.rdQLenPdf::8                         0                       # What read queue length does an incoming req see
10210259SAndrew.Bardsley@arm.comsystem.physmem.rdQLenPdf::9                         0                       # What read queue length does an incoming req see
10310259SAndrew.Bardsley@arm.comsystem.physmem.rdQLenPdf::10                        0                       # What read queue length does an incoming req see
10410259SAndrew.Bardsley@arm.comsystem.physmem.rdQLenPdf::11                        0                       # What read queue length does an incoming req see
10510259SAndrew.Bardsley@arm.comsystem.physmem.rdQLenPdf::12                        0                       # What read queue length does an incoming req see
10610259SAndrew.Bardsley@arm.comsystem.physmem.rdQLenPdf::13                        0                       # What read queue length does an incoming req see
10710259SAndrew.Bardsley@arm.comsystem.physmem.rdQLenPdf::14                        0                       # What read queue length does an incoming req see
10810259SAndrew.Bardsley@arm.comsystem.physmem.rdQLenPdf::15                        0                       # What read queue length does an incoming req see
10910259SAndrew.Bardsley@arm.comsystem.physmem.rdQLenPdf::16                        0                       # What read queue length does an incoming req see
11010259SAndrew.Bardsley@arm.comsystem.physmem.rdQLenPdf::17                        0                       # What read queue length does an incoming req see
11110259SAndrew.Bardsley@arm.comsystem.physmem.rdQLenPdf::18                        0                       # What read queue length does an incoming req see
11210259SAndrew.Bardsley@arm.comsystem.physmem.rdQLenPdf::19                        0                       # What read queue length does an incoming req see
11310259SAndrew.Bardsley@arm.comsystem.physmem.rdQLenPdf::20                        0                       # What read queue length does an incoming req see
11410259SAndrew.Bardsley@arm.comsystem.physmem.rdQLenPdf::21                        0                       # What read queue length does an incoming req see
11510259SAndrew.Bardsley@arm.comsystem.physmem.rdQLenPdf::22                        0                       # What read queue length does an incoming req see
11610259SAndrew.Bardsley@arm.comsystem.physmem.rdQLenPdf::23                        0                       # What read queue length does an incoming req see
11710259SAndrew.Bardsley@arm.comsystem.physmem.rdQLenPdf::24                        0                       # What read queue length does an incoming req see
11810259SAndrew.Bardsley@arm.comsystem.physmem.rdQLenPdf::25                        0                       # What read queue length does an incoming req see
11910259SAndrew.Bardsley@arm.comsystem.physmem.rdQLenPdf::26                        0                       # What read queue length does an incoming req see
12010259SAndrew.Bardsley@arm.comsystem.physmem.rdQLenPdf::27                        0                       # What read queue length does an incoming req see
12110259SAndrew.Bardsley@arm.comsystem.physmem.rdQLenPdf::28                        0                       # What read queue length does an incoming req see
12210259SAndrew.Bardsley@arm.comsystem.physmem.rdQLenPdf::29                        0                       # What read queue length does an incoming req see
12310259SAndrew.Bardsley@arm.comsystem.physmem.rdQLenPdf::30                        0                       # What read queue length does an incoming req see
12410259SAndrew.Bardsley@arm.comsystem.physmem.rdQLenPdf::31                        0                       # What read queue length does an incoming req see
12510259SAndrew.Bardsley@arm.comsystem.physmem.wrQLenPdf::0                         0                       # What write queue length does an incoming req see
12610259SAndrew.Bardsley@arm.comsystem.physmem.wrQLenPdf::1                         0                       # What write queue length does an incoming req see
12710259SAndrew.Bardsley@arm.comsystem.physmem.wrQLenPdf::2                         0                       # What write queue length does an incoming req see
12810259SAndrew.Bardsley@arm.comsystem.physmem.wrQLenPdf::3                         0                       # What write queue length does an incoming req see
12910259SAndrew.Bardsley@arm.comsystem.physmem.wrQLenPdf::4                         0                       # What write queue length does an incoming req see
13010259SAndrew.Bardsley@arm.comsystem.physmem.wrQLenPdf::5                         0                       # What write queue length does an incoming req see
13110259SAndrew.Bardsley@arm.comsystem.physmem.wrQLenPdf::6                         0                       # What write queue length does an incoming req see
13210259SAndrew.Bardsley@arm.comsystem.physmem.wrQLenPdf::7                         0                       # What write queue length does an incoming req see
13310259SAndrew.Bardsley@arm.comsystem.physmem.wrQLenPdf::8                         0                       # What write queue length does an incoming req see
13410259SAndrew.Bardsley@arm.comsystem.physmem.wrQLenPdf::9                         0                       # What write queue length does an incoming req see
13510259SAndrew.Bardsley@arm.comsystem.physmem.wrQLenPdf::10                        0                       # What write queue length does an incoming req see
13610259SAndrew.Bardsley@arm.comsystem.physmem.wrQLenPdf::11                        0                       # What write queue length does an incoming req see
13710259SAndrew.Bardsley@arm.comsystem.physmem.wrQLenPdf::12                        0                       # What write queue length does an incoming req see
13810259SAndrew.Bardsley@arm.comsystem.physmem.wrQLenPdf::13                        0                       # What write queue length does an incoming req see
13910259SAndrew.Bardsley@arm.comsystem.physmem.wrQLenPdf::14                        0                       # What write queue length does an incoming req see
14010259SAndrew.Bardsley@arm.comsystem.physmem.wrQLenPdf::15                        0                       # What write queue length does an incoming req see
14110259SAndrew.Bardsley@arm.comsystem.physmem.wrQLenPdf::16                        0                       # What write queue length does an incoming req see
14210259SAndrew.Bardsley@arm.comsystem.physmem.wrQLenPdf::17                        0                       # What write queue length does an incoming req see
14310259SAndrew.Bardsley@arm.comsystem.physmem.wrQLenPdf::18                        0                       # What write queue length does an incoming req see
14410259SAndrew.Bardsley@arm.comsystem.physmem.wrQLenPdf::19                        0                       # What write queue length does an incoming req see
14510259SAndrew.Bardsley@arm.comsystem.physmem.wrQLenPdf::20                        0                       # What write queue length does an incoming req see
14610259SAndrew.Bardsley@arm.comsystem.physmem.wrQLenPdf::21                        0                       # What write queue length does an incoming req see
14710259SAndrew.Bardsley@arm.comsystem.physmem.wrQLenPdf::22                        0                       # What write queue length does an incoming req see
14810259SAndrew.Bardsley@arm.comsystem.physmem.wrQLenPdf::23                        0                       # What write queue length does an incoming req see
14910259SAndrew.Bardsley@arm.comsystem.physmem.wrQLenPdf::24                        0                       # What write queue length does an incoming req see
15010259SAndrew.Bardsley@arm.comsystem.physmem.wrQLenPdf::25                        0                       # What write queue length does an incoming req see
15110259SAndrew.Bardsley@arm.comsystem.physmem.wrQLenPdf::26                        0                       # What write queue length does an incoming req see
15210259SAndrew.Bardsley@arm.comsystem.physmem.wrQLenPdf::27                        0                       # What write queue length does an incoming req see
15310259SAndrew.Bardsley@arm.comsystem.physmem.wrQLenPdf::28                        0                       # What write queue length does an incoming req see
15410259SAndrew.Bardsley@arm.comsystem.physmem.wrQLenPdf::29                        0                       # What write queue length does an incoming req see
15510259SAndrew.Bardsley@arm.comsystem.physmem.wrQLenPdf::30                        0                       # What write queue length does an incoming req see
15610259SAndrew.Bardsley@arm.comsystem.physmem.wrQLenPdf::31                        0                       # What write queue length does an incoming req see
15710259SAndrew.Bardsley@arm.comsystem.physmem.wrQLenPdf::32                        0                       # What write queue length does an incoming req see
15810259SAndrew.Bardsley@arm.comsystem.physmem.wrQLenPdf::33                        0                       # What write queue length does an incoming req see
15910259SAndrew.Bardsley@arm.comsystem.physmem.wrQLenPdf::34                        0                       # What write queue length does an incoming req see
16010259SAndrew.Bardsley@arm.comsystem.physmem.wrQLenPdf::35                        0                       # What write queue length does an incoming req see
16110259SAndrew.Bardsley@arm.comsystem.physmem.wrQLenPdf::36                        0                       # What write queue length does an incoming req see
16210259SAndrew.Bardsley@arm.comsystem.physmem.wrQLenPdf::37                        0                       # What write queue length does an incoming req see
16310259SAndrew.Bardsley@arm.comsystem.physmem.wrQLenPdf::38                        0                       # What write queue length does an incoming req see
16410259SAndrew.Bardsley@arm.comsystem.physmem.wrQLenPdf::39                        0                       # What write queue length does an incoming req see
16510259SAndrew.Bardsley@arm.comsystem.physmem.wrQLenPdf::40                        0                       # What write queue length does an incoming req see
16610259SAndrew.Bardsley@arm.comsystem.physmem.wrQLenPdf::41                        0                       # What write queue length does an incoming req see
16710259SAndrew.Bardsley@arm.comsystem.physmem.wrQLenPdf::42                        0                       # What write queue length does an incoming req see
16810259SAndrew.Bardsley@arm.comsystem.physmem.wrQLenPdf::43                        0                       # What write queue length does an incoming req see
16910259SAndrew.Bardsley@arm.comsystem.physmem.wrQLenPdf::44                        0                       # What write queue length does an incoming req see
17010259SAndrew.Bardsley@arm.comsystem.physmem.wrQLenPdf::45                        0                       # What write queue length does an incoming req see
17110259SAndrew.Bardsley@arm.comsystem.physmem.wrQLenPdf::46                        0                       # What write queue length does an incoming req see
17210259SAndrew.Bardsley@arm.comsystem.physmem.wrQLenPdf::47                        0                       # What write queue length does an incoming req see
17310259SAndrew.Bardsley@arm.comsystem.physmem.wrQLenPdf::48                        0                       # What write queue length does an incoming req see
17410259SAndrew.Bardsley@arm.comsystem.physmem.wrQLenPdf::49                        0                       # What write queue length does an incoming req see
17510259SAndrew.Bardsley@arm.comsystem.physmem.wrQLenPdf::50                        0                       # What write queue length does an incoming req see
17610259SAndrew.Bardsley@arm.comsystem.physmem.wrQLenPdf::51                        0                       # What write queue length does an incoming req see
17710259SAndrew.Bardsley@arm.comsystem.physmem.wrQLenPdf::52                        0                       # What write queue length does an incoming req see
17810259SAndrew.Bardsley@arm.comsystem.physmem.wrQLenPdf::53                        0                       # What write queue length does an incoming req see
17910259SAndrew.Bardsley@arm.comsystem.physmem.wrQLenPdf::54                        0                       # What write queue length does an incoming req see
18010259SAndrew.Bardsley@arm.comsystem.physmem.wrQLenPdf::55                        0                       # What write queue length does an incoming req see
18110259SAndrew.Bardsley@arm.comsystem.physmem.wrQLenPdf::56                        0                       # What write queue length does an incoming req see
18210259SAndrew.Bardsley@arm.comsystem.physmem.wrQLenPdf::57                        0                       # What write queue length does an incoming req see
18310259SAndrew.Bardsley@arm.comsystem.physmem.wrQLenPdf::58                        0                       # What write queue length does an incoming req see
18410259SAndrew.Bardsley@arm.comsystem.physmem.wrQLenPdf::59                        0                       # What write queue length does an incoming req see
18510259SAndrew.Bardsley@arm.comsystem.physmem.wrQLenPdf::60                        0                       # What write queue length does an incoming req see
18610259SAndrew.Bardsley@arm.comsystem.physmem.wrQLenPdf::61                        0                       # What write queue length does an incoming req see
18710259SAndrew.Bardsley@arm.comsystem.physmem.wrQLenPdf::62                        0                       # What write queue length does an incoming req see
18810259SAndrew.Bardsley@arm.comsystem.physmem.wrQLenPdf::63                        0                       # What write queue length does an incoming req see
18910259SAndrew.Bardsley@arm.comsystem.physmem.bytesPerActivate::samples         1097                       # Bytes accessed per row activation
19010259SAndrew.Bardsley@arm.comsystem.physmem.bytesPerActivate::mean      314.107566                       # Bytes accessed per row activation
19110259SAndrew.Bardsley@arm.comsystem.physmem.bytesPerActivate::gmean     184.474477                       # Bytes accessed per row activation
19210259SAndrew.Bardsley@arm.comsystem.physmem.bytesPerActivate::stdev     326.278271                       # Bytes accessed per row activation
19310259SAndrew.Bardsley@arm.comsystem.physmem.bytesPerActivate::0-127            419     38.20%     38.20% # Bytes accessed per row activation
19410259SAndrew.Bardsley@arm.comsystem.physmem.bytesPerActivate::128-255          241     21.97%     60.16% # Bytes accessed per row activation
19510259SAndrew.Bardsley@arm.comsystem.physmem.bytesPerActivate::256-383           97      8.84%     69.01% # Bytes accessed per row activation
19610259SAndrew.Bardsley@arm.comsystem.physmem.bytesPerActivate::384-511           63      5.74%     74.75% # Bytes accessed per row activation
19710259SAndrew.Bardsley@arm.comsystem.physmem.bytesPerActivate::512-639           63      5.74%     80.49% # Bytes accessed per row activation
19810259SAndrew.Bardsley@arm.comsystem.physmem.bytesPerActivate::640-767           54      4.92%     85.41% # Bytes accessed per row activation
19910259SAndrew.Bardsley@arm.comsystem.physmem.bytesPerActivate::768-895           22      2.01%     87.42% # Bytes accessed per row activation
20010259SAndrew.Bardsley@arm.comsystem.physmem.bytesPerActivate::896-1023           17      1.55%     88.97% # Bytes accessed per row activation
20110259SAndrew.Bardsley@arm.comsystem.physmem.bytesPerActivate::1024-1151          121     11.03%    100.00% # Bytes accessed per row activation
20210259SAndrew.Bardsley@arm.comsystem.physmem.bytesPerActivate::total           1097                       # Bytes accessed per row activation
20310259SAndrew.Bardsley@arm.comsystem.physmem.totQLat                       39419500                       # Total ticks spent queuing
20410259SAndrew.Bardsley@arm.comsystem.physmem.totMemAccLat                 140763250                       # Total ticks spent from burst creation until serviced by the DRAM
20510259SAndrew.Bardsley@arm.comsystem.physmem.totBusLat                     27025000                       # Total ticks spent in databus transfers
20610259SAndrew.Bardsley@arm.comsystem.physmem.avgQLat                        7293.15                       # Average queueing delay per DRAM burst
20710259SAndrew.Bardsley@arm.comsystem.physmem.avgBusLat                      5000.00                       # Average bus latency per DRAM burst
20810259SAndrew.Bardsley@arm.comsystem.physmem.avgMemAccLat                  26043.15                       # Average memory access latency per DRAM burst
20910259SAndrew.Bardsley@arm.comsystem.physmem.avgRdBW                           4.37                       # Average DRAM read bandwidth in MiByte/s
21010259SAndrew.Bardsley@arm.comsystem.physmem.avgWrBW                           0.00                       # Average achieved write bandwidth in MiByte/s
21110259SAndrew.Bardsley@arm.comsystem.physmem.avgRdBWSys                        4.37                       # Average system read bandwidth in MiByte/s
21210259SAndrew.Bardsley@arm.comsystem.physmem.avgWrBWSys                        0.00                       # Average system write bandwidth in MiByte/s
21310259SAndrew.Bardsley@arm.comsystem.physmem.peakBW                        12800.00                       # Theoretical peak bandwidth in MiByte/s
21410259SAndrew.Bardsley@arm.comsystem.physmem.busUtil                           0.03                       # Data bus utilization in percentage
21510259SAndrew.Bardsley@arm.comsystem.physmem.busUtilRead                       0.03                       # Data bus utilization in percentage for reads
21610259SAndrew.Bardsley@arm.comsystem.physmem.busUtilWrite                      0.00                       # Data bus utilization in percentage for writes
21710259SAndrew.Bardsley@arm.comsystem.physmem.avgRdQLen                         1.06                       # Average read queue length when enqueuing
21810259SAndrew.Bardsley@arm.comsystem.physmem.avgWrQLen                         0.00                       # Average write queue length when enqueuing
21910259SAndrew.Bardsley@arm.comsystem.physmem.readRowHits                       4299                       # Number of row buffer hits during reads
22010259SAndrew.Bardsley@arm.comsystem.physmem.writeRowHits                         0                       # Number of row buffer hits during writes
22110259SAndrew.Bardsley@arm.comsystem.physmem.readRowHitRate                   79.54                       # Row buffer hit rate for reads
22210259SAndrew.Bardsley@arm.comsystem.physmem.writeRowHitRate                    nan                       # Row buffer hit rate for writes
22310259SAndrew.Bardsley@arm.comsystem.physmem.avgGap                     14651296.76                       # Average gap between requests
22410259SAndrew.Bardsley@arm.comsystem.physmem.pageHitRate                      79.54                       # Row buffer hit rate, read and write combined
22510259SAndrew.Bardsley@arm.comsystem.physmem_0.actEnergy                    4883760                       # Energy for activate commands per rank (pJ)
22610259SAndrew.Bardsley@arm.comsystem.physmem_0.preEnergy                    2664750                       # Energy for precharge commands per rank (pJ)
22710259SAndrew.Bardsley@arm.comsystem.physmem_0.readEnergy                  22565400                       # Energy for read commands per rank (pJ)
22810259SAndrew.Bardsley@arm.comsystem.physmem_0.writeEnergy                        0                       # Energy for write commands per rank (pJ)
22911321Ssteve.reinhardt@amd.comsystem.physmem_0.refreshEnergy             5172055200                       # Energy for refresh commands per rank (pJ)
23010259SAndrew.Bardsley@arm.comsystem.physmem_0.actBackEnergy             2473079805                       # Energy for active background per rank (pJ)
23110259SAndrew.Bardsley@arm.comsystem.physmem_0.preBackEnergy            45342485250                       # Energy for precharge background per rank (pJ)
23210259SAndrew.Bardsley@arm.comsystem.physmem_0.totalEnergy              53017734165                       # Total energy per rank (pJ)
23310259SAndrew.Bardsley@arm.comsystem.physmem_0.averagePower              669.530615                       # Core power per rank (mW)
23410259SAndrew.Bardsley@arm.comsystem.physmem_0.memoryStateTime::IDLE    75427842500                       # Time in different power states
23510259SAndrew.Bardsley@arm.comsystem.physmem_0.memoryStateTime::REF      2644200000                       # Time in different power states
23610259SAndrew.Bardsley@arm.comsystem.physmem_0.memoryStateTime::PRE_PDN            0                       # Time in different power states
23710259SAndrew.Bardsley@arm.comsystem.physmem_0.memoryStateTime::ACT      1114667500                       # Time in different power states
23810259SAndrew.Bardsley@arm.comsystem.physmem_0.memoryStateTime::ACT_PDN            0                       # Time in different power states
23910259SAndrew.Bardsley@arm.comsystem.physmem_1.actEnergy                    3402000                       # Energy for activate commands per rank (pJ)
24010259SAndrew.Bardsley@arm.comsystem.physmem_1.preEnergy                    1856250                       # Energy for precharge commands per rank (pJ)
24110259SAndrew.Bardsley@arm.comsystem.physmem_1.readEnergy                  19305000                       # Energy for read commands per rank (pJ)
24210259SAndrew.Bardsley@arm.comsystem.physmem_1.writeEnergy                        0                       # Energy for write commands per rank (pJ)
24310259SAndrew.Bardsley@arm.comsystem.physmem_1.refreshEnergy             5172055200                       # Energy for refresh commands per rank (pJ)
24410259SAndrew.Bardsley@arm.comsystem.physmem_1.actBackEnergy             2272318965                       # Energy for active background per rank (pJ)
24510259SAndrew.Bardsley@arm.comsystem.physmem_1.preBackEnergy            45518583000                       # Energy for precharge background per rank (pJ)
24610259SAndrew.Bardsley@arm.comsystem.physmem_1.totalEnergy              52987520415                       # Total energy per rank (pJ)
24710259SAndrew.Bardsley@arm.comsystem.physmem_1.averagePower              669.149179                       # Core power per rank (mW)
24810259SAndrew.Bardsley@arm.comsystem.physmem_1.memoryStateTime::IDLE    75723788000                       # Time in different power states
24910259SAndrew.Bardsley@arm.comsystem.physmem_1.memoryStateTime::REF      2644200000                       # Time in different power states
25010259SAndrew.Bardsley@arm.comsystem.physmem_1.memoryStateTime::PRE_PDN            0                       # Time in different power states
25110259SAndrew.Bardsley@arm.comsystem.physmem_1.memoryStateTime::ACT       820354000                       # Time in different power states
25210259SAndrew.Bardsley@arm.comsystem.physmem_1.memoryStateTime::ACT_PDN            0                       # Time in different power states
25310259SAndrew.Bardsley@arm.comsystem.cpu.branchPred.lookups                20589195                       # Number of BP lookups
25410259SAndrew.Bardsley@arm.comsystem.cpu.branchPred.condPredicted          20589195                       # Number of conditional branches predicted
25510259SAndrew.Bardsley@arm.comsystem.cpu.branchPred.condIncorrect           1327817                       # Number of conditional branches incorrect
25610259SAndrew.Bardsley@arm.comsystem.cpu.branchPred.BTBLookups             12690862                       # Number of BTB lookups
25710259SAndrew.Bardsley@arm.comsystem.cpu.branchPred.BTBHits                12013274                       # Number of BTB hits
25810259SAndrew.Bardsley@arm.comsystem.cpu.branchPred.BTBCorrect                    0                       # Number of correct BTB predictions (this stat may not work properly.
25910259SAndrew.Bardsley@arm.comsystem.cpu.branchPred.BTBHitPct             94.660820                       # BTB Hit Percentage
26010259SAndrew.Bardsley@arm.comsystem.cpu.branchPred.usedRAS                 1440361                       # Number of times the RAS was used to get a target.
26110259SAndrew.Bardsley@arm.comsystem.cpu.branchPred.RASInCorrect              16897                       # Number of incorrect RAS predictions.
26210259SAndrew.Bardsley@arm.comsystem.cpu_clk_domain.clock                       500                       # Clock period in ticks
26310259SAndrew.Bardsley@arm.comsystem.cpu.apic_clk_domain.clock                 8000                       # Clock period in ticks
26410259SAndrew.Bardsley@arm.comsystem.cpu.workload.num_syscalls                  400                       # Number of system calls
26510259SAndrew.Bardsley@arm.comsystem.cpu.numCycles                        158380696                       # number of cpu cycles simulated
26610259SAndrew.Bardsley@arm.comsystem.cpu.numWorkItemsStarted                      0                       # number of work items this cpu started
26710259SAndrew.Bardsley@arm.comsystem.cpu.numWorkItemsCompleted                    0                       # number of work items this cpu completed
26810259SAndrew.Bardsley@arm.comsystem.cpu.fetch.icacheStallCycles           25245702                       # Number of cycles fetch is stalled on an Icache miss
26910259SAndrew.Bardsley@arm.comsystem.cpu.fetch.Insts                      227408017                       # Number of instructions fetch has processed
27010259SAndrew.Bardsley@arm.comsystem.cpu.fetch.Branches                    20589195                       # Number of branches that fetch encountered
27110259SAndrew.Bardsley@arm.comsystem.cpu.fetch.predictedBranches           13453635                       # Number of branches that fetch has predicted taken
27210259SAndrew.Bardsley@arm.comsystem.cpu.fetch.Cycles                     131309354                       # Number of cycles fetch has run and was not squashing or blocked
27310259SAndrew.Bardsley@arm.comsystem.cpu.fetch.SquashCycles                 3192879                       # Number of cycles fetch has spent squashing
27410259SAndrew.Bardsley@arm.comsystem.cpu.fetch.TlbCycles                         16                       # Number of cycles fetch has spent waiting for tlb
27510259SAndrew.Bardsley@arm.comsystem.cpu.fetch.MiscStallCycles                 1952                       # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
27610259SAndrew.Bardsley@arm.comsystem.cpu.fetch.PendingTrapStallCycles         21042                       # Number of stall cycles due to pending traps
27710259SAndrew.Bardsley@arm.comsystem.cpu.fetch.PendingQuiesceStallCycles           13                       # Number of stall cycles due to pending quiesce instructions
27810259SAndrew.Bardsley@arm.comsystem.cpu.fetch.IcacheWaitRetryStallCycles           47                       # Number of stall cycles due to full MSHR
27910259SAndrew.Bardsley@arm.comsystem.cpu.fetch.CacheLines                  24254364                       # Number of cache lines fetched
28010259SAndrew.Bardsley@arm.comsystem.cpu.fetch.IcacheSquashes                267325                       # Number of outstanding Icache misses that were squashed
28110259SAndrew.Bardsley@arm.comsystem.cpu.fetch.rateDist::samples          158174565                       # Number of instructions fetched each cycle (Total)
28210259SAndrew.Bardsley@arm.comsystem.cpu.fetch.rateDist::mean              2.377629                       # Number of instructions fetched each cycle (Total)
28310259SAndrew.Bardsley@arm.comsystem.cpu.fetch.rateDist::stdev             3.324169                       # Number of instructions fetched each cycle (Total)
28410259SAndrew.Bardsley@arm.comsystem.cpu.fetch.rateDist::underflows               0      0.00%      0.00% # Number of instructions fetched each cycle (Total)
28510259SAndrew.Bardsley@arm.comsystem.cpu.fetch.rateDist::0                 95855369     60.60%     60.60% # Number of instructions fetched each cycle (Total)
28610259SAndrew.Bardsley@arm.comsystem.cpu.fetch.rateDist::1                  4772394      3.02%     63.62% # Number of instructions fetched each cycle (Total)
28710259SAndrew.Bardsley@arm.comsystem.cpu.fetch.rateDist::2                  3794325      2.40%     66.02% # Number of instructions fetched each cycle (Total)
28810259SAndrew.Bardsley@arm.comsystem.cpu.fetch.rateDist::3                  4370382      2.76%     68.78% # Number of instructions fetched each cycle (Total)
28910259SAndrew.Bardsley@arm.comsystem.cpu.fetch.rateDist::4                  4226374      2.67%     71.45% # Number of instructions fetched each cycle (Total)
29010259SAndrew.Bardsley@arm.comsystem.cpu.fetch.rateDist::5                  4818979      3.05%     74.50% # Number of instructions fetched each cycle (Total)
29110259SAndrew.Bardsley@arm.comsystem.cpu.fetch.rateDist::6                  4692035      2.97%     77.46% # Number of instructions fetched each cycle (Total)
29210259SAndrew.Bardsley@arm.comsystem.cpu.fetch.rateDist::7                  3702011      2.34%     79.81% # Number of instructions fetched each cycle (Total)
29310259SAndrew.Bardsley@arm.comsystem.cpu.fetch.rateDist::8                 31942696     20.19%    100.00% # Number of instructions fetched each cycle (Total)
29410259SAndrew.Bardsley@arm.comsystem.cpu.fetch.rateDist::overflows                0      0.00%    100.00% # Number of instructions fetched each cycle (Total)
29510259SAndrew.Bardsley@arm.comsystem.cpu.fetch.rateDist::min_value                0                       # Number of instructions fetched each cycle (Total)
29610259SAndrew.Bardsley@arm.comsystem.cpu.fetch.rateDist::max_value                8                       # Number of instructions fetched each cycle (Total)
297system.cpu.fetch.rateDist::total            158174565                       # Number of instructions fetched each cycle (Total)
298system.cpu.fetch.branchRate                  0.129998                       # Number of branch fetches per cycle
299system.cpu.fetch.rate                        1.435832                       # Number of inst fetches per cycle
300system.cpu.decode.IdleCycles                 15399565                       # Number of cycles decode is idle
301system.cpu.decode.BlockedCycles              96291119                       # Number of cycles decode is blocked
302system.cpu.decode.RunCycles                  23261573                       # Number of cycles decode is running
303system.cpu.decode.UnblockCycles              21625869                       # Number of cycles decode is unblocking
304system.cpu.decode.SquashCycles                1596439                       # Number of cycles decode is squashing
305system.cpu.decode.DecodedInsts              336537122                       # Number of instructions handled by decode
306system.cpu.rename.SquashCycles                1596439                       # Number of cycles rename is squashing
307system.cpu.rename.IdleCycles                 23302832                       # Number of cycles rename is idle
308system.cpu.rename.BlockCycles                31798352                       # Number of cycles rename is blocking
309system.cpu.rename.serializeStallCycles          30486                       # count of cycles rename stalled for serializing inst
310system.cpu.rename.RunCycles                  35975056                       # Number of cycles rename is running
311system.cpu.rename.UnblockCycles              65471400                       # Number of cycles rename is unblocking
312system.cpu.rename.RenamedInsts              328175182                       # Number of instructions processed by rename
313system.cpu.rename.ROBFullEvents                  1530                       # Number of times rename has blocked due to ROB full
314system.cpu.rename.IQFullEvents               57810134                       # Number of times rename has blocked due to IQ full
315system.cpu.rename.LQFullEvents                7763747                       # Number of times rename has blocked due to LQ full
316system.cpu.rename.SQFullEvents                 166308                       # Number of times rename has blocked due to SQ full
317system.cpu.rename.RenamedOperands           380366291                       # Number of destination operands rename has renamed
318system.cpu.rename.RenameLookups             909731361                       # Number of register rename lookups that rename has made
319system.cpu.rename.int_rename_lookups        600445935                       # Number of integer rename lookups
320system.cpu.rename.fp_rename_lookups           4186121                       # Number of floating rename lookups
321system.cpu.rename.CommittedMaps             259429450                       # Number of HB maps that are committed
322system.cpu.rename.UndoneMaps                120936841                       # Number of HB maps that are undone due to squashing
323system.cpu.rename.serializingInsts               1921                       # count of serializing insts renamed
324system.cpu.rename.tempSerializingInsts           1898                       # count of temporary serializing insts renamed
325system.cpu.rename.skidInsts                 121141633                       # count of insts added to the skid buffer
326system.cpu.memDep0.insertedLoads             82738842                       # Number of loads inserted to the mem dependence unit.
327system.cpu.memDep0.insertedStores            29779777                       # Number of stores inserted to the mem dependence unit.
328system.cpu.memDep0.conflictingLoads          59550134                       # Number of conflicting loads.
329system.cpu.memDep0.conflictingStores         20391789                       # Number of conflicting stores.
330system.cpu.iq.iqInstsAdded                  317761802                       # Number of instructions added to the IQ (excludes non-spec)
331system.cpu.iq.iqNonSpecInstsAdded                4069                       # Number of non-speculative instructions added to the IQ
332system.cpu.iq.iqInstsIssued                 259358612                       # Number of instructions issued
333system.cpu.iq.iqSquashedInstsIssued             72184                       # Number of squashed instructions issued
334system.cpu.iq.iqSquashedInstsExamined        96402487                       # Number of squashed instructions iterated over during squash; mainly for profiling
335system.cpu.iq.iqSquashedOperandsExamined    196983368                       # Number of squashed operands that are examined and possibly removed from graph
336system.cpu.iq.iqSquashedNonSpecRemoved           2824                       # Number of squashed non-spec instructions that were removed
337system.cpu.iq.issued_per_cycle::samples     158174565                       # Number of insts issued each cycle
338system.cpu.iq.issued_per_cycle::mean         1.639699                       # Number of insts issued each cycle
339system.cpu.iq.issued_per_cycle::stdev        1.523293                       # Number of insts issued each cycle
340system.cpu.iq.issued_per_cycle::underflows            0      0.00%      0.00% # Number of insts issued each cycle
341system.cpu.iq.issued_per_cycle::0            40029224     25.31%     25.31% # Number of insts issued each cycle
342system.cpu.iq.issued_per_cycle::1            47620381     30.11%     55.41% # Number of insts issued each cycle
343system.cpu.iq.issued_per_cycle::2            33114320     20.94%     76.35% # Number of insts issued each cycle
344system.cpu.iq.issued_per_cycle::3            17999452     11.38%     87.73% # Number of insts issued each cycle
345system.cpu.iq.issued_per_cycle::4            10926984      6.91%     94.64% # Number of insts issued each cycle
346system.cpu.iq.issued_per_cycle::5             4757371      3.01%     97.64% # Number of insts issued each cycle
347system.cpu.iq.issued_per_cycle::6             2459469      1.55%     99.20% # Number of insts issued each cycle
348system.cpu.iq.issued_per_cycle::7              879282      0.56%     99.75% # Number of insts issued each cycle
349system.cpu.iq.issued_per_cycle::8              388082      0.25%    100.00% # Number of insts issued each cycle
350system.cpu.iq.issued_per_cycle::overflows            0      0.00%    100.00% # Number of insts issued each cycle
351system.cpu.iq.issued_per_cycle::min_value            0                       # Number of insts issued each cycle
352system.cpu.iq.issued_per_cycle::max_value            8                       # Number of insts issued each cycle
353system.cpu.iq.issued_per_cycle::total       158174565                       # Number of insts issued each cycle
354system.cpu.iq.fu_full::No_OpClass                   0      0.00%      0.00% # attempts to use FU when none available
355system.cpu.iq.fu_full::IntAlu                  231613      7.32%      7.32% # attempts to use FU when none available
356system.cpu.iq.fu_full::IntMult                      0      0.00%      7.32% # attempts to use FU when none available
357system.cpu.iq.fu_full::IntDiv                       0      0.00%      7.32% # attempts to use FU when none available
358system.cpu.iq.fu_full::FloatAdd                     0      0.00%      7.32% # attempts to use FU when none available
359system.cpu.iq.fu_full::FloatCmp                     0      0.00%      7.32% # attempts to use FU when none available
360system.cpu.iq.fu_full::FloatCvt                     0      0.00%      7.32% # attempts to use FU when none available
361system.cpu.iq.fu_full::FloatMult                    0      0.00%      7.32% # attempts to use FU when none available
362system.cpu.iq.fu_full::FloatDiv                     0      0.00%      7.32% # attempts to use FU when none available
363system.cpu.iq.fu_full::FloatSqrt                    0      0.00%      7.32% # attempts to use FU when none available
364system.cpu.iq.fu_full::SimdAdd                      0      0.00%      7.32% # attempts to use FU when none available
365system.cpu.iq.fu_full::SimdAddAcc                   0      0.00%      7.32% # attempts to use FU when none available
366system.cpu.iq.fu_full::SimdAlu                      0      0.00%      7.32% # attempts to use FU when none available
367system.cpu.iq.fu_full::SimdCmp                      0      0.00%      7.32% # attempts to use FU when none available
368system.cpu.iq.fu_full::SimdCvt                      0      0.00%      7.32% # attempts to use FU when none available
369system.cpu.iq.fu_full::SimdMisc                     0      0.00%      7.32% # attempts to use FU when none available
370system.cpu.iq.fu_full::SimdMult                     0      0.00%      7.32% # attempts to use FU when none available
371system.cpu.iq.fu_full::SimdMultAcc                  0      0.00%      7.32% # attempts to use FU when none available
372system.cpu.iq.fu_full::SimdShift                    0      0.00%      7.32% # attempts to use FU when none available
373system.cpu.iq.fu_full::SimdShiftAcc                 0      0.00%      7.32% # attempts to use FU when none available
374system.cpu.iq.fu_full::SimdSqrt                     0      0.00%      7.32% # attempts to use FU when none available
375system.cpu.iq.fu_full::SimdFloatAdd                 0      0.00%      7.32% # attempts to use FU when none available
376system.cpu.iq.fu_full::SimdFloatAlu                 0      0.00%      7.32% # attempts to use FU when none available
377system.cpu.iq.fu_full::SimdFloatCmp                 0      0.00%      7.32% # attempts to use FU when none available
378system.cpu.iq.fu_full::SimdFloatCvt                 0      0.00%      7.32% # attempts to use FU when none available
379system.cpu.iq.fu_full::SimdFloatDiv                 0      0.00%      7.32% # attempts to use FU when none available
380system.cpu.iq.fu_full::SimdFloatMisc                0      0.00%      7.32% # attempts to use FU when none available
381system.cpu.iq.fu_full::SimdFloatMult                0      0.00%      7.32% # attempts to use FU when none available
382system.cpu.iq.fu_full::SimdFloatMultAcc             0      0.00%      7.32% # attempts to use FU when none available
383system.cpu.iq.fu_full::SimdFloatSqrt                0      0.00%      7.32% # attempts to use FU when none available
384system.cpu.iq.fu_full::MemRead                2544922     80.40%     87.72% # attempts to use FU when none available
385system.cpu.iq.fu_full::MemWrite                388680     12.28%    100.00% # attempts to use FU when none available
386system.cpu.iq.fu_full::IprAccess                    0      0.00%    100.00% # attempts to use FU when none available
387system.cpu.iq.fu_full::InstPrefetch                 0      0.00%    100.00% # attempts to use FU when none available
388system.cpu.iq.FU_type_0::No_OpClass           1213055      0.47%      0.47% # Type of FU issued
389system.cpu.iq.FU_type_0::IntAlu             161788642     62.38%     62.85% # Type of FU issued
390system.cpu.iq.FU_type_0::IntMult               789415      0.30%     63.15% # Type of FU issued
391system.cpu.iq.FU_type_0::IntDiv               7038152      2.71%     65.87% # Type of FU issued
392system.cpu.iq.FU_type_0::FloatAdd             1187589      0.46%     66.32% # Type of FU issued
393system.cpu.iq.FU_type_0::FloatCmp                   0      0.00%     66.32% # Type of FU issued
394system.cpu.iq.FU_type_0::FloatCvt                   0      0.00%     66.32% # Type of FU issued
395system.cpu.iq.FU_type_0::FloatMult                  0      0.00%     66.32% # Type of FU issued
396system.cpu.iq.FU_type_0::FloatDiv                   0      0.00%     66.32% # Type of FU issued
397system.cpu.iq.FU_type_0::FloatSqrt                  0      0.00%     66.32% # Type of FU issued
398system.cpu.iq.FU_type_0::SimdAdd                    0      0.00%     66.32% # Type of FU issued
399system.cpu.iq.FU_type_0::SimdAddAcc                 0      0.00%     66.32% # Type of FU issued
400system.cpu.iq.FU_type_0::SimdAlu                    0      0.00%     66.32% # Type of FU issued
401system.cpu.iq.FU_type_0::SimdCmp                    0      0.00%     66.32% # Type of FU issued
402system.cpu.iq.FU_type_0::SimdCvt                    0      0.00%     66.32% # Type of FU issued
403system.cpu.iq.FU_type_0::SimdMisc                   0      0.00%     66.32% # Type of FU issued
404system.cpu.iq.FU_type_0::SimdMult                   0      0.00%     66.32% # Type of FU issued
405system.cpu.iq.FU_type_0::SimdMultAcc                0      0.00%     66.32% # Type of FU issued
406system.cpu.iq.FU_type_0::SimdShift                  0      0.00%     66.32% # Type of FU issued
407system.cpu.iq.FU_type_0::SimdShiftAcc               0      0.00%     66.32% # Type of FU issued
408system.cpu.iq.FU_type_0::SimdSqrt                   0      0.00%     66.32% # Type of FU issued
409system.cpu.iq.FU_type_0::SimdFloatAdd               0      0.00%     66.32% # Type of FU issued
410system.cpu.iq.FU_type_0::SimdFloatAlu               0      0.00%     66.32% # Type of FU issued
411system.cpu.iq.FU_type_0::SimdFloatCmp               0      0.00%     66.32% # Type of FU issued
412system.cpu.iq.FU_type_0::SimdFloatCvt               0      0.00%     66.32% # Type of FU issued
413system.cpu.iq.FU_type_0::SimdFloatDiv               0      0.00%     66.32% # Type of FU issued
414system.cpu.iq.FU_type_0::SimdFloatMisc              0      0.00%     66.32% # Type of FU issued
415system.cpu.iq.FU_type_0::SimdFloatMult              0      0.00%     66.32% # Type of FU issued
416system.cpu.iq.FU_type_0::SimdFloatMultAcc            0      0.00%     66.32% # Type of FU issued
417system.cpu.iq.FU_type_0::SimdFloatSqrt              0      0.00%     66.32% # Type of FU issued
418system.cpu.iq.FU_type_0::MemRead             64884960     25.02%     91.34% # Type of FU issued
419system.cpu.iq.FU_type_0::MemWrite            22456799      8.66%    100.00% # Type of FU issued
420system.cpu.iq.FU_type_0::IprAccess                  0      0.00%    100.00% # Type of FU issued
421system.cpu.iq.FU_type_0::InstPrefetch               0      0.00%    100.00% # Type of FU issued
422system.cpu.iq.FU_type_0::total              259358612                       # Type of FU issued
423system.cpu.iq.rate                           1.637565                       # Inst issue rate
424system.cpu.iq.fu_busy_cnt                     3165215                       # FU busy when requested
425system.cpu.iq.fu_busy_rate                   0.012204                       # FU busy rate (busy events/executed inst)
426system.cpu.iq.int_inst_queue_reads          675270057                       # Number of integer instruction queue reads
427system.cpu.iq.int_inst_queue_writes         410763185                       # Number of integer instruction queue writes
428system.cpu.iq.int_inst_queue_wakeup_accesses    253622616                       # Number of integer instruction queue wakeup accesses
429system.cpu.iq.fp_inst_queue_reads             4859131                       # Number of floating instruction queue reads
430system.cpu.iq.fp_inst_queue_writes            3700913                       # Number of floating instruction queue writes
431system.cpu.iq.fp_inst_queue_wakeup_accesses      2341090                       # Number of floating instruction queue wakeup accesses
432system.cpu.iq.int_alu_accesses              258863930                       # Number of integer alu accesses
433system.cpu.iq.fp_alu_accesses                 2446842                       # Number of floating point alu accesses
434system.cpu.iew.lsq.thread0.forwLoads         18717155                       # Number of loads that had data forwarded from stores
435system.cpu.iew.lsq.thread0.invAddrLoads             0                       # Number of loads ignored due to an invalid address
436system.cpu.iew.lsq.thread0.squashedLoads     26089255                       # Number of loads squashed
437system.cpu.iew.lsq.thread0.ignoredResponses        12841                       # Number of memory responses ignored because the instruction is squashed
438system.cpu.iew.lsq.thread0.memOrderViolation       302099                       # Number of memory ordering violations
439system.cpu.iew.lsq.thread0.squashedStores      9264060                       # Number of stores squashed
440system.cpu.iew.lsq.thread0.invAddrSwpfs             0                       # Number of software prefetches ignored due to an invalid address
441system.cpu.iew.lsq.thread0.blockedLoads             0                       # Number of blocked loads due to partial load-store forwarding
442system.cpu.iew.lsq.thread0.rescheduledLoads        50731                       # Number of loads that were rescheduled
443system.cpu.iew.lsq.thread0.cacheBlocked            43                       # Number of times an access to memory failed due to the cache being blocked
444system.cpu.iew.iewIdleCycles                        0                       # Number of cycles IEW is idle
445system.cpu.iew.iewSquashCycles                1596439                       # Number of cycles IEW is squashing
446system.cpu.iew.iewBlockCycles                12482349                       # Number of cycles IEW is blocking
447system.cpu.iew.iewUnblockCycles                492760                       # Number of cycles IEW is unblocking
448system.cpu.iew.iewDispatchedInsts           317765871                       # Number of instructions dispatched to IQ
449system.cpu.iew.iewDispSquashedInsts             91851                       # Number of squashed instructions skipped by dispatch
450system.cpu.iew.iewDispLoadInsts              82738842                       # Number of dispatched load instructions
451system.cpu.iew.iewDispStoreInsts             29779777                       # Number of dispatched store instructions
452system.cpu.iew.iewDispNonSpecInsts               1874                       # Number of dispatched non-speculative instructions
453system.cpu.iew.iewIQFullEvents                 386744                       # Number of times the IQ has become full, causing a stall
454system.cpu.iew.iewLSQFullEvents                 63788                       # Number of times the LSQ has become full, causing a stall
455system.cpu.iew.memOrderViolationEvents         302099                       # Number of memory order violations
456system.cpu.iew.predictedTakenIncorrect         551455                       # Number of branches that were predicted taken incorrectly
457system.cpu.iew.predictedNotTakenIncorrect       825732                       # Number of branches that were predicted not taken incorrectly
458system.cpu.iew.branchMispredicts              1377187                       # Number of branch mispredicts detected at execute
459system.cpu.iew.iewExecutedInsts             257295592                       # Number of executed instructions
460system.cpu.iew.iewExecLoadInsts              64068122                       # Number of load instructions executed
461system.cpu.iew.iewExecSquashedInsts           2063020                       # Number of squashed instructions skipped in execute
462system.cpu.iew.exec_swp                             0                       # number of swp insts executed
463system.cpu.iew.exec_nop                             0                       # number of nop insts executed
464system.cpu.iew.exec_refs                     86346654                       # number of memory reference insts executed
465system.cpu.iew.exec_branches                 14327856                       # Number of branches executed
466system.cpu.iew.exec_stores                   22278532                       # Number of stores executed
467system.cpu.iew.exec_rate                     1.624539                       # Inst execution rate
468system.cpu.iew.wb_sent                      256649039                       # cumulative count of insts sent to commit
469system.cpu.iew.wb_count                     255963706                       # cumulative count of insts written-back
470system.cpu.iew.wb_producers                 204348842                       # num instructions producing a value
471system.cpu.iew.wb_consumers                 369627181                       # num instructions consuming a value
472system.cpu.iew.wb_penalized                         0                       # number of instrctions required to write to 'other' IQ
473system.cpu.iew.wb_rate                       1.616129                       # insts written-back per cycle
474system.cpu.iew.wb_fanout                     0.552851                       # average fanout of values written-back
475system.cpu.iew.wb_penalized_rate                    0                       # fraction of instructions written-back that wrote to 'other' IQ
476system.cpu.commit.commitSquashedInsts        96410316                       # The number of squashed insts skipped by commit
477system.cpu.commit.commitNonSpecStalls            1245                       # The number of times commit has been forced to stall to communicate backwards
478system.cpu.commit.branchMispredicts           1329636                       # The number of times a branch was mispredicted
479system.cpu.commit.committed_per_cycle::samples    145035845                       # Number of insts commited each cycle
480system.cpu.commit.committed_per_cycle::mean     1.526267                       # Number of insts commited each cycle
481system.cpu.commit.committed_per_cycle::stdev     1.955883                       # Number of insts commited each cycle
482system.cpu.commit.committed_per_cycle::underflows            0      0.00%      0.00% # Number of insts commited each cycle
483system.cpu.commit.committed_per_cycle::0     45546155     31.40%     31.40% # Number of insts commited each cycle
484system.cpu.commit.committed_per_cycle::1     57399506     39.58%     70.98% # Number of insts commited each cycle
485system.cpu.commit.committed_per_cycle::2     14176238      9.77%     80.75% # Number of insts commited each cycle
486system.cpu.commit.committed_per_cycle::3     11993202      8.27%     89.02% # Number of insts commited each cycle
487system.cpu.commit.committed_per_cycle::4      4061532      2.80%     91.82% # Number of insts commited each cycle
488system.cpu.commit.committed_per_cycle::5      2861406      1.97%     93.80% # Number of insts commited each cycle
489system.cpu.commit.committed_per_cycle::6       912773      0.63%     94.43% # Number of insts commited each cycle
490system.cpu.commit.committed_per_cycle::7      1078264      0.74%     95.17% # Number of insts commited each cycle
491system.cpu.commit.committed_per_cycle::8      7006769      4.83%    100.00% # Number of insts commited each cycle
492system.cpu.commit.committed_per_cycle::overflows            0      0.00%    100.00% # Number of insts commited each cycle
493system.cpu.commit.committed_per_cycle::min_value            0                       # Number of insts commited each cycle
494system.cpu.commit.committed_per_cycle::max_value            8                       # Number of insts commited each cycle
495system.cpu.commit.committed_per_cycle::total    145035845                       # Number of insts commited each cycle
496system.cpu.commit.committedInsts            132071192                       # Number of instructions committed
497system.cpu.commit.committedOps              221363384                       # Number of ops (including micro ops) committed
498system.cpu.commit.swp_count                         0                       # Number of s/w prefetches committed
499system.cpu.commit.refs                       77165304                       # Number of memory references committed
500system.cpu.commit.loads                      56649587                       # Number of loads committed
501system.cpu.commit.membars                           0                       # Number of memory barriers committed
502system.cpu.commit.branches                   12326938                       # Number of branches committed
503system.cpu.commit.fp_insts                    2162459                       # Number of committed floating point instructions.
504system.cpu.commit.int_insts                 219019985                       # Number of committed integer instructions.
505system.cpu.commit.function_calls               797818                       # Number of function calls committed.
506system.cpu.commit.op_class_0::No_OpClass      1176721      0.53%      0.53% # Class of committed instruction
507system.cpu.commit.op_class_0::IntAlu        134111832     60.58%     61.12% # Class of committed instruction
508system.cpu.commit.op_class_0::IntMult          772953      0.35%     61.47% # Class of committed instruction
509system.cpu.commit.op_class_0::IntDiv          7031501      3.18%     64.64% # Class of committed instruction
510system.cpu.commit.op_class_0::FloatAdd        1105073      0.50%     65.14% # Class of committed instruction
511system.cpu.commit.op_class_0::FloatCmp              0      0.00%     65.14% # Class of committed instruction
512system.cpu.commit.op_class_0::FloatCvt              0      0.00%     65.14% # Class of committed instruction
513system.cpu.commit.op_class_0::FloatMult             0      0.00%     65.14% # Class of committed instruction
514system.cpu.commit.op_class_0::FloatDiv              0      0.00%     65.14% # Class of committed instruction
515system.cpu.commit.op_class_0::FloatSqrt             0      0.00%     65.14% # Class of committed instruction
516system.cpu.commit.op_class_0::SimdAdd               0      0.00%     65.14% # Class of committed instruction
517system.cpu.commit.op_class_0::SimdAddAcc            0      0.00%     65.14% # Class of committed instruction
518system.cpu.commit.op_class_0::SimdAlu               0      0.00%     65.14% # Class of committed instruction
519system.cpu.commit.op_class_0::SimdCmp               0      0.00%     65.14% # Class of committed instruction
520system.cpu.commit.op_class_0::SimdCvt               0      0.00%     65.14% # Class of committed instruction
521system.cpu.commit.op_class_0::SimdMisc              0      0.00%     65.14% # Class of committed instruction
522system.cpu.commit.op_class_0::SimdMult              0      0.00%     65.14% # Class of committed instruction
523system.cpu.commit.op_class_0::SimdMultAcc            0      0.00%     65.14% # Class of committed instruction
524system.cpu.commit.op_class_0::SimdShift             0      0.00%     65.14% # Class of committed instruction
525system.cpu.commit.op_class_0::SimdShiftAcc            0      0.00%     65.14% # Class of committed instruction
526system.cpu.commit.op_class_0::SimdSqrt              0      0.00%     65.14% # Class of committed instruction
527system.cpu.commit.op_class_0::SimdFloatAdd            0      0.00%     65.14% # Class of committed instruction
528system.cpu.commit.op_class_0::SimdFloatAlu            0      0.00%     65.14% # Class of committed instruction
529system.cpu.commit.op_class_0::SimdFloatCmp            0      0.00%     65.14% # Class of committed instruction
530system.cpu.commit.op_class_0::SimdFloatCvt            0      0.00%     65.14% # Class of committed instruction
531system.cpu.commit.op_class_0::SimdFloatDiv            0      0.00%     65.14% # Class of committed instruction
532system.cpu.commit.op_class_0::SimdFloatMisc            0      0.00%     65.14% # Class of committed instruction
533system.cpu.commit.op_class_0::SimdFloatMult            0      0.00%     65.14% # Class of committed instruction
534system.cpu.commit.op_class_0::SimdFloatMultAcc            0      0.00%     65.14% # Class of committed instruction
535system.cpu.commit.op_class_0::SimdFloatSqrt            0      0.00%     65.14% # Class of committed instruction
536system.cpu.commit.op_class_0::MemRead        56649587     25.59%     90.73% # Class of committed instruction
537system.cpu.commit.op_class_0::MemWrite       20515717      9.27%    100.00% # Class of committed instruction
538system.cpu.commit.op_class_0::IprAccess             0      0.00%    100.00% # Class of committed instruction
539system.cpu.commit.op_class_0::InstPrefetch            0      0.00%    100.00% # Class of committed instruction
540system.cpu.commit.op_class_0::total         221363384                       # Class of committed instruction
541system.cpu.commit.bw_lim_events               7006769                       # number cycles where commit BW limit reached
542system.cpu.rob.rob_reads                    455802776                       # The number of ROB reads
543system.cpu.rob.rob_writes                   648723400                       # The number of ROB writes
544system.cpu.timesIdled                            2658                       # Number of times that the entire CPU went into an idle state and unscheduled itself
545system.cpu.idleCycles                          206131                       # Total number of cycles that the CPU has spent unscheduled due to idling
546system.cpu.committedInsts                   132071192                       # Number of Instructions Simulated
547system.cpu.committedOps                     221363384                       # Number of Ops (including micro ops) Simulated
548system.cpu.cpi                               1.199207                       # CPI: Cycles Per Instruction
549system.cpu.cpi_total                         1.199207                       # CPI: Total CPI of All Threads
550system.cpu.ipc                               0.833884                       # IPC: Instructions Per Cycle
551system.cpu.ipc_total                         0.833884                       # IPC: Total IPC of All Threads
552system.cpu.int_regfile_reads                448507967                       # number of integer regfile reads
553system.cpu.int_regfile_writes               232568909                       # number of integer regfile writes
554system.cpu.fp_regfile_reads                   3215393                       # number of floating regfile reads
555system.cpu.fp_regfile_writes                  1999198                       # number of floating regfile writes
556system.cpu.cc_regfile_reads                 102530516                       # number of cc regfile reads
557system.cpu.cc_regfile_writes                 59523273                       # number of cc regfile writes
558system.cpu.misc_regfile_reads               132435302                       # number of misc regfile reads
559system.cpu.misc_regfile_writes                   1689                       # number of misc regfile writes
560system.cpu.dcache.tags.replacements                52                       # number of replacements
561system.cpu.dcache.tags.tagsinuse          1432.092422                       # Cycle average of tags in use
562system.cpu.dcache.tags.total_refs            65736813                       # Total number of references to valid blocks.
563system.cpu.dcache.tags.sampled_refs              2001                       # Sample count of references to valid blocks.
564system.cpu.dcache.tags.avg_refs          32851.980510                       # Average number of references to valid blocks.
565system.cpu.dcache.tags.warmup_cycle                 0                       # Cycle when the warmup percentage was hit.
566system.cpu.dcache.tags.occ_blocks::cpu.data  1432.092422                       # Average occupied blocks per requestor
567system.cpu.dcache.tags.occ_percent::cpu.data     0.349632                       # Average percentage of cache occupancy
568system.cpu.dcache.tags.occ_percent::total     0.349632                       # Average percentage of cache occupancy
569system.cpu.dcache.tags.occ_task_id_blocks::1024         1949                       # Occupied blocks per task id
570system.cpu.dcache.tags.age_task_id_blocks_1024::0           17                       # Occupied blocks per task id
571system.cpu.dcache.tags.age_task_id_blocks_1024::1           32                       # Occupied blocks per task id
572system.cpu.dcache.tags.age_task_id_blocks_1024::2          500                       # Occupied blocks per task id
573system.cpu.dcache.tags.age_task_id_blocks_1024::3            3                       # Occupied blocks per task id
574system.cpu.dcache.tags.age_task_id_blocks_1024::4         1397                       # Occupied blocks per task id
575system.cpu.dcache.tags.occ_task_id_percent::1024     0.475830                       # Percentage of cache occupancy per task id
576system.cpu.dcache.tags.tag_accesses         131480483                       # Number of tag accesses
577system.cpu.dcache.tags.data_accesses        131480483                       # Number of data accesses
578system.cpu.dcache.ReadReq_hits::cpu.data     45222500                       # number of ReadReq hits
579system.cpu.dcache.ReadReq_hits::total        45222500                       # number of ReadReq hits
580system.cpu.dcache.WriteReq_hits::cpu.data     20513893                       # number of WriteReq hits
581system.cpu.dcache.WriteReq_hits::total       20513893                       # number of WriteReq hits
582system.cpu.dcache.demand_hits::cpu.data      65736393                       # number of demand (read+write) hits
583system.cpu.dcache.demand_hits::total         65736393                       # number of demand (read+write) hits
584system.cpu.dcache.overall_hits::cpu.data     65736393                       # number of overall hits
585system.cpu.dcache.overall_hits::total        65736393                       # number of overall hits
586system.cpu.dcache.ReadReq_misses::cpu.data         1010                       # number of ReadReq misses
587system.cpu.dcache.ReadReq_misses::total          1010                       # number of ReadReq misses
588system.cpu.dcache.WriteReq_misses::cpu.data         1838                       # number of WriteReq misses
589system.cpu.dcache.WriteReq_misses::total         1838                       # number of WriteReq misses
590system.cpu.dcache.demand_misses::cpu.data         2848                       # number of demand (read+write) misses
591system.cpu.dcache.demand_misses::total           2848                       # number of demand (read+write) misses
592system.cpu.dcache.overall_misses::cpu.data         2848                       # number of overall misses
593system.cpu.dcache.overall_misses::total          2848                       # number of overall misses
594system.cpu.dcache.ReadReq_miss_latency::cpu.data     65396000                       # number of ReadReq miss cycles
595system.cpu.dcache.ReadReq_miss_latency::total     65396000                       # number of ReadReq miss cycles
596system.cpu.dcache.WriteReq_miss_latency::cpu.data    129164500                       # number of WriteReq miss cycles
597system.cpu.dcache.WriteReq_miss_latency::total    129164500                       # number of WriteReq miss cycles
598system.cpu.dcache.demand_miss_latency::cpu.data    194560500                       # number of demand (read+write) miss cycles
599system.cpu.dcache.demand_miss_latency::total    194560500                       # number of demand (read+write) miss cycles
600system.cpu.dcache.overall_miss_latency::cpu.data    194560500                       # number of overall miss cycles
601system.cpu.dcache.overall_miss_latency::total    194560500                       # number of overall miss cycles
602system.cpu.dcache.ReadReq_accesses::cpu.data     45223510                       # number of ReadReq accesses(hits+misses)
603system.cpu.dcache.ReadReq_accesses::total     45223510                       # number of ReadReq accesses(hits+misses)
604system.cpu.dcache.WriteReq_accesses::cpu.data     20515731                       # number of WriteReq accesses(hits+misses)
605system.cpu.dcache.WriteReq_accesses::total     20515731                       # number of WriteReq accesses(hits+misses)
606system.cpu.dcache.demand_accesses::cpu.data     65739241                       # number of demand (read+write) accesses
607system.cpu.dcache.demand_accesses::total     65739241                       # number of demand (read+write) accesses
608system.cpu.dcache.overall_accesses::cpu.data     65739241                       # number of overall (read+write) accesses
609system.cpu.dcache.overall_accesses::total     65739241                       # number of overall (read+write) accesses
610system.cpu.dcache.ReadReq_miss_rate::cpu.data     0.000022                       # miss rate for ReadReq accesses
611system.cpu.dcache.ReadReq_miss_rate::total     0.000022                       # miss rate for ReadReq accesses
612system.cpu.dcache.WriteReq_miss_rate::cpu.data     0.000090                       # miss rate for WriteReq accesses
613system.cpu.dcache.WriteReq_miss_rate::total     0.000090                       # miss rate for WriteReq accesses
614system.cpu.dcache.demand_miss_rate::cpu.data     0.000043                       # miss rate for demand accesses
615system.cpu.dcache.demand_miss_rate::total     0.000043                       # miss rate for demand accesses
616system.cpu.dcache.overall_miss_rate::cpu.data     0.000043                       # miss rate for overall accesses
617system.cpu.dcache.overall_miss_rate::total     0.000043                       # miss rate for overall accesses
618system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 64748.514851                       # average ReadReq miss latency
619system.cpu.dcache.ReadReq_avg_miss_latency::total 64748.514851                       # average ReadReq miss latency
620system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 70274.483134                       # average WriteReq miss latency
621system.cpu.dcache.WriteReq_avg_miss_latency::total 70274.483134                       # average WriteReq miss latency
622system.cpu.dcache.demand_avg_miss_latency::cpu.data 68314.782303                       # average overall miss latency
623system.cpu.dcache.demand_avg_miss_latency::total 68314.782303                       # average overall miss latency
624system.cpu.dcache.overall_avg_miss_latency::cpu.data 68314.782303                       # average overall miss latency
625system.cpu.dcache.overall_avg_miss_latency::total 68314.782303                       # average overall miss latency
626system.cpu.dcache.blocked_cycles::no_mshrs          697                       # number of cycles access was blocked
627system.cpu.dcache.blocked_cycles::no_targets           70                       # number of cycles access was blocked
628system.cpu.dcache.blocked::no_mshrs                 8                       # number of cycles access was blocked
629system.cpu.dcache.blocked::no_targets               1                       # number of cycles access was blocked
630system.cpu.dcache.avg_blocked_cycles::no_mshrs    87.125000                       # average number of cycles each access was blocked
631system.cpu.dcache.avg_blocked_cycles::no_targets           70                       # average number of cycles each access was blocked
632system.cpu.dcache.fast_writes                       0                       # number of fast writes performed
633system.cpu.dcache.cache_copies                      0                       # number of cache copies performed
634system.cpu.dcache.writebacks::writebacks           10                       # number of writebacks
635system.cpu.dcache.writebacks::total                10                       # number of writebacks
636system.cpu.dcache.ReadReq_mshr_hits::cpu.data          549                       # number of ReadReq MSHR hits
637system.cpu.dcache.ReadReq_mshr_hits::total          549                       # number of ReadReq MSHR hits
638system.cpu.dcache.WriteReq_mshr_hits::cpu.data            2                       # number of WriteReq MSHR hits
639system.cpu.dcache.WriteReq_mshr_hits::total            2                       # number of WriteReq MSHR hits
640system.cpu.dcache.demand_mshr_hits::cpu.data          551                       # number of demand (read+write) MSHR hits
641system.cpu.dcache.demand_mshr_hits::total          551                       # number of demand (read+write) MSHR hits
642system.cpu.dcache.overall_mshr_hits::cpu.data          551                       # number of overall MSHR hits
643system.cpu.dcache.overall_mshr_hits::total          551                       # number of overall MSHR hits
644system.cpu.dcache.ReadReq_mshr_misses::cpu.data          461                       # number of ReadReq MSHR misses
645system.cpu.dcache.ReadReq_mshr_misses::total          461                       # number of ReadReq MSHR misses
646system.cpu.dcache.WriteReq_mshr_misses::cpu.data         1836                       # number of WriteReq MSHR misses
647system.cpu.dcache.WriteReq_mshr_misses::total         1836                       # number of WriteReq MSHR misses
648system.cpu.dcache.demand_mshr_misses::cpu.data         2297                       # number of demand (read+write) MSHR misses
649system.cpu.dcache.demand_mshr_misses::total         2297                       # number of demand (read+write) MSHR misses
650system.cpu.dcache.overall_mshr_misses::cpu.data         2297                       # number of overall MSHR misses
651system.cpu.dcache.overall_mshr_misses::total         2297                       # number of overall MSHR misses
652system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data     36137000                       # number of ReadReq MSHR miss cycles
653system.cpu.dcache.ReadReq_mshr_miss_latency::total     36137000                       # number of ReadReq MSHR miss cycles
654system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data    127182500                       # number of WriteReq MSHR miss cycles
655system.cpu.dcache.WriteReq_mshr_miss_latency::total    127182500                       # number of WriteReq MSHR miss cycles
656system.cpu.dcache.demand_mshr_miss_latency::cpu.data    163319500                       # number of demand (read+write) MSHR miss cycles
657system.cpu.dcache.demand_mshr_miss_latency::total    163319500                       # number of demand (read+write) MSHR miss cycles
658system.cpu.dcache.overall_mshr_miss_latency::cpu.data    163319500                       # number of overall MSHR miss cycles
659system.cpu.dcache.overall_mshr_miss_latency::total    163319500                       # number of overall MSHR miss cycles
660system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data     0.000010                       # mshr miss rate for ReadReq accesses
661system.cpu.dcache.ReadReq_mshr_miss_rate::total     0.000010                       # mshr miss rate for ReadReq accesses
662system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data     0.000089                       # mshr miss rate for WriteReq accesses
663system.cpu.dcache.WriteReq_mshr_miss_rate::total     0.000089                       # mshr miss rate for WriteReq accesses
664system.cpu.dcache.demand_mshr_miss_rate::cpu.data     0.000035                       # mshr miss rate for demand accesses
665system.cpu.dcache.demand_mshr_miss_rate::total     0.000035                       # mshr miss rate for demand accesses
666system.cpu.dcache.overall_mshr_miss_rate::cpu.data     0.000035                       # mshr miss rate for overall accesses
667system.cpu.dcache.overall_mshr_miss_rate::total     0.000035                       # mshr miss rate for overall accesses
668system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 78388.286334                       # average ReadReq mshr miss latency
669system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 78388.286334                       # average ReadReq mshr miss latency
670system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 69271.514161                       # average WriteReq mshr miss latency
671system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 69271.514161                       # average WriteReq mshr miss latency
672system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 71101.218981                       # average overall mshr miss latency
673system.cpu.dcache.demand_avg_mshr_miss_latency::total 71101.218981                       # average overall mshr miss latency
674system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 71101.218981                       # average overall mshr miss latency
675system.cpu.dcache.overall_avg_mshr_miss_latency::total 71101.218981                       # average overall mshr miss latency
676system.cpu.dcache.no_allocate_misses                0                       # Number of misses that were no-allocate
677system.cpu.icache.tags.replacements              4970                       # number of replacements
678system.cpu.icache.tags.tagsinuse          1639.175035                       # Cycle average of tags in use
679system.cpu.icache.tags.total_refs            24244955                       # Total number of references to valid blocks.
680system.cpu.icache.tags.sampled_refs              6947                       # Sample count of references to valid blocks.
681system.cpu.icache.tags.avg_refs           3489.989204                       # Average number of references to valid blocks.
682system.cpu.icache.tags.warmup_cycle                 0                       # Cycle when the warmup percentage was hit.
683system.cpu.icache.tags.occ_blocks::cpu.inst  1639.175035                       # Average occupied blocks per requestor
684system.cpu.icache.tags.occ_percent::cpu.inst     0.800378                       # Average percentage of cache occupancy
685system.cpu.icache.tags.occ_percent::total     0.800378                       # Average percentage of cache occupancy
686system.cpu.icache.tags.occ_task_id_blocks::1024         1977                       # Occupied blocks per task id
687system.cpu.icache.tags.age_task_id_blocks_1024::0          108                       # Occupied blocks per task id
688system.cpu.icache.tags.age_task_id_blocks_1024::1          188                       # Occupied blocks per task id
689system.cpu.icache.tags.age_task_id_blocks_1024::2          870                       # Occupied blocks per task id
690system.cpu.icache.tags.age_task_id_blocks_1024::3           18                       # Occupied blocks per task id
691system.cpu.icache.tags.age_task_id_blocks_1024::4          793                       # Occupied blocks per task id
692system.cpu.icache.tags.occ_task_id_percent::1024     0.965332                       # Percentage of cache occupancy per task id
693system.cpu.icache.tags.tag_accesses          48515969                       # Number of tag accesses
694system.cpu.icache.tags.data_accesses         48515969                       # Number of data accesses
695system.cpu.icache.ReadReq_hits::cpu.inst     24244955                       # number of ReadReq hits
696system.cpu.icache.ReadReq_hits::total        24244955                       # number of ReadReq hits
697system.cpu.icache.demand_hits::cpu.inst      24244955                       # number of demand (read+write) hits
698system.cpu.icache.demand_hits::total         24244955                       # number of demand (read+write) hits
699system.cpu.icache.overall_hits::cpu.inst     24244955                       # number of overall hits
700system.cpu.icache.overall_hits::total        24244955                       # number of overall hits
701system.cpu.icache.ReadReq_misses::cpu.inst         9408                       # number of ReadReq misses
702system.cpu.icache.ReadReq_misses::total          9408                       # number of ReadReq misses
703system.cpu.icache.demand_misses::cpu.inst         9408                       # number of demand (read+write) misses
704system.cpu.icache.demand_misses::total           9408                       # number of demand (read+write) misses
705system.cpu.icache.overall_misses::cpu.inst         9408                       # number of overall misses
706system.cpu.icache.overall_misses::total          9408                       # number of overall misses
707system.cpu.icache.ReadReq_miss_latency::cpu.inst    407324999                       # number of ReadReq miss cycles
708system.cpu.icache.ReadReq_miss_latency::total    407324999                       # number of ReadReq miss cycles
709system.cpu.icache.demand_miss_latency::cpu.inst    407324999                       # number of demand (read+write) miss cycles
710system.cpu.icache.demand_miss_latency::total    407324999                       # number of demand (read+write) miss cycles
711system.cpu.icache.overall_miss_latency::cpu.inst    407324999                       # number of overall miss cycles
712system.cpu.icache.overall_miss_latency::total    407324999                       # number of overall miss cycles
713system.cpu.icache.ReadReq_accesses::cpu.inst     24254363                       # number of ReadReq accesses(hits+misses)
714system.cpu.icache.ReadReq_accesses::total     24254363                       # number of ReadReq accesses(hits+misses)
715system.cpu.icache.demand_accesses::cpu.inst     24254363                       # number of demand (read+write) accesses
716system.cpu.icache.demand_accesses::total     24254363                       # number of demand (read+write) accesses
717system.cpu.icache.overall_accesses::cpu.inst     24254363                       # number of overall (read+write) accesses
718system.cpu.icache.overall_accesses::total     24254363                       # number of overall (read+write) accesses
719system.cpu.icache.ReadReq_miss_rate::cpu.inst     0.000388                       # miss rate for ReadReq accesses
720system.cpu.icache.ReadReq_miss_rate::total     0.000388                       # miss rate for ReadReq accesses
721system.cpu.icache.demand_miss_rate::cpu.inst     0.000388                       # miss rate for demand accesses
722system.cpu.icache.demand_miss_rate::total     0.000388                       # miss rate for demand accesses
723system.cpu.icache.overall_miss_rate::cpu.inst     0.000388                       # miss rate for overall accesses
724system.cpu.icache.overall_miss_rate::total     0.000388                       # miss rate for overall accesses
725system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 43295.599384                       # average ReadReq miss latency
726system.cpu.icache.ReadReq_avg_miss_latency::total 43295.599384                       # average ReadReq miss latency
727system.cpu.icache.demand_avg_miss_latency::cpu.inst 43295.599384                       # average overall miss latency
728system.cpu.icache.demand_avg_miss_latency::total 43295.599384                       # average overall miss latency
729system.cpu.icache.overall_avg_miss_latency::cpu.inst 43295.599384                       # average overall miss latency
730system.cpu.icache.overall_avg_miss_latency::total 43295.599384                       # average overall miss latency
731system.cpu.icache.blocked_cycles::no_mshrs          788                       # number of cycles access was blocked
732system.cpu.icache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
733system.cpu.icache.blocked::no_mshrs                12                       # number of cycles access was blocked
734system.cpu.icache.blocked::no_targets               0                       # number of cycles access was blocked
735system.cpu.icache.avg_blocked_cycles::no_mshrs    65.666667                       # average number of cycles each access was blocked
736system.cpu.icache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
737system.cpu.icache.fast_writes                       0                       # number of fast writes performed
738system.cpu.icache.cache_copies                      0                       # number of cache copies performed
739system.cpu.icache.ReadReq_mshr_hits::cpu.inst         2164                       # number of ReadReq MSHR hits
740system.cpu.icache.ReadReq_mshr_hits::total         2164                       # number of ReadReq MSHR hits
741system.cpu.icache.demand_mshr_hits::cpu.inst         2164                       # number of demand (read+write) MSHR hits
742system.cpu.icache.demand_mshr_hits::total         2164                       # number of demand (read+write) MSHR hits
743system.cpu.icache.overall_mshr_hits::cpu.inst         2164                       # number of overall MSHR hits
744system.cpu.icache.overall_mshr_hits::total         2164                       # number of overall MSHR hits
745system.cpu.icache.ReadReq_mshr_misses::cpu.inst         7244                       # number of ReadReq MSHR misses
746system.cpu.icache.ReadReq_mshr_misses::total         7244                       # number of ReadReq MSHR misses
747system.cpu.icache.demand_mshr_misses::cpu.inst         7244                       # number of demand (read+write) MSHR misses
748system.cpu.icache.demand_mshr_misses::total         7244                       # number of demand (read+write) MSHR misses
749system.cpu.icache.overall_mshr_misses::cpu.inst         7244                       # number of overall MSHR misses
750system.cpu.icache.overall_mshr_misses::total         7244                       # number of overall MSHR misses
751system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst    309481499                       # number of ReadReq MSHR miss cycles
752system.cpu.icache.ReadReq_mshr_miss_latency::total    309481499                       # number of ReadReq MSHR miss cycles
753system.cpu.icache.demand_mshr_miss_latency::cpu.inst    309481499                       # number of demand (read+write) MSHR miss cycles
754system.cpu.icache.demand_mshr_miss_latency::total    309481499                       # number of demand (read+write) MSHR miss cycles
755system.cpu.icache.overall_mshr_miss_latency::cpu.inst    309481499                       # number of overall MSHR miss cycles
756system.cpu.icache.overall_mshr_miss_latency::total    309481499                       # number of overall MSHR miss cycles
757system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst     0.000299                       # mshr miss rate for ReadReq accesses
758system.cpu.icache.ReadReq_mshr_miss_rate::total     0.000299                       # mshr miss rate for ReadReq accesses
759system.cpu.icache.demand_mshr_miss_rate::cpu.inst     0.000299                       # mshr miss rate for demand accesses
760system.cpu.icache.demand_mshr_miss_rate::total     0.000299                       # mshr miss rate for demand accesses
761system.cpu.icache.overall_mshr_miss_rate::cpu.inst     0.000299                       # mshr miss rate for overall accesses
762system.cpu.icache.overall_mshr_miss_rate::total     0.000299                       # mshr miss rate for overall accesses
763system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 42722.459829                       # average ReadReq mshr miss latency
764system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 42722.459829                       # average ReadReq mshr miss latency
765system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 42722.459829                       # average overall mshr miss latency
766system.cpu.icache.demand_avg_mshr_miss_latency::total 42722.459829                       # average overall mshr miss latency
767system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 42722.459829                       # average overall mshr miss latency
768system.cpu.icache.overall_avg_mshr_miss_latency::total 42722.459829                       # average overall mshr miss latency
769system.cpu.icache.no_allocate_misses                0                       # Number of misses that were no-allocate
770system.cpu.l2cache.tags.replacements                0                       # number of replacements
771system.cpu.l2cache.tags.tagsinuse         2588.929088                       # Cycle average of tags in use
772system.cpu.l2cache.tags.total_refs               8413                       # Total number of references to valid blocks.
773system.cpu.l2cache.tags.sampled_refs             3873                       # Sample count of references to valid blocks.
774system.cpu.l2cache.tags.avg_refs             2.172218                       # Average number of references to valid blocks.
775system.cpu.l2cache.tags.warmup_cycle                0                       # Cycle when the warmup percentage was hit.
776system.cpu.l2cache.tags.occ_blocks::writebacks     1.256976                       # Average occupied blocks per requestor
777system.cpu.l2cache.tags.occ_blocks::cpu.inst  2282.894376                       # Average occupied blocks per requestor
778system.cpu.l2cache.tags.occ_blocks::cpu.data   304.777736                       # Average occupied blocks per requestor
779system.cpu.l2cache.tags.occ_percent::writebacks     0.000038                       # Average percentage of cache occupancy
780system.cpu.l2cache.tags.occ_percent::cpu.inst     0.069668                       # Average percentage of cache occupancy
781system.cpu.l2cache.tags.occ_percent::cpu.data     0.009301                       # Average percentage of cache occupancy
782system.cpu.l2cache.tags.occ_percent::total     0.079008                       # Average percentage of cache occupancy
783system.cpu.l2cache.tags.occ_task_id_blocks::1024         3873                       # Occupied blocks per task id
784system.cpu.l2cache.tags.age_task_id_blocks_1024::0           47                       # Occupied blocks per task id
785system.cpu.l2cache.tags.age_task_id_blocks_1024::1          182                       # Occupied blocks per task id
786system.cpu.l2cache.tags.age_task_id_blocks_1024::2          989                       # Occupied blocks per task id
787system.cpu.l2cache.tags.age_task_id_blocks_1024::3           39                       # Occupied blocks per task id
788system.cpu.l2cache.tags.age_task_id_blocks_1024::4         2616                       # Occupied blocks per task id
789system.cpu.l2cache.tags.occ_task_id_percent::1024     0.118195                       # Percentage of cache occupancy per task id
790system.cpu.l2cache.tags.tag_accesses           118429                       # Number of tag accesses
791system.cpu.l2cache.tags.data_accesses          118429                       # Number of data accesses
792system.cpu.l2cache.Writeback_hits::writebacks           10                       # number of Writeback hits
793system.cpu.l2cache.Writeback_hits::total           10                       # number of Writeback hits
794system.cpu.l2cache.ReadExReq_hits::cpu.data            6                       # number of ReadExReq hits
795system.cpu.l2cache.ReadExReq_hits::total            6                       # number of ReadExReq hits
796system.cpu.l2cache.ReadCleanReq_hits::cpu.inst         3494                       # number of ReadCleanReq hits
797system.cpu.l2cache.ReadCleanReq_hits::total         3494                       # number of ReadCleanReq hits
798system.cpu.l2cache.ReadSharedReq_hits::cpu.data           40                       # number of ReadSharedReq hits
799system.cpu.l2cache.ReadSharedReq_hits::total           40                       # number of ReadSharedReq hits
800system.cpu.l2cache.demand_hits::cpu.inst         3494                       # number of demand (read+write) hits
801system.cpu.l2cache.demand_hits::cpu.data           46                       # number of demand (read+write) hits
802system.cpu.l2cache.demand_hits::total            3540                       # number of demand (read+write) hits
803system.cpu.l2cache.overall_hits::cpu.inst         3494                       # number of overall hits
804system.cpu.l2cache.overall_hits::cpu.data           46                       # number of overall hits
805system.cpu.l2cache.overall_hits::total           3540                       # number of overall hits
806system.cpu.l2cache.UpgradeReq_misses::cpu.data          296                       # number of UpgradeReq misses
807system.cpu.l2cache.UpgradeReq_misses::total          296                       # number of UpgradeReq misses
808system.cpu.l2cache.ReadExReq_misses::cpu.data         1534                       # number of ReadExReq misses
809system.cpu.l2cache.ReadExReq_misses::total         1534                       # number of ReadExReq misses
810system.cpu.l2cache.ReadCleanReq_misses::cpu.inst         3451                       # number of ReadCleanReq misses
811system.cpu.l2cache.ReadCleanReq_misses::total         3451                       # number of ReadCleanReq misses
812system.cpu.l2cache.ReadSharedReq_misses::cpu.data          421                       # number of ReadSharedReq misses
813system.cpu.l2cache.ReadSharedReq_misses::total          421                       # number of ReadSharedReq misses
814system.cpu.l2cache.demand_misses::cpu.inst         3451                       # number of demand (read+write) misses
815system.cpu.l2cache.demand_misses::cpu.data         1955                       # number of demand (read+write) misses
816system.cpu.l2cache.demand_misses::total          5406                       # number of demand (read+write) misses
817system.cpu.l2cache.overall_misses::cpu.inst         3451                       # number of overall misses
818system.cpu.l2cache.overall_misses::cpu.data         1955                       # number of overall misses
819system.cpu.l2cache.overall_misses::total         5406                       # number of overall misses
820system.cpu.l2cache.ReadExReq_miss_latency::cpu.data    114989000                       # number of ReadExReq miss cycles
821system.cpu.l2cache.ReadExReq_miss_latency::total    114989000                       # number of ReadExReq miss cycles
822system.cpu.l2cache.ReadCleanReq_miss_latency::cpu.inst    261344500                       # number of ReadCleanReq miss cycles
823system.cpu.l2cache.ReadCleanReq_miss_latency::total    261344500                       # number of ReadCleanReq miss cycles
824system.cpu.l2cache.ReadSharedReq_miss_latency::cpu.data     34980500                       # number of ReadSharedReq miss cycles
825system.cpu.l2cache.ReadSharedReq_miss_latency::total     34980500                       # number of ReadSharedReq miss cycles
826system.cpu.l2cache.demand_miss_latency::cpu.inst    261344500                       # number of demand (read+write) miss cycles
827system.cpu.l2cache.demand_miss_latency::cpu.data    149969500                       # number of demand (read+write) miss cycles
828system.cpu.l2cache.demand_miss_latency::total    411314000                       # number of demand (read+write) miss cycles
829system.cpu.l2cache.overall_miss_latency::cpu.inst    261344500                       # number of overall miss cycles
830system.cpu.l2cache.overall_miss_latency::cpu.data    149969500                       # number of overall miss cycles
831system.cpu.l2cache.overall_miss_latency::total    411314000                       # number of overall miss cycles
832system.cpu.l2cache.Writeback_accesses::writebacks           10                       # number of Writeback accesses(hits+misses)
833system.cpu.l2cache.Writeback_accesses::total           10                       # number of Writeback accesses(hits+misses)
834system.cpu.l2cache.UpgradeReq_accesses::cpu.data          296                       # number of UpgradeReq accesses(hits+misses)
835system.cpu.l2cache.UpgradeReq_accesses::total          296                       # number of UpgradeReq accesses(hits+misses)
836system.cpu.l2cache.ReadExReq_accesses::cpu.data         1540                       # number of ReadExReq accesses(hits+misses)
837system.cpu.l2cache.ReadExReq_accesses::total         1540                       # number of ReadExReq accesses(hits+misses)
838system.cpu.l2cache.ReadCleanReq_accesses::cpu.inst         6945                       # number of ReadCleanReq accesses(hits+misses)
839system.cpu.l2cache.ReadCleanReq_accesses::total         6945                       # number of ReadCleanReq accesses(hits+misses)
840system.cpu.l2cache.ReadSharedReq_accesses::cpu.data          461                       # number of ReadSharedReq accesses(hits+misses)
841system.cpu.l2cache.ReadSharedReq_accesses::total          461                       # number of ReadSharedReq accesses(hits+misses)
842system.cpu.l2cache.demand_accesses::cpu.inst         6945                       # number of demand (read+write) accesses
843system.cpu.l2cache.demand_accesses::cpu.data         2001                       # number of demand (read+write) accesses
844system.cpu.l2cache.demand_accesses::total         8946                       # number of demand (read+write) accesses
845system.cpu.l2cache.overall_accesses::cpu.inst         6945                       # number of overall (read+write) accesses
846system.cpu.l2cache.overall_accesses::cpu.data         2001                       # number of overall (read+write) accesses
847system.cpu.l2cache.overall_accesses::total         8946                       # number of overall (read+write) accesses
848system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data            1                       # miss rate for UpgradeReq accesses
849system.cpu.l2cache.UpgradeReq_miss_rate::total            1                       # miss rate for UpgradeReq accesses
850system.cpu.l2cache.ReadExReq_miss_rate::cpu.data     0.996104                       # miss rate for ReadExReq accesses
851system.cpu.l2cache.ReadExReq_miss_rate::total     0.996104                       # miss rate for ReadExReq accesses
852system.cpu.l2cache.ReadCleanReq_miss_rate::cpu.inst     0.496904                       # miss rate for ReadCleanReq accesses
853system.cpu.l2cache.ReadCleanReq_miss_rate::total     0.496904                       # miss rate for ReadCleanReq accesses
854system.cpu.l2cache.ReadSharedReq_miss_rate::cpu.data     0.913232                       # miss rate for ReadSharedReq accesses
855system.cpu.l2cache.ReadSharedReq_miss_rate::total     0.913232                       # miss rate for ReadSharedReq accesses
856system.cpu.l2cache.demand_miss_rate::cpu.inst     0.496904                       # miss rate for demand accesses
857system.cpu.l2cache.demand_miss_rate::cpu.data     0.977011                       # miss rate for demand accesses
858system.cpu.l2cache.demand_miss_rate::total     0.604292                       # miss rate for demand accesses
859system.cpu.l2cache.overall_miss_rate::cpu.inst     0.496904                       # miss rate for overall accesses
860system.cpu.l2cache.overall_miss_rate::cpu.data     0.977011                       # miss rate for overall accesses
861system.cpu.l2cache.overall_miss_rate::total     0.604292                       # miss rate for overall accesses
862system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 74960.234681                       # average ReadExReq miss latency
863system.cpu.l2cache.ReadExReq_avg_miss_latency::total 74960.234681                       # average ReadExReq miss latency
864system.cpu.l2cache.ReadCleanReq_avg_miss_latency::cpu.inst 75730.078238                       # average ReadCleanReq miss latency
865system.cpu.l2cache.ReadCleanReq_avg_miss_latency::total 75730.078238                       # average ReadCleanReq miss latency
866system.cpu.l2cache.ReadSharedReq_avg_miss_latency::cpu.data 83089.073634                       # average ReadSharedReq miss latency
867system.cpu.l2cache.ReadSharedReq_avg_miss_latency::total 83089.073634                       # average ReadSharedReq miss latency
868system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 75730.078238                       # average overall miss latency
869system.cpu.l2cache.demand_avg_miss_latency::cpu.data 76710.741688                       # average overall miss latency
870system.cpu.l2cache.demand_avg_miss_latency::total 76084.720681                       # average overall miss latency
871system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 75730.078238                       # average overall miss latency
872system.cpu.l2cache.overall_avg_miss_latency::cpu.data 76710.741688                       # average overall miss latency
873system.cpu.l2cache.overall_avg_miss_latency::total 76084.720681                       # average overall miss latency
874system.cpu.l2cache.blocked_cycles::no_mshrs            0                       # number of cycles access was blocked
875system.cpu.l2cache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
876system.cpu.l2cache.blocked::no_mshrs                0                       # number of cycles access was blocked
877system.cpu.l2cache.blocked::no_targets              0                       # number of cycles access was blocked
878system.cpu.l2cache.avg_blocked_cycles::no_mshrs          nan                       # average number of cycles each access was blocked
879system.cpu.l2cache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
880system.cpu.l2cache.fast_writes                      0                       # number of fast writes performed
881system.cpu.l2cache.cache_copies                     0                       # number of cache copies performed
882system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data          296                       # number of UpgradeReq MSHR misses
883system.cpu.l2cache.UpgradeReq_mshr_misses::total          296                       # number of UpgradeReq MSHR misses
884system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data         1534                       # number of ReadExReq MSHR misses
885system.cpu.l2cache.ReadExReq_mshr_misses::total         1534                       # number of ReadExReq MSHR misses
886system.cpu.l2cache.ReadCleanReq_mshr_misses::cpu.inst         3451                       # number of ReadCleanReq MSHR misses
887system.cpu.l2cache.ReadCleanReq_mshr_misses::total         3451                       # number of ReadCleanReq MSHR misses
888system.cpu.l2cache.ReadSharedReq_mshr_misses::cpu.data          421                       # number of ReadSharedReq MSHR misses
889system.cpu.l2cache.ReadSharedReq_mshr_misses::total          421                       # number of ReadSharedReq MSHR misses
890system.cpu.l2cache.demand_mshr_misses::cpu.inst         3451                       # number of demand (read+write) MSHR misses
891system.cpu.l2cache.demand_mshr_misses::cpu.data         1955                       # number of demand (read+write) MSHR misses
892system.cpu.l2cache.demand_mshr_misses::total         5406                       # number of demand (read+write) MSHR misses
893system.cpu.l2cache.overall_mshr_misses::cpu.inst         3451                       # number of overall MSHR misses
894system.cpu.l2cache.overall_mshr_misses::cpu.data         1955                       # number of overall MSHR misses
895system.cpu.l2cache.overall_mshr_misses::total         5406                       # number of overall MSHR misses
896system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data      6416500                       # number of UpgradeReq MSHR miss cycles
897system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total      6416500                       # number of UpgradeReq MSHR miss cycles
898system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data     99649000                       # number of ReadExReq MSHR miss cycles
899system.cpu.l2cache.ReadExReq_mshr_miss_latency::total     99649000                       # number of ReadExReq MSHR miss cycles
900system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::cpu.inst    226844500                       # number of ReadCleanReq MSHR miss cycles
901system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::total    226844500                       # number of ReadCleanReq MSHR miss cycles
902system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::cpu.data     30770500                       # number of ReadSharedReq MSHR miss cycles
903system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::total     30770500                       # number of ReadSharedReq MSHR miss cycles
904system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst    226844500                       # number of demand (read+write) MSHR miss cycles
905system.cpu.l2cache.demand_mshr_miss_latency::cpu.data    130419500                       # number of demand (read+write) MSHR miss cycles
906system.cpu.l2cache.demand_mshr_miss_latency::total    357264000                       # number of demand (read+write) MSHR miss cycles
907system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst    226844500                       # number of overall MSHR miss cycles
908system.cpu.l2cache.overall_mshr_miss_latency::cpu.data    130419500                       # number of overall MSHR miss cycles
909system.cpu.l2cache.overall_mshr_miss_latency::total    357264000                       # number of overall MSHR miss cycles
910system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data            1                       # mshr miss rate for UpgradeReq accesses
911system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total            1                       # mshr miss rate for UpgradeReq accesses
912system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data     0.996104                       # mshr miss rate for ReadExReq accesses
913system.cpu.l2cache.ReadExReq_mshr_miss_rate::total     0.996104                       # mshr miss rate for ReadExReq accesses
914system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::cpu.inst     0.496904                       # mshr miss rate for ReadCleanReq accesses
915system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::total     0.496904                       # mshr miss rate for ReadCleanReq accesses
916system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::cpu.data     0.913232                       # mshr miss rate for ReadSharedReq accesses
917system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::total     0.913232                       # mshr miss rate for ReadSharedReq accesses
918system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst     0.496904                       # mshr miss rate for demand accesses
919system.cpu.l2cache.demand_mshr_miss_rate::cpu.data     0.977011                       # mshr miss rate for demand accesses
920system.cpu.l2cache.demand_mshr_miss_rate::total     0.604292                       # mshr miss rate for demand accesses
921system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst     0.496904                       # mshr miss rate for overall accesses
922system.cpu.l2cache.overall_mshr_miss_rate::cpu.data     0.977011                       # mshr miss rate for overall accesses
923system.cpu.l2cache.overall_mshr_miss_rate::total     0.604292                       # mshr miss rate for overall accesses
924system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 21677.364865                       # average UpgradeReq mshr miss latency
925system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total 21677.364865                       # average UpgradeReq mshr miss latency
926system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 64960.234681                       # average ReadExReq mshr miss latency
927system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 64960.234681                       # average ReadExReq mshr miss latency
928system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::cpu.inst 65732.975949                       # average ReadCleanReq mshr miss latency
929system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::total 65732.975949                       # average ReadCleanReq mshr miss latency
930system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.data 73089.073634                       # average ReadSharedReq mshr miss latency
931system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::total 73089.073634                       # average ReadSharedReq mshr miss latency
932system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 65732.975949                       # average overall mshr miss latency
933system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 66710.741688                       # average overall mshr miss latency
934system.cpu.l2cache.demand_avg_mshr_miss_latency::total 66086.570477                       # average overall mshr miss latency
935system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 65732.975949                       # average overall mshr miss latency
936system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 66710.741688                       # average overall mshr miss latency
937system.cpu.l2cache.overall_avg_mshr_miss_latency::total 66086.570477                       # average overall mshr miss latency
938system.cpu.l2cache.no_allocate_misses               0                       # Number of misses that were no-allocate
939system.cpu.toL2Bus.snoop_filter.tot_requests        14563                       # Total number of requests made to the snoop filter.
940system.cpu.toL2Bus.snoop_filter.hit_single_requests         5344                       # Number of requests hitting in the snoop filter with a single holder of the requested data.
941system.cpu.toL2Bus.snoop_filter.hit_multi_requests          433                       # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data.
942system.cpu.toL2Bus.snoop_filter.tot_snoops            0                       # Total number of snoops made to the snoop filter.
943system.cpu.toL2Bus.snoop_filter.hit_single_snoops            0                       # Number of snoops hitting in the snoop filter with a single holder of the requested data.
944system.cpu.toL2Bus.snoop_filter.hit_multi_snoops            0                       # Number of snoops hitting in the snoop filter with multiple (>1) holders of the requested data.
945system.cpu.toL2Bus.trans_dist::ReadResp          7704                       # Transaction distribution
946system.cpu.toL2Bus.trans_dist::Writeback           10                       # Transaction distribution
947system.cpu.toL2Bus.trans_dist::CleanEvict         4875                       # Transaction distribution
948system.cpu.toL2Bus.trans_dist::UpgradeReq          296                       # Transaction distribution
949system.cpu.toL2Bus.trans_dist::UpgradeResp          296                       # Transaction distribution
950system.cpu.toL2Bus.trans_dist::ReadExReq         1540                       # Transaction distribution
951system.cpu.toL2Bus.trans_dist::ReadExResp         1540                       # Transaction distribution
952system.cpu.toL2Bus.trans_dist::ReadCleanReq         7244                       # Transaction distribution
953system.cpu.toL2Bus.trans_dist::ReadSharedReq          461                       # Transaction distribution
954system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side        19022                       # Packet count per connected master and slave (bytes)
955system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side         4645                       # Packet count per connected master and slave (bytes)
956system.cpu.toL2Bus.pkt_count::total             23667                       # Packet count per connected master and slave (bytes)
957system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side       444416                       # Cumulative packet size per connected master and slave (bytes)
958system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side       128704                       # Cumulative packet size per connected master and slave (bytes)
959system.cpu.toL2Bus.pkt_size::total             573120                       # Cumulative packet size per connected master and slave (bytes)
960system.cpu.toL2Bus.snoops                         299                       # Total snoops (count)
961system.cpu.toL2Bus.snoop_fanout::samples        14563                       # Request fanout histogram
962system.cpu.toL2Bus.snoop_fanout::mean        0.061251                       # Request fanout histogram
963system.cpu.toL2Bus.snoop_fanout::stdev       0.239799                       # Request fanout histogram
964system.cpu.toL2Bus.snoop_fanout::underflows            0      0.00%      0.00% # Request fanout histogram
965system.cpu.toL2Bus.snoop_fanout::0              13671     93.87%     93.87% # Request fanout histogram
966system.cpu.toL2Bus.snoop_fanout::1                892      6.13%    100.00% # Request fanout histogram
967system.cpu.toL2Bus.snoop_fanout::2                  0      0.00%    100.00% # Request fanout histogram
968system.cpu.toL2Bus.snoop_fanout::overflows            0      0.00%    100.00% # Request fanout histogram
969system.cpu.toL2Bus.snoop_fanout::min_value            0                       # Request fanout histogram
970system.cpu.toL2Bus.snoop_fanout::max_value            1                       # Request fanout histogram
971system.cpu.toL2Bus.snoop_fanout::total          14563                       # Request fanout histogram
972system.cpu.toL2Bus.reqLayer0.occupancy        7291500                       # Layer occupancy (ticks)
973system.cpu.toL2Bus.reqLayer0.utilization          0.0                       # Layer utilization (%)
974system.cpu.toL2Bus.respLayer0.occupancy      10864500                       # Layer occupancy (ticks)
975system.cpu.toL2Bus.respLayer0.utilization          0.0                       # Layer utilization (%)
976system.cpu.toL2Bus.respLayer1.occupancy       3149999                       # Layer occupancy (ticks)
977system.cpu.toL2Bus.respLayer1.utilization          0.0                       # Layer utilization (%)
978system.membus.trans_dist::ReadResp               3871                       # Transaction distribution
979system.membus.trans_dist::UpgradeReq              296                       # Transaction distribution
980system.membus.trans_dist::UpgradeResp             296                       # Transaction distribution
981system.membus.trans_dist::ReadExReq              1534                       # Transaction distribution
982system.membus.trans_dist::ReadExResp             1534                       # Transaction distribution
983system.membus.trans_dist::ReadSharedReq          3871                       # Transaction distribution
984system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port        11402                       # Packet count per connected master and slave (bytes)
985system.membus.pkt_count_system.cpu.l2cache.mem_side::total        11402                       # Packet count per connected master and slave (bytes)
986system.membus.pkt_count::total                  11402                       # Packet count per connected master and slave (bytes)
987system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port       345920                       # Cumulative packet size per connected master and slave (bytes)
988system.membus.pkt_size_system.cpu.l2cache.mem_side::total       345920                       # Cumulative packet size per connected master and slave (bytes)
989system.membus.pkt_size::total                  345920                       # Cumulative packet size per connected master and slave (bytes)
990system.membus.snoops                                0                       # Total snoops (count)
991system.membus.snoop_fanout::samples              5701                       # Request fanout histogram
992system.membus.snoop_fanout::mean                    0                       # Request fanout histogram
993system.membus.snoop_fanout::stdev                   0                       # Request fanout histogram
994system.membus.snoop_fanout::underflows              0      0.00%      0.00% # Request fanout histogram
995system.membus.snoop_fanout::0                    5701    100.00%    100.00% # Request fanout histogram
996system.membus.snoop_fanout::1                       0      0.00%    100.00% # Request fanout histogram
997system.membus.snoop_fanout::overflows               0      0.00%    100.00% # Request fanout histogram
998system.membus.snoop_fanout::min_value               0                       # Request fanout histogram
999system.membus.snoop_fanout::max_value               0                       # Request fanout histogram
1000system.membus.snoop_fanout::total                5701                       # Request fanout histogram
1001system.membus.reqLayer0.occupancy             6922500                       # Layer occupancy (ticks)
1002system.membus.reqLayer0.utilization               0.0                       # Layer utilization (%)
1003system.membus.respLayer1.occupancy           29231454                       # Layer occupancy (ticks)
1004system.membus.respLayer1.utilization              0.0                       # Layer utilization (%)
1005
1006---------- End Simulation Statistics   ----------
1007