stats.txt revision 9838:43d22d746e7a
1 2---------- Begin Simulation Statistics ---------- 3sim_seconds 0.074201 # Number of seconds simulated 4sim_ticks 74201024500 # Number of ticks simulated 5final_tick 74201024500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset) 6sim_freq 1000000000000 # Frequency of simulated ticks 7host_inst_rate 88798 # Simulator instruction rate (inst/s) 8host_op_rate 97225 # Simulator op (including micro ops) rate (op/s) 9host_tick_rate 38240010 # Simulator tick rate (ticks/s) 10host_mem_usage 245976 # Number of bytes of host memory used 11host_seconds 1940.40 # Real time elapsed on the host 12sim_insts 172303021 # Number of instructions simulated 13sim_ops 188656503 # Number of ops (including micro ops) simulated 14system.physmem.bytes_read::cpu.inst 131328 # Number of bytes read from this memory 15system.physmem.bytes_read::cpu.data 111872 # Number of bytes read from this memory 16system.physmem.bytes_read::total 243200 # Number of bytes read from this memory 17system.physmem.bytes_inst_read::cpu.inst 131328 # Number of instructions bytes read from this memory 18system.physmem.bytes_inst_read::total 131328 # Number of instructions bytes read from this memory 19system.physmem.num_reads::cpu.inst 2052 # Number of read requests responded to by this memory 20system.physmem.num_reads::cpu.data 1748 # Number of read requests responded to by this memory 21system.physmem.num_reads::total 3800 # Number of read requests responded to by this memory 22system.physmem.bw_read::cpu.inst 1769895 # Total read bandwidth from this memory (bytes/s) 23system.physmem.bw_read::cpu.data 1507688 # Total read bandwidth from this memory (bytes/s) 24system.physmem.bw_read::total 3277583 # Total read bandwidth from this memory (bytes/s) 25system.physmem.bw_inst_read::cpu.inst 1769895 # Instruction read bandwidth from this memory (bytes/s) 26system.physmem.bw_inst_read::total 1769895 # Instruction read bandwidth from this memory (bytes/s) 27system.physmem.bw_total::cpu.inst 1769895 # Total bandwidth to/from this memory (bytes/s) 28system.physmem.bw_total::cpu.data 1507688 # Total bandwidth to/from this memory (bytes/s) 29system.physmem.bw_total::total 3277583 # Total bandwidth to/from this memory (bytes/s) 30system.physmem.readReqs 3801 # Total number of read requests accepted by DRAM controller 31system.physmem.writeReqs 0 # Total number of write requests accepted by DRAM controller 32system.physmem.readBursts 3801 # Total number of DRAM read bursts. Each DRAM read request translates to either one or multiple DRAM read bursts 33system.physmem.writeBursts 0 # Total number of DRAM write bursts. Each DRAM write request translates to either one or multiple DRAM write bursts 34system.physmem.bytesRead 243200 # Total number of bytes read from memory 35system.physmem.bytesWritten 0 # Total number of bytes written to memory 36system.physmem.bytesConsumedRd 243200 # bytesRead derated as per pkt->getSize() 37system.physmem.bytesConsumedWr 0 # bytesWritten derated as per pkt->getSize() 38system.physmem.servicedByWrQ 0 # Number of DRAM read bursts serviced by write Q 39system.physmem.neitherReadNorWrite 2 # Reqs where no action is needed 40system.physmem.perBankRdReqs::0 308 # Track reads on a per bank basis 41system.physmem.perBankRdReqs::1 215 # Track reads on a per bank basis 42system.physmem.perBankRdReqs::2 134 # Track reads on a per bank basis 43system.physmem.perBankRdReqs::3 308 # Track reads on a per bank basis 44system.physmem.perBankRdReqs::4 298 # Track reads on a per bank basis 45system.physmem.perBankRdReqs::5 300 # Track reads on a per bank basis 46system.physmem.perBankRdReqs::6 261 # Track reads on a per bank basis 47system.physmem.perBankRdReqs::7 216 # Track reads on a per bank basis 48system.physmem.perBankRdReqs::8 246 # Track reads on a per bank basis 49system.physmem.perBankRdReqs::9 215 # Track reads on a per bank basis 50system.physmem.perBankRdReqs::10 289 # Track reads on a per bank basis 51system.physmem.perBankRdReqs::11 194 # Track reads on a per bank basis 52system.physmem.perBankRdReqs::12 191 # Track reads on a per bank basis 53system.physmem.perBankRdReqs::13 208 # Track reads on a per bank basis 54system.physmem.perBankRdReqs::14 218 # Track reads on a per bank basis 55system.physmem.perBankRdReqs::15 200 # Track reads on a per bank basis 56system.physmem.perBankWrReqs::0 0 # Track writes on a per bank basis 57system.physmem.perBankWrReqs::1 0 # Track writes on a per bank basis 58system.physmem.perBankWrReqs::2 0 # Track writes on a per bank basis 59system.physmem.perBankWrReqs::3 0 # Track writes on a per bank basis 60system.physmem.perBankWrReqs::4 0 # Track writes on a per bank basis 61system.physmem.perBankWrReqs::5 0 # Track writes on a per bank basis 62system.physmem.perBankWrReqs::6 0 # Track writes on a per bank basis 63system.physmem.perBankWrReqs::7 0 # Track writes on a per bank basis 64system.physmem.perBankWrReqs::8 0 # Track writes on a per bank basis 65system.physmem.perBankWrReqs::9 0 # Track writes on a per bank basis 66system.physmem.perBankWrReqs::10 0 # Track writes on a per bank basis 67system.physmem.perBankWrReqs::11 0 # Track writes on a per bank basis 68system.physmem.perBankWrReqs::12 0 # Track writes on a per bank basis 69system.physmem.perBankWrReqs::13 0 # Track writes on a per bank basis 70system.physmem.perBankWrReqs::14 0 # Track writes on a per bank basis 71system.physmem.perBankWrReqs::15 0 # Track writes on a per bank basis 72system.physmem.numRdRetry 0 # Number of times rd buffer was full causing retry 73system.physmem.numWrRetry 0 # Number of times wr buffer was full causing retry 74system.physmem.totGap 74201006000 # Total gap between requests 75system.physmem.readPktSize::0 0 # Categorize read packet sizes 76system.physmem.readPktSize::1 0 # Categorize read packet sizes 77system.physmem.readPktSize::2 0 # Categorize read packet sizes 78system.physmem.readPktSize::3 0 # Categorize read packet sizes 79system.physmem.readPktSize::4 0 # Categorize read packet sizes 80system.physmem.readPktSize::5 0 # Categorize read packet sizes 81system.physmem.readPktSize::6 3801 # Categorize read packet sizes 82system.physmem.writePktSize::0 0 # Categorize write packet sizes 83system.physmem.writePktSize::1 0 # Categorize write packet sizes 84system.physmem.writePktSize::2 0 # Categorize write packet sizes 85system.physmem.writePktSize::3 0 # Categorize write packet sizes 86system.physmem.writePktSize::4 0 # Categorize write packet sizes 87system.physmem.writePktSize::5 0 # Categorize write packet sizes 88system.physmem.writePktSize::6 0 # Categorize write packet sizes 89system.physmem.rdQLenPdf::0 2829 # What read queue length does an incoming req see 90system.physmem.rdQLenPdf::1 792 # What read queue length does an incoming req see 91system.physmem.rdQLenPdf::2 136 # What read queue length does an incoming req see 92system.physmem.rdQLenPdf::3 38 # What read queue length does an incoming req see 93system.physmem.rdQLenPdf::4 5 # What read queue length does an incoming req see 94system.physmem.rdQLenPdf::5 1 # What read queue length does an incoming req see 95system.physmem.rdQLenPdf::6 0 # What read queue length does an incoming req see 96system.physmem.rdQLenPdf::7 0 # What read queue length does an incoming req see 97system.physmem.rdQLenPdf::8 0 # What read queue length does an incoming req see 98system.physmem.rdQLenPdf::9 0 # What read queue length does an incoming req see 99system.physmem.rdQLenPdf::10 0 # What read queue length does an incoming req see 100system.physmem.rdQLenPdf::11 0 # What read queue length does an incoming req see 101system.physmem.rdQLenPdf::12 0 # What read queue length does an incoming req see 102system.physmem.rdQLenPdf::13 0 # What read queue length does an incoming req see 103system.physmem.rdQLenPdf::14 0 # What read queue length does an incoming req see 104system.physmem.rdQLenPdf::15 0 # What read queue length does an incoming req see 105system.physmem.rdQLenPdf::16 0 # What read queue length does an incoming req see 106system.physmem.rdQLenPdf::17 0 # What read queue length does an incoming req see 107system.physmem.rdQLenPdf::18 0 # What read queue length does an incoming req see 108system.physmem.rdQLenPdf::19 0 # What read queue length does an incoming req see 109system.physmem.rdQLenPdf::20 0 # What read queue length does an incoming req see 110system.physmem.rdQLenPdf::21 0 # What read queue length does an incoming req see 111system.physmem.rdQLenPdf::22 0 # What read queue length does an incoming req see 112system.physmem.rdQLenPdf::23 0 # What read queue length does an incoming req see 113system.physmem.rdQLenPdf::24 0 # What read queue length does an incoming req see 114system.physmem.rdQLenPdf::25 0 # What read queue length does an incoming req see 115system.physmem.rdQLenPdf::26 0 # What read queue length does an incoming req see 116system.physmem.rdQLenPdf::27 0 # What read queue length does an incoming req see 117system.physmem.rdQLenPdf::28 0 # What read queue length does an incoming req see 118system.physmem.rdQLenPdf::29 0 # What read queue length does an incoming req see 119system.physmem.rdQLenPdf::30 0 # What read queue length does an incoming req see 120system.physmem.rdQLenPdf::31 0 # What read queue length does an incoming req see 121system.physmem.wrQLenPdf::0 0 # What write queue length does an incoming req see 122system.physmem.wrQLenPdf::1 0 # What write queue length does an incoming req see 123system.physmem.wrQLenPdf::2 0 # What write queue length does an incoming req see 124system.physmem.wrQLenPdf::3 0 # What write queue length does an incoming req see 125system.physmem.wrQLenPdf::4 0 # What write queue length does an incoming req see 126system.physmem.wrQLenPdf::5 0 # What write queue length does an incoming req see 127system.physmem.wrQLenPdf::6 0 # What write queue length does an incoming req see 128system.physmem.wrQLenPdf::7 0 # What write queue length does an incoming req see 129system.physmem.wrQLenPdf::8 0 # What write queue length does an incoming req see 130system.physmem.wrQLenPdf::9 0 # What write queue length does an incoming req see 131system.physmem.wrQLenPdf::10 0 # What write queue length does an incoming req see 132system.physmem.wrQLenPdf::11 0 # What write queue length does an incoming req see 133system.physmem.wrQLenPdf::12 0 # What write queue length does an incoming req see 134system.physmem.wrQLenPdf::13 0 # What write queue length does an incoming req see 135system.physmem.wrQLenPdf::14 0 # What write queue length does an incoming req see 136system.physmem.wrQLenPdf::15 0 # What write queue length does an incoming req see 137system.physmem.wrQLenPdf::16 0 # What write queue length does an incoming req see 138system.physmem.wrQLenPdf::17 0 # What write queue length does an incoming req see 139system.physmem.wrQLenPdf::18 0 # What write queue length does an incoming req see 140system.physmem.wrQLenPdf::19 0 # What write queue length does an incoming req see 141system.physmem.wrQLenPdf::20 0 # What write queue length does an incoming req see 142system.physmem.wrQLenPdf::21 0 # What write queue length does an incoming req see 143system.physmem.wrQLenPdf::22 0 # What write queue length does an incoming req see 144system.physmem.wrQLenPdf::23 0 # What write queue length does an incoming req see 145system.physmem.wrQLenPdf::24 0 # What write queue length does an incoming req see 146system.physmem.wrQLenPdf::25 0 # What write queue length does an incoming req see 147system.physmem.wrQLenPdf::26 0 # What write queue length does an incoming req see 148system.physmem.wrQLenPdf::27 0 # What write queue length does an incoming req see 149system.physmem.wrQLenPdf::28 0 # What write queue length does an incoming req see 150system.physmem.wrQLenPdf::29 0 # What write queue length does an incoming req see 151system.physmem.wrQLenPdf::30 0 # What write queue length does an incoming req see 152system.physmem.wrQLenPdf::31 0 # What write queue length does an incoming req see 153system.physmem.bytesPerActivate::samples 389 # Bytes accessed per row activation 154system.physmem.bytesPerActivate::mean 616.966581 # Bytes accessed per row activation 155system.physmem.bytesPerActivate::gmean 221.267348 # Bytes accessed per row activation 156system.physmem.bytesPerActivate::stdev 1216.553816 # Bytes accessed per row activation 157system.physmem.bytesPerActivate::64-65 139 35.73% 35.73% # Bytes accessed per row activation 158system.physmem.bytesPerActivate::128-129 59 15.17% 50.90% # Bytes accessed per row activation 159system.physmem.bytesPerActivate::192-193 33 8.48% 59.38% # Bytes accessed per row activation 160system.physmem.bytesPerActivate::256-257 24 6.17% 65.55% # Bytes accessed per row activation 161system.physmem.bytesPerActivate::320-321 15 3.86% 69.41% # Bytes accessed per row activation 162system.physmem.bytesPerActivate::384-385 13 3.34% 72.75% # Bytes accessed per row activation 163system.physmem.bytesPerActivate::448-449 4 1.03% 73.78% # Bytes accessed per row activation 164system.physmem.bytesPerActivate::512-513 7 1.80% 75.58% # Bytes accessed per row activation 165system.physmem.bytesPerActivate::576-577 5 1.29% 76.86% # Bytes accessed per row activation 166system.physmem.bytesPerActivate::640-641 8 2.06% 78.92% # Bytes accessed per row activation 167system.physmem.bytesPerActivate::704-705 4 1.03% 79.95% # Bytes accessed per row activation 168system.physmem.bytesPerActivate::768-769 4 1.03% 80.98% # Bytes accessed per row activation 169system.physmem.bytesPerActivate::832-833 3 0.77% 81.75% # Bytes accessed per row activation 170system.physmem.bytesPerActivate::896-897 3 0.77% 82.52% # Bytes accessed per row activation 171system.physmem.bytesPerActivate::960-961 5 1.29% 83.80% # Bytes accessed per row activation 172system.physmem.bytesPerActivate::1024-1025 4 1.03% 84.83% # Bytes accessed per row activation 173system.physmem.bytesPerActivate::1088-1089 4 1.03% 85.86% # Bytes accessed per row activation 174system.physmem.bytesPerActivate::1152-1153 1 0.26% 86.12% # Bytes accessed per row activation 175system.physmem.bytesPerActivate::1216-1217 1 0.26% 86.38% # Bytes accessed per row activation 176system.physmem.bytesPerActivate::1280-1281 3 0.77% 87.15% # Bytes accessed per row activation 177system.physmem.bytesPerActivate::1344-1345 3 0.77% 87.92% # Bytes accessed per row activation 178system.physmem.bytesPerActivate::1408-1409 3 0.77% 88.69% # Bytes accessed per row activation 179system.physmem.bytesPerActivate::1472-1473 2 0.51% 89.20% # Bytes accessed per row activation 180system.physmem.bytesPerActivate::1536-1537 1 0.26% 89.46% # Bytes accessed per row activation 181system.physmem.bytesPerActivate::1600-1601 3 0.77% 90.23% # Bytes accessed per row activation 182system.physmem.bytesPerActivate::1664-1665 3 0.77% 91.00% # Bytes accessed per row activation 183system.physmem.bytesPerActivate::1728-1729 1 0.26% 91.26% # Bytes accessed per row activation 184system.physmem.bytesPerActivate::1792-1793 1 0.26% 91.52% # Bytes accessed per row activation 185system.physmem.bytesPerActivate::1920-1921 1 0.26% 91.77% # Bytes accessed per row activation 186system.physmem.bytesPerActivate::2048-2049 1 0.26% 92.03% # Bytes accessed per row activation 187system.physmem.bytesPerActivate::2112-2113 2 0.51% 92.54% # Bytes accessed per row activation 188system.physmem.bytesPerActivate::2176-2177 1 0.26% 92.80% # Bytes accessed per row activation 189system.physmem.bytesPerActivate::2304-2305 1 0.26% 93.06% # Bytes accessed per row activation 190system.physmem.bytesPerActivate::2368-2369 1 0.26% 93.32% # Bytes accessed per row activation 191system.physmem.bytesPerActivate::2432-2433 1 0.26% 93.57% # Bytes accessed per row activation 192system.physmem.bytesPerActivate::2624-2625 1 0.26% 93.83% # Bytes accessed per row activation 193system.physmem.bytesPerActivate::2688-2689 1 0.26% 94.09% # Bytes accessed per row activation 194system.physmem.bytesPerActivate::2816-2817 1 0.26% 94.34% # Bytes accessed per row activation 195system.physmem.bytesPerActivate::2944-2945 1 0.26% 94.60% # Bytes accessed per row activation 196system.physmem.bytesPerActivate::3008-3009 1 0.26% 94.86% # Bytes accessed per row activation 197system.physmem.bytesPerActivate::3072-3073 1 0.26% 95.12% # Bytes accessed per row activation 198system.physmem.bytesPerActivate::3200-3201 1 0.26% 95.37% # Bytes accessed per row activation 199system.physmem.bytesPerActivate::3264-3265 4 1.03% 96.40% # Bytes accessed per row activation 200system.physmem.bytesPerActivate::3712-3713 1 0.26% 96.66% # Bytes accessed per row activation 201system.physmem.bytesPerActivate::4032-4033 1 0.26% 96.92% # Bytes accessed per row activation 202system.physmem.bytesPerActivate::4352-4353 1 0.26% 97.17% # Bytes accessed per row activation 203system.physmem.bytesPerActivate::4416-4417 1 0.26% 97.43% # Bytes accessed per row activation 204system.physmem.bytesPerActivate::4480-4481 1 0.26% 97.69% # Bytes accessed per row activation 205system.physmem.bytesPerActivate::4800-4801 1 0.26% 97.94% # Bytes accessed per row activation 206system.physmem.bytesPerActivate::5120-5121 1 0.26% 98.20% # Bytes accessed per row activation 207system.physmem.bytesPerActivate::5248-5249 1 0.26% 98.46% # Bytes accessed per row activation 208system.physmem.bytesPerActivate::6208-6209 1 0.26% 98.71% # Bytes accessed per row activation 209system.physmem.bytesPerActivate::6720-6721 1 0.26% 98.97% # Bytes accessed per row activation 210system.physmem.bytesPerActivate::6848-6849 1 0.26% 99.23% # Bytes accessed per row activation 211system.physmem.bytesPerActivate::8128-8129 1 0.26% 99.49% # Bytes accessed per row activation 212system.physmem.bytesPerActivate::8192-8193 2 0.51% 100.00% # Bytes accessed per row activation 213system.physmem.bytesPerActivate::total 389 # Bytes accessed per row activation 214system.physmem.totQLat 12962000 # Total cycles spent in queuing delays 215system.physmem.totMemAccLat 86183250 # Sum of mem lat for all requests 216system.physmem.totBusLat 19005000 # Total cycles spent in databus access 217system.physmem.totBankLat 54216250 # Total cycles spent in bank access 218system.physmem.avgQLat 3410.16 # Average queueing delay per request 219system.physmem.avgBankLat 14263.68 # Average bank access latency per request 220system.physmem.avgBusLat 5000.00 # Average bus latency per request 221system.physmem.avgMemAccLat 22673.84 # Average memory access latency 222system.physmem.avgRdBW 3.28 # Average achieved read bandwidth in MB/s 223system.physmem.avgWrBW 0.00 # Average achieved write bandwidth in MB/s 224system.physmem.avgConsumedRdBW 3.28 # Average consumed read bandwidth in MB/s 225system.physmem.avgConsumedWrBW 0.00 # Average consumed write bandwidth in MB/s 226system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MB/s 227system.physmem.busUtil 0.03 # Data bus utilization in percentage 228system.physmem.avgRdQLen 0.00 # Average read queue length over time 229system.physmem.avgWrQLen 0.00 # Average write queue length over time 230system.physmem.readRowHits 3412 # Number of row buffer hits during reads 231system.physmem.writeRowHits 0 # Number of row buffer hits during writes 232system.physmem.readRowHitRate 89.77 # Row buffer hit rate for reads 233system.physmem.writeRowHitRate nan # Row buffer hit rate for writes 234system.physmem.avgGap 19521443.30 # Average gap between requests 235system.membus.throughput 3277583 # Throughput (bytes/s) 236system.membus.trans_dist::ReadReq 2726 # Transaction distribution 237system.membus.trans_dist::ReadResp 2725 # Transaction distribution 238system.membus.trans_dist::UpgradeReq 2 # Transaction distribution 239system.membus.trans_dist::UpgradeResp 2 # Transaction distribution 240system.membus.trans_dist::ReadExReq 1075 # Transaction distribution 241system.membus.trans_dist::ReadExResp 1075 # Transaction distribution 242system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 7605 # Packet count per connected master and slave (bytes) 243system.membus.pkt_count::total 7605 # Packet count per connected master and slave (bytes) 244system.membus.tot_pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 243200 # Cumulative packet size per connected master and slave (bytes) 245system.membus.tot_pkt_size::total 243200 # Cumulative packet size per connected master and slave (bytes) 246system.membus.data_through_bus 243200 # Total data (bytes) 247system.membus.snoop_data_through_bus 0 # Total snoop data (bytes) 248system.membus.reqLayer0.occupancy 4684500 # Layer occupancy (ticks) 249system.membus.reqLayer0.utilization 0.0 # Layer utilization (%) 250system.membus.respLayer1.occupancy 35707998 # Layer occupancy (ticks) 251system.membus.respLayer1.utilization 0.0 # Layer utilization (%) 252system.cpu.branchPred.lookups 94803777 # Number of BP lookups 253system.cpu.branchPred.condPredicted 74793629 # Number of conditional branches predicted 254system.cpu.branchPred.condIncorrect 6279390 # Number of conditional branches incorrect 255system.cpu.branchPred.BTBLookups 44652033 # Number of BTB lookups 256system.cpu.branchPred.BTBHits 43049215 # Number of BTB hits 257system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly. 258system.cpu.branchPred.BTBHitPct 96.410425 # BTB Hit Percentage 259system.cpu.branchPred.usedRAS 4355984 # Number of times the RAS was used to get a target. 260system.cpu.branchPred.RASInCorrect 88442 # Number of incorrect RAS predictions. 261system.cpu.dtb.inst_hits 0 # ITB inst hits 262system.cpu.dtb.inst_misses 0 # ITB inst misses 263system.cpu.dtb.read_hits 0 # DTB read hits 264system.cpu.dtb.read_misses 0 # DTB read misses 265system.cpu.dtb.write_hits 0 # DTB write hits 266system.cpu.dtb.write_misses 0 # DTB write misses 267system.cpu.dtb.flush_tlb 0 # Number of times complete TLB was flushed 268system.cpu.dtb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA 269system.cpu.dtb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID 270system.cpu.dtb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID 271system.cpu.dtb.flush_entries 0 # Number of entries that have been flushed from TLB 272system.cpu.dtb.align_faults 0 # Number of TLB faults due to alignment restrictions 273system.cpu.dtb.prefetch_faults 0 # Number of TLB faults due to prefetch 274system.cpu.dtb.domain_faults 0 # Number of TLB faults due to domain restrictions 275system.cpu.dtb.perms_faults 0 # Number of TLB faults due to permissions restrictions 276system.cpu.dtb.read_accesses 0 # DTB read accesses 277system.cpu.dtb.write_accesses 0 # DTB write accesses 278system.cpu.dtb.inst_accesses 0 # ITB inst accesses 279system.cpu.dtb.hits 0 # DTB hits 280system.cpu.dtb.misses 0 # DTB misses 281system.cpu.dtb.accesses 0 # DTB accesses 282system.cpu.itb.inst_hits 0 # ITB inst hits 283system.cpu.itb.inst_misses 0 # ITB inst misses 284system.cpu.itb.read_hits 0 # DTB read hits 285system.cpu.itb.read_misses 0 # DTB read misses 286system.cpu.itb.write_hits 0 # DTB write hits 287system.cpu.itb.write_misses 0 # DTB write misses 288system.cpu.itb.flush_tlb 0 # Number of times complete TLB was flushed 289system.cpu.itb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA 290system.cpu.itb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID 291system.cpu.itb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID 292system.cpu.itb.flush_entries 0 # Number of entries that have been flushed from TLB 293system.cpu.itb.align_faults 0 # Number of TLB faults due to alignment restrictions 294system.cpu.itb.prefetch_faults 0 # Number of TLB faults due to prefetch 295system.cpu.itb.domain_faults 0 # Number of TLB faults due to domain restrictions 296system.cpu.itb.perms_faults 0 # Number of TLB faults due to permissions restrictions 297system.cpu.itb.read_accesses 0 # DTB read accesses 298system.cpu.itb.write_accesses 0 # DTB write accesses 299system.cpu.itb.inst_accesses 0 # ITB inst accesses 300system.cpu.itb.hits 0 # DTB hits 301system.cpu.itb.misses 0 # DTB misses 302system.cpu.itb.accesses 0 # DTB accesses 303system.cpu.workload.num_syscalls 400 # Number of system calls 304system.cpu.numCycles 148402050 # number of cpu cycles simulated 305system.cpu.numWorkItemsStarted 0 # number of work items this cpu started 306system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed 307system.cpu.fetch.icacheStallCycles 39645282 # Number of cycles fetch is stalled on an Icache miss 308system.cpu.fetch.Insts 380210735 # Number of instructions fetch has processed 309system.cpu.fetch.Branches 94803777 # Number of branches that fetch encountered 310system.cpu.fetch.predictedBranches 47405199 # Number of branches that fetch has predicted taken 311system.cpu.fetch.Cycles 80366135 # Number of cycles fetch has run and was not squashing or blocked 312system.cpu.fetch.SquashCycles 27283939 # Number of cycles fetch has spent squashing 313system.cpu.fetch.BlockedCycles 7211893 # Number of cycles fetch has spent blocked 314system.cpu.fetch.MiscStallCycles 12 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs 315system.cpu.fetch.PendingTrapStallCycles 5835 # Number of stall cycles due to pending traps 316system.cpu.fetch.PendingQuiesceStallCycles 1 # Number of stall cycles due to pending quiesce instructions 317system.cpu.fetch.IcacheWaitRetryStallCycles 74 # Number of stall cycles due to full MSHR 318system.cpu.fetch.CacheLines 36839707 # Number of cache lines fetched 319system.cpu.fetch.IcacheSquashes 1829204 # Number of outstanding Icache misses that were squashed 320system.cpu.fetch.rateDist::samples 148218142 # Number of instructions fetched each cycle (Total) 321system.cpu.fetch.rateDist::mean 2.802317 # Number of instructions fetched each cycle (Total) 322system.cpu.fetch.rateDist::stdev 3.153165 # Number of instructions fetched each cycle (Total) 323system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total) 324system.cpu.fetch.rateDist::0 68020669 45.89% 45.89% # Number of instructions fetched each cycle (Total) 325system.cpu.fetch.rateDist::1 5263809 3.55% 49.44% # Number of instructions fetched each cycle (Total) 326system.cpu.fetch.rateDist::2 10529342 7.10% 56.55% # Number of instructions fetched each cycle (Total) 327system.cpu.fetch.rateDist::3 10284383 6.94% 63.49% # Number of instructions fetched each cycle (Total) 328system.cpu.fetch.rateDist::4 8663442 5.85% 69.33% # Number of instructions fetched each cycle (Total) 329system.cpu.fetch.rateDist::5 6544357 4.42% 73.75% # Number of instructions fetched each cycle (Total) 330system.cpu.fetch.rateDist::6 6237651 4.21% 77.96% # Number of instructions fetched each cycle (Total) 331system.cpu.fetch.rateDist::7 8018779 5.41% 83.37% # Number of instructions fetched each cycle (Total) 332system.cpu.fetch.rateDist::8 24655710 16.63% 100.00% # Number of instructions fetched each cycle (Total) 333system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total) 334system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total) 335system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total) 336system.cpu.fetch.rateDist::total 148218142 # Number of instructions fetched each cycle (Total) 337system.cpu.fetch.branchRate 0.638831 # Number of branch fetches per cycle 338system.cpu.fetch.rate 2.562032 # Number of inst fetches per cycle 339system.cpu.decode.IdleCycles 45496346 # Number of cycles decode is idle 340system.cpu.decode.BlockedCycles 5881053 # Number of cycles decode is blocked 341system.cpu.decode.RunCycles 74801402 # Number of cycles decode is running 342system.cpu.decode.UnblockCycles 1203851 # Number of cycles decode is unblocking 343system.cpu.decode.SquashCycles 20835490 # Number of cycles decode is squashing 344system.cpu.decode.BranchResolved 14335605 # Number of times decode resolved a branch 345system.cpu.decode.BranchMispred 164633 # Number of times decode detected a branch misprediction 346system.cpu.decode.DecodedInsts 392823460 # Number of instructions handled by decode 347system.cpu.decode.SquashedInsts 736203 # Number of squashed instructions handled by decode 348system.cpu.rename.SquashCycles 20835490 # Number of cycles rename is squashing 349system.cpu.rename.IdleCycles 50883815 # Number of cycles rename is idle 350system.cpu.rename.BlockCycles 724795 # Number of cycles rename is blocking 351system.cpu.rename.serializeStallCycles 600466 # count of cycles rename stalled for serializing inst 352system.cpu.rename.RunCycles 70555670 # Number of cycles rename is running 353system.cpu.rename.UnblockCycles 4617906 # Number of cycles rename is unblocking 354system.cpu.rename.RenamedInsts 371356593 # Number of instructions processed by rename 355system.cpu.rename.ROBFullEvents 28 # Number of times rename has blocked due to ROB full 356system.cpu.rename.IQFullEvents 342994 # Number of times rename has blocked due to IQ full 357system.cpu.rename.LSQFullEvents 3662384 # Number of times rename has blocked due to LSQ full 358system.cpu.rename.FullRegisterEvents 29 # Number of times there has been no free registers 359system.cpu.rename.RenamedOperands 631760398 # Number of destination operands rename has renamed 360system.cpu.rename.RenameLookups 1581883462 # Number of register rename lookups that rename has made 361system.cpu.rename.int_rename_lookups 1564582781 # Number of integer rename lookups 362system.cpu.rename.fp_rename_lookups 17300681 # Number of floating rename lookups 363system.cpu.rename.CommittedMaps 298044139 # Number of HB maps that are committed 364system.cpu.rename.UndoneMaps 333716259 # Number of HB maps that are undone due to squashing 365system.cpu.rename.serializingInsts 25188 # count of serializing insts renamed 366system.cpu.rename.tempSerializingInsts 25185 # count of temporary serializing insts renamed 367system.cpu.rename.skidInsts 13032916 # count of insts added to the skid buffer 368system.cpu.memDep0.insertedLoads 43019038 # Number of loads inserted to the mem dependence unit. 369system.cpu.memDep0.insertedStores 16425001 # Number of stores inserted to the mem dependence unit. 370system.cpu.memDep0.conflictingLoads 5693552 # Number of conflicting loads. 371system.cpu.memDep0.conflictingStores 3686945 # Number of conflicting stores. 372system.cpu.iq.iqInstsAdded 329243417 # Number of instructions added to the IQ (excludes non-spec) 373system.cpu.iq.iqNonSpecInstsAdded 47203 # Number of non-speculative instructions added to the IQ 374system.cpu.iq.iqInstsIssued 249464214 # Number of instructions issued 375system.cpu.iq.iqSquashedInstsIssued 795417 # Number of squashed instructions issued 376system.cpu.iq.iqSquashedInstsExamined 139561180 # Number of squashed instructions iterated over during squash; mainly for profiling 377system.cpu.iq.iqSquashedOperandsExamined 362246737 # Number of squashed operands that are examined and possibly removed from graph 378system.cpu.iq.iqSquashedNonSpecRemoved 1987 # Number of squashed non-spec instructions that were removed 379system.cpu.iq.issued_per_cycle::samples 148218142 # Number of insts issued each cycle 380system.cpu.iq.issued_per_cycle::mean 1.683088 # Number of insts issued each cycle 381system.cpu.iq.issued_per_cycle::stdev 1.761802 # Number of insts issued each cycle 382system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle 383system.cpu.iq.issued_per_cycle::0 56048230 37.81% 37.81% # Number of insts issued each cycle 384system.cpu.iq.issued_per_cycle::1 22642926 15.28% 53.09% # Number of insts issued each cycle 385system.cpu.iq.issued_per_cycle::2 24814212 16.74% 69.83% # Number of insts issued each cycle 386system.cpu.iq.issued_per_cycle::3 20312337 13.70% 83.54% # Number of insts issued each cycle 387system.cpu.iq.issued_per_cycle::4 12552656 8.47% 92.01% # Number of insts issued each cycle 388system.cpu.iq.issued_per_cycle::5 6518158 4.40% 96.40% # Number of insts issued each cycle 389system.cpu.iq.issued_per_cycle::6 4033272 2.72% 99.13% # Number of insts issued each cycle 390system.cpu.iq.issued_per_cycle::7 1116001 0.75% 99.88% # Number of insts issued each cycle 391system.cpu.iq.issued_per_cycle::8 180350 0.12% 100.00% # Number of insts issued each cycle 392system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle 393system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle 394system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle 395system.cpu.iq.issued_per_cycle::total 148218142 # Number of insts issued each cycle 396system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available 397system.cpu.iq.fu_full::IntAlu 965237 38.47% 38.47% # attempts to use FU when none available 398system.cpu.iq.fu_full::IntMult 5595 0.22% 38.69% # attempts to use FU when none available 399system.cpu.iq.fu_full::IntDiv 0 0.00% 38.69% # attempts to use FU when none available 400system.cpu.iq.fu_full::FloatAdd 0 0.00% 38.69% # attempts to use FU when none available 401system.cpu.iq.fu_full::FloatCmp 0 0.00% 38.69% # attempts to use FU when none available 402system.cpu.iq.fu_full::FloatCvt 0 0.00% 38.69% # attempts to use FU when none available 403system.cpu.iq.fu_full::FloatMult 0 0.00% 38.69% # attempts to use FU when none available 404system.cpu.iq.fu_full::FloatDiv 0 0.00% 38.69% # attempts to use FU when none available 405system.cpu.iq.fu_full::FloatSqrt 0 0.00% 38.69% # attempts to use FU when none available 406system.cpu.iq.fu_full::SimdAdd 0 0.00% 38.69% # attempts to use FU when none available 407system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 38.69% # attempts to use FU when none available 408system.cpu.iq.fu_full::SimdAlu 0 0.00% 38.69% # attempts to use FU when none available 409system.cpu.iq.fu_full::SimdCmp 0 0.00% 38.69% # attempts to use FU when none available 410system.cpu.iq.fu_full::SimdCvt 0 0.00% 38.69% # attempts to use FU when none available 411system.cpu.iq.fu_full::SimdMisc 0 0.00% 38.69% # attempts to use FU when none available 412system.cpu.iq.fu_full::SimdMult 0 0.00% 38.69% # attempts to use FU when none available 413system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 38.69% # attempts to use FU when none available 414system.cpu.iq.fu_full::SimdShift 0 0.00% 38.69% # attempts to use FU when none available 415system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 38.69% # attempts to use FU when none available 416system.cpu.iq.fu_full::SimdSqrt 0 0.00% 38.69% # attempts to use FU when none available 417system.cpu.iq.fu_full::SimdFloatAdd 98 0.00% 38.70% # attempts to use FU when none available 418system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 38.70% # attempts to use FU when none available 419system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 38.70% # attempts to use FU when none available 420system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 38.70% # attempts to use FU when none available 421system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 38.70% # attempts to use FU when none available 422system.cpu.iq.fu_full::SimdFloatMisc 50 0.00% 38.70% # attempts to use FU when none available 423system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 38.70% # attempts to use FU when none available 424system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 38.70% # attempts to use FU when none available 425system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 38.70% # attempts to use FU when none available 426system.cpu.iq.fu_full::MemRead 1168121 46.56% 85.25% # attempts to use FU when none available 427system.cpu.iq.fu_full::MemWrite 370007 14.75% 100.00% # attempts to use FU when none available 428system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available 429system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available 430system.cpu.iq.FU_type_0::No_OpClass 0 0.00% 0.00% # Type of FU issued 431system.cpu.iq.FU_type_0::IntAlu 194903493 78.13% 78.13% # Type of FU issued 432system.cpu.iq.FU_type_0::IntMult 979289 0.39% 78.52% # Type of FU issued 433system.cpu.iq.FU_type_0::IntDiv 0 0.00% 78.52% # Type of FU issued 434system.cpu.iq.FU_type_0::FloatAdd 0 0.00% 78.52% # Type of FU issued 435system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 78.52% # Type of FU issued 436system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 78.52% # Type of FU issued 437system.cpu.iq.FU_type_0::FloatMult 0 0.00% 78.52% # Type of FU issued 438system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 78.52% # Type of FU issued 439system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 78.52% # Type of FU issued 440system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 78.52% # Type of FU issued 441system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 78.52% # Type of FU issued 442system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 78.52% # Type of FU issued 443system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 78.52% # Type of FU issued 444system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 78.52% # Type of FU issued 445system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 78.52% # Type of FU issued 446system.cpu.iq.FU_type_0::SimdMult 0 0.00% 78.52% # Type of FU issued 447system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 78.52% # Type of FU issued 448system.cpu.iq.FU_type_0::SimdShift 0 0.00% 78.52% # Type of FU issued 449system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 78.52% # Type of FU issued 450system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 78.52% # Type of FU issued 451system.cpu.iq.FU_type_0::SimdFloatAdd 33083 0.01% 78.53% # Type of FU issued 452system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 78.53% # Type of FU issued 453system.cpu.iq.FU_type_0::SimdFloatCmp 164442 0.07% 78.60% # Type of FU issued 454system.cpu.iq.FU_type_0::SimdFloatCvt 254821 0.10% 78.70% # Type of FU issued 455system.cpu.iq.FU_type_0::SimdFloatDiv 76413 0.03% 78.73% # Type of FU issued 456system.cpu.iq.FU_type_0::SimdFloatMisc 465720 0.19% 78.92% # Type of FU issued 457system.cpu.iq.FU_type_0::SimdFloatMult 206380 0.08% 79.00% # Type of FU issued 458system.cpu.iq.FU_type_0::SimdFloatMultAcc 71858 0.03% 79.03% # Type of FU issued 459system.cpu.iq.FU_type_0::SimdFloatSqrt 320 0.00% 79.03% # Type of FU issued 460system.cpu.iq.FU_type_0::MemRead 38359883 15.38% 94.41% # Type of FU issued 461system.cpu.iq.FU_type_0::MemWrite 13948512 5.59% 100.00% # Type of FU issued 462system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued 463system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued 464system.cpu.iq.FU_type_0::total 249464214 # Type of FU issued 465system.cpu.iq.rate 1.681002 # Inst issue rate 466system.cpu.iq.fu_busy_cnt 2509108 # FU busy when requested 467system.cpu.iq.fu_busy_rate 0.010058 # FU busy rate (busy events/executed inst) 468system.cpu.iq.int_inst_queue_reads 646714008 # Number of integer instruction queue reads 469system.cpu.iq.int_inst_queue_writes 466681926 # Number of integer instruction queue writes 470system.cpu.iq.int_inst_queue_wakeup_accesses 237887502 # Number of integer instruction queue wakeup accesses 471system.cpu.iq.fp_inst_queue_reads 3737087 # Number of floating instruction queue reads 472system.cpu.iq.fp_inst_queue_writes 2188015 # Number of floating instruction queue writes 473system.cpu.iq.fp_inst_queue_wakeup_accesses 1841410 # Number of floating instruction queue wakeup accesses 474system.cpu.iq.int_alu_accesses 250098110 # Number of integer alu accesses 475system.cpu.iq.fp_alu_accesses 1875212 # Number of floating point alu accesses 476system.cpu.iew.lsq.thread0.forwLoads 2005238 # Number of loads that had data forwarded from stores 477system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address 478system.cpu.iew.lsq.thread0.squashedLoads 13169554 # Number of loads squashed 479system.cpu.iew.lsq.thread0.ignoredResponses 11470 # Number of memory responses ignored because the instruction is squashed 480system.cpu.iew.lsq.thread0.memOrderViolation 18663 # Number of memory ordering violations 481system.cpu.iew.lsq.thread0.squashedStores 3780367 # Number of stores squashed 482system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address 483system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding 484system.cpu.iew.lsq.thread0.rescheduledLoads 11 # Number of loads that were rescheduled 485system.cpu.iew.lsq.thread0.cacheBlocked 113 # Number of times an access to memory failed due to the cache being blocked 486system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle 487system.cpu.iew.iewSquashCycles 20835490 # Number of cycles IEW is squashing 488system.cpu.iew.iewBlockCycles 18710 # Number of cycles IEW is blocking 489system.cpu.iew.iewUnblockCycles 879 # Number of cycles IEW is unblocking 490system.cpu.iew.iewDispatchedInsts 329307607 # Number of instructions dispatched to IQ 491system.cpu.iew.iewDispSquashedInsts 785363 # Number of squashed instructions skipped by dispatch 492system.cpu.iew.iewDispLoadInsts 43019038 # Number of dispatched load instructions 493system.cpu.iew.iewDispStoreInsts 16425001 # Number of dispatched store instructions 494system.cpu.iew.iewDispNonSpecInsts 24795 # Number of dispatched non-speculative instructions 495system.cpu.iew.iewIQFullEvents 182 # Number of times the IQ has become full, causing a stall 496system.cpu.iew.iewLSQFullEvents 275 # Number of times the LSQ has become full, causing a stall 497system.cpu.iew.memOrderViolationEvents 18663 # Number of memory order violations 498system.cpu.iew.predictedTakenIncorrect 3889158 # Number of branches that were predicted taken incorrectly 499system.cpu.iew.predictedNotTakenIncorrect 3759638 # Number of branches that were predicted not taken incorrectly 500system.cpu.iew.branchMispredicts 7648796 # Number of branch mispredicts detected at execute 501system.cpu.iew.iewExecutedInsts 242968769 # Number of executed instructions 502system.cpu.iew.iewExecLoadInsts 36856935 # Number of load instructions executed 503system.cpu.iew.iewExecSquashedInsts 6495445 # Number of squashed instructions skipped in execute 504system.cpu.iew.exec_swp 0 # number of swp insts executed 505system.cpu.iew.exec_nop 16987 # number of nop insts executed 506system.cpu.iew.exec_refs 50502724 # number of memory reference insts executed 507system.cpu.iew.exec_branches 53433142 # Number of branches executed 508system.cpu.iew.exec_stores 13645789 # Number of stores executed 509system.cpu.iew.exec_rate 1.637233 # Inst execution rate 510system.cpu.iew.wb_sent 240789077 # cumulative count of insts sent to commit 511system.cpu.iew.wb_count 239728912 # cumulative count of insts written-back 512system.cpu.iew.wb_producers 148477198 # num instructions producing a value 513system.cpu.iew.wb_consumers 267296630 # num instructions consuming a value 514system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ 515system.cpu.iew.wb_rate 1.615402 # insts written-back per cycle 516system.cpu.iew.wb_fanout 0.555477 # average fanout of values written-back 517system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ 518system.cpu.commit.commitSquashedInsts 140636703 # The number of squashed insts skipped by commit 519system.cpu.commit.commitNonSpecStalls 45216 # The number of times commit has been forced to stall to communicate backwards 520system.cpu.commit.branchMispredicts 6125970 # The number of times a branch was mispredicted 521system.cpu.commit.committed_per_cycle::samples 127382652 # Number of insts commited each cycle 522system.cpu.commit.committed_per_cycle::mean 1.481135 # Number of insts commited each cycle 523system.cpu.commit.committed_per_cycle::stdev 2.185870 # Number of insts commited each cycle 524system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle 525system.cpu.commit.committed_per_cycle::0 57681624 45.28% 45.28% # Number of insts commited each cycle 526system.cpu.commit.committed_per_cycle::1 31696418 24.88% 70.17% # Number of insts commited each cycle 527system.cpu.commit.committed_per_cycle::2 13781439 10.82% 80.98% # Number of insts commited each cycle 528system.cpu.commit.committed_per_cycle::3 7634613 5.99% 86.98% # Number of insts commited each cycle 529system.cpu.commit.committed_per_cycle::4 4380226 3.44% 90.42% # Number of insts commited each cycle 530system.cpu.commit.committed_per_cycle::5 1319827 1.04% 91.45% # Number of insts commited each cycle 531system.cpu.commit.committed_per_cycle::6 1706186 1.34% 92.79% # Number of insts commited each cycle 532system.cpu.commit.committed_per_cycle::7 1307951 1.03% 93.82% # Number of insts commited each cycle 533system.cpu.commit.committed_per_cycle::8 7874368 6.18% 100.00% # Number of insts commited each cycle 534system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle 535system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle 536system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle 537system.cpu.commit.committed_per_cycle::total 127382652 # Number of insts commited each cycle 538system.cpu.commit.committedInsts 172317409 # Number of instructions committed 539system.cpu.commit.committedOps 188670891 # Number of ops (including micro ops) committed 540system.cpu.commit.swp_count 0 # Number of s/w prefetches committed 541system.cpu.commit.refs 42494118 # Number of memory references committed 542system.cpu.commit.loads 29849484 # Number of loads committed 543system.cpu.commit.membars 22408 # Number of memory barriers committed 544system.cpu.commit.branches 40300311 # Number of branches committed 545system.cpu.commit.fp_insts 1752310 # Number of committed floating point instructions. 546system.cpu.commit.int_insts 150106217 # Number of committed integer instructions. 547system.cpu.commit.function_calls 1848934 # Number of function calls committed. 548system.cpu.commit.bw_lim_events 7874368 # number cycles where commit BW limit reached 549system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits 550system.cpu.rob.rob_reads 448810677 # The number of ROB reads 551system.cpu.rob.rob_writes 679560182 # The number of ROB writes 552system.cpu.timesIdled 2800 # Number of times that the entire CPU went into an idle state and unscheduled itself 553system.cpu.idleCycles 183908 # Total number of cycles that the CPU has spent unscheduled due to idling 554system.cpu.committedInsts 172303021 # Number of Instructions Simulated 555system.cpu.committedOps 188656503 # Number of Ops (including micro ops) Simulated 556system.cpu.committedInsts_total 172303021 # Number of Instructions Simulated 557system.cpu.cpi 0.861285 # CPI: Cycles Per Instruction 558system.cpu.cpi_total 0.861285 # CPI: Total CPI of All Threads 559system.cpu.ipc 1.161056 # IPC: Instructions Per Cycle 560system.cpu.ipc_total 1.161056 # IPC: Total IPC of All Threads 561system.cpu.int_regfile_reads 1079439367 # number of integer regfile reads 562system.cpu.int_regfile_writes 384873719 # number of integer regfile writes 563system.cpu.fp_regfile_reads 2913212 # number of floating regfile reads 564system.cpu.fp_regfile_writes 2497494 # number of floating regfile writes 565system.cpu.misc_regfile_reads 54494427 # number of misc regfile reads 566system.cpu.misc_regfile_writes 820036 # number of misc regfile writes 567system.cpu.toL2Bus.throughput 5172543 # Throughput (bytes/s) 568system.cpu.toL2Bus.trans_dist::ReadReq 4897 # Transaction distribution 569system.cpu.toL2Bus.trans_dist::ReadResp 4896 # Transaction distribution 570system.cpu.toL2Bus.trans_dist::Writeback 18 # Transaction distribution 571system.cpu.toL2Bus.trans_dist::UpgradeReq 2 # Transaction distribution 572system.cpu.toL2Bus.trans_dist::UpgradeResp 2 # Transaction distribution 573system.cpu.toL2Bus.trans_dist::ReadExReq 1083 # Transaction distribution 574system.cpu.toL2Bus.trans_dist::ReadExResp 1083 # Transaction distribution 575system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 8247 # Packet count per connected master and slave (bytes) 576system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 3732 # Packet count per connected master and slave (bytes) 577system.cpu.toL2Bus.pkt_count::total 11979 # Packet count per connected master and slave (bytes) 578system.cpu.toL2Bus.tot_pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 263808 # Cumulative packet size per connected master and slave (bytes) 579system.cpu.toL2Bus.tot_pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 119872 # Cumulative packet size per connected master and slave (bytes) 580system.cpu.toL2Bus.tot_pkt_size::total 383680 # Cumulative packet size per connected master and slave (bytes) 581system.cpu.toL2Bus.data_through_bus 383680 # Total data (bytes) 582system.cpu.toL2Bus.snoop_data_through_bus 128 # Total snoop data (bytes) 583system.cpu.toL2Bus.reqLayer0.occupancy 3018000 # Layer occupancy (ticks) 584system.cpu.toL2Bus.reqLayer0.utilization 0.0 # Layer utilization (%) 585system.cpu.toL2Bus.respLayer0.occupancy 6609745 # Layer occupancy (ticks) 586system.cpu.toL2Bus.respLayer0.utilization 0.0 # Layer utilization (%) 587system.cpu.toL2Bus.respLayer1.occupancy 3106490 # Layer occupancy (ticks) 588system.cpu.toL2Bus.respLayer1.utilization 0.0 # Layer utilization (%) 589system.cpu.icache.tags.replacements 2391 # number of replacements 590system.cpu.icache.tags.tagsinuse 1346.456608 # Cycle average of tags in use 591system.cpu.icache.tags.total_refs 36834377 # Total number of references to valid blocks. 592system.cpu.icache.tags.sampled_refs 4122 # Sample count of references to valid blocks. 593system.cpu.icache.tags.avg_refs 8936.044881 # Average number of references to valid blocks. 594system.cpu.icache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit. 595system.cpu.icache.tags.occ_blocks::cpu.inst 1346.456608 # Average occupied blocks per requestor 596system.cpu.icache.tags.occ_percent::cpu.inst 0.657450 # Average percentage of cache occupancy 597system.cpu.icache.tags.occ_percent::total 0.657450 # Average percentage of cache occupancy 598system.cpu.icache.ReadReq_hits::cpu.inst 36834377 # number of ReadReq hits 599system.cpu.icache.ReadReq_hits::total 36834377 # number of ReadReq hits 600system.cpu.icache.demand_hits::cpu.inst 36834377 # number of demand (read+write) hits 601system.cpu.icache.demand_hits::total 36834377 # number of demand (read+write) hits 602system.cpu.icache.overall_hits::cpu.inst 36834377 # number of overall hits 603system.cpu.icache.overall_hits::total 36834377 # number of overall hits 604system.cpu.icache.ReadReq_misses::cpu.inst 5330 # number of ReadReq misses 605system.cpu.icache.ReadReq_misses::total 5330 # number of ReadReq misses 606system.cpu.icache.demand_misses::cpu.inst 5330 # number of demand (read+write) misses 607system.cpu.icache.demand_misses::total 5330 # number of demand (read+write) misses 608system.cpu.icache.overall_misses::cpu.inst 5330 # number of overall misses 609system.cpu.icache.overall_misses::total 5330 # number of overall misses 610system.cpu.icache.ReadReq_miss_latency::cpu.inst 215954243 # number of ReadReq miss cycles 611system.cpu.icache.ReadReq_miss_latency::total 215954243 # number of ReadReq miss cycles 612system.cpu.icache.demand_miss_latency::cpu.inst 215954243 # number of demand (read+write) miss cycles 613system.cpu.icache.demand_miss_latency::total 215954243 # number of demand (read+write) miss cycles 614system.cpu.icache.overall_miss_latency::cpu.inst 215954243 # number of overall miss cycles 615system.cpu.icache.overall_miss_latency::total 215954243 # number of overall miss cycles 616system.cpu.icache.ReadReq_accesses::cpu.inst 36839707 # number of ReadReq accesses(hits+misses) 617system.cpu.icache.ReadReq_accesses::total 36839707 # number of ReadReq accesses(hits+misses) 618system.cpu.icache.demand_accesses::cpu.inst 36839707 # number of demand (read+write) accesses 619system.cpu.icache.demand_accesses::total 36839707 # number of demand (read+write) accesses 620system.cpu.icache.overall_accesses::cpu.inst 36839707 # number of overall (read+write) accesses 621system.cpu.icache.overall_accesses::total 36839707 # number of overall (read+write) accesses 622system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000145 # miss rate for ReadReq accesses 623system.cpu.icache.ReadReq_miss_rate::total 0.000145 # miss rate for ReadReq accesses 624system.cpu.icache.demand_miss_rate::cpu.inst 0.000145 # miss rate for demand accesses 625system.cpu.icache.demand_miss_rate::total 0.000145 # miss rate for demand accesses 626system.cpu.icache.overall_miss_rate::cpu.inst 0.000145 # miss rate for overall accesses 627system.cpu.icache.overall_miss_rate::total 0.000145 # miss rate for overall accesses 628system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 40516.743527 # average ReadReq miss latency 629system.cpu.icache.ReadReq_avg_miss_latency::total 40516.743527 # average ReadReq miss latency 630system.cpu.icache.demand_avg_miss_latency::cpu.inst 40516.743527 # average overall miss latency 631system.cpu.icache.demand_avg_miss_latency::total 40516.743527 # average overall miss latency 632system.cpu.icache.overall_avg_miss_latency::cpu.inst 40516.743527 # average overall miss latency 633system.cpu.icache.overall_avg_miss_latency::total 40516.743527 # average overall miss latency 634system.cpu.icache.blocked_cycles::no_mshrs 1739 # number of cycles access was blocked 635system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked 636system.cpu.icache.blocked::no_mshrs 21 # number of cycles access was blocked 637system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked 638system.cpu.icache.avg_blocked_cycles::no_mshrs 82.809524 # average number of cycles each access was blocked 639system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked 640system.cpu.icache.fast_writes 0 # number of fast writes performed 641system.cpu.icache.cache_copies 0 # number of cache copies performed 642system.cpu.icache.ReadReq_mshr_hits::cpu.inst 1205 # number of ReadReq MSHR hits 643system.cpu.icache.ReadReq_mshr_hits::total 1205 # number of ReadReq MSHR hits 644system.cpu.icache.demand_mshr_hits::cpu.inst 1205 # number of demand (read+write) MSHR hits 645system.cpu.icache.demand_mshr_hits::total 1205 # number of demand (read+write) MSHR hits 646system.cpu.icache.overall_mshr_hits::cpu.inst 1205 # number of overall MSHR hits 647system.cpu.icache.overall_mshr_hits::total 1205 # number of overall MSHR hits 648system.cpu.icache.ReadReq_mshr_misses::cpu.inst 4125 # number of ReadReq MSHR misses 649system.cpu.icache.ReadReq_mshr_misses::total 4125 # number of ReadReq MSHR misses 650system.cpu.icache.demand_mshr_misses::cpu.inst 4125 # number of demand (read+write) MSHR misses 651system.cpu.icache.demand_mshr_misses::total 4125 # number of demand (read+write) MSHR misses 652system.cpu.icache.overall_mshr_misses::cpu.inst 4125 # number of overall MSHR misses 653system.cpu.icache.overall_mshr_misses::total 4125 # number of overall MSHR misses 654system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 162387254 # number of ReadReq MSHR miss cycles 655system.cpu.icache.ReadReq_mshr_miss_latency::total 162387254 # number of ReadReq MSHR miss cycles 656system.cpu.icache.demand_mshr_miss_latency::cpu.inst 162387254 # number of demand (read+write) MSHR miss cycles 657system.cpu.icache.demand_mshr_miss_latency::total 162387254 # number of demand (read+write) MSHR miss cycles 658system.cpu.icache.overall_mshr_miss_latency::cpu.inst 162387254 # number of overall MSHR miss cycles 659system.cpu.icache.overall_mshr_miss_latency::total 162387254 # number of overall MSHR miss cycles 660system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000112 # mshr miss rate for ReadReq accesses 661system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000112 # mshr miss rate for ReadReq accesses 662system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000112 # mshr miss rate for demand accesses 663system.cpu.icache.demand_mshr_miss_rate::total 0.000112 # mshr miss rate for demand accesses 664system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000112 # mshr miss rate for overall accesses 665system.cpu.icache.overall_mshr_miss_rate::total 0.000112 # mshr miss rate for overall accesses 666system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 39366.607030 # average ReadReq mshr miss latency 667system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 39366.607030 # average ReadReq mshr miss latency 668system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 39366.607030 # average overall mshr miss latency 669system.cpu.icache.demand_avg_mshr_miss_latency::total 39366.607030 # average overall mshr miss latency 670system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 39366.607030 # average overall mshr miss latency 671system.cpu.icache.overall_avg_mshr_miss_latency::total 39366.607030 # average overall mshr miss latency 672system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate 673system.cpu.l2cache.tags.replacements 0 # number of replacements 674system.cpu.l2cache.tags.tagsinuse 1961.044100 # Cycle average of tags in use 675system.cpu.l2cache.tags.total_refs 2153 # Total number of references to valid blocks. 676system.cpu.l2cache.tags.sampled_refs 2735 # Sample count of references to valid blocks. 677system.cpu.l2cache.tags.avg_refs 0.787203 # Average number of references to valid blocks. 678system.cpu.l2cache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit. 679system.cpu.l2cache.tags.occ_blocks::writebacks 4.994051 # Average occupied blocks per requestor 680system.cpu.l2cache.tags.occ_blocks::cpu.inst 1423.034105 # Average occupied blocks per requestor 681system.cpu.l2cache.tags.occ_blocks::cpu.data 533.015945 # Average occupied blocks per requestor 682system.cpu.l2cache.tags.occ_percent::writebacks 0.000152 # Average percentage of cache occupancy 683system.cpu.l2cache.tags.occ_percent::cpu.inst 0.043428 # Average percentage of cache occupancy 684system.cpu.l2cache.tags.occ_percent::cpu.data 0.016266 # Average percentage of cache occupancy 685system.cpu.l2cache.tags.occ_percent::total 0.059846 # Average percentage of cache occupancy 686system.cpu.l2cache.ReadReq_hits::cpu.inst 2065 # number of ReadReq hits 687system.cpu.l2cache.ReadReq_hits::cpu.data 87 # number of ReadReq hits 688system.cpu.l2cache.ReadReq_hits::total 2152 # number of ReadReq hits 689system.cpu.l2cache.Writeback_hits::writebacks 18 # number of Writeback hits 690system.cpu.l2cache.Writeback_hits::total 18 # number of Writeback hits 691system.cpu.l2cache.ReadExReq_hits::cpu.data 8 # number of ReadExReq hits 692system.cpu.l2cache.ReadExReq_hits::total 8 # number of ReadExReq hits 693system.cpu.l2cache.demand_hits::cpu.inst 2065 # number of demand (read+write) hits 694system.cpu.l2cache.demand_hits::cpu.data 95 # number of demand (read+write) hits 695system.cpu.l2cache.demand_hits::total 2160 # number of demand (read+write) hits 696system.cpu.l2cache.overall_hits::cpu.inst 2065 # number of overall hits 697system.cpu.l2cache.overall_hits::cpu.data 95 # number of overall hits 698system.cpu.l2cache.overall_hits::total 2160 # number of overall hits 699system.cpu.l2cache.ReadReq_misses::cpu.inst 2058 # number of ReadReq misses 700system.cpu.l2cache.ReadReq_misses::cpu.data 685 # number of ReadReq misses 701system.cpu.l2cache.ReadReq_misses::total 2743 # number of ReadReq misses 702system.cpu.l2cache.UpgradeReq_misses::cpu.data 2 # number of UpgradeReq misses 703system.cpu.l2cache.UpgradeReq_misses::total 2 # number of UpgradeReq misses 704system.cpu.l2cache.ReadExReq_misses::cpu.data 1075 # number of ReadExReq misses 705system.cpu.l2cache.ReadExReq_misses::total 1075 # number of ReadExReq misses 706system.cpu.l2cache.demand_misses::cpu.inst 2058 # number of demand (read+write) misses 707system.cpu.l2cache.demand_misses::cpu.data 1760 # number of demand (read+write) misses 708system.cpu.l2cache.demand_misses::total 3818 # number of demand (read+write) misses 709system.cpu.l2cache.overall_misses::cpu.inst 2058 # number of overall misses 710system.cpu.l2cache.overall_misses::cpu.data 1760 # number of overall misses 711system.cpu.l2cache.overall_misses::total 3818 # number of overall misses 712system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 137602750 # number of ReadReq miss cycles 713system.cpu.l2cache.ReadReq_miss_latency::cpu.data 47264250 # number of ReadReq miss cycles 714system.cpu.l2cache.ReadReq_miss_latency::total 184867000 # number of ReadReq miss cycles 715system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 68147750 # number of ReadExReq miss cycles 716system.cpu.l2cache.ReadExReq_miss_latency::total 68147750 # number of ReadExReq miss cycles 717system.cpu.l2cache.demand_miss_latency::cpu.inst 137602750 # number of demand (read+write) miss cycles 718system.cpu.l2cache.demand_miss_latency::cpu.data 115412000 # number of demand (read+write) miss cycles 719system.cpu.l2cache.demand_miss_latency::total 253014750 # number of demand (read+write) miss cycles 720system.cpu.l2cache.overall_miss_latency::cpu.inst 137602750 # number of overall miss cycles 721system.cpu.l2cache.overall_miss_latency::cpu.data 115412000 # number of overall miss cycles 722system.cpu.l2cache.overall_miss_latency::total 253014750 # number of overall miss cycles 723system.cpu.l2cache.ReadReq_accesses::cpu.inst 4123 # number of ReadReq accesses(hits+misses) 724system.cpu.l2cache.ReadReq_accesses::cpu.data 772 # number of ReadReq accesses(hits+misses) 725system.cpu.l2cache.ReadReq_accesses::total 4895 # number of ReadReq accesses(hits+misses) 726system.cpu.l2cache.Writeback_accesses::writebacks 18 # number of Writeback accesses(hits+misses) 727system.cpu.l2cache.Writeback_accesses::total 18 # number of Writeback accesses(hits+misses) 728system.cpu.l2cache.UpgradeReq_accesses::cpu.data 2 # number of UpgradeReq accesses(hits+misses) 729system.cpu.l2cache.UpgradeReq_accesses::total 2 # number of UpgradeReq accesses(hits+misses) 730system.cpu.l2cache.ReadExReq_accesses::cpu.data 1083 # number of ReadExReq accesses(hits+misses) 731system.cpu.l2cache.ReadExReq_accesses::total 1083 # number of ReadExReq accesses(hits+misses) 732system.cpu.l2cache.demand_accesses::cpu.inst 4123 # number of demand (read+write) accesses 733system.cpu.l2cache.demand_accesses::cpu.data 1855 # number of demand (read+write) accesses 734system.cpu.l2cache.demand_accesses::total 5978 # number of demand (read+write) accesses 735system.cpu.l2cache.overall_accesses::cpu.inst 4123 # number of overall (read+write) accesses 736system.cpu.l2cache.overall_accesses::cpu.data 1855 # number of overall (read+write) accesses 737system.cpu.l2cache.overall_accesses::total 5978 # number of overall (read+write) accesses 738system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.499151 # miss rate for ReadReq accesses 739system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.887306 # miss rate for ReadReq accesses 740system.cpu.l2cache.ReadReq_miss_rate::total 0.560368 # miss rate for ReadReq accesses 741system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data 1 # miss rate for UpgradeReq accesses 742system.cpu.l2cache.UpgradeReq_miss_rate::total 1 # miss rate for UpgradeReq accesses 743system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.992613 # miss rate for ReadExReq accesses 744system.cpu.l2cache.ReadExReq_miss_rate::total 0.992613 # miss rate for ReadExReq accesses 745system.cpu.l2cache.demand_miss_rate::cpu.inst 0.499151 # miss rate for demand accesses 746system.cpu.l2cache.demand_miss_rate::cpu.data 0.948787 # miss rate for demand accesses 747system.cpu.l2cache.demand_miss_rate::total 0.638675 # miss rate for demand accesses 748system.cpu.l2cache.overall_miss_rate::cpu.inst 0.499151 # miss rate for overall accesses 749system.cpu.l2cache.overall_miss_rate::cpu.data 0.948787 # miss rate for overall accesses 750system.cpu.l2cache.overall_miss_rate::total 0.638675 # miss rate for overall accesses 751system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 66862.366375 # average ReadReq miss latency 752system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 68998.905109 # average ReadReq miss latency 753system.cpu.l2cache.ReadReq_avg_miss_latency::total 67395.916879 # average ReadReq miss latency 754system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 63393.255814 # average ReadExReq miss latency 755system.cpu.l2cache.ReadExReq_avg_miss_latency::total 63393.255814 # average ReadExReq miss latency 756system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 66862.366375 # average overall miss latency 757system.cpu.l2cache.demand_avg_miss_latency::cpu.data 65575 # average overall miss latency 758system.cpu.l2cache.demand_avg_miss_latency::total 66268.923520 # average overall miss latency 759system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 66862.366375 # average overall miss latency 760system.cpu.l2cache.overall_avg_miss_latency::cpu.data 65575 # average overall miss latency 761system.cpu.l2cache.overall_avg_miss_latency::total 66268.923520 # average overall miss latency 762system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked 763system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked 764system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked 765system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked 766system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked 767system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked 768system.cpu.l2cache.fast_writes 0 # number of fast writes performed 769system.cpu.l2cache.cache_copies 0 # number of cache copies performed 770system.cpu.l2cache.ReadReq_mshr_hits::cpu.inst 5 # number of ReadReq MSHR hits 771system.cpu.l2cache.ReadReq_mshr_hits::cpu.data 12 # number of ReadReq MSHR hits 772system.cpu.l2cache.ReadReq_mshr_hits::total 17 # number of ReadReq MSHR hits 773system.cpu.l2cache.demand_mshr_hits::cpu.inst 5 # number of demand (read+write) MSHR hits 774system.cpu.l2cache.demand_mshr_hits::cpu.data 12 # number of demand (read+write) MSHR hits 775system.cpu.l2cache.demand_mshr_hits::total 17 # number of demand (read+write) MSHR hits 776system.cpu.l2cache.overall_mshr_hits::cpu.inst 5 # number of overall MSHR hits 777system.cpu.l2cache.overall_mshr_hits::cpu.data 12 # number of overall MSHR hits 778system.cpu.l2cache.overall_mshr_hits::total 17 # number of overall MSHR hits 779system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 2053 # number of ReadReq MSHR misses 780system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 673 # number of ReadReq MSHR misses 781system.cpu.l2cache.ReadReq_mshr_misses::total 2726 # number of ReadReq MSHR misses 782system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data 2 # number of UpgradeReq MSHR misses 783system.cpu.l2cache.UpgradeReq_mshr_misses::total 2 # number of UpgradeReq MSHR misses 784system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 1075 # number of ReadExReq MSHR misses 785system.cpu.l2cache.ReadExReq_mshr_misses::total 1075 # number of ReadExReq MSHR misses 786system.cpu.l2cache.demand_mshr_misses::cpu.inst 2053 # number of demand (read+write) MSHR misses 787system.cpu.l2cache.demand_mshr_misses::cpu.data 1748 # number of demand (read+write) MSHR misses 788system.cpu.l2cache.demand_mshr_misses::total 3801 # number of demand (read+write) MSHR misses 789system.cpu.l2cache.overall_mshr_misses::cpu.inst 2053 # number of overall MSHR misses 790system.cpu.l2cache.overall_mshr_misses::cpu.data 1748 # number of overall MSHR misses 791system.cpu.l2cache.overall_mshr_misses::total 3801 # number of overall MSHR misses 792system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 111409500 # number of ReadReq MSHR miss cycles 793system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 38132750 # number of ReadReq MSHR miss cycles 794system.cpu.l2cache.ReadReq_mshr_miss_latency::total 149542250 # number of ReadReq MSHR miss cycles 795system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data 20002 # number of UpgradeReq MSHR miss cycles 796system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total 20002 # number of UpgradeReq MSHR miss cycles 797system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 54590750 # number of ReadExReq MSHR miss cycles 798system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 54590750 # number of ReadExReq MSHR miss cycles 799system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 111409500 # number of demand (read+write) MSHR miss cycles 800system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 92723500 # number of demand (read+write) MSHR miss cycles 801system.cpu.l2cache.demand_mshr_miss_latency::total 204133000 # number of demand (read+write) MSHR miss cycles 802system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 111409500 # number of overall MSHR miss cycles 803system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 92723500 # number of overall MSHR miss cycles 804system.cpu.l2cache.overall_mshr_miss_latency::total 204133000 # number of overall MSHR miss cycles 805system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.497938 # mshr miss rate for ReadReq accesses 806system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.871762 # mshr miss rate for ReadReq accesses 807system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.556895 # mshr miss rate for ReadReq accesses 808system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data 1 # mshr miss rate for UpgradeReq accesses 809system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total 1 # mshr miss rate for UpgradeReq accesses 810system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.992613 # mshr miss rate for ReadExReq accesses 811system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.992613 # mshr miss rate for ReadExReq accesses 812system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.497938 # mshr miss rate for demand accesses 813system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.942318 # mshr miss rate for demand accesses 814system.cpu.l2cache.demand_mshr_miss_rate::total 0.635831 # mshr miss rate for demand accesses 815system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.497938 # mshr miss rate for overall accesses 816system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.942318 # mshr miss rate for overall accesses 817system.cpu.l2cache.overall_mshr_miss_rate::total 0.635831 # mshr miss rate for overall accesses 818system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 54266.682903 # average ReadReq mshr miss latency 819system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 56660.846954 # average ReadReq mshr miss latency 820system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 54857.758621 # average ReadReq mshr miss latency 821system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 10001 # average UpgradeReq mshr miss latency 822system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total 10001 # average UpgradeReq mshr miss latency 823system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 50782.093023 # average ReadExReq mshr miss latency 824system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 50782.093023 # average ReadExReq mshr miss latency 825system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 54266.682903 # average overall mshr miss latency 826system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 53045.480549 # average overall mshr miss latency 827system.cpu.l2cache.demand_avg_mshr_miss_latency::total 53705.077611 # average overall mshr miss latency 828system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 54266.682903 # average overall mshr miss latency 829system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 53045.480549 # average overall mshr miss latency 830system.cpu.l2cache.overall_avg_mshr_miss_latency::total 53705.077611 # average overall mshr miss latency 831system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate 832system.cpu.dcache.tags.replacements 57 # number of replacements 833system.cpu.dcache.tags.tagsinuse 1404.261851 # Cycle average of tags in use 834system.cpu.dcache.tags.total_refs 46798452 # Total number of references to valid blocks. 835system.cpu.dcache.tags.sampled_refs 1855 # Sample count of references to valid blocks. 836system.cpu.dcache.tags.avg_refs 25228.276011 # Average number of references to valid blocks. 837system.cpu.dcache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit. 838system.cpu.dcache.tags.occ_blocks::cpu.data 1404.261851 # Average occupied blocks per requestor 839system.cpu.dcache.tags.occ_percent::cpu.data 0.342837 # Average percentage of cache occupancy 840system.cpu.dcache.tags.occ_percent::total 0.342837 # Average percentage of cache occupancy 841system.cpu.dcache.ReadReq_hits::cpu.data 34397014 # number of ReadReq hits 842system.cpu.dcache.ReadReq_hits::total 34397014 # number of ReadReq hits 843system.cpu.dcache.WriteReq_hits::cpu.data 12356557 # number of WriteReq hits 844system.cpu.dcache.WriteReq_hits::total 12356557 # number of WriteReq hits 845system.cpu.dcache.LoadLockedReq_hits::cpu.data 22472 # number of LoadLockedReq hits 846system.cpu.dcache.LoadLockedReq_hits::total 22472 # number of LoadLockedReq hits 847system.cpu.dcache.StoreCondReq_hits::cpu.data 22407 # number of StoreCondReq hits 848system.cpu.dcache.StoreCondReq_hits::total 22407 # number of StoreCondReq hits 849system.cpu.dcache.demand_hits::cpu.data 46753571 # number of demand (read+write) hits 850system.cpu.dcache.demand_hits::total 46753571 # number of demand (read+write) hits 851system.cpu.dcache.overall_hits::cpu.data 46753571 # number of overall hits 852system.cpu.dcache.overall_hits::total 46753571 # number of overall hits 853system.cpu.dcache.ReadReq_misses::cpu.data 1913 # number of ReadReq misses 854system.cpu.dcache.ReadReq_misses::total 1913 # number of ReadReq misses 855system.cpu.dcache.WriteReq_misses::cpu.data 7730 # number of WriteReq misses 856system.cpu.dcache.WriteReq_misses::total 7730 # number of WriteReq misses 857system.cpu.dcache.LoadLockedReq_misses::cpu.data 2 # number of LoadLockedReq misses 858system.cpu.dcache.LoadLockedReq_misses::total 2 # number of LoadLockedReq misses 859system.cpu.dcache.demand_misses::cpu.data 9643 # number of demand (read+write) misses 860system.cpu.dcache.demand_misses::total 9643 # number of demand (read+write) misses 861system.cpu.dcache.overall_misses::cpu.data 9643 # number of overall misses 862system.cpu.dcache.overall_misses::total 9643 # number of overall misses 863system.cpu.dcache.ReadReq_miss_latency::cpu.data 114314976 # number of ReadReq miss cycles 864system.cpu.dcache.ReadReq_miss_latency::total 114314976 # number of ReadReq miss cycles 865system.cpu.dcache.WriteReq_miss_latency::cpu.data 447415748 # number of WriteReq miss cycles 866system.cpu.dcache.WriteReq_miss_latency::total 447415748 # number of WriteReq miss cycles 867system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 142500 # number of LoadLockedReq miss cycles 868system.cpu.dcache.LoadLockedReq_miss_latency::total 142500 # number of LoadLockedReq miss cycles 869system.cpu.dcache.demand_miss_latency::cpu.data 561730724 # number of demand (read+write) miss cycles 870system.cpu.dcache.demand_miss_latency::total 561730724 # number of demand (read+write) miss cycles 871system.cpu.dcache.overall_miss_latency::cpu.data 561730724 # number of overall miss cycles 872system.cpu.dcache.overall_miss_latency::total 561730724 # number of overall miss cycles 873system.cpu.dcache.ReadReq_accesses::cpu.data 34398927 # number of ReadReq accesses(hits+misses) 874system.cpu.dcache.ReadReq_accesses::total 34398927 # number of ReadReq accesses(hits+misses) 875system.cpu.dcache.WriteReq_accesses::cpu.data 12364287 # number of WriteReq accesses(hits+misses) 876system.cpu.dcache.WriteReq_accesses::total 12364287 # number of WriteReq accesses(hits+misses) 877system.cpu.dcache.LoadLockedReq_accesses::cpu.data 22474 # number of LoadLockedReq accesses(hits+misses) 878system.cpu.dcache.LoadLockedReq_accesses::total 22474 # number of LoadLockedReq accesses(hits+misses) 879system.cpu.dcache.StoreCondReq_accesses::cpu.data 22407 # number of StoreCondReq accesses(hits+misses) 880system.cpu.dcache.StoreCondReq_accesses::total 22407 # number of StoreCondReq accesses(hits+misses) 881system.cpu.dcache.demand_accesses::cpu.data 46763214 # number of demand (read+write) accesses 882system.cpu.dcache.demand_accesses::total 46763214 # number of demand (read+write) accesses 883system.cpu.dcache.overall_accesses::cpu.data 46763214 # number of overall (read+write) accesses 884system.cpu.dcache.overall_accesses::total 46763214 # number of overall (read+write) accesses 885system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.000056 # miss rate for ReadReq accesses 886system.cpu.dcache.ReadReq_miss_rate::total 0.000056 # miss rate for ReadReq accesses 887system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.000625 # miss rate for WriteReq accesses 888system.cpu.dcache.WriteReq_miss_rate::total 0.000625 # miss rate for WriteReq accesses 889system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.000089 # miss rate for LoadLockedReq accesses 890system.cpu.dcache.LoadLockedReq_miss_rate::total 0.000089 # miss rate for LoadLockedReq accesses 891system.cpu.dcache.demand_miss_rate::cpu.data 0.000206 # miss rate for demand accesses 892system.cpu.dcache.demand_miss_rate::total 0.000206 # miss rate for demand accesses 893system.cpu.dcache.overall_miss_rate::cpu.data 0.000206 # miss rate for overall accesses 894system.cpu.dcache.overall_miss_rate::total 0.000206 # miss rate for overall accesses 895system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 59756.913748 # average ReadReq miss latency 896system.cpu.dcache.ReadReq_avg_miss_latency::total 59756.913748 # average ReadReq miss latency 897system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 57880.433118 # average WriteReq miss latency 898system.cpu.dcache.WriteReq_avg_miss_latency::total 57880.433118 # average WriteReq miss latency 899system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 71250 # average LoadLockedReq miss latency 900system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 71250 # average LoadLockedReq miss latency 901system.cpu.dcache.demand_avg_miss_latency::cpu.data 58252.693560 # average overall miss latency 902system.cpu.dcache.demand_avg_miss_latency::total 58252.693560 # average overall miss latency 903system.cpu.dcache.overall_avg_miss_latency::cpu.data 58252.693560 # average overall miss latency 904system.cpu.dcache.overall_avg_miss_latency::total 58252.693560 # average overall miss latency 905system.cpu.dcache.blocked_cycles::no_mshrs 597 # number of cycles access was blocked 906system.cpu.dcache.blocked_cycles::no_targets 154 # number of cycles access was blocked 907system.cpu.dcache.blocked::no_mshrs 11 # number of cycles access was blocked 908system.cpu.dcache.blocked::no_targets 2 # number of cycles access was blocked 909system.cpu.dcache.avg_blocked_cycles::no_mshrs 54.272727 # average number of cycles each access was blocked 910system.cpu.dcache.avg_blocked_cycles::no_targets 77 # average number of cycles each access was blocked 911system.cpu.dcache.fast_writes 0 # number of fast writes performed 912system.cpu.dcache.cache_copies 0 # number of cache copies performed 913system.cpu.dcache.writebacks::writebacks 18 # number of writebacks 914system.cpu.dcache.writebacks::total 18 # number of writebacks 915system.cpu.dcache.ReadReq_mshr_hits::cpu.data 1140 # number of ReadReq MSHR hits 916system.cpu.dcache.ReadReq_mshr_hits::total 1140 # number of ReadReq MSHR hits 917system.cpu.dcache.WriteReq_mshr_hits::cpu.data 6646 # number of WriteReq MSHR hits 918system.cpu.dcache.WriteReq_mshr_hits::total 6646 # number of WriteReq MSHR hits 919system.cpu.dcache.LoadLockedReq_mshr_hits::cpu.data 2 # number of LoadLockedReq MSHR hits 920system.cpu.dcache.LoadLockedReq_mshr_hits::total 2 # number of LoadLockedReq MSHR hits 921system.cpu.dcache.demand_mshr_hits::cpu.data 7786 # number of demand (read+write) MSHR hits 922system.cpu.dcache.demand_mshr_hits::total 7786 # number of demand (read+write) MSHR hits 923system.cpu.dcache.overall_mshr_hits::cpu.data 7786 # number of overall MSHR hits 924system.cpu.dcache.overall_mshr_hits::total 7786 # number of overall MSHR hits 925system.cpu.dcache.ReadReq_mshr_misses::cpu.data 773 # number of ReadReq MSHR misses 926system.cpu.dcache.ReadReq_mshr_misses::total 773 # number of ReadReq MSHR misses 927system.cpu.dcache.WriteReq_mshr_misses::cpu.data 1084 # number of WriteReq MSHR misses 928system.cpu.dcache.WriteReq_mshr_misses::total 1084 # number of WriteReq MSHR misses 929system.cpu.dcache.demand_mshr_misses::cpu.data 1857 # number of demand (read+write) MSHR misses 930system.cpu.dcache.demand_mshr_misses::total 1857 # number of demand (read+write) MSHR misses 931system.cpu.dcache.overall_mshr_misses::cpu.data 1857 # number of overall MSHR misses 932system.cpu.dcache.overall_mshr_misses::total 1857 # number of overall MSHR misses 933system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 48960262 # number of ReadReq MSHR miss cycles 934system.cpu.dcache.ReadReq_mshr_miss_latency::total 48960262 # number of ReadReq MSHR miss cycles 935system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 69313496 # number of WriteReq MSHR miss cycles 936system.cpu.dcache.WriteReq_mshr_miss_latency::total 69313496 # number of WriteReq MSHR miss cycles 937system.cpu.dcache.demand_mshr_miss_latency::cpu.data 118273758 # number of demand (read+write) MSHR miss cycles 938system.cpu.dcache.demand_mshr_miss_latency::total 118273758 # number of demand (read+write) MSHR miss cycles 939system.cpu.dcache.overall_mshr_miss_latency::cpu.data 118273758 # number of overall MSHR miss cycles 940system.cpu.dcache.overall_mshr_miss_latency::total 118273758 # number of overall MSHR miss cycles 941system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.000022 # mshr miss rate for ReadReq accesses 942system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.000022 # mshr miss rate for ReadReq accesses 943system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.000088 # mshr miss rate for WriteReq accesses 944system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.000088 # mshr miss rate for WriteReq accesses 945system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.000040 # mshr miss rate for demand accesses 946system.cpu.dcache.demand_mshr_miss_rate::total 0.000040 # mshr miss rate for demand accesses 947system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.000040 # mshr miss rate for overall accesses 948system.cpu.dcache.overall_mshr_miss_rate::total 0.000040 # mshr miss rate for overall accesses 949system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 63337.984476 # average ReadReq mshr miss latency 950system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 63337.984476 # average ReadReq mshr miss latency 951system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 63942.339483 # average WriteReq mshr miss latency 952system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 63942.339483 # average WriteReq mshr miss latency 953system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 63690.768982 # average overall mshr miss latency 954system.cpu.dcache.demand_avg_mshr_miss_latency::total 63690.768982 # average overall mshr miss latency 955system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 63690.768982 # average overall mshr miss latency 956system.cpu.dcache.overall_avg_mshr_miss_latency::total 63690.768982 # average overall mshr miss latency 957system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate 958 959---------- End Simulation Statistics ---------- 960