stats.txt revision 9459:8ca90cef0183
1
2---------- Begin Simulation Statistics ----------
3sim_seconds                                  0.074149                       # Number of seconds simulated
4sim_ticks                                 74148853000                       # Number of ticks simulated
5final_tick                                74148853000                       # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
6sim_freq                                 1000000000000                       # Frequency of simulated ticks
7host_inst_rate                                 112590                       # Simulator instruction rate (inst/s)
8host_op_rate                                   123276                       # Simulator op (including micro ops) rate (op/s)
9host_tick_rate                               48451809                       # Simulator tick rate (ticks/s)
10host_mem_usage                                 247684                       # Number of bytes of host memory used
11host_seconds                                  1530.36                       # Real time elapsed on the host
12sim_insts                                   172303021                       # Number of instructions simulated
13sim_ops                                     188656503                       # Number of ops (including micro ops) simulated
14system.physmem.bytes_read::cpu.inst            131648                       # Number of bytes read from this memory
15system.physmem.bytes_read::cpu.data            111744                       # Number of bytes read from this memory
16system.physmem.bytes_read::total               243392                       # Number of bytes read from this memory
17system.physmem.bytes_inst_read::cpu.inst       131648                       # Number of instructions bytes read from this memory
18system.physmem.bytes_inst_read::total          131648                       # Number of instructions bytes read from this memory
19system.physmem.num_reads::cpu.inst               2057                       # Number of read requests responded to by this memory
20system.physmem.num_reads::cpu.data               1746                       # Number of read requests responded to by this memory
21system.physmem.num_reads::total                  3803                       # Number of read requests responded to by this memory
22system.physmem.bw_read::cpu.inst              1775456                       # Total read bandwidth from this memory (bytes/s)
23system.physmem.bw_read::cpu.data              1507023                       # Total read bandwidth from this memory (bytes/s)
24system.physmem.bw_read::total                 3282478                       # Total read bandwidth from this memory (bytes/s)
25system.physmem.bw_inst_read::cpu.inst         1775456                       # Instruction read bandwidth from this memory (bytes/s)
26system.physmem.bw_inst_read::total            1775456                       # Instruction read bandwidth from this memory (bytes/s)
27system.physmem.bw_total::cpu.inst             1775456                       # Total bandwidth to/from this memory (bytes/s)
28system.physmem.bw_total::cpu.data             1507023                       # Total bandwidth to/from this memory (bytes/s)
29system.physmem.bw_total::total                3282478                       # Total bandwidth to/from this memory (bytes/s)
30system.physmem.readReqs                          3804                       # Total number of read requests seen
31system.physmem.writeReqs                            0                       # Total number of write requests seen
32system.physmem.cpureqs                           3804                       # Reqs generatd by CPU via cache - shady
33system.physmem.bytesRead                       243392                       # Total number of bytes read from memory
34system.physmem.bytesWritten                         0                       # Total number of bytes written to memory
35system.physmem.bytesConsumedRd                 243392                       # bytesRead derated as per pkt->getSize()
36system.physmem.bytesConsumedWr                      0                       # bytesWritten derated as per pkt->getSize()
37system.physmem.servicedByWrQ                        0                       # Number of read reqs serviced by write Q
38system.physmem.neitherReadNorWrite                  0                       # Reqs where no action is needed
39system.physmem.perBankRdReqs::0                   319                       # Track reads on a per bank basis
40system.physmem.perBankRdReqs::1                   234                       # Track reads on a per bank basis
41system.physmem.perBankRdReqs::2                   190                       # Track reads on a per bank basis
42system.physmem.perBankRdReqs::3                   235                       # Track reads on a per bank basis
43system.physmem.perBankRdReqs::4                   227                       # Track reads on a per bank basis
44system.physmem.perBankRdReqs::5                   193                       # Track reads on a per bank basis
45system.physmem.perBankRdReqs::6                   221                       # Track reads on a per bank basis
46system.physmem.perBankRdReqs::7                   282                       # Track reads on a per bank basis
47system.physmem.perBankRdReqs::8                   243                       # Track reads on a per bank basis
48system.physmem.perBankRdReqs::9                   247                       # Track reads on a per bank basis
49system.physmem.perBankRdReqs::10                  249                       # Track reads on a per bank basis
50system.physmem.perBankRdReqs::11                  261                       # Track reads on a per bank basis
51system.physmem.perBankRdReqs::12                  249                       # Track reads on a per bank basis
52system.physmem.perBankRdReqs::13                  234                       # Track reads on a per bank basis
53system.physmem.perBankRdReqs::14                  181                       # Track reads on a per bank basis
54system.physmem.perBankRdReqs::15                  239                       # Track reads on a per bank basis
55system.physmem.perBankWrReqs::0                     0                       # Track writes on a per bank basis
56system.physmem.perBankWrReqs::1                     0                       # Track writes on a per bank basis
57system.physmem.perBankWrReqs::2                     0                       # Track writes on a per bank basis
58system.physmem.perBankWrReqs::3                     0                       # Track writes on a per bank basis
59system.physmem.perBankWrReqs::4                     0                       # Track writes on a per bank basis
60system.physmem.perBankWrReqs::5                     0                       # Track writes on a per bank basis
61system.physmem.perBankWrReqs::6                     0                       # Track writes on a per bank basis
62system.physmem.perBankWrReqs::7                     0                       # Track writes on a per bank basis
63system.physmem.perBankWrReqs::8                     0                       # Track writes on a per bank basis
64system.physmem.perBankWrReqs::9                     0                       # Track writes on a per bank basis
65system.physmem.perBankWrReqs::10                    0                       # Track writes on a per bank basis
66system.physmem.perBankWrReqs::11                    0                       # Track writes on a per bank basis
67system.physmem.perBankWrReqs::12                    0                       # Track writes on a per bank basis
68system.physmem.perBankWrReqs::13                    0                       # Track writes on a per bank basis
69system.physmem.perBankWrReqs::14                    0                       # Track writes on a per bank basis
70system.physmem.perBankWrReqs::15                    0                       # Track writes on a per bank basis
71system.physmem.numRdRetry                           0                       # Number of times rd buffer was full causing retry
72system.physmem.numWrRetry                           0                       # Number of times wr buffer was full causing retry
73system.physmem.totGap                     74148834500                       # Total gap between requests
74system.physmem.readPktSize::0                       0                       # Categorize read packet sizes
75system.physmem.readPktSize::1                       0                       # Categorize read packet sizes
76system.physmem.readPktSize::2                       0                       # Categorize read packet sizes
77system.physmem.readPktSize::3                       0                       # Categorize read packet sizes
78system.physmem.readPktSize::4                       0                       # Categorize read packet sizes
79system.physmem.readPktSize::5                       0                       # Categorize read packet sizes
80system.physmem.readPktSize::6                    3804                       # Categorize read packet sizes
81system.physmem.readPktSize::7                       0                       # Categorize read packet sizes
82system.physmem.readPktSize::8                       0                       # Categorize read packet sizes
83system.physmem.writePktSize::0                      0                       # categorize write packet sizes
84system.physmem.writePktSize::1                      0                       # categorize write packet sizes
85system.physmem.writePktSize::2                      0                       # categorize write packet sizes
86system.physmem.writePktSize::3                      0                       # categorize write packet sizes
87system.physmem.writePktSize::4                      0                       # categorize write packet sizes
88system.physmem.writePktSize::5                      0                       # categorize write packet sizes
89system.physmem.writePktSize::6                      0                       # categorize write packet sizes
90system.physmem.writePktSize::7                      0                       # categorize write packet sizes
91system.physmem.writePktSize::8                      0                       # categorize write packet sizes
92system.physmem.neitherpktsize::0                    0                       # categorize neither packet sizes
93system.physmem.neitherpktsize::1                    0                       # categorize neither packet sizes
94system.physmem.neitherpktsize::2                    0                       # categorize neither packet sizes
95system.physmem.neitherpktsize::3                    0                       # categorize neither packet sizes
96system.physmem.neitherpktsize::4                    0                       # categorize neither packet sizes
97system.physmem.neitherpktsize::5                    0                       # categorize neither packet sizes
98system.physmem.neitherpktsize::6                    0                       # categorize neither packet sizes
99system.physmem.neitherpktsize::7                    0                       # categorize neither packet sizes
100system.physmem.neitherpktsize::8                    0                       # categorize neither packet sizes
101system.physmem.rdQLenPdf::0                      2808                       # What read queue length does an incoming req see
102system.physmem.rdQLenPdf::1                       800                       # What read queue length does an incoming req see
103system.physmem.rdQLenPdf::2                       151                       # What read queue length does an incoming req see
104system.physmem.rdQLenPdf::3                        38                       # What read queue length does an incoming req see
105system.physmem.rdQLenPdf::4                         6                       # What read queue length does an incoming req see
106system.physmem.rdQLenPdf::5                         1                       # What read queue length does an incoming req see
107system.physmem.rdQLenPdf::6                         0                       # What read queue length does an incoming req see
108system.physmem.rdQLenPdf::7                         0                       # What read queue length does an incoming req see
109system.physmem.rdQLenPdf::8                         0                       # What read queue length does an incoming req see
110system.physmem.rdQLenPdf::9                         0                       # What read queue length does an incoming req see
111system.physmem.rdQLenPdf::10                        0                       # What read queue length does an incoming req see
112system.physmem.rdQLenPdf::11                        0                       # What read queue length does an incoming req see
113system.physmem.rdQLenPdf::12                        0                       # What read queue length does an incoming req see
114system.physmem.rdQLenPdf::13                        0                       # What read queue length does an incoming req see
115system.physmem.rdQLenPdf::14                        0                       # What read queue length does an incoming req see
116system.physmem.rdQLenPdf::15                        0                       # What read queue length does an incoming req see
117system.physmem.rdQLenPdf::16                        0                       # What read queue length does an incoming req see
118system.physmem.rdQLenPdf::17                        0                       # What read queue length does an incoming req see
119system.physmem.rdQLenPdf::18                        0                       # What read queue length does an incoming req see
120system.physmem.rdQLenPdf::19                        0                       # What read queue length does an incoming req see
121system.physmem.rdQLenPdf::20                        0                       # What read queue length does an incoming req see
122system.physmem.rdQLenPdf::21                        0                       # What read queue length does an incoming req see
123system.physmem.rdQLenPdf::22                        0                       # What read queue length does an incoming req see
124system.physmem.rdQLenPdf::23                        0                       # What read queue length does an incoming req see
125system.physmem.rdQLenPdf::24                        0                       # What read queue length does an incoming req see
126system.physmem.rdQLenPdf::25                        0                       # What read queue length does an incoming req see
127system.physmem.rdQLenPdf::26                        0                       # What read queue length does an incoming req see
128system.physmem.rdQLenPdf::27                        0                       # What read queue length does an incoming req see
129system.physmem.rdQLenPdf::28                        0                       # What read queue length does an incoming req see
130system.physmem.rdQLenPdf::29                        0                       # What read queue length does an incoming req see
131system.physmem.rdQLenPdf::30                        0                       # What read queue length does an incoming req see
132system.physmem.rdQLenPdf::31                        0                       # What read queue length does an incoming req see
133system.physmem.rdQLenPdf::32                        0                       # What read queue length does an incoming req see
134system.physmem.wrQLenPdf::0                         0                       # What write queue length does an incoming req see
135system.physmem.wrQLenPdf::1                         0                       # What write queue length does an incoming req see
136system.physmem.wrQLenPdf::2                         0                       # What write queue length does an incoming req see
137system.physmem.wrQLenPdf::3                         0                       # What write queue length does an incoming req see
138system.physmem.wrQLenPdf::4                         0                       # What write queue length does an incoming req see
139system.physmem.wrQLenPdf::5                         0                       # What write queue length does an incoming req see
140system.physmem.wrQLenPdf::6                         0                       # What write queue length does an incoming req see
141system.physmem.wrQLenPdf::7                         0                       # What write queue length does an incoming req see
142system.physmem.wrQLenPdf::8                         0                       # What write queue length does an incoming req see
143system.physmem.wrQLenPdf::9                         0                       # What write queue length does an incoming req see
144system.physmem.wrQLenPdf::10                        0                       # What write queue length does an incoming req see
145system.physmem.wrQLenPdf::11                        0                       # What write queue length does an incoming req see
146system.physmem.wrQLenPdf::12                        0                       # What write queue length does an incoming req see
147system.physmem.wrQLenPdf::13                        0                       # What write queue length does an incoming req see
148system.physmem.wrQLenPdf::14                        0                       # What write queue length does an incoming req see
149system.physmem.wrQLenPdf::15                        0                       # What write queue length does an incoming req see
150system.physmem.wrQLenPdf::16                        0                       # What write queue length does an incoming req see
151system.physmem.wrQLenPdf::17                        0                       # What write queue length does an incoming req see
152system.physmem.wrQLenPdf::18                        0                       # What write queue length does an incoming req see
153system.physmem.wrQLenPdf::19                        0                       # What write queue length does an incoming req see
154system.physmem.wrQLenPdf::20                        0                       # What write queue length does an incoming req see
155system.physmem.wrQLenPdf::21                        0                       # What write queue length does an incoming req see
156system.physmem.wrQLenPdf::22                        0                       # What write queue length does an incoming req see
157system.physmem.wrQLenPdf::23                        0                       # What write queue length does an incoming req see
158system.physmem.wrQLenPdf::24                        0                       # What write queue length does an incoming req see
159system.physmem.wrQLenPdf::25                        0                       # What write queue length does an incoming req see
160system.physmem.wrQLenPdf::26                        0                       # What write queue length does an incoming req see
161system.physmem.wrQLenPdf::27                        0                       # What write queue length does an incoming req see
162system.physmem.wrQLenPdf::28                        0                       # What write queue length does an incoming req see
163system.physmem.wrQLenPdf::29                        0                       # What write queue length does an incoming req see
164system.physmem.wrQLenPdf::30                        0                       # What write queue length does an incoming req see
165system.physmem.wrQLenPdf::31                        0                       # What write queue length does an incoming req see
166system.physmem.wrQLenPdf::32                        0                       # What write queue length does an incoming req see
167system.physmem.totQLat                       11954297                       # Total cycles spent in queuing delays
168system.physmem.totMemAccLat                  86040297                       # Sum of mem lat for all requests
169system.physmem.totBusLat                     15216000                       # Total cycles spent in databus access
170system.physmem.totBankLat                    58870000                       # Total cycles spent in bank access
171system.physmem.avgQLat                        3142.56                       # Average queueing delay per request
172system.physmem.avgBankLat                    15475.81                       # Average bank access latency per request
173system.physmem.avgBusLat                      4000.00                       # Average bus latency per request
174system.physmem.avgMemAccLat                  22618.37                       # Average memory access latency
175system.physmem.avgRdBW                           3.28                       # Average achieved read bandwidth in MB/s
176system.physmem.avgWrBW                           0.00                       # Average achieved write bandwidth in MB/s
177system.physmem.avgConsumedRdBW                   3.28                       # Average consumed read bandwidth in MB/s
178system.physmem.avgConsumedWrBW                   0.00                       # Average consumed write bandwidth in MB/s
179system.physmem.peakBW                        16000.00                       # Theoretical peak bandwidth in MB/s
180system.physmem.busUtil                           0.02                       # Data bus utilization in percentage
181system.physmem.avgRdQLen                         0.00                       # Average read queue length over time
182system.physmem.avgWrQLen                         0.00                       # Average write queue length over time
183system.physmem.readRowHits                       3306                       # Number of row buffer hits during reads
184system.physmem.writeRowHits                         0                       # Number of row buffer hits during writes
185system.physmem.readRowHitRate                   86.91                       # Row buffer hit rate for reads
186system.physmem.writeRowHitRate                    nan                       # Row buffer hit rate for writes
187system.physmem.avgGap                     19492332.94                       # Average gap between requests
188system.cpu.dtb.inst_hits                            0                       # ITB inst hits
189system.cpu.dtb.inst_misses                          0                       # ITB inst misses
190system.cpu.dtb.read_hits                            0                       # DTB read hits
191system.cpu.dtb.read_misses                          0                       # DTB read misses
192system.cpu.dtb.write_hits                           0                       # DTB write hits
193system.cpu.dtb.write_misses                         0                       # DTB write misses
194system.cpu.dtb.flush_tlb                            0                       # Number of times complete TLB was flushed
195system.cpu.dtb.flush_tlb_mva                        0                       # Number of times TLB was flushed by MVA
196system.cpu.dtb.flush_tlb_mva_asid                   0                       # Number of times TLB was flushed by MVA & ASID
197system.cpu.dtb.flush_tlb_asid                       0                       # Number of times TLB was flushed by ASID
198system.cpu.dtb.flush_entries                        0                       # Number of entries that have been flushed from TLB
199system.cpu.dtb.align_faults                         0                       # Number of TLB faults due to alignment restrictions
200system.cpu.dtb.prefetch_faults                      0                       # Number of TLB faults due to prefetch
201system.cpu.dtb.domain_faults                        0                       # Number of TLB faults due to domain restrictions
202system.cpu.dtb.perms_faults                         0                       # Number of TLB faults due to permissions restrictions
203system.cpu.dtb.read_accesses                        0                       # DTB read accesses
204system.cpu.dtb.write_accesses                       0                       # DTB write accesses
205system.cpu.dtb.inst_accesses                        0                       # ITB inst accesses
206system.cpu.dtb.hits                                 0                       # DTB hits
207system.cpu.dtb.misses                               0                       # DTB misses
208system.cpu.dtb.accesses                             0                       # DTB accesses
209system.cpu.itb.inst_hits                            0                       # ITB inst hits
210system.cpu.itb.inst_misses                          0                       # ITB inst misses
211system.cpu.itb.read_hits                            0                       # DTB read hits
212system.cpu.itb.read_misses                          0                       # DTB read misses
213system.cpu.itb.write_hits                           0                       # DTB write hits
214system.cpu.itb.write_misses                         0                       # DTB write misses
215system.cpu.itb.flush_tlb                            0                       # Number of times complete TLB was flushed
216system.cpu.itb.flush_tlb_mva                        0                       # Number of times TLB was flushed by MVA
217system.cpu.itb.flush_tlb_mva_asid                   0                       # Number of times TLB was flushed by MVA & ASID
218system.cpu.itb.flush_tlb_asid                       0                       # Number of times TLB was flushed by ASID
219system.cpu.itb.flush_entries                        0                       # Number of entries that have been flushed from TLB
220system.cpu.itb.align_faults                         0                       # Number of TLB faults due to alignment restrictions
221system.cpu.itb.prefetch_faults                      0                       # Number of TLB faults due to prefetch
222system.cpu.itb.domain_faults                        0                       # Number of TLB faults due to domain restrictions
223system.cpu.itb.perms_faults                         0                       # Number of TLB faults due to permissions restrictions
224system.cpu.itb.read_accesses                        0                       # DTB read accesses
225system.cpu.itb.write_accesses                       0                       # DTB write accesses
226system.cpu.itb.inst_accesses                        0                       # ITB inst accesses
227system.cpu.itb.hits                                 0                       # DTB hits
228system.cpu.itb.misses                               0                       # DTB misses
229system.cpu.itb.accesses                             0                       # DTB accesses
230system.cpu.workload.num_syscalls                  400                       # Number of system calls
231system.cpu.numCycles                        148297707                       # number of cpu cycles simulated
232system.cpu.numWorkItemsStarted                      0                       # number of work items this cpu started
233system.cpu.numWorkItemsCompleted                    0                       # number of work items this cpu completed
234system.cpu.BPredUnit.lookups                 94799058                       # Number of BP lookups
235system.cpu.BPredUnit.condPredicted           74801869                       # Number of conditional branches predicted
236system.cpu.BPredUnit.condIncorrect            6279291                       # Number of conditional branches incorrect
237system.cpu.BPredUnit.BTBLookups              44724397                       # Number of BTB lookups
238system.cpu.BPredUnit.BTBHits                 43048437                       # Number of BTB hits
239system.cpu.BPredUnit.BTBCorrect                     0                       # Number of correct BTB predictions (this stat may not work properly.
240system.cpu.BPredUnit.usedRAS                  4355507                       # Number of times the RAS was used to get a target.
241system.cpu.BPredUnit.RASInCorrect               88338                       # Number of incorrect RAS predictions.
242system.cpu.fetch.icacheStallCycles           39650853                       # Number of cycles fetch is stalled on an Icache miss
243system.cpu.fetch.Insts                      380235632                       # Number of instructions fetch has processed
244system.cpu.fetch.Branches                    94799058                       # Number of branches that fetch encountered
245system.cpu.fetch.predictedBranches           47403944                       # Number of branches that fetch has predicted taken
246system.cpu.fetch.Cycles                      80363745                       # Number of cycles fetch has run and was not squashing or blocked
247system.cpu.fetch.SquashCycles                27281096                       # Number of cycles fetch has spent squashing
248system.cpu.fetch.BlockedCycles                7190522                       # Number of cycles fetch has spent blocked
249system.cpu.fetch.MiscStallCycles                   43                       # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
250system.cpu.fetch.PendingTrapStallCycles          5914                       # Number of stall cycles due to pending traps
251system.cpu.fetch.PendingQuiesceStallCycles            1                       # Number of stall cycles due to pending quiesce instructions
252system.cpu.fetch.IcacheWaitRetryStallCycles           51                       # Number of stall cycles due to full MSHR
253system.cpu.fetch.CacheLines                  36846162                       # Number of cache lines fetched
254system.cpu.fetch.IcacheSquashes               1830987                       # Number of outstanding Icache misses that were squashed
255system.cpu.fetch.rateDist::samples          148197153                       # Number of instructions fetched each cycle (Total)
256system.cpu.fetch.rateDist::mean              2.802808                       # Number of instructions fetched each cycle (Total)
257system.cpu.fetch.rateDist::stdev             3.153253                       # Number of instructions fetched each cycle (Total)
258system.cpu.fetch.rateDist::underflows               0      0.00%      0.00% # Number of instructions fetched each cycle (Total)
259system.cpu.fetch.rateDist::0                 68002614     45.89%     45.89% # Number of instructions fetched each cycle (Total)
260system.cpu.fetch.rateDist::1                  5258973      3.55%     49.44% # Number of instructions fetched each cycle (Total)
261system.cpu.fetch.rateDist::2                 10529156      7.10%     56.54% # Number of instructions fetched each cycle (Total)
262system.cpu.fetch.rateDist::3                 10279296      6.94%     63.48% # Number of instructions fetched each cycle (Total)
263system.cpu.fetch.rateDist::4                  8665155      5.85%     69.32% # Number of instructions fetched each cycle (Total)
264system.cpu.fetch.rateDist::5                  6547882      4.42%     73.74% # Number of instructions fetched each cycle (Total)
265system.cpu.fetch.rateDist::6                  6243481      4.21%     77.95% # Number of instructions fetched each cycle (Total)
266system.cpu.fetch.rateDist::7                  8012637      5.41%     83.36% # Number of instructions fetched each cycle (Total)
267system.cpu.fetch.rateDist::8                 24657959     16.64%    100.00% # Number of instructions fetched each cycle (Total)
268system.cpu.fetch.rateDist::overflows                0      0.00%    100.00% # Number of instructions fetched each cycle (Total)
269system.cpu.fetch.rateDist::min_value                0                       # Number of instructions fetched each cycle (Total)
270system.cpu.fetch.rateDist::max_value                8                       # Number of instructions fetched each cycle (Total)
271system.cpu.fetch.rateDist::total            148197153                       # Number of instructions fetched each cycle (Total)
272system.cpu.fetch.branchRate                  0.639248                       # Number of branch fetches per cycle
273system.cpu.fetch.rate                        2.564002                       # Number of inst fetches per cycle
274system.cpu.decode.IdleCycles                 45504222                       # Number of cycles decode is idle
275system.cpu.decode.BlockedCycles               5859124                       # Number of cycles decode is blocked
276system.cpu.decode.RunCycles                  74799977                       # Number of cycles decode is running
277system.cpu.decode.UnblockCycles               1201103                       # Number of cycles decode is unblocking
278system.cpu.decode.SquashCycles               20832727                       # Number of cycles decode is squashing
279system.cpu.decode.BranchResolved             14326960                       # Number of times decode resolved a branch
280system.cpu.decode.BranchMispred                164415                       # Number of times decode detected a branch misprediction
281system.cpu.decode.DecodedInsts              392837219                       # Number of instructions handled by decode
282system.cpu.decode.SquashedInsts                734618                       # Number of squashed instructions handled by decode
283system.cpu.rename.SquashCycles               20832727                       # Number of cycles rename is squashing
284system.cpu.rename.IdleCycles                 50888432                       # Number of cycles rename is idle
285system.cpu.rename.BlockCycles                  722612                       # Number of cycles rename is blocking
286system.cpu.rename.serializeStallCycles         592441                       # count of cycles rename stalled for serializing inst
287system.cpu.rename.RunCycles                  70554465                       # Number of cycles rename is running
288system.cpu.rename.UnblockCycles               4606476                       # Number of cycles rename is unblocking
289system.cpu.rename.RenamedInsts              371355589                       # Number of instructions processed by rename
290system.cpu.rename.ROBFullEvents                    30                       # Number of times rename has blocked due to ROB full
291system.cpu.rename.IQFullEvents                 339881                       # Number of times rename has blocked due to IQ full
292system.cpu.rename.LSQFullEvents               3653545                       # Number of times rename has blocked due to LSQ full
293system.cpu.rename.FullRegisterEvents                8                       # Number of times there has been no free registers
294system.cpu.rename.RenamedOperands           631848996                       # Number of destination operands rename has renamed
295system.cpu.rename.RenameLookups            1581867929                       # Number of register rename lookups that rename has made
296system.cpu.rename.int_rename_lookups       1564559444                       # Number of integer rename lookups
297system.cpu.rename.fp_rename_lookups          17308485                       # Number of floating rename lookups
298system.cpu.rename.CommittedMaps             298044139                       # Number of HB maps that are committed
299system.cpu.rename.UndoneMaps                333804857                       # Number of HB maps that are undone due to squashing
300system.cpu.rename.serializingInsts              25175                       # count of serializing insts renamed
301system.cpu.rename.tempSerializingInsts          25171                       # count of temporary serializing insts renamed
302system.cpu.rename.skidInsts                  13001756                       # count of insts added to the skid buffer
303system.cpu.memDep0.insertedLoads             43004891                       # Number of loads inserted to the mem dependence unit.
304system.cpu.memDep0.insertedStores            16418786                       # Number of stores inserted to the mem dependence unit.
305system.cpu.memDep0.conflictingLoads           5685881                       # Number of conflicting loads.
306system.cpu.memDep0.conflictingStores          3634471                       # Number of conflicting stores.
307system.cpu.iq.iqInstsAdded                  329217927                       # Number of instructions added to the IQ (excludes non-spec)
308system.cpu.iq.iqNonSpecInstsAdded               47188                       # Number of non-speculative instructions added to the IQ
309system.cpu.iq.iqInstsIssued                 249444233                       # Number of instructions issued
310system.cpu.iq.iqSquashedInstsIssued            790071                       # Number of squashed instructions issued
311system.cpu.iq.iqSquashedInstsExamined       139538270                       # Number of squashed instructions iterated over during squash; mainly for profiling
312system.cpu.iq.iqSquashedOperandsExamined    362161071                       # Number of squashed operands that are examined and possibly removed from graph
313system.cpu.iq.iqSquashedNonSpecRemoved           1972                       # Number of squashed non-spec instructions that were removed
314system.cpu.iq.issued_per_cycle::samples     148197153                       # Number of insts issued each cycle
315system.cpu.iq.issued_per_cycle::mean         1.683192                       # Number of insts issued each cycle
316system.cpu.iq.issued_per_cycle::stdev        1.761683                       # Number of insts issued each cycle
317system.cpu.iq.issued_per_cycle::underflows            0      0.00%      0.00% # Number of insts issued each cycle
318system.cpu.iq.issued_per_cycle::0            56041941     37.82%     37.82% # Number of insts issued each cycle
319system.cpu.iq.issued_per_cycle::1            22617532     15.26%     53.08% # Number of insts issued each cycle
320system.cpu.iq.issued_per_cycle::2            24819018     16.75%     69.82% # Number of insts issued each cycle
321system.cpu.iq.issued_per_cycle::3            20330052     13.72%     83.54% # Number of insts issued each cycle
322system.cpu.iq.issued_per_cycle::4            12543560      8.46%     92.01% # Number of insts issued each cycle
323system.cpu.iq.issued_per_cycle::5             6522981      4.40%     96.41% # Number of insts issued each cycle
324system.cpu.iq.issued_per_cycle::6             4027974      2.72%     99.13% # Number of insts issued each cycle
325system.cpu.iq.issued_per_cycle::7             1111240      0.75%     99.88% # Number of insts issued each cycle
326system.cpu.iq.issued_per_cycle::8              182855      0.12%    100.00% # Number of insts issued each cycle
327system.cpu.iq.issued_per_cycle::overflows            0      0.00%    100.00% # Number of insts issued each cycle
328system.cpu.iq.issued_per_cycle::min_value            0                       # Number of insts issued each cycle
329system.cpu.iq.issued_per_cycle::max_value            8                       # Number of insts issued each cycle
330system.cpu.iq.issued_per_cycle::total       148197153                       # Number of insts issued each cycle
331system.cpu.iq.fu_full::No_OpClass                   0      0.00%      0.00% # attempts to use FU when none available
332system.cpu.iq.fu_full::IntAlu                  964308     38.46%     38.46% # attempts to use FU when none available
333system.cpu.iq.fu_full::IntMult                   5601      0.22%     38.68% # attempts to use FU when none available
334system.cpu.iq.fu_full::IntDiv                       0      0.00%     38.68% # attempts to use FU when none available
335system.cpu.iq.fu_full::FloatAdd                     0      0.00%     38.68% # attempts to use FU when none available
336system.cpu.iq.fu_full::FloatCmp                     0      0.00%     38.68% # attempts to use FU when none available
337system.cpu.iq.fu_full::FloatCvt                     0      0.00%     38.68% # attempts to use FU when none available
338system.cpu.iq.fu_full::FloatMult                    0      0.00%     38.68% # attempts to use FU when none available
339system.cpu.iq.fu_full::FloatDiv                     0      0.00%     38.68% # attempts to use FU when none available
340system.cpu.iq.fu_full::FloatSqrt                    0      0.00%     38.68% # attempts to use FU when none available
341system.cpu.iq.fu_full::SimdAdd                      0      0.00%     38.68% # attempts to use FU when none available
342system.cpu.iq.fu_full::SimdAddAcc                   0      0.00%     38.68% # attempts to use FU when none available
343system.cpu.iq.fu_full::SimdAlu                      0      0.00%     38.68% # attempts to use FU when none available
344system.cpu.iq.fu_full::SimdCmp                      0      0.00%     38.68% # attempts to use FU when none available
345system.cpu.iq.fu_full::SimdCvt                      0      0.00%     38.68% # attempts to use FU when none available
346system.cpu.iq.fu_full::SimdMisc                     0      0.00%     38.68% # attempts to use FU when none available
347system.cpu.iq.fu_full::SimdMult                     0      0.00%     38.68% # attempts to use FU when none available
348system.cpu.iq.fu_full::SimdMultAcc                  0      0.00%     38.68% # attempts to use FU when none available
349system.cpu.iq.fu_full::SimdShift                    0      0.00%     38.68% # attempts to use FU when none available
350system.cpu.iq.fu_full::SimdShiftAcc                 0      0.00%     38.68% # attempts to use FU when none available
351system.cpu.iq.fu_full::SimdSqrt                     0      0.00%     38.68% # attempts to use FU when none available
352system.cpu.iq.fu_full::SimdFloatAdd               100      0.00%     38.69% # attempts to use FU when none available
353system.cpu.iq.fu_full::SimdFloatAlu                 0      0.00%     38.69% # attempts to use FU when none available
354system.cpu.iq.fu_full::SimdFloatCmp                 0      0.00%     38.69% # attempts to use FU when none available
355system.cpu.iq.fu_full::SimdFloatCvt                 0      0.00%     38.69% # attempts to use FU when none available
356system.cpu.iq.fu_full::SimdFloatDiv                 0      0.00%     38.69% # attempts to use FU when none available
357system.cpu.iq.fu_full::SimdFloatMisc               48      0.00%     38.69% # attempts to use FU when none available
358system.cpu.iq.fu_full::SimdFloatMult                0      0.00%     38.69% # attempts to use FU when none available
359system.cpu.iq.fu_full::SimdFloatMultAcc             0      0.00%     38.69% # attempts to use FU when none available
360system.cpu.iq.fu_full::SimdFloatSqrt                0      0.00%     38.69% # attempts to use FU when none available
361system.cpu.iq.fu_full::MemRead                1163168     46.39%     85.08% # attempts to use FU when none available
362system.cpu.iq.fu_full::MemWrite                374037     14.92%    100.00% # attempts to use FU when none available
363system.cpu.iq.fu_full::IprAccess                    0      0.00%    100.00% # attempts to use FU when none available
364system.cpu.iq.fu_full::InstPrefetch                 0      0.00%    100.00% # attempts to use FU when none available
365system.cpu.iq.FU_type_0::No_OpClass                 0      0.00%      0.00% # Type of FU issued
366system.cpu.iq.FU_type_0::IntAlu             194888705     78.13%     78.13% # Type of FU issued
367system.cpu.iq.FU_type_0::IntMult               979440      0.39%     78.52% # Type of FU issued
368system.cpu.iq.FU_type_0::IntDiv                     0      0.00%     78.52% # Type of FU issued
369system.cpu.iq.FU_type_0::FloatAdd                   0      0.00%     78.52% # Type of FU issued
370system.cpu.iq.FU_type_0::FloatCmp                   0      0.00%     78.52% # Type of FU issued
371system.cpu.iq.FU_type_0::FloatCvt                   0      0.00%     78.52% # Type of FU issued
372system.cpu.iq.FU_type_0::FloatMult                  0      0.00%     78.52% # Type of FU issued
373system.cpu.iq.FU_type_0::FloatDiv                   0      0.00%     78.52% # Type of FU issued
374system.cpu.iq.FU_type_0::FloatSqrt                  0      0.00%     78.52% # Type of FU issued
375system.cpu.iq.FU_type_0::SimdAdd                    0      0.00%     78.52% # Type of FU issued
376system.cpu.iq.FU_type_0::SimdAddAcc                 0      0.00%     78.52% # Type of FU issued
377system.cpu.iq.FU_type_0::SimdAlu                    0      0.00%     78.52% # Type of FU issued
378system.cpu.iq.FU_type_0::SimdCmp                    0      0.00%     78.52% # Type of FU issued
379system.cpu.iq.FU_type_0::SimdCvt                    0      0.00%     78.52% # Type of FU issued
380system.cpu.iq.FU_type_0::SimdMisc                   0      0.00%     78.52% # Type of FU issued
381system.cpu.iq.FU_type_0::SimdMult                   0      0.00%     78.52% # Type of FU issued
382system.cpu.iq.FU_type_0::SimdMultAcc                0      0.00%     78.52% # Type of FU issued
383system.cpu.iq.FU_type_0::SimdShift                  0      0.00%     78.52% # Type of FU issued
384system.cpu.iq.FU_type_0::SimdShiftAcc               0      0.00%     78.52% # Type of FU issued
385system.cpu.iq.FU_type_0::SimdSqrt                   0      0.00%     78.52% # Type of FU issued
386system.cpu.iq.FU_type_0::SimdFloatAdd           33084      0.01%     78.54% # Type of FU issued
387system.cpu.iq.FU_type_0::SimdFloatAlu               0      0.00%     78.54% # Type of FU issued
388system.cpu.iq.FU_type_0::SimdFloatCmp          164341      0.07%     78.60% # Type of FU issued
389system.cpu.iq.FU_type_0::SimdFloatCvt          254530      0.10%     78.70% # Type of FU issued
390system.cpu.iq.FU_type_0::SimdFloatDiv           76430      0.03%     78.73% # Type of FU issued
391system.cpu.iq.FU_type_0::SimdFloatMisc         465703      0.19%     78.92% # Type of FU issued
392system.cpu.iq.FU_type_0::SimdFloatMult         206396      0.08%     79.00% # Type of FU issued
393system.cpu.iq.FU_type_0::SimdFloatMultAcc        71859      0.03%     79.03% # Type of FU issued
394system.cpu.iq.FU_type_0::SimdFloatSqrt            320      0.00%     79.03% # Type of FU issued
395system.cpu.iq.FU_type_0::MemRead             38355599     15.38%     94.41% # Type of FU issued
396system.cpu.iq.FU_type_0::MemWrite            13947826      5.59%    100.00% # Type of FU issued
397system.cpu.iq.FU_type_0::IprAccess                  0      0.00%    100.00% # Type of FU issued
398system.cpu.iq.FU_type_0::InstPrefetch               0      0.00%    100.00% # Type of FU issued
399system.cpu.iq.FU_type_0::total              249444233                       # Type of FU issued
400system.cpu.iq.rate                           1.682051                       # Inst issue rate
401system.cpu.iq.fu_busy_cnt                     2507262                       # FU busy when requested
402system.cpu.iq.fu_busy_rate                   0.010051                       # FU busy rate (busy events/executed inst)
403system.cpu.iq.int_inst_queue_reads          646645921                       # Number of integer instruction queue reads
404system.cpu.iq.int_inst_queue_writes         466634028                       # Number of integer instruction queue writes
405system.cpu.iq.int_inst_queue_wakeup_accesses    237875698                       # Number of integer instruction queue wakeup accesses
406system.cpu.iq.fp_inst_queue_reads             3737031                       # Number of floating instruction queue reads
407system.cpu.iq.fp_inst_queue_writes            2187759                       # Number of floating instruction queue writes
408system.cpu.iq.fp_inst_queue_wakeup_accesses      1841461                       # Number of floating instruction queue wakeup accesses
409system.cpu.iq.int_alu_accesses              250076224                       # Number of integer alu accesses
410system.cpu.iq.fp_alu_accesses                 1875271                       # Number of floating point alu accesses
411system.cpu.iew.lsq.thread0.forwLoads          2007740                       # Number of loads that had data forwarded from stores
412system.cpu.iew.lsq.thread0.invAddrLoads             0                       # Number of loads ignored due to an invalid address
413system.cpu.iew.lsq.thread0.squashedLoads     13155407                       # Number of loads squashed
414system.cpu.iew.lsq.thread0.ignoredResponses        11336                       # Number of memory responses ignored because the instruction is squashed
415system.cpu.iew.lsq.thread0.memOrderViolation        18867                       # Number of memory ordering violations
416system.cpu.iew.lsq.thread0.squashedStores      3774152                       # Number of stores squashed
417system.cpu.iew.lsq.thread0.invAddrSwpfs             0                       # Number of software prefetches ignored due to an invalid address
418system.cpu.iew.lsq.thread0.blockedLoads             0                       # Number of blocked loads due to partial load-store forwarding
419system.cpu.iew.lsq.thread0.rescheduledLoads           17                       # Number of loads that were rescheduled
420system.cpu.iew.lsq.thread0.cacheBlocked            95                       # Number of times an access to memory failed due to the cache being blocked
421system.cpu.iew.iewIdleCycles                        0                       # Number of cycles IEW is idle
422system.cpu.iew.iewSquashCycles               20832727                       # Number of cycles IEW is squashing
423system.cpu.iew.iewBlockCycles                   16956                       # Number of cycles IEW is blocking
424system.cpu.iew.iewUnblockCycles                   865                       # Number of cycles IEW is unblocking
425system.cpu.iew.iewDispatchedInsts           329282292                       # Number of instructions dispatched to IQ
426system.cpu.iew.iewDispSquashedInsts            783571                       # Number of squashed instructions skipped by dispatch
427system.cpu.iew.iewDispLoadInsts              43004891                       # Number of dispatched load instructions
428system.cpu.iew.iewDispStoreInsts             16418786                       # Number of dispatched store instructions
429system.cpu.iew.iewDispNonSpecInsts              24780                       # Number of dispatched non-speculative instructions
430system.cpu.iew.iewIQFullEvents                    182                       # Number of times the IQ has become full, causing a stall
431system.cpu.iew.iewLSQFullEvents                   273                       # Number of times the LSQ has become full, causing a stall
432system.cpu.iew.memOrderViolationEvents          18867                       # Number of memory order violations
433system.cpu.iew.predictedTakenIncorrect        3889474                       # Number of branches that were predicted taken incorrectly
434system.cpu.iew.predictedNotTakenIncorrect      3759056                       # Number of branches that were predicted not taken incorrectly
435system.cpu.iew.branchMispredicts              7648530                       # Number of branch mispredicts detected at execute
436system.cpu.iew.iewExecutedInsts             242951850                       # Number of executed instructions
437system.cpu.iew.iewExecLoadInsts              36852953                       # Number of load instructions executed
438system.cpu.iew.iewExecSquashedInsts           6492383                       # Number of squashed instructions skipped in execute
439system.cpu.iew.exec_swp                             0                       # number of swp insts executed
440system.cpu.iew.exec_nop                         17177                       # number of nop insts executed
441system.cpu.iew.exec_refs                     50499895                       # number of memory reference insts executed
442system.cpu.iew.exec_branches                 53421871                       # Number of branches executed
443system.cpu.iew.exec_stores                   13646942                       # Number of stores executed
444system.cpu.iew.exec_rate                     1.638271                       # Inst execution rate
445system.cpu.iew.wb_sent                      240774594                       # cumulative count of insts sent to commit
446system.cpu.iew.wb_count                     239717159                       # cumulative count of insts written-back
447system.cpu.iew.wb_producers                 148465347                       # num instructions producing a value
448system.cpu.iew.wb_consumers                 267264848                       # num instructions consuming a value
449system.cpu.iew.wb_penalized                         0                       # number of instrctions required to write to 'other' IQ
450system.cpu.iew.wb_rate                       1.616459                       # insts written-back per cycle
451system.cpu.iew.wb_fanout                     0.555499                       # average fanout of values written-back
452system.cpu.iew.wb_penalized_rate                    0                       # fraction of instructions written-back that wrote to 'other' IQ
453system.cpu.commit.commitSquashedInsts       140611386                       # The number of squashed insts skipped by commit
454system.cpu.commit.commitNonSpecStalls           45216                       # The number of times commit has been forced to stall to communicate backwards
455system.cpu.commit.branchMispredicts           6125994                       # The number of times a branch was mispredicted
456system.cpu.commit.committed_per_cycle::samples    127364426                       # Number of insts commited each cycle
457system.cpu.commit.committed_per_cycle::mean     1.481347                       # Number of insts commited each cycle
458system.cpu.commit.committed_per_cycle::stdev     2.186226                       # Number of insts commited each cycle
459system.cpu.commit.committed_per_cycle::underflows            0      0.00%      0.00% # Number of insts commited each cycle
460system.cpu.commit.committed_per_cycle::0     57685030     45.29%     45.29% # Number of insts commited each cycle
461system.cpu.commit.committed_per_cycle::1     31666758     24.86%     70.15% # Number of insts commited each cycle
462system.cpu.commit.committed_per_cycle::2     13788542     10.83%     80.98% # Number of insts commited each cycle
463system.cpu.commit.committed_per_cycle::3      7634444      5.99%     86.97% # Number of insts commited each cycle
464system.cpu.commit.committed_per_cycle::4      4378206      3.44%     90.41% # Number of insts commited each cycle
465system.cpu.commit.committed_per_cycle::5      1321179      1.04%     91.45% # Number of insts commited each cycle
466system.cpu.commit.committed_per_cycle::6      1702157      1.34%     92.79% # Number of insts commited each cycle
467system.cpu.commit.committed_per_cycle::7      1312824      1.03%     93.82% # Number of insts commited each cycle
468system.cpu.commit.committed_per_cycle::8      7875286      6.18%    100.00% # Number of insts commited each cycle
469system.cpu.commit.committed_per_cycle::overflows            0      0.00%    100.00% # Number of insts commited each cycle
470system.cpu.commit.committed_per_cycle::min_value            0                       # Number of insts commited each cycle
471system.cpu.commit.committed_per_cycle::max_value            8                       # Number of insts commited each cycle
472system.cpu.commit.committed_per_cycle::total    127364426                       # Number of insts commited each cycle
473system.cpu.commit.committedInsts            172317409                       # Number of instructions committed
474system.cpu.commit.committedOps              188670891                       # Number of ops (including micro ops) committed
475system.cpu.commit.swp_count                         0                       # Number of s/w prefetches committed
476system.cpu.commit.refs                       42494118                       # Number of memory references committed
477system.cpu.commit.loads                      29849484                       # Number of loads committed
478system.cpu.commit.membars                       22408                       # Number of memory barriers committed
479system.cpu.commit.branches                   40300311                       # Number of branches committed
480system.cpu.commit.fp_insts                    1752310                       # Number of committed floating point instructions.
481system.cpu.commit.int_insts                 150106217                       # Number of committed integer instructions.
482system.cpu.commit.function_calls              1848934                       # Number of function calls committed.
483system.cpu.commit.bw_lim_events               7875286                       # number cycles where commit BW limit reached
484system.cpu.commit.bw_limited                        0                       # number of insts not committed due to BW limits
485system.cpu.rob.rob_reads                    448766216                       # The number of ROB reads
486system.cpu.rob.rob_writes                   679506166                       # The number of ROB writes
487system.cpu.timesIdled                            2556                       # Number of times that the entire CPU went into an idle state and unscheduled itself
488system.cpu.idleCycles                          100554                       # Total number of cycles that the CPU has spent unscheduled due to idling
489system.cpu.committedInsts                   172303021                       # Number of Instructions Simulated
490system.cpu.committedOps                     188656503                       # Number of Ops (including micro ops) Simulated
491system.cpu.committedInsts_total             172303021                       # Number of Instructions Simulated
492system.cpu.cpi                               0.860680                       # CPI: Cycles Per Instruction
493system.cpu.cpi_total                         0.860680                       # CPI: Total CPI of All Threads
494system.cpu.ipc                               1.161872                       # IPC: Instructions Per Cycle
495system.cpu.ipc_total                         1.161872                       # IPC: Total IPC of All Threads
496system.cpu.int_regfile_reads               1079384127                       # number of integer regfile reads
497system.cpu.int_regfile_writes               384869699                       # number of integer regfile writes
498system.cpu.fp_regfile_reads                   2912697                       # number of floating regfile reads
499system.cpu.fp_regfile_writes                  2497246                       # number of floating regfile writes
500system.cpu.misc_regfile_reads                54493639                       # number of misc regfile reads
501system.cpu.misc_regfile_writes                 820036                       # number of misc regfile writes
502system.cpu.icache.replacements                   2375                       # number of replacements
503system.cpu.icache.tagsinuse               1350.215949                       # Cycle average of tags in use
504system.cpu.icache.total_refs                 36840897                       # Total number of references to valid blocks.
505system.cpu.icache.sampled_refs                   4105                       # Sample count of references to valid blocks.
506system.cpu.icache.avg_refs                8974.639951                       # Average number of references to valid blocks.
507system.cpu.icache.warmup_cycle                      0                       # Cycle when the warmup percentage was hit.
508system.cpu.icache.occ_blocks::cpu.inst    1350.215949                       # Average occupied blocks per requestor
509system.cpu.icache.occ_percent::cpu.inst      0.659285                       # Average percentage of cache occupancy
510system.cpu.icache.occ_percent::total         0.659285                       # Average percentage of cache occupancy
511system.cpu.icache.ReadReq_hits::cpu.inst     36840897                       # number of ReadReq hits
512system.cpu.icache.ReadReq_hits::total        36840897                       # number of ReadReq hits
513system.cpu.icache.demand_hits::cpu.inst      36840897                       # number of demand (read+write) hits
514system.cpu.icache.demand_hits::total         36840897                       # number of demand (read+write) hits
515system.cpu.icache.overall_hits::cpu.inst     36840897                       # number of overall hits
516system.cpu.icache.overall_hits::total        36840897                       # number of overall hits
517system.cpu.icache.ReadReq_misses::cpu.inst         5265                       # number of ReadReq misses
518system.cpu.icache.ReadReq_misses::total          5265                       # number of ReadReq misses
519system.cpu.icache.demand_misses::cpu.inst         5265                       # number of demand (read+write) misses
520system.cpu.icache.demand_misses::total           5265                       # number of demand (read+write) misses
521system.cpu.icache.overall_misses::cpu.inst         5265                       # number of overall misses
522system.cpu.icache.overall_misses::total          5265                       # number of overall misses
523system.cpu.icache.ReadReq_miss_latency::cpu.inst    158318499                       # number of ReadReq miss cycles
524system.cpu.icache.ReadReq_miss_latency::total    158318499                       # number of ReadReq miss cycles
525system.cpu.icache.demand_miss_latency::cpu.inst    158318499                       # number of demand (read+write) miss cycles
526system.cpu.icache.demand_miss_latency::total    158318499                       # number of demand (read+write) miss cycles
527system.cpu.icache.overall_miss_latency::cpu.inst    158318499                       # number of overall miss cycles
528system.cpu.icache.overall_miss_latency::total    158318499                       # number of overall miss cycles
529system.cpu.icache.ReadReq_accesses::cpu.inst     36846162                       # number of ReadReq accesses(hits+misses)
530system.cpu.icache.ReadReq_accesses::total     36846162                       # number of ReadReq accesses(hits+misses)
531system.cpu.icache.demand_accesses::cpu.inst     36846162                       # number of demand (read+write) accesses
532system.cpu.icache.demand_accesses::total     36846162                       # number of demand (read+write) accesses
533system.cpu.icache.overall_accesses::cpu.inst     36846162                       # number of overall (read+write) accesses
534system.cpu.icache.overall_accesses::total     36846162                       # number of overall (read+write) accesses
535system.cpu.icache.ReadReq_miss_rate::cpu.inst     0.000143                       # miss rate for ReadReq accesses
536system.cpu.icache.ReadReq_miss_rate::total     0.000143                       # miss rate for ReadReq accesses
537system.cpu.icache.demand_miss_rate::cpu.inst     0.000143                       # miss rate for demand accesses
538system.cpu.icache.demand_miss_rate::total     0.000143                       # miss rate for demand accesses
539system.cpu.icache.overall_miss_rate::cpu.inst     0.000143                       # miss rate for overall accesses
540system.cpu.icache.overall_miss_rate::total     0.000143                       # miss rate for overall accesses
541system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 30069.990313                       # average ReadReq miss latency
542system.cpu.icache.ReadReq_avg_miss_latency::total 30069.990313                       # average ReadReq miss latency
543system.cpu.icache.demand_avg_miss_latency::cpu.inst 30069.990313                       # average overall miss latency
544system.cpu.icache.demand_avg_miss_latency::total 30069.990313                       # average overall miss latency
545system.cpu.icache.overall_avg_miss_latency::cpu.inst 30069.990313                       # average overall miss latency
546system.cpu.icache.overall_avg_miss_latency::total 30069.990313                       # average overall miss latency
547system.cpu.icache.blocked_cycles::no_mshrs          679                       # number of cycles access was blocked
548system.cpu.icache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
549system.cpu.icache.blocked::no_mshrs                18                       # number of cycles access was blocked
550system.cpu.icache.blocked::no_targets               0                       # number of cycles access was blocked
551system.cpu.icache.avg_blocked_cycles::no_mshrs    37.722222                       # average number of cycles each access was blocked
552system.cpu.icache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
553system.cpu.icache.fast_writes                       0                       # number of fast writes performed
554system.cpu.icache.cache_copies                      0                       # number of cache copies performed
555system.cpu.icache.ReadReq_mshr_hits::cpu.inst         1159                       # number of ReadReq MSHR hits
556system.cpu.icache.ReadReq_mshr_hits::total         1159                       # number of ReadReq MSHR hits
557system.cpu.icache.demand_mshr_hits::cpu.inst         1159                       # number of demand (read+write) MSHR hits
558system.cpu.icache.demand_mshr_hits::total         1159                       # number of demand (read+write) MSHR hits
559system.cpu.icache.overall_mshr_hits::cpu.inst         1159                       # number of overall MSHR hits
560system.cpu.icache.overall_mshr_hits::total         1159                       # number of overall MSHR hits
561system.cpu.icache.ReadReq_mshr_misses::cpu.inst         4106                       # number of ReadReq MSHR misses
562system.cpu.icache.ReadReq_mshr_misses::total         4106                       # number of ReadReq MSHR misses
563system.cpu.icache.demand_mshr_misses::cpu.inst         4106                       # number of demand (read+write) MSHR misses
564system.cpu.icache.demand_mshr_misses::total         4106                       # number of demand (read+write) MSHR misses
565system.cpu.icache.overall_mshr_misses::cpu.inst         4106                       # number of overall MSHR misses
566system.cpu.icache.overall_mshr_misses::total         4106                       # number of overall MSHR misses
567system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst    121527999                       # number of ReadReq MSHR miss cycles
568system.cpu.icache.ReadReq_mshr_miss_latency::total    121527999                       # number of ReadReq MSHR miss cycles
569system.cpu.icache.demand_mshr_miss_latency::cpu.inst    121527999                       # number of demand (read+write) MSHR miss cycles
570system.cpu.icache.demand_mshr_miss_latency::total    121527999                       # number of demand (read+write) MSHR miss cycles
571system.cpu.icache.overall_mshr_miss_latency::cpu.inst    121527999                       # number of overall MSHR miss cycles
572system.cpu.icache.overall_mshr_miss_latency::total    121527999                       # number of overall MSHR miss cycles
573system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst     0.000111                       # mshr miss rate for ReadReq accesses
574system.cpu.icache.ReadReq_mshr_miss_rate::total     0.000111                       # mshr miss rate for ReadReq accesses
575system.cpu.icache.demand_mshr_miss_rate::cpu.inst     0.000111                       # mshr miss rate for demand accesses
576system.cpu.icache.demand_mshr_miss_rate::total     0.000111                       # mshr miss rate for demand accesses
577system.cpu.icache.overall_mshr_miss_rate::cpu.inst     0.000111                       # mshr miss rate for overall accesses
578system.cpu.icache.overall_mshr_miss_rate::total     0.000111                       # mshr miss rate for overall accesses
579system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 29597.661715                       # average ReadReq mshr miss latency
580system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 29597.661715                       # average ReadReq mshr miss latency
581system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 29597.661715                       # average overall mshr miss latency
582system.cpu.icache.demand_avg_mshr_miss_latency::total 29597.661715                       # average overall mshr miss latency
583system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 29597.661715                       # average overall mshr miss latency
584system.cpu.icache.overall_avg_mshr_miss_latency::total 29597.661715                       # average overall mshr miss latency
585system.cpu.icache.no_allocate_misses                0                       # Number of misses that were no-allocate
586system.cpu.l2cache.replacements                     0                       # number of replacements
587system.cpu.l2cache.tagsinuse              1964.083296                       # Cycle average of tags in use
588system.cpu.l2cache.total_refs                    2132                       # Total number of references to valid blocks.
589system.cpu.l2cache.sampled_refs                  2732                       # Sample count of references to valid blocks.
590system.cpu.l2cache.avg_refs                  0.780381                       # Average number of references to valid blocks.
591system.cpu.l2cache.warmup_cycle                     0                       # Cycle when the warmup percentage was hit.
592system.cpu.l2cache.occ_blocks::writebacks     4.995038                       # Average occupied blocks per requestor
593system.cpu.l2cache.occ_blocks::cpu.inst   1428.113595                       # Average occupied blocks per requestor
594system.cpu.l2cache.occ_blocks::cpu.data    530.974663                       # Average occupied blocks per requestor
595system.cpu.l2cache.occ_percent::writebacks     0.000152                       # Average percentage of cache occupancy
596system.cpu.l2cache.occ_percent::cpu.inst     0.043583                       # Average percentage of cache occupancy
597system.cpu.l2cache.occ_percent::cpu.data     0.016204                       # Average percentage of cache occupancy
598system.cpu.l2cache.occ_percent::total        0.059939                       # Average percentage of cache occupancy
599system.cpu.l2cache.ReadReq_hits::cpu.inst         2043                       # number of ReadReq hits
600system.cpu.l2cache.ReadReq_hits::cpu.data           88                       # number of ReadReq hits
601system.cpu.l2cache.ReadReq_hits::total           2131                       # number of ReadReq hits
602system.cpu.l2cache.Writeback_hits::writebacks           18                       # number of Writeback hits
603system.cpu.l2cache.Writeback_hits::total           18                       # number of Writeback hits
604system.cpu.l2cache.ReadExReq_hits::cpu.data            9                       # number of ReadExReq hits
605system.cpu.l2cache.ReadExReq_hits::total            9                       # number of ReadExReq hits
606system.cpu.l2cache.demand_hits::cpu.inst         2043                       # number of demand (read+write) hits
607system.cpu.l2cache.demand_hits::cpu.data           97                       # number of demand (read+write) hits
608system.cpu.l2cache.demand_hits::total            2140                       # number of demand (read+write) hits
609system.cpu.l2cache.overall_hits::cpu.inst         2043                       # number of overall hits
610system.cpu.l2cache.overall_hits::cpu.data           97                       # number of overall hits
611system.cpu.l2cache.overall_hits::total           2140                       # number of overall hits
612system.cpu.l2cache.ReadReq_misses::cpu.inst         2063                       # number of ReadReq misses
613system.cpu.l2cache.ReadReq_misses::cpu.data          677                       # number of ReadReq misses
614system.cpu.l2cache.ReadReq_misses::total         2740                       # number of ReadReq misses
615system.cpu.l2cache.ReadExReq_misses::cpu.data         1080                       # number of ReadExReq misses
616system.cpu.l2cache.ReadExReq_misses::total         1080                       # number of ReadExReq misses
617system.cpu.l2cache.demand_misses::cpu.inst         2063                       # number of demand (read+write) misses
618system.cpu.l2cache.demand_misses::cpu.data         1757                       # number of demand (read+write) misses
619system.cpu.l2cache.demand_misses::total          3820                       # number of demand (read+write) misses
620system.cpu.l2cache.overall_misses::cpu.inst         2063                       # number of overall misses
621system.cpu.l2cache.overall_misses::cpu.data         1757                       # number of overall misses
622system.cpu.l2cache.overall_misses::total         3820                       # number of overall misses
623system.cpu.l2cache.ReadReq_miss_latency::cpu.inst     96979500                       # number of ReadReq miss cycles
624system.cpu.l2cache.ReadReq_miss_latency::cpu.data     34478500                       # number of ReadReq miss cycles
625system.cpu.l2cache.ReadReq_miss_latency::total    131458000                       # number of ReadReq miss cycles
626system.cpu.l2cache.ReadExReq_miss_latency::cpu.data     46382000                       # number of ReadExReq miss cycles
627system.cpu.l2cache.ReadExReq_miss_latency::total     46382000                       # number of ReadExReq miss cycles
628system.cpu.l2cache.demand_miss_latency::cpu.inst     96979500                       # number of demand (read+write) miss cycles
629system.cpu.l2cache.demand_miss_latency::cpu.data     80860500                       # number of demand (read+write) miss cycles
630system.cpu.l2cache.demand_miss_latency::total    177840000                       # number of demand (read+write) miss cycles
631system.cpu.l2cache.overall_miss_latency::cpu.inst     96979500                       # number of overall miss cycles
632system.cpu.l2cache.overall_miss_latency::cpu.data     80860500                       # number of overall miss cycles
633system.cpu.l2cache.overall_miss_latency::total    177840000                       # number of overall miss cycles
634system.cpu.l2cache.ReadReq_accesses::cpu.inst         4106                       # number of ReadReq accesses(hits+misses)
635system.cpu.l2cache.ReadReq_accesses::cpu.data          765                       # number of ReadReq accesses(hits+misses)
636system.cpu.l2cache.ReadReq_accesses::total         4871                       # number of ReadReq accesses(hits+misses)
637system.cpu.l2cache.Writeback_accesses::writebacks           18                       # number of Writeback accesses(hits+misses)
638system.cpu.l2cache.Writeback_accesses::total           18                       # number of Writeback accesses(hits+misses)
639system.cpu.l2cache.ReadExReq_accesses::cpu.data         1089                       # number of ReadExReq accesses(hits+misses)
640system.cpu.l2cache.ReadExReq_accesses::total         1089                       # number of ReadExReq accesses(hits+misses)
641system.cpu.l2cache.demand_accesses::cpu.inst         4106                       # number of demand (read+write) accesses
642system.cpu.l2cache.demand_accesses::cpu.data         1854                       # number of demand (read+write) accesses
643system.cpu.l2cache.demand_accesses::total         5960                       # number of demand (read+write) accesses
644system.cpu.l2cache.overall_accesses::cpu.inst         4106                       # number of overall (read+write) accesses
645system.cpu.l2cache.overall_accesses::cpu.data         1854                       # number of overall (read+write) accesses
646system.cpu.l2cache.overall_accesses::total         5960                       # number of overall (read+write) accesses
647system.cpu.l2cache.ReadReq_miss_rate::cpu.inst     0.502435                       # miss rate for ReadReq accesses
648system.cpu.l2cache.ReadReq_miss_rate::cpu.data     0.884967                       # miss rate for ReadReq accesses
649system.cpu.l2cache.ReadReq_miss_rate::total     0.562513                       # miss rate for ReadReq accesses
650system.cpu.l2cache.ReadExReq_miss_rate::cpu.data     0.991736                       # miss rate for ReadExReq accesses
651system.cpu.l2cache.ReadExReq_miss_rate::total     0.991736                       # miss rate for ReadExReq accesses
652system.cpu.l2cache.demand_miss_rate::cpu.inst     0.502435                       # miss rate for demand accesses
653system.cpu.l2cache.demand_miss_rate::cpu.data     0.947681                       # miss rate for demand accesses
654system.cpu.l2cache.demand_miss_rate::total     0.640940                       # miss rate for demand accesses
655system.cpu.l2cache.overall_miss_rate::cpu.inst     0.502435                       # miss rate for overall accesses
656system.cpu.l2cache.overall_miss_rate::cpu.data     0.947681                       # miss rate for overall accesses
657system.cpu.l2cache.overall_miss_rate::total     0.640940                       # miss rate for overall accesses
658system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 47008.967523                       # average ReadReq miss latency
659system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 50928.360414                       # average ReadReq miss latency
660system.cpu.l2cache.ReadReq_avg_miss_latency::total 47977.372263                       # average ReadReq miss latency
661system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 42946.296296                       # average ReadExReq miss latency
662system.cpu.l2cache.ReadExReq_avg_miss_latency::total 42946.296296                       # average ReadExReq miss latency
663system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 47008.967523                       # average overall miss latency
664system.cpu.l2cache.demand_avg_miss_latency::cpu.data 46021.912351                       # average overall miss latency
665system.cpu.l2cache.demand_avg_miss_latency::total 46554.973822                       # average overall miss latency
666system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 47008.967523                       # average overall miss latency
667system.cpu.l2cache.overall_avg_miss_latency::cpu.data 46021.912351                       # average overall miss latency
668system.cpu.l2cache.overall_avg_miss_latency::total 46554.973822                       # average overall miss latency
669system.cpu.l2cache.blocked_cycles::no_mshrs            0                       # number of cycles access was blocked
670system.cpu.l2cache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
671system.cpu.l2cache.blocked::no_mshrs                0                       # number of cycles access was blocked
672system.cpu.l2cache.blocked::no_targets              0                       # number of cycles access was blocked
673system.cpu.l2cache.avg_blocked_cycles::no_mshrs          nan                       # average number of cycles each access was blocked
674system.cpu.l2cache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
675system.cpu.l2cache.fast_writes                      0                       # number of fast writes performed
676system.cpu.l2cache.cache_copies                     0                       # number of cache copies performed
677system.cpu.l2cache.ReadReq_mshr_hits::cpu.inst            5                       # number of ReadReq MSHR hits
678system.cpu.l2cache.ReadReq_mshr_hits::cpu.data           11                       # number of ReadReq MSHR hits
679system.cpu.l2cache.ReadReq_mshr_hits::total           16                       # number of ReadReq MSHR hits
680system.cpu.l2cache.demand_mshr_hits::cpu.inst            5                       # number of demand (read+write) MSHR hits
681system.cpu.l2cache.demand_mshr_hits::cpu.data           11                       # number of demand (read+write) MSHR hits
682system.cpu.l2cache.demand_mshr_hits::total           16                       # number of demand (read+write) MSHR hits
683system.cpu.l2cache.overall_mshr_hits::cpu.inst            5                       # number of overall MSHR hits
684system.cpu.l2cache.overall_mshr_hits::cpu.data           11                       # number of overall MSHR hits
685system.cpu.l2cache.overall_mshr_hits::total           16                       # number of overall MSHR hits
686system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst         2058                       # number of ReadReq MSHR misses
687system.cpu.l2cache.ReadReq_mshr_misses::cpu.data          666                       # number of ReadReq MSHR misses
688system.cpu.l2cache.ReadReq_mshr_misses::total         2724                       # number of ReadReq MSHR misses
689system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data         1080                       # number of ReadExReq MSHR misses
690system.cpu.l2cache.ReadExReq_mshr_misses::total         1080                       # number of ReadExReq MSHR misses
691system.cpu.l2cache.demand_mshr_misses::cpu.inst         2058                       # number of demand (read+write) MSHR misses
692system.cpu.l2cache.demand_mshr_misses::cpu.data         1746                       # number of demand (read+write) MSHR misses
693system.cpu.l2cache.demand_mshr_misses::total         3804                       # number of demand (read+write) MSHR misses
694system.cpu.l2cache.overall_mshr_misses::cpu.inst         2058                       # number of overall MSHR misses
695system.cpu.l2cache.overall_mshr_misses::cpu.data         1746                       # number of overall MSHR misses
696system.cpu.l2cache.overall_mshr_misses::total         3804                       # number of overall MSHR misses
697system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst     70489427                       # number of ReadReq MSHR miss cycles
698system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data     25721458                       # number of ReadReq MSHR miss cycles
699system.cpu.l2cache.ReadReq_mshr_miss_latency::total     96210885                       # number of ReadReq MSHR miss cycles
700system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data     32841183                       # number of ReadExReq MSHR miss cycles
701system.cpu.l2cache.ReadExReq_mshr_miss_latency::total     32841183                       # number of ReadExReq MSHR miss cycles
702system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst     70489427                       # number of demand (read+write) MSHR miss cycles
703system.cpu.l2cache.demand_mshr_miss_latency::cpu.data     58562641                       # number of demand (read+write) MSHR miss cycles
704system.cpu.l2cache.demand_mshr_miss_latency::total    129052068                       # number of demand (read+write) MSHR miss cycles
705system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst     70489427                       # number of overall MSHR miss cycles
706system.cpu.l2cache.overall_mshr_miss_latency::cpu.data     58562641                       # number of overall MSHR miss cycles
707system.cpu.l2cache.overall_mshr_miss_latency::total    129052068                       # number of overall MSHR miss cycles
708system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst     0.501218                       # mshr miss rate for ReadReq accesses
709system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data     0.870588                       # mshr miss rate for ReadReq accesses
710system.cpu.l2cache.ReadReq_mshr_miss_rate::total     0.559228                       # mshr miss rate for ReadReq accesses
711system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data     0.991736                       # mshr miss rate for ReadExReq accesses
712system.cpu.l2cache.ReadExReq_mshr_miss_rate::total     0.991736                       # mshr miss rate for ReadExReq accesses
713system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst     0.501218                       # mshr miss rate for demand accesses
714system.cpu.l2cache.demand_mshr_miss_rate::cpu.data     0.941748                       # mshr miss rate for demand accesses
715system.cpu.l2cache.demand_mshr_miss_rate::total     0.638255                       # mshr miss rate for demand accesses
716system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst     0.501218                       # mshr miss rate for overall accesses
717system.cpu.l2cache.overall_mshr_miss_rate::cpu.data     0.941748                       # mshr miss rate for overall accesses
718system.cpu.l2cache.overall_mshr_miss_rate::total     0.638255                       # mshr miss rate for overall accesses
719system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 34251.422255                       # average ReadReq mshr miss latency
720system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 38620.807808                       # average ReadReq mshr miss latency
721system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 35319.708150                       # average ReadReq mshr miss latency
722system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 30408.502778                       # average ReadExReq mshr miss latency
723system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 30408.502778                       # average ReadExReq mshr miss latency
724system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 34251.422255                       # average overall mshr miss latency
725system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 33541.031501                       # average overall mshr miss latency
726system.cpu.l2cache.demand_avg_mshr_miss_latency::total 33925.359621                       # average overall mshr miss latency
727system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 34251.422255                       # average overall mshr miss latency
728system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 33541.031501                       # average overall mshr miss latency
729system.cpu.l2cache.overall_avg_mshr_miss_latency::total 33925.359621                       # average overall mshr miss latency
730system.cpu.l2cache.no_allocate_misses               0                       # Number of misses that were no-allocate
731system.cpu.dcache.replacements                     58                       # number of replacements
732system.cpu.dcache.tagsinuse               1406.419520                       # Cycle average of tags in use
733system.cpu.dcache.total_refs                 46792514                       # Total number of references to valid blocks.
734system.cpu.dcache.sampled_refs                   1854                       # Sample count of references to valid blocks.
735system.cpu.dcache.avg_refs               25238.680690                       # Average number of references to valid blocks.
736system.cpu.dcache.warmup_cycle                      0                       # Cycle when the warmup percentage was hit.
737system.cpu.dcache.occ_blocks::cpu.data    1406.419520                       # Average occupied blocks per requestor
738system.cpu.dcache.occ_percent::cpu.data      0.343364                       # Average percentage of cache occupancy
739system.cpu.dcache.occ_percent::total         0.343364                       # Average percentage of cache occupancy
740system.cpu.dcache.ReadReq_hits::cpu.data     34391106                       # number of ReadReq hits
741system.cpu.dcache.ReadReq_hits::total        34391106                       # number of ReadReq hits
742system.cpu.dcache.WriteReq_hits::cpu.data     12356535                       # number of WriteReq hits
743system.cpu.dcache.WriteReq_hits::total       12356535                       # number of WriteReq hits
744system.cpu.dcache.LoadLockedReq_hits::cpu.data        22466                       # number of LoadLockedReq hits
745system.cpu.dcache.LoadLockedReq_hits::total        22466                       # number of LoadLockedReq hits
746system.cpu.dcache.StoreCondReq_hits::cpu.data        22407                       # number of StoreCondReq hits
747system.cpu.dcache.StoreCondReq_hits::total        22407                       # number of StoreCondReq hits
748system.cpu.dcache.demand_hits::cpu.data      46747641                       # number of demand (read+write) hits
749system.cpu.dcache.demand_hits::total         46747641                       # number of demand (read+write) hits
750system.cpu.dcache.overall_hits::cpu.data     46747641                       # number of overall hits
751system.cpu.dcache.overall_hits::total        46747641                       # number of overall hits
752system.cpu.dcache.ReadReq_misses::cpu.data         1904                       # number of ReadReq misses
753system.cpu.dcache.ReadReq_misses::total          1904                       # number of ReadReq misses
754system.cpu.dcache.WriteReq_misses::cpu.data         7752                       # number of WriteReq misses
755system.cpu.dcache.WriteReq_misses::total         7752                       # number of WriteReq misses
756system.cpu.dcache.LoadLockedReq_misses::cpu.data            2                       # number of LoadLockedReq misses
757system.cpu.dcache.LoadLockedReq_misses::total            2                       # number of LoadLockedReq misses
758system.cpu.dcache.demand_misses::cpu.data         9656                       # number of demand (read+write) misses
759system.cpu.dcache.demand_misses::total           9656                       # number of demand (read+write) misses
760system.cpu.dcache.overall_misses::cpu.data         9656                       # number of overall misses
761system.cpu.dcache.overall_misses::total          9656                       # number of overall misses
762system.cpu.dcache.ReadReq_miss_latency::cpu.data     84169500                       # number of ReadReq miss cycles
763system.cpu.dcache.ReadReq_miss_latency::total     84169500                       # number of ReadReq miss cycles
764system.cpu.dcache.WriteReq_miss_latency::cpu.data    293859496                       # number of WriteReq miss cycles
765system.cpu.dcache.WriteReq_miss_latency::total    293859496                       # number of WriteReq miss cycles
766system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data       102000                       # number of LoadLockedReq miss cycles
767system.cpu.dcache.LoadLockedReq_miss_latency::total       102000                       # number of LoadLockedReq miss cycles
768system.cpu.dcache.demand_miss_latency::cpu.data    378028996                       # number of demand (read+write) miss cycles
769system.cpu.dcache.demand_miss_latency::total    378028996                       # number of demand (read+write) miss cycles
770system.cpu.dcache.overall_miss_latency::cpu.data    378028996                       # number of overall miss cycles
771system.cpu.dcache.overall_miss_latency::total    378028996                       # number of overall miss cycles
772system.cpu.dcache.ReadReq_accesses::cpu.data     34393010                       # number of ReadReq accesses(hits+misses)
773system.cpu.dcache.ReadReq_accesses::total     34393010                       # number of ReadReq accesses(hits+misses)
774system.cpu.dcache.WriteReq_accesses::cpu.data     12364287                       # number of WriteReq accesses(hits+misses)
775system.cpu.dcache.WriteReq_accesses::total     12364287                       # number of WriteReq accesses(hits+misses)
776system.cpu.dcache.LoadLockedReq_accesses::cpu.data        22468                       # number of LoadLockedReq accesses(hits+misses)
777system.cpu.dcache.LoadLockedReq_accesses::total        22468                       # number of LoadLockedReq accesses(hits+misses)
778system.cpu.dcache.StoreCondReq_accesses::cpu.data        22407                       # number of StoreCondReq accesses(hits+misses)
779system.cpu.dcache.StoreCondReq_accesses::total        22407                       # number of StoreCondReq accesses(hits+misses)
780system.cpu.dcache.demand_accesses::cpu.data     46757297                       # number of demand (read+write) accesses
781system.cpu.dcache.demand_accesses::total     46757297                       # number of demand (read+write) accesses
782system.cpu.dcache.overall_accesses::cpu.data     46757297                       # number of overall (read+write) accesses
783system.cpu.dcache.overall_accesses::total     46757297                       # number of overall (read+write) accesses
784system.cpu.dcache.ReadReq_miss_rate::cpu.data     0.000055                       # miss rate for ReadReq accesses
785system.cpu.dcache.ReadReq_miss_rate::total     0.000055                       # miss rate for ReadReq accesses
786system.cpu.dcache.WriteReq_miss_rate::cpu.data     0.000627                       # miss rate for WriteReq accesses
787system.cpu.dcache.WriteReq_miss_rate::total     0.000627                       # miss rate for WriteReq accesses
788system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data     0.000089                       # miss rate for LoadLockedReq accesses
789system.cpu.dcache.LoadLockedReq_miss_rate::total     0.000089                       # miss rate for LoadLockedReq accesses
790system.cpu.dcache.demand_miss_rate::cpu.data     0.000207                       # miss rate for demand accesses
791system.cpu.dcache.demand_miss_rate::total     0.000207                       # miss rate for demand accesses
792system.cpu.dcache.overall_miss_rate::cpu.data     0.000207                       # miss rate for overall accesses
793system.cpu.dcache.overall_miss_rate::total     0.000207                       # miss rate for overall accesses
794system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 44206.670168                       # average ReadReq miss latency
795system.cpu.dcache.ReadReq_avg_miss_latency::total 44206.670168                       # average ReadReq miss latency
796system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 37907.571723                       # average WriteReq miss latency
797system.cpu.dcache.WriteReq_avg_miss_latency::total 37907.571723                       # average WriteReq miss latency
798system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data        51000                       # average LoadLockedReq miss latency
799system.cpu.dcache.LoadLockedReq_avg_miss_latency::total        51000                       # average LoadLockedReq miss latency
800system.cpu.dcache.demand_avg_miss_latency::cpu.data 39149.647473                       # average overall miss latency
801system.cpu.dcache.demand_avg_miss_latency::total 39149.647473                       # average overall miss latency
802system.cpu.dcache.overall_avg_miss_latency::cpu.data 39149.647473                       # average overall miss latency
803system.cpu.dcache.overall_avg_miss_latency::total 39149.647473                       # average overall miss latency
804system.cpu.dcache.blocked_cycles::no_mshrs          472                       # number of cycles access was blocked
805system.cpu.dcache.blocked_cycles::no_targets           34                       # number of cycles access was blocked
806system.cpu.dcache.blocked::no_mshrs                13                       # number of cycles access was blocked
807system.cpu.dcache.blocked::no_targets               2                       # number of cycles access was blocked
808system.cpu.dcache.avg_blocked_cycles::no_mshrs    36.307692                       # average number of cycles each access was blocked
809system.cpu.dcache.avg_blocked_cycles::no_targets           17                       # average number of cycles each access was blocked
810system.cpu.dcache.fast_writes                       0                       # number of fast writes performed
811system.cpu.dcache.cache_copies                      0                       # number of cache copies performed
812system.cpu.dcache.writebacks::writebacks           18                       # number of writebacks
813system.cpu.dcache.writebacks::total                18                       # number of writebacks
814system.cpu.dcache.ReadReq_mshr_hits::cpu.data         1138                       # number of ReadReq MSHR hits
815system.cpu.dcache.ReadReq_mshr_hits::total         1138                       # number of ReadReq MSHR hits
816system.cpu.dcache.WriteReq_mshr_hits::cpu.data         6664                       # number of WriteReq MSHR hits
817system.cpu.dcache.WriteReq_mshr_hits::total         6664                       # number of WriteReq MSHR hits
818system.cpu.dcache.LoadLockedReq_mshr_hits::cpu.data            2                       # number of LoadLockedReq MSHR hits
819system.cpu.dcache.LoadLockedReq_mshr_hits::total            2                       # number of LoadLockedReq MSHR hits
820system.cpu.dcache.demand_mshr_hits::cpu.data         7802                       # number of demand (read+write) MSHR hits
821system.cpu.dcache.demand_mshr_hits::total         7802                       # number of demand (read+write) MSHR hits
822system.cpu.dcache.overall_mshr_hits::cpu.data         7802                       # number of overall MSHR hits
823system.cpu.dcache.overall_mshr_hits::total         7802                       # number of overall MSHR hits
824system.cpu.dcache.ReadReq_mshr_misses::cpu.data          766                       # number of ReadReq MSHR misses
825system.cpu.dcache.ReadReq_mshr_misses::total          766                       # number of ReadReq MSHR misses
826system.cpu.dcache.WriteReq_mshr_misses::cpu.data         1088                       # number of WriteReq MSHR misses
827system.cpu.dcache.WriteReq_mshr_misses::total         1088                       # number of WriteReq MSHR misses
828system.cpu.dcache.demand_mshr_misses::cpu.data         1854                       # number of demand (read+write) MSHR misses
829system.cpu.dcache.demand_mshr_misses::total         1854                       # number of demand (read+write) MSHR misses
830system.cpu.dcache.overall_mshr_misses::cpu.data         1854                       # number of overall MSHR misses
831system.cpu.dcache.overall_mshr_misses::total         1854                       # number of overall MSHR misses
832system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data     36187000                       # number of ReadReq MSHR miss cycles
833system.cpu.dcache.ReadReq_mshr_miss_latency::total     36187000                       # number of ReadReq MSHR miss cycles
834system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data     47523998                       # number of WriteReq MSHR miss cycles
835system.cpu.dcache.WriteReq_mshr_miss_latency::total     47523998                       # number of WriteReq MSHR miss cycles
836system.cpu.dcache.demand_mshr_miss_latency::cpu.data     83710998                       # number of demand (read+write) MSHR miss cycles
837system.cpu.dcache.demand_mshr_miss_latency::total     83710998                       # number of demand (read+write) MSHR miss cycles
838system.cpu.dcache.overall_mshr_miss_latency::cpu.data     83710998                       # number of overall MSHR miss cycles
839system.cpu.dcache.overall_mshr_miss_latency::total     83710998                       # number of overall MSHR miss cycles
840system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data     0.000022                       # mshr miss rate for ReadReq accesses
841system.cpu.dcache.ReadReq_mshr_miss_rate::total     0.000022                       # mshr miss rate for ReadReq accesses
842system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data     0.000088                       # mshr miss rate for WriteReq accesses
843system.cpu.dcache.WriteReq_mshr_miss_rate::total     0.000088                       # mshr miss rate for WriteReq accesses
844system.cpu.dcache.demand_mshr_miss_rate::cpu.data     0.000040                       # mshr miss rate for demand accesses
845system.cpu.dcache.demand_mshr_miss_rate::total     0.000040                       # mshr miss rate for demand accesses
846system.cpu.dcache.overall_mshr_miss_rate::cpu.data     0.000040                       # mshr miss rate for overall accesses
847system.cpu.dcache.overall_mshr_miss_rate::total     0.000040                       # mshr miss rate for overall accesses
848system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 47241.514360                       # average ReadReq mshr miss latency
849system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 47241.514360                       # average ReadReq mshr miss latency
850system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 43680.145221                       # average WriteReq mshr miss latency
851system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 43680.145221                       # average WriteReq mshr miss latency
852system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 45151.563107                       # average overall mshr miss latency
853system.cpu.dcache.demand_avg_mshr_miss_latency::total 45151.563107                       # average overall mshr miss latency
854system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 45151.563107                       # average overall mshr miss latency
855system.cpu.dcache.overall_avg_mshr_miss_latency::total 45151.563107                       # average overall mshr miss latency
856system.cpu.dcache.no_allocate_misses                0                       # Number of misses that were no-allocate
857
858---------- End Simulation Statistics   ----------
859