stats.txt revision 11530:6e143fd2cabf
1
2---------- Begin Simulation Statistics ----------
3sim_seconds                                  0.084938                       # Number of seconds simulated
4sim_ticks                                 84937723500                       # Number of ticks simulated
5final_tick                                84937723500                       # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
6sim_freq                                 1000000000000                       # Frequency of simulated ticks
7host_inst_rate                                 205612                       # Simulator instruction rate (inst/s)
8host_op_rate                                   216749                       # Simulator op (including micro ops) rate (op/s)
9host_tick_rate                              101357587                       # Simulator tick rate (ticks/s)
10host_mem_usage                                 315376                       # Number of bytes of host memory used
11host_seconds                                   838.00                       # Real time elapsed on the host
12sim_insts                                   172303022                       # Number of instructions simulated
13sim_ops                                     181635954                       # Number of ops (including micro ops) simulated
14system.voltage_domain.voltage                       1                       # Voltage in Volts
15system.clk_domain.clock                          1000                       # Clock period in ticks
16system.physmem.pwrStateResidencyTicks::UNDEFINED  84937723500                       # Cumulative time (in ticks) in various power states
17system.physmem.bytes_read::cpu.inst            587328                       # Number of bytes read from this memory
18system.physmem.bytes_read::cpu.data            132096                       # Number of bytes read from this memory
19system.physmem.bytes_read::cpu.l2cache.prefetcher        70976                       # Number of bytes read from this memory
20system.physmem.bytes_read::total               790400                       # Number of bytes read from this memory
21system.physmem.bytes_inst_read::cpu.inst       587328                       # Number of instructions bytes read from this memory
22system.physmem.bytes_inst_read::total          587328                       # Number of instructions bytes read from this memory
23system.physmem.num_reads::cpu.inst               9177                       # Number of read requests responded to by this memory
24system.physmem.num_reads::cpu.data               2064                       # Number of read requests responded to by this memory
25system.physmem.num_reads::cpu.l2cache.prefetcher         1109                       # Number of read requests responded to by this memory
26system.physmem.num_reads::total                 12350                       # Number of read requests responded to by this memory
27system.physmem.bw_read::cpu.inst              6914807                       # Total read bandwidth from this memory (bytes/s)
28system.physmem.bw_read::cpu.data              1555210                       # Total read bandwidth from this memory (bytes/s)
29system.physmem.bw_read::cpu.l2cache.prefetcher       835624                       # Total read bandwidth from this memory (bytes/s)
30system.physmem.bw_read::total                 9305641                       # Total read bandwidth from this memory (bytes/s)
31system.physmem.bw_inst_read::cpu.inst         6914807                       # Instruction read bandwidth from this memory (bytes/s)
32system.physmem.bw_inst_read::total            6914807                       # Instruction read bandwidth from this memory (bytes/s)
33system.physmem.bw_total::cpu.inst             6914807                       # Total bandwidth to/from this memory (bytes/s)
34system.physmem.bw_total::cpu.data             1555210                       # Total bandwidth to/from this memory (bytes/s)
35system.physmem.bw_total::cpu.l2cache.prefetcher       835624                       # Total bandwidth to/from this memory (bytes/s)
36system.physmem.bw_total::total                9305641                       # Total bandwidth to/from this memory (bytes/s)
37system.physmem.readReqs                         12351                       # Number of read requests accepted
38system.physmem.writeReqs                            0                       # Number of write requests accepted
39system.physmem.readBursts                       12351                       # Number of DRAM read bursts, including those serviced by the write queue
40system.physmem.writeBursts                          0                       # Number of DRAM write bursts, including those merged in the write queue
41system.physmem.bytesReadDRAM                   790464                       # Total number of bytes read from DRAM
42system.physmem.bytesReadWrQ                         0                       # Total number of bytes read from write queue
43system.physmem.bytesWritten                         0                       # Total number of bytes written to DRAM
44system.physmem.bytesReadSys                    790464                       # Total read bytes from the system interface side
45system.physmem.bytesWrittenSys                      0                       # Total written bytes from the system interface side
46system.physmem.servicedByWrQ                        0                       # Number of DRAM read bursts serviced by the write queue
47system.physmem.mergedWrBursts                       0                       # Number of DRAM write bursts merged with an existing one
48system.physmem.neitherReadNorWriteReqs              0                       # Number of requests that are neither read nor write
49system.physmem.perBankRdBursts::0                1113                       # Per bank write bursts
50system.physmem.perBankRdBursts::1                 381                       # Per bank write bursts
51system.physmem.perBankRdBursts::2                5089                       # Per bank write bursts
52system.physmem.perBankRdBursts::3                 423                       # Per bank write bursts
53system.physmem.perBankRdBursts::4                1959                       # Per bank write bursts
54system.physmem.perBankRdBursts::5                 424                       # Per bank write bursts
55system.physmem.perBankRdBursts::6                 265                       # Per bank write bursts
56system.physmem.perBankRdBursts::7                 373                       # Per bank write bursts
57system.physmem.perBankRdBursts::8                 266                       # Per bank write bursts
58system.physmem.perBankRdBursts::9                 219                       # Per bank write bursts
59system.physmem.perBankRdBursts::10                295                       # Per bank write bursts
60system.physmem.perBankRdBursts::11                324                       # Per bank write bursts
61system.physmem.perBankRdBursts::12                199                       # Per bank write bursts
62system.physmem.perBankRdBursts::13                249                       # Per bank write bursts
63system.physmem.perBankRdBursts::14                229                       # Per bank write bursts
64system.physmem.perBankRdBursts::15                543                       # Per bank write bursts
65system.physmem.perBankWrBursts::0                   0                       # Per bank write bursts
66system.physmem.perBankWrBursts::1                   0                       # Per bank write bursts
67system.physmem.perBankWrBursts::2                   0                       # Per bank write bursts
68system.physmem.perBankWrBursts::3                   0                       # Per bank write bursts
69system.physmem.perBankWrBursts::4                   0                       # Per bank write bursts
70system.physmem.perBankWrBursts::5                   0                       # Per bank write bursts
71system.physmem.perBankWrBursts::6                   0                       # Per bank write bursts
72system.physmem.perBankWrBursts::7                   0                       # Per bank write bursts
73system.physmem.perBankWrBursts::8                   0                       # Per bank write bursts
74system.physmem.perBankWrBursts::9                   0                       # Per bank write bursts
75system.physmem.perBankWrBursts::10                  0                       # Per bank write bursts
76system.physmem.perBankWrBursts::11                  0                       # Per bank write bursts
77system.physmem.perBankWrBursts::12                  0                       # Per bank write bursts
78system.physmem.perBankWrBursts::13                  0                       # Per bank write bursts
79system.physmem.perBankWrBursts::14                  0                       # Per bank write bursts
80system.physmem.perBankWrBursts::15                  0                       # Per bank write bursts
81system.physmem.numRdRetry                           0                       # Number of times read queue was full causing retry
82system.physmem.numWrRetry                           0                       # Number of times write queue was full causing retry
83system.physmem.totGap                     84937714500                       # Total gap between requests
84system.physmem.readPktSize::0                       0                       # Read request sizes (log2)
85system.physmem.readPktSize::1                       0                       # Read request sizes (log2)
86system.physmem.readPktSize::2                       0                       # Read request sizes (log2)
87system.physmem.readPktSize::3                       0                       # Read request sizes (log2)
88system.physmem.readPktSize::4                       0                       # Read request sizes (log2)
89system.physmem.readPktSize::5                       0                       # Read request sizes (log2)
90system.physmem.readPktSize::6                   12351                       # Read request sizes (log2)
91system.physmem.writePktSize::0                      0                       # Write request sizes (log2)
92system.physmem.writePktSize::1                      0                       # Write request sizes (log2)
93system.physmem.writePktSize::2                      0                       # Write request sizes (log2)
94system.physmem.writePktSize::3                      0                       # Write request sizes (log2)
95system.physmem.writePktSize::4                      0                       # Write request sizes (log2)
96system.physmem.writePktSize::5                      0                       # Write request sizes (log2)
97system.physmem.writePktSize::6                      0                       # Write request sizes (log2)
98system.physmem.rdQLenPdf::0                     10935                       # What read queue length does an incoming req see
99system.physmem.rdQLenPdf::1                       975                       # What read queue length does an incoming req see
100system.physmem.rdQLenPdf::2                       172                       # What read queue length does an incoming req see
101system.physmem.rdQLenPdf::3                        85                       # What read queue length does an incoming req see
102system.physmem.rdQLenPdf::4                        60                       # What read queue length does an incoming req see
103system.physmem.rdQLenPdf::5                        38                       # What read queue length does an incoming req see
104system.physmem.rdQLenPdf::6                        30                       # What read queue length does an incoming req see
105system.physmem.rdQLenPdf::7                        28                       # What read queue length does an incoming req see
106system.physmem.rdQLenPdf::8                        27                       # What read queue length does an incoming req see
107system.physmem.rdQLenPdf::9                         1                       # What read queue length does an incoming req see
108system.physmem.rdQLenPdf::10                        0                       # What read queue length does an incoming req see
109system.physmem.rdQLenPdf::11                        0                       # What read queue length does an incoming req see
110system.physmem.rdQLenPdf::12                        0                       # What read queue length does an incoming req see
111system.physmem.rdQLenPdf::13                        0                       # What read queue length does an incoming req see
112system.physmem.rdQLenPdf::14                        0                       # What read queue length does an incoming req see
113system.physmem.rdQLenPdf::15                        0                       # What read queue length does an incoming req see
114system.physmem.rdQLenPdf::16                        0                       # What read queue length does an incoming req see
115system.physmem.rdQLenPdf::17                        0                       # What read queue length does an incoming req see
116system.physmem.rdQLenPdf::18                        0                       # What read queue length does an incoming req see
117system.physmem.rdQLenPdf::19                        0                       # What read queue length does an incoming req see
118system.physmem.rdQLenPdf::20                        0                       # What read queue length does an incoming req see
119system.physmem.rdQLenPdf::21                        0                       # What read queue length does an incoming req see
120system.physmem.rdQLenPdf::22                        0                       # What read queue length does an incoming req see
121system.physmem.rdQLenPdf::23                        0                       # What read queue length does an incoming req see
122system.physmem.rdQLenPdf::24                        0                       # What read queue length does an incoming req see
123system.physmem.rdQLenPdf::25                        0                       # What read queue length does an incoming req see
124system.physmem.rdQLenPdf::26                        0                       # What read queue length does an incoming req see
125system.physmem.rdQLenPdf::27                        0                       # What read queue length does an incoming req see
126system.physmem.rdQLenPdf::28                        0                       # What read queue length does an incoming req see
127system.physmem.rdQLenPdf::29                        0                       # What read queue length does an incoming req see
128system.physmem.rdQLenPdf::30                        0                       # What read queue length does an incoming req see
129system.physmem.rdQLenPdf::31                        0                       # What read queue length does an incoming req see
130system.physmem.wrQLenPdf::0                         0                       # What write queue length does an incoming req see
131system.physmem.wrQLenPdf::1                         0                       # What write queue length does an incoming req see
132system.physmem.wrQLenPdf::2                         0                       # What write queue length does an incoming req see
133system.physmem.wrQLenPdf::3                         0                       # What write queue length does an incoming req see
134system.physmem.wrQLenPdf::4                         0                       # What write queue length does an incoming req see
135system.physmem.wrQLenPdf::5                         0                       # What write queue length does an incoming req see
136system.physmem.wrQLenPdf::6                         0                       # What write queue length does an incoming req see
137system.physmem.wrQLenPdf::7                         0                       # What write queue length does an incoming req see
138system.physmem.wrQLenPdf::8                         0                       # What write queue length does an incoming req see
139system.physmem.wrQLenPdf::9                         0                       # What write queue length does an incoming req see
140system.physmem.wrQLenPdf::10                        0                       # What write queue length does an incoming req see
141system.physmem.wrQLenPdf::11                        0                       # What write queue length does an incoming req see
142system.physmem.wrQLenPdf::12                        0                       # What write queue length does an incoming req see
143system.physmem.wrQLenPdf::13                        0                       # What write queue length does an incoming req see
144system.physmem.wrQLenPdf::14                        0                       # What write queue length does an incoming req see
145system.physmem.wrQLenPdf::15                        0                       # What write queue length does an incoming req see
146system.physmem.wrQLenPdf::16                        0                       # What write queue length does an incoming req see
147system.physmem.wrQLenPdf::17                        0                       # What write queue length does an incoming req see
148system.physmem.wrQLenPdf::18                        0                       # What write queue length does an incoming req see
149system.physmem.wrQLenPdf::19                        0                       # What write queue length does an incoming req see
150system.physmem.wrQLenPdf::20                        0                       # What write queue length does an incoming req see
151system.physmem.wrQLenPdf::21                        0                       # What write queue length does an incoming req see
152system.physmem.wrQLenPdf::22                        0                       # What write queue length does an incoming req see
153system.physmem.wrQLenPdf::23                        0                       # What write queue length does an incoming req see
154system.physmem.wrQLenPdf::24                        0                       # What write queue length does an incoming req see
155system.physmem.wrQLenPdf::25                        0                       # What write queue length does an incoming req see
156system.physmem.wrQLenPdf::26                        0                       # What write queue length does an incoming req see
157system.physmem.wrQLenPdf::27                        0                       # What write queue length does an incoming req see
158system.physmem.wrQLenPdf::28                        0                       # What write queue length does an incoming req see
159system.physmem.wrQLenPdf::29                        0                       # What write queue length does an incoming req see
160system.physmem.wrQLenPdf::30                        0                       # What write queue length does an incoming req see
161system.physmem.wrQLenPdf::31                        0                       # What write queue length does an incoming req see
162system.physmem.wrQLenPdf::32                        0                       # What write queue length does an incoming req see
163system.physmem.wrQLenPdf::33                        0                       # What write queue length does an incoming req see
164system.physmem.wrQLenPdf::34                        0                       # What write queue length does an incoming req see
165system.physmem.wrQLenPdf::35                        0                       # What write queue length does an incoming req see
166system.physmem.wrQLenPdf::36                        0                       # What write queue length does an incoming req see
167system.physmem.wrQLenPdf::37                        0                       # What write queue length does an incoming req see
168system.physmem.wrQLenPdf::38                        0                       # What write queue length does an incoming req see
169system.physmem.wrQLenPdf::39                        0                       # What write queue length does an incoming req see
170system.physmem.wrQLenPdf::40                        0                       # What write queue length does an incoming req see
171system.physmem.wrQLenPdf::41                        0                       # What write queue length does an incoming req see
172system.physmem.wrQLenPdf::42                        0                       # What write queue length does an incoming req see
173system.physmem.wrQLenPdf::43                        0                       # What write queue length does an incoming req see
174system.physmem.wrQLenPdf::44                        0                       # What write queue length does an incoming req see
175system.physmem.wrQLenPdf::45                        0                       # What write queue length does an incoming req see
176system.physmem.wrQLenPdf::46                        0                       # What write queue length does an incoming req see
177system.physmem.wrQLenPdf::47                        0                       # What write queue length does an incoming req see
178system.physmem.wrQLenPdf::48                        0                       # What write queue length does an incoming req see
179system.physmem.wrQLenPdf::49                        0                       # What write queue length does an incoming req see
180system.physmem.wrQLenPdf::50                        0                       # What write queue length does an incoming req see
181system.physmem.wrQLenPdf::51                        0                       # What write queue length does an incoming req see
182system.physmem.wrQLenPdf::52                        0                       # What write queue length does an incoming req see
183system.physmem.wrQLenPdf::53                        0                       # What write queue length does an incoming req see
184system.physmem.wrQLenPdf::54                        0                       # What write queue length does an incoming req see
185system.physmem.wrQLenPdf::55                        0                       # What write queue length does an incoming req see
186system.physmem.wrQLenPdf::56                        0                       # What write queue length does an incoming req see
187system.physmem.wrQLenPdf::57                        0                       # What write queue length does an incoming req see
188system.physmem.wrQLenPdf::58                        0                       # What write queue length does an incoming req see
189system.physmem.wrQLenPdf::59                        0                       # What write queue length does an incoming req see
190system.physmem.wrQLenPdf::60                        0                       # What write queue length does an incoming req see
191system.physmem.wrQLenPdf::61                        0                       # What write queue length does an incoming req see
192system.physmem.wrQLenPdf::62                        0                       # What write queue length does an incoming req see
193system.physmem.wrQLenPdf::63                        0                       # What write queue length does an incoming req see
194system.physmem.bytesPerActivate::samples         7250                       # Bytes accessed per row activation
195system.physmem.bytesPerActivate::mean      108.738207                       # Bytes accessed per row activation
196system.physmem.bytesPerActivate::gmean      85.269087                       # Bytes accessed per row activation
197system.physmem.bytesPerActivate::stdev     131.624325                       # Bytes accessed per row activation
198system.physmem.bytesPerActivate::0-127           5249     72.40%     72.40% # Bytes accessed per row activation
199system.physmem.bytesPerActivate::128-255         1564     21.57%     93.97% # Bytes accessed per row activation
200system.physmem.bytesPerActivate::256-383          167      2.30%     96.28% # Bytes accessed per row activation
201system.physmem.bytesPerActivate::384-511           93      1.28%     97.56% # Bytes accessed per row activation
202system.physmem.bytesPerActivate::512-639           42      0.58%     98.14% # Bytes accessed per row activation
203system.physmem.bytesPerActivate::640-767           24      0.33%     98.47% # Bytes accessed per row activation
204system.physmem.bytesPerActivate::768-895           18      0.25%     98.72% # Bytes accessed per row activation
205system.physmem.bytesPerActivate::896-1023           21      0.29%     99.01% # Bytes accessed per row activation
206system.physmem.bytesPerActivate::1024-1151           72      0.99%    100.00% # Bytes accessed per row activation
207system.physmem.bytesPerActivate::total           7250                       # Bytes accessed per row activation
208system.physmem.totQLat                      171430514                       # Total ticks spent queuing
209system.physmem.totMemAccLat                 403011764                       # Total ticks spent from burst creation until serviced by the DRAM
210system.physmem.totBusLat                     61755000                       # Total ticks spent in databus transfers
211system.physmem.avgQLat                       13879.89                       # Average queueing delay per DRAM burst
212system.physmem.avgBusLat                      5000.00                       # Average bus latency per DRAM burst
213system.physmem.avgMemAccLat                  32629.89                       # Average memory access latency per DRAM burst
214system.physmem.avgRdBW                           9.31                       # Average DRAM read bandwidth in MiByte/s
215system.physmem.avgWrBW                           0.00                       # Average achieved write bandwidth in MiByte/s
216system.physmem.avgRdBWSys                        9.31                       # Average system read bandwidth in MiByte/s
217system.physmem.avgWrBWSys                        0.00                       # Average system write bandwidth in MiByte/s
218system.physmem.peakBW                        12800.00                       # Theoretical peak bandwidth in MiByte/s
219system.physmem.busUtil                           0.07                       # Data bus utilization in percentage
220system.physmem.busUtilRead                       0.07                       # Data bus utilization in percentage for reads
221system.physmem.busUtilWrite                      0.00                       # Data bus utilization in percentage for writes
222system.physmem.avgRdQLen                         1.01                       # Average read queue length when enqueuing
223system.physmem.avgWrQLen                         0.00                       # Average write queue length when enqueuing
224system.physmem.readRowHits                       5094                       # Number of row buffer hits during reads
225system.physmem.writeRowHits                         0                       # Number of row buffer hits during writes
226system.physmem.readRowHitRate                   41.24                       # Row buffer hit rate for reads
227system.physmem.writeRowHitRate                    nan                       # Row buffer hit rate for writes
228system.physmem.avgGap                      6876990.89                       # Average gap between requests
229system.physmem.pageHitRate                      41.24                       # Row buffer hit rate, read and write combined
230system.physmem_0.actEnergy                   48452040                       # Energy for activate commands per rank (pJ)
231system.physmem_0.preEnergy                   26437125                       # Energy for precharge commands per rank (pJ)
232system.physmem_0.readEnergy                  78179400                       # Energy for read commands per rank (pJ)
233system.physmem_0.writeEnergy                        0                       # Energy for write commands per rank (pJ)
234system.physmem_0.refreshEnergy             5547372480                       # Energy for refresh commands per rank (pJ)
235system.physmem_0.actBackEnergy            16645874445                       # Energy for active background per rank (pJ)
236system.physmem_0.preBackEnergy            36357960750                       # Energy for precharge background per rank (pJ)
237system.physmem_0.totalEnergy              58704276240                       # Total energy per rank (pJ)
238system.physmem_0.averagePower              691.186004                       # Core power per rank (mW)
239system.physmem_0.memoryStateTime::IDLE    60381088491                       # Time in different power states
240system.physmem_0.memoryStateTime::REF      2836080000                       # Time in different power states
241system.physmem_0.memoryStateTime::PRE_PDN            0                       # Time in different power states
242system.physmem_0.memoryStateTime::ACT     21718991509                       # Time in different power states
243system.physmem_0.memoryStateTime::ACT_PDN            0                       # Time in different power states
244system.physmem_1.actEnergy                    6335280                       # Energy for activate commands per rank (pJ)
245system.physmem_1.preEnergy                    3456750                       # Energy for precharge commands per rank (pJ)
246system.physmem_1.readEnergy                  17877600                       # Energy for read commands per rank (pJ)
247system.physmem_1.writeEnergy                        0                       # Energy for write commands per rank (pJ)
248system.physmem_1.refreshEnergy             5547372480                       # Energy for refresh commands per rank (pJ)
249system.physmem_1.actBackEnergy             3295031490                       # Energy for active background per rank (pJ)
250system.physmem_1.preBackEnergy            48069226500                       # Energy for precharge background per rank (pJ)
251system.physmem_1.totalEnergy              56939300100                       # Total energy per rank (pJ)
252system.physmem_1.averagePower              670.405119                       # Core power per rank (mW)
253system.physmem_1.memoryStateTime::IDLE    79958437412                       # Time in different power states
254system.physmem_1.memoryStateTime::REF      2836080000                       # Time in different power states
255system.physmem_1.memoryStateTime::PRE_PDN            0                       # Time in different power states
256system.physmem_1.memoryStateTime::ACT      2138239588                       # Time in different power states
257system.physmem_1.memoryStateTime::ACT_PDN            0                       # Time in different power states
258system.pwrStateResidencyTicks::UNDEFINED  84937723500                       # Cumulative time (in ticks) in various power states
259system.cpu.branchPred.lookups                85626366                       # Number of BP lookups
260system.cpu.branchPred.condPredicted          68177013                       # Number of conditional branches predicted
261system.cpu.branchPred.condIncorrect           5935452                       # Number of conditional branches incorrect
262system.cpu.branchPred.BTBLookups             39946926                       # Number of BTB lookups
263system.cpu.branchPred.BTBHits                38187698                       # Number of BTB hits
264system.cpu.branchPred.BTBCorrect                    0                       # Number of correct BTB predictions (this stat may not work properly.
265system.cpu.branchPred.BTBHitPct             95.596087                       # BTB Hit Percentage
266system.cpu.branchPred.usedRAS                 3683716                       # Number of times the RAS was used to get a target.
267system.cpu.branchPred.RASInCorrect              81912                       # Number of incorrect RAS predictions.
268system.cpu.branchPred.indirectLookups          681689                       # Number of indirect predictor lookups.
269system.cpu.branchPred.indirectHits             653746                       # Number of indirect target hits.
270system.cpu.branchPred.indirectMisses            27943                       # Number of indirect misses.
271system.cpu.branchPredindirectMispredicted        40316                       # Number of mispredicted indirect branches.
272system.cpu_clk_domain.clock                       500                       # Clock period in ticks
273system.cpu.dstage2_mmu.stage2_tlb.walker.pwrStateResidencyTicks::UNDEFINED  84937723500                       # Cumulative time (in ticks) in various power states
274system.cpu.dstage2_mmu.stage2_tlb.walker.walks            0                       # Table walker walks requested
275system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Data            0                       # Table walker requests started/completed, data/inst
276system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Inst            0                       # Table walker requests started/completed, data/inst
277system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::total            0                       # Table walker requests started/completed, data/inst
278system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::Data            0                       # Table walker requests started/completed, data/inst
279system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::Inst            0                       # Table walker requests started/completed, data/inst
280system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::total            0                       # Table walker requests started/completed, data/inst
281system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin::total            0                       # Table walker requests started/completed, data/inst
282system.cpu.dstage2_mmu.stage2_tlb.inst_hits            0                       # ITB inst hits
283system.cpu.dstage2_mmu.stage2_tlb.inst_misses            0                       # ITB inst misses
284system.cpu.dstage2_mmu.stage2_tlb.read_hits            0                       # DTB read hits
285system.cpu.dstage2_mmu.stage2_tlb.read_misses            0                       # DTB read misses
286system.cpu.dstage2_mmu.stage2_tlb.write_hits            0                       # DTB write hits
287system.cpu.dstage2_mmu.stage2_tlb.write_misses            0                       # DTB write misses
288system.cpu.dstage2_mmu.stage2_tlb.flush_tlb            0                       # Number of times complete TLB was flushed
289system.cpu.dstage2_mmu.stage2_tlb.flush_tlb_mva            0                       # Number of times TLB was flushed by MVA
290system.cpu.dstage2_mmu.stage2_tlb.flush_tlb_mva_asid            0                       # Number of times TLB was flushed by MVA & ASID
291system.cpu.dstage2_mmu.stage2_tlb.flush_tlb_asid            0                       # Number of times TLB was flushed by ASID
292system.cpu.dstage2_mmu.stage2_tlb.flush_entries            0                       # Number of entries that have been flushed from TLB
293system.cpu.dstage2_mmu.stage2_tlb.align_faults            0                       # Number of TLB faults due to alignment restrictions
294system.cpu.dstage2_mmu.stage2_tlb.prefetch_faults            0                       # Number of TLB faults due to prefetch
295system.cpu.dstage2_mmu.stage2_tlb.domain_faults            0                       # Number of TLB faults due to domain restrictions
296system.cpu.dstage2_mmu.stage2_tlb.perms_faults            0                       # Number of TLB faults due to permissions restrictions
297system.cpu.dstage2_mmu.stage2_tlb.read_accesses            0                       # DTB read accesses
298system.cpu.dstage2_mmu.stage2_tlb.write_accesses            0                       # DTB write accesses
299system.cpu.dstage2_mmu.stage2_tlb.inst_accesses            0                       # ITB inst accesses
300system.cpu.dstage2_mmu.stage2_tlb.hits              0                       # DTB hits
301system.cpu.dstage2_mmu.stage2_tlb.misses            0                       # DTB misses
302system.cpu.dstage2_mmu.stage2_tlb.accesses            0                       # DTB accesses
303system.cpu.dtb.walker.pwrStateResidencyTicks::UNDEFINED  84937723500                       # Cumulative time (in ticks) in various power states
304system.cpu.dtb.walker.walks                         0                       # Table walker walks requested
305system.cpu.dtb.walker.walkRequestOrigin_Requested::Data            0                       # Table walker requests started/completed, data/inst
306system.cpu.dtb.walker.walkRequestOrigin_Requested::Inst            0                       # Table walker requests started/completed, data/inst
307system.cpu.dtb.walker.walkRequestOrigin_Requested::total            0                       # Table walker requests started/completed, data/inst
308system.cpu.dtb.walker.walkRequestOrigin_Completed::Data            0                       # Table walker requests started/completed, data/inst
309system.cpu.dtb.walker.walkRequestOrigin_Completed::Inst            0                       # Table walker requests started/completed, data/inst
310system.cpu.dtb.walker.walkRequestOrigin_Completed::total            0                       # Table walker requests started/completed, data/inst
311system.cpu.dtb.walker.walkRequestOrigin::total            0                       # Table walker requests started/completed, data/inst
312system.cpu.dtb.inst_hits                            0                       # ITB inst hits
313system.cpu.dtb.inst_misses                          0                       # ITB inst misses
314system.cpu.dtb.read_hits                            0                       # DTB read hits
315system.cpu.dtb.read_misses                          0                       # DTB read misses
316system.cpu.dtb.write_hits                           0                       # DTB write hits
317system.cpu.dtb.write_misses                         0                       # DTB write misses
318system.cpu.dtb.flush_tlb                            0                       # Number of times complete TLB was flushed
319system.cpu.dtb.flush_tlb_mva                        0                       # Number of times TLB was flushed by MVA
320system.cpu.dtb.flush_tlb_mva_asid                   0                       # Number of times TLB was flushed by MVA & ASID
321system.cpu.dtb.flush_tlb_asid                       0                       # Number of times TLB was flushed by ASID
322system.cpu.dtb.flush_entries                        0                       # Number of entries that have been flushed from TLB
323system.cpu.dtb.align_faults                         0                       # Number of TLB faults due to alignment restrictions
324system.cpu.dtb.prefetch_faults                      0                       # Number of TLB faults due to prefetch
325system.cpu.dtb.domain_faults                        0                       # Number of TLB faults due to domain restrictions
326system.cpu.dtb.perms_faults                         0                       # Number of TLB faults due to permissions restrictions
327system.cpu.dtb.read_accesses                        0                       # DTB read accesses
328system.cpu.dtb.write_accesses                       0                       # DTB write accesses
329system.cpu.dtb.inst_accesses                        0                       # ITB inst accesses
330system.cpu.dtb.hits                                 0                       # DTB hits
331system.cpu.dtb.misses                               0                       # DTB misses
332system.cpu.dtb.accesses                             0                       # DTB accesses
333system.cpu.istage2_mmu.stage2_tlb.walker.pwrStateResidencyTicks::UNDEFINED  84937723500                       # Cumulative time (in ticks) in various power states
334system.cpu.istage2_mmu.stage2_tlb.walker.walks            0                       # Table walker walks requested
335system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Data            0                       # Table walker requests started/completed, data/inst
336system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Inst            0                       # Table walker requests started/completed, data/inst
337system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::total            0                       # Table walker requests started/completed, data/inst
338system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::Data            0                       # Table walker requests started/completed, data/inst
339system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::Inst            0                       # Table walker requests started/completed, data/inst
340system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::total            0                       # Table walker requests started/completed, data/inst
341system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin::total            0                       # Table walker requests started/completed, data/inst
342system.cpu.istage2_mmu.stage2_tlb.inst_hits            0                       # ITB inst hits
343system.cpu.istage2_mmu.stage2_tlb.inst_misses            0                       # ITB inst misses
344system.cpu.istage2_mmu.stage2_tlb.read_hits            0                       # DTB read hits
345system.cpu.istage2_mmu.stage2_tlb.read_misses            0                       # DTB read misses
346system.cpu.istage2_mmu.stage2_tlb.write_hits            0                       # DTB write hits
347system.cpu.istage2_mmu.stage2_tlb.write_misses            0                       # DTB write misses
348system.cpu.istage2_mmu.stage2_tlb.flush_tlb            0                       # Number of times complete TLB was flushed
349system.cpu.istage2_mmu.stage2_tlb.flush_tlb_mva            0                       # Number of times TLB was flushed by MVA
350system.cpu.istage2_mmu.stage2_tlb.flush_tlb_mva_asid            0                       # Number of times TLB was flushed by MVA & ASID
351system.cpu.istage2_mmu.stage2_tlb.flush_tlb_asid            0                       # Number of times TLB was flushed by ASID
352system.cpu.istage2_mmu.stage2_tlb.flush_entries            0                       # Number of entries that have been flushed from TLB
353system.cpu.istage2_mmu.stage2_tlb.align_faults            0                       # Number of TLB faults due to alignment restrictions
354system.cpu.istage2_mmu.stage2_tlb.prefetch_faults            0                       # Number of TLB faults due to prefetch
355system.cpu.istage2_mmu.stage2_tlb.domain_faults            0                       # Number of TLB faults due to domain restrictions
356system.cpu.istage2_mmu.stage2_tlb.perms_faults            0                       # Number of TLB faults due to permissions restrictions
357system.cpu.istage2_mmu.stage2_tlb.read_accesses            0                       # DTB read accesses
358system.cpu.istage2_mmu.stage2_tlb.write_accesses            0                       # DTB write accesses
359system.cpu.istage2_mmu.stage2_tlb.inst_accesses            0                       # ITB inst accesses
360system.cpu.istage2_mmu.stage2_tlb.hits              0                       # DTB hits
361system.cpu.istage2_mmu.stage2_tlb.misses            0                       # DTB misses
362system.cpu.istage2_mmu.stage2_tlb.accesses            0                       # DTB accesses
363system.cpu.itb.walker.pwrStateResidencyTicks::UNDEFINED  84937723500                       # Cumulative time (in ticks) in various power states
364system.cpu.itb.walker.walks                         0                       # Table walker walks requested
365system.cpu.itb.walker.walkRequestOrigin_Requested::Data            0                       # Table walker requests started/completed, data/inst
366system.cpu.itb.walker.walkRequestOrigin_Requested::Inst            0                       # Table walker requests started/completed, data/inst
367system.cpu.itb.walker.walkRequestOrigin_Requested::total            0                       # Table walker requests started/completed, data/inst
368system.cpu.itb.walker.walkRequestOrigin_Completed::Data            0                       # Table walker requests started/completed, data/inst
369system.cpu.itb.walker.walkRequestOrigin_Completed::Inst            0                       # Table walker requests started/completed, data/inst
370system.cpu.itb.walker.walkRequestOrigin_Completed::total            0                       # Table walker requests started/completed, data/inst
371system.cpu.itb.walker.walkRequestOrigin::total            0                       # Table walker requests started/completed, data/inst
372system.cpu.itb.inst_hits                            0                       # ITB inst hits
373system.cpu.itb.inst_misses                          0                       # ITB inst misses
374system.cpu.itb.read_hits                            0                       # DTB read hits
375system.cpu.itb.read_misses                          0                       # DTB read misses
376system.cpu.itb.write_hits                           0                       # DTB write hits
377system.cpu.itb.write_misses                         0                       # DTB write misses
378system.cpu.itb.flush_tlb                            0                       # Number of times complete TLB was flushed
379system.cpu.itb.flush_tlb_mva                        0                       # Number of times TLB was flushed by MVA
380system.cpu.itb.flush_tlb_mva_asid                   0                       # Number of times TLB was flushed by MVA & ASID
381system.cpu.itb.flush_tlb_asid                       0                       # Number of times TLB was flushed by ASID
382system.cpu.itb.flush_entries                        0                       # Number of entries that have been flushed from TLB
383system.cpu.itb.align_faults                         0                       # Number of TLB faults due to alignment restrictions
384system.cpu.itb.prefetch_faults                      0                       # Number of TLB faults due to prefetch
385system.cpu.itb.domain_faults                        0                       # Number of TLB faults due to domain restrictions
386system.cpu.itb.perms_faults                         0                       # Number of TLB faults due to permissions restrictions
387system.cpu.itb.read_accesses                        0                       # DTB read accesses
388system.cpu.itb.write_accesses                       0                       # DTB write accesses
389system.cpu.itb.inst_accesses                        0                       # ITB inst accesses
390system.cpu.itb.hits                                 0                       # DTB hits
391system.cpu.itb.misses                               0                       # DTB misses
392system.cpu.itb.accesses                             0                       # DTB accesses
393system.cpu.workload.num_syscalls                  400                       # Number of system calls
394system.cpu.pwrStateResidencyTicks::ON     84937723500                       # Cumulative time (in ticks) in various power states
395system.cpu.numCycles                        169875448                       # number of cpu cycles simulated
396system.cpu.numWorkItemsStarted                      0                       # number of work items this cpu started
397system.cpu.numWorkItemsCompleted                    0                       # number of work items this cpu completed
398system.cpu.fetch.icacheStallCycles            5671940                       # Number of cycles fetch is stalled on an Icache miss
399system.cpu.fetch.Insts                      347162762                       # Number of instructions fetch has processed
400system.cpu.fetch.Branches                    85626366                       # Number of branches that fetch encountered
401system.cpu.fetch.predictedBranches           42525160                       # Number of branches that fetch has predicted taken
402system.cpu.fetch.Cycles                     157499775                       # Number of cycles fetch has run and was not squashing or blocked
403system.cpu.fetch.SquashCycles                11884731                       # Number of cycles fetch has spent squashing
404system.cpu.fetch.MiscStallCycles                 2609                       # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
405system.cpu.fetch.PendingQuiesceStallCycles           23                       # Number of stall cycles due to pending quiesce instructions
406system.cpu.fetch.IcacheWaitRetryStallCycles         3808                       # Number of stall cycles due to full MSHR
407system.cpu.fetch.CacheLines                  78326624                       # Number of cache lines fetched
408system.cpu.fetch.IcacheSquashes                 18246                       # Number of outstanding Icache misses that were squashed
409system.cpu.fetch.rateDist::samples          169120520                       # Number of instructions fetched each cycle (Total)
410system.cpu.fetch.rateDist::mean              2.147875                       # Number of instructions fetched each cycle (Total)
411system.cpu.fetch.rateDist::stdev             1.049260                       # Number of instructions fetched each cycle (Total)
412system.cpu.fetch.rateDist::underflows               0      0.00%      0.00% # Number of instructions fetched each cycle (Total)
413system.cpu.fetch.rateDist::0                 17456404     10.32%     10.32% # Number of instructions fetched each cycle (Total)
414system.cpu.fetch.rateDist::1                 30071791     17.78%     28.10% # Number of instructions fetched each cycle (Total)
415system.cpu.fetch.rateDist::2                 31598997     18.68%     46.79% # Number of instructions fetched each cycle (Total)
416system.cpu.fetch.rateDist::3                 89993328     53.21%    100.00% # Number of instructions fetched each cycle (Total)
417system.cpu.fetch.rateDist::overflows                0      0.00%    100.00% # Number of instructions fetched each cycle (Total)
418system.cpu.fetch.rateDist::min_value                0                       # Number of instructions fetched each cycle (Total)
419system.cpu.fetch.rateDist::max_value                3                       # Number of instructions fetched each cycle (Total)
420system.cpu.fetch.rateDist::total            169120520                       # Number of instructions fetched each cycle (Total)
421system.cpu.fetch.branchRate                  0.504054                       # Number of branch fetches per cycle
422system.cpu.fetch.rate                        2.043631                       # Number of inst fetches per cycle
423system.cpu.decode.IdleCycles                 17509987                       # Number of cycles decode is idle
424system.cpu.decode.BlockedCycles              17244874                       # Number of cycles decode is blocked
425system.cpu.decode.RunCycles                 121866560                       # Number of cycles decode is running
426system.cpu.decode.UnblockCycles               6731455                       # Number of cycles decode is unblocking
427system.cpu.decode.SquashCycles                5767644                       # Number of cycles decode is squashing
428system.cpu.decode.BranchResolved             11064434                       # Number of times decode resolved a branch
429system.cpu.decode.BranchMispred                189777                       # Number of times decode detected a branch misprediction
430system.cpu.decode.DecodedInsts              304997911                       # Number of instructions handled by decode
431system.cpu.decode.SquashedInsts              27240618                       # Number of squashed instructions handled by decode
432system.cpu.rename.SquashCycles                5767644                       # Number of cycles rename is squashing
433system.cpu.rename.IdleCycles                 37477523                       # Number of cycles rename is idle
434system.cpu.rename.BlockCycles                 8502539                       # Number of cycles rename is blocking
435system.cpu.rename.serializeStallCycles         578983                       # count of cycles rename stalled for serializing inst
436system.cpu.rename.RunCycles                 108355768                       # Number of cycles rename is running
437system.cpu.rename.UnblockCycles               8438063                       # Number of cycles rename is unblocking
438system.cpu.rename.RenamedInsts              277420851                       # Number of instructions processed by rename
439system.cpu.rename.SquashedInsts              13180734                       # Number of squashed instructions processed by rename
440system.cpu.rename.ROBFullEvents               3058487                       # Number of times rename has blocked due to ROB full
441system.cpu.rename.IQFullEvents                 843003                       # Number of times rename has blocked due to IQ full
442system.cpu.rename.LQFullEvents                2280960                       # Number of times rename has blocked due to LQ full
443system.cpu.rename.SQFullEvents                  36243                       # Number of times rename has blocked due to SQ full
444system.cpu.rename.FullRegisterEvents            27083                       # Number of times there has been no free registers
445system.cpu.rename.RenamedOperands           481449871                       # Number of destination operands rename has renamed
446system.cpu.rename.RenameLookups            1187780717                       # Number of register rename lookups that rename has made
447system.cpu.rename.int_rename_lookups        296461789                       # Number of integer rename lookups
448system.cpu.rename.fp_rename_lookups           3004325                       # Number of floating rename lookups
449system.cpu.rename.CommittedMaps             292976929                       # Number of HB maps that are committed
450system.cpu.rename.UndoneMaps                188472942                       # Number of HB maps that are undone due to squashing
451system.cpu.rename.serializingInsts              23603                       # count of serializing insts renamed
452system.cpu.rename.tempSerializingInsts          23603                       # count of temporary serializing insts renamed
453system.cpu.rename.skidInsts                  13353784                       # count of insts added to the skid buffer
454system.cpu.memDep0.insertedLoads             33915046                       # Number of loads inserted to the mem dependence unit.
455system.cpu.memDep0.insertedStores            14407100                       # Number of stores inserted to the mem dependence unit.
456system.cpu.memDep0.conflictingLoads           2540378                       # Number of conflicting loads.
457system.cpu.memDep0.conflictingStores          1803003                       # Number of conflicting stores.
458system.cpu.iq.iqInstsAdded                  263798584                       # Number of instructions added to the IQ (excludes non-spec)
459system.cpu.iq.iqNonSpecInstsAdded               45955                       # Number of non-speculative instructions added to the IQ
460system.cpu.iq.iqInstsIssued                 214411803                       # Number of instructions issued
461system.cpu.iq.iqSquashedInstsIssued           5187874                       # Number of squashed instructions issued
462system.cpu.iq.iqSquashedInstsExamined        82208585                       # Number of squashed instructions iterated over during squash; mainly for profiling
463system.cpu.iq.iqSquashedOperandsExamined    216955908                       # Number of squashed operands that are examined and possibly removed from graph
464system.cpu.iq.iqSquashedNonSpecRemoved            739                       # Number of squashed non-spec instructions that were removed
465system.cpu.iq.issued_per_cycle::samples     169120520                       # Number of insts issued each cycle
466system.cpu.iq.issued_per_cycle::mean         1.267805                       # Number of insts issued each cycle
467system.cpu.iq.issued_per_cycle::stdev        1.017994                       # Number of insts issued each cycle
468system.cpu.iq.issued_per_cycle::underflows            0      0.00%      0.00% # Number of insts issued each cycle
469system.cpu.iq.issued_per_cycle::0            52408217     30.99%     30.99% # Number of insts issued each cycle
470system.cpu.iq.issued_per_cycle::1            35940187     21.25%     52.24% # Number of insts issued each cycle
471system.cpu.iq.issued_per_cycle::2            65510990     38.74%     90.98% # Number of insts issued each cycle
472system.cpu.iq.issued_per_cycle::3            13642635      8.07%     99.04% # Number of insts issued each cycle
473system.cpu.iq.issued_per_cycle::4             1570936      0.93%     99.97% # Number of insts issued each cycle
474system.cpu.iq.issued_per_cycle::5               47343      0.03%    100.00% # Number of insts issued each cycle
475system.cpu.iq.issued_per_cycle::6                 212      0.00%    100.00% # Number of insts issued each cycle
476system.cpu.iq.issued_per_cycle::7                   0      0.00%    100.00% # Number of insts issued each cycle
477system.cpu.iq.issued_per_cycle::8                   0      0.00%    100.00% # Number of insts issued each cycle
478system.cpu.iq.issued_per_cycle::overflows            0      0.00%    100.00% # Number of insts issued each cycle
479system.cpu.iq.issued_per_cycle::min_value            0                       # Number of insts issued each cycle
480system.cpu.iq.issued_per_cycle::max_value            6                       # Number of insts issued each cycle
481system.cpu.iq.issued_per_cycle::total       169120520                       # Number of insts issued each cycle
482system.cpu.iq.fu_full::No_OpClass                   0      0.00%      0.00% # attempts to use FU when none available
483system.cpu.iq.fu_full::IntAlu                35659439     66.16%     66.16% # attempts to use FU when none available
484system.cpu.iq.fu_full::IntMult                 153265      0.28%     66.45% # attempts to use FU when none available
485system.cpu.iq.fu_full::IntDiv                       0      0.00%     66.45% # attempts to use FU when none available
486system.cpu.iq.fu_full::FloatAdd                     0      0.00%     66.45% # attempts to use FU when none available
487system.cpu.iq.fu_full::FloatCmp                     0      0.00%     66.45% # attempts to use FU when none available
488system.cpu.iq.fu_full::FloatCvt                     0      0.00%     66.45% # attempts to use FU when none available
489system.cpu.iq.fu_full::FloatMult                    0      0.00%     66.45% # attempts to use FU when none available
490system.cpu.iq.fu_full::FloatDiv                     0      0.00%     66.45% # attempts to use FU when none available
491system.cpu.iq.fu_full::FloatSqrt                    0      0.00%     66.45% # attempts to use FU when none available
492system.cpu.iq.fu_full::SimdAdd                      0      0.00%     66.45% # attempts to use FU when none available
493system.cpu.iq.fu_full::SimdAddAcc                   0      0.00%     66.45% # attempts to use FU when none available
494system.cpu.iq.fu_full::SimdAlu                      0      0.00%     66.45% # attempts to use FU when none available
495system.cpu.iq.fu_full::SimdCmp                      0      0.00%     66.45% # attempts to use FU when none available
496system.cpu.iq.fu_full::SimdCvt                      0      0.00%     66.45% # attempts to use FU when none available
497system.cpu.iq.fu_full::SimdMisc                     0      0.00%     66.45% # attempts to use FU when none available
498system.cpu.iq.fu_full::SimdMult                     0      0.00%     66.45% # attempts to use FU when none available
499system.cpu.iq.fu_full::SimdMultAcc                  0      0.00%     66.45% # attempts to use FU when none available
500system.cpu.iq.fu_full::SimdShift                    0      0.00%     66.45% # attempts to use FU when none available
501system.cpu.iq.fu_full::SimdShiftAcc                 0      0.00%     66.45% # attempts to use FU when none available
502system.cpu.iq.fu_full::SimdSqrt                     0      0.00%     66.45% # attempts to use FU when none available
503system.cpu.iq.fu_full::SimdFloatAdd              1066      0.00%     66.45% # attempts to use FU when none available
504system.cpu.iq.fu_full::SimdFloatAlu                 0      0.00%     66.45% # attempts to use FU when none available
505system.cpu.iq.fu_full::SimdFloatCmp             35730      0.07%     66.51% # attempts to use FU when none available
506system.cpu.iq.fu_full::SimdFloatCvt               240      0.00%     66.51% # attempts to use FU when none available
507system.cpu.iq.fu_full::SimdFloatDiv               201      0.00%     66.51% # attempts to use FU when none available
508system.cpu.iq.fu_full::SimdFloatMisc              958      0.00%     66.52% # attempts to use FU when none available
509system.cpu.iq.fu_full::SimdFloatMult            34286      0.06%     66.58% # attempts to use FU when none available
510system.cpu.iq.fu_full::SimdFloatMultAcc             4      0.00%     66.58% # attempts to use FU when none available
511system.cpu.iq.fu_full::SimdFloatSqrt                0      0.00%     66.58% # attempts to use FU when none available
512system.cpu.iq.fu_full::MemRead               14056522     26.08%     92.66% # attempts to use FU when none available
513system.cpu.iq.fu_full::MemWrite               3955910      7.34%    100.00% # attempts to use FU when none available
514system.cpu.iq.fu_full::IprAccess                    0      0.00%    100.00% # attempts to use FU when none available
515system.cpu.iq.fu_full::InstPrefetch                 0      0.00%    100.00% # attempts to use FU when none available
516system.cpu.iq.FU_type_0::No_OpClass                 0      0.00%      0.00% # Type of FU issued
517system.cpu.iq.FU_type_0::IntAlu             166992897     77.88%     77.88% # Type of FU issued
518system.cpu.iq.FU_type_0::IntMult               919175      0.43%     78.31% # Type of FU issued
519system.cpu.iq.FU_type_0::IntDiv                     0      0.00%     78.31% # Type of FU issued
520system.cpu.iq.FU_type_0::FloatAdd                   0      0.00%     78.31% # Type of FU issued
521system.cpu.iq.FU_type_0::FloatCmp                   0      0.00%     78.31% # Type of FU issued
522system.cpu.iq.FU_type_0::FloatCvt                   0      0.00%     78.31% # Type of FU issued
523system.cpu.iq.FU_type_0::FloatMult                  0      0.00%     78.31% # Type of FU issued
524system.cpu.iq.FU_type_0::FloatDiv                   0      0.00%     78.31% # Type of FU issued
525system.cpu.iq.FU_type_0::FloatSqrt                  0      0.00%     78.31% # Type of FU issued
526system.cpu.iq.FU_type_0::SimdAdd                    0      0.00%     78.31% # Type of FU issued
527system.cpu.iq.FU_type_0::SimdAddAcc                 0      0.00%     78.31% # Type of FU issued
528system.cpu.iq.FU_type_0::SimdAlu                    0      0.00%     78.31% # Type of FU issued
529system.cpu.iq.FU_type_0::SimdCmp                    0      0.00%     78.31% # Type of FU issued
530system.cpu.iq.FU_type_0::SimdCvt                    0      0.00%     78.31% # Type of FU issued
531system.cpu.iq.FU_type_0::SimdMisc                   0      0.00%     78.31% # Type of FU issued
532system.cpu.iq.FU_type_0::SimdMult                   0      0.00%     78.31% # Type of FU issued
533system.cpu.iq.FU_type_0::SimdMultAcc                0      0.00%     78.31% # Type of FU issued
534system.cpu.iq.FU_type_0::SimdShift                  0      0.00%     78.31% # Type of FU issued
535system.cpu.iq.FU_type_0::SimdShiftAcc               0      0.00%     78.31% # Type of FU issued
536system.cpu.iq.FU_type_0::SimdSqrt                   0      0.00%     78.31% # Type of FU issued
537system.cpu.iq.FU_type_0::SimdFloatAdd           33015      0.02%     78.33% # Type of FU issued
538system.cpu.iq.FU_type_0::SimdFloatAlu               0      0.00%     78.33% # Type of FU issued
539system.cpu.iq.FU_type_0::SimdFloatCmp          165179      0.08%     78.41% # Type of FU issued
540system.cpu.iq.FU_type_0::SimdFloatCvt          245702      0.11%     78.52% # Type of FU issued
541system.cpu.iq.FU_type_0::SimdFloatDiv           76018      0.04%     78.56% # Type of FU issued
542system.cpu.iq.FU_type_0::SimdFloatMisc         460499      0.21%     78.77% # Type of FU issued
543system.cpu.iq.FU_type_0::SimdFloatMult         206683      0.10%     78.87% # Type of FU issued
544system.cpu.iq.FU_type_0::SimdFloatMultAcc        71623      0.03%     78.90% # Type of FU issued
545system.cpu.iq.FU_type_0::SimdFloatSqrt            319      0.00%     78.90% # Type of FU issued
546system.cpu.iq.FU_type_0::MemRead             31868874     14.86%     93.76% # Type of FU issued
547system.cpu.iq.FU_type_0::MemWrite            13371819      6.24%    100.00% # Type of FU issued
548system.cpu.iq.FU_type_0::IprAccess                  0      0.00%    100.00% # Type of FU issued
549system.cpu.iq.FU_type_0::InstPrefetch               0      0.00%    100.00% # Type of FU issued
550system.cpu.iq.FU_type_0::total              214411803                       # Type of FU issued
551system.cpu.iq.rate                           1.262171                       # Inst issue rate
552system.cpu.iq.fu_busy_cnt                    53897621                       # FU busy when requested
553system.cpu.iq.fu_busy_rate                   0.251374                       # FU busy rate (busy events/executed inst)
554system.cpu.iq.int_inst_queue_reads          653076785                       # Number of integer instruction queue reads
555system.cpu.iq.int_inst_queue_writes         344050437                       # Number of integer instruction queue writes
556system.cpu.iq.int_inst_queue_wakeup_accesses    204251594                       # Number of integer instruction queue wakeup accesses
557system.cpu.iq.fp_inst_queue_reads             3952836                       # Number of floating instruction queue reads
558system.cpu.iq.fp_inst_queue_writes            2009578                       # Number of floating instruction queue writes
559system.cpu.iq.fp_inst_queue_wakeup_accesses      1806333                       # Number of floating instruction queue wakeup accesses
560system.cpu.iq.int_alu_accesses              266175663                       # Number of integer alu accesses
561system.cpu.iq.fp_alu_accesses                 2133761                       # Number of floating point alu accesses
562system.cpu.iew.lsq.thread0.forwLoads          1598827                       # Number of loads that had data forwarded from stores
563system.cpu.iew.lsq.thread0.invAddrLoads             0                       # Number of loads ignored due to an invalid address
564system.cpu.iew.lsq.thread0.squashedLoads      6018902                       # Number of loads squashed
565system.cpu.iew.lsq.thread0.ignoredResponses         7447                       # Number of memory responses ignored because the instruction is squashed
566system.cpu.iew.lsq.thread0.memOrderViolation         7034                       # Number of memory ordering violations
567system.cpu.iew.lsq.thread0.squashedStores      1762466                       # Number of stores squashed
568system.cpu.iew.lsq.thread0.invAddrSwpfs             0                       # Number of software prefetches ignored due to an invalid address
569system.cpu.iew.lsq.thread0.blockedLoads             0                       # Number of blocked loads due to partial load-store forwarding
570system.cpu.iew.lsq.thread0.rescheduledLoads        25527                       # Number of loads that were rescheduled
571system.cpu.iew.lsq.thread0.cacheBlocked           769                       # Number of times an access to memory failed due to the cache being blocked
572system.cpu.iew.iewIdleCycles                        0                       # Number of cycles IEW is idle
573system.cpu.iew.iewSquashCycles                5767644                       # Number of cycles IEW is squashing
574system.cpu.iew.iewBlockCycles                 5618767                       # Number of cycles IEW is blocking
575system.cpu.iew.iewUnblockCycles                 62916                       # Number of cycles IEW is unblocking
576system.cpu.iew.iewDispatchedInsts           263864756                       # Number of instructions dispatched to IQ
577system.cpu.iew.iewDispSquashedInsts                 0                       # Number of squashed instructions skipped by dispatch
578system.cpu.iew.iewDispLoadInsts              33915046                       # Number of dispatched load instructions
579system.cpu.iew.iewDispStoreInsts             14407100                       # Number of dispatched store instructions
580system.cpu.iew.iewDispNonSpecInsts              23547                       # Number of dispatched non-speculative instructions
581system.cpu.iew.iewIQFullEvents                   3855                       # Number of times the IQ has become full, causing a stall
582system.cpu.iew.iewLSQFullEvents                 55872                       # Number of times the LSQ has become full, causing a stall
583system.cpu.iew.memOrderViolationEvents           7034                       # Number of memory order violations
584system.cpu.iew.predictedTakenIncorrect        3149041                       # Number of branches that were predicted taken incorrectly
585system.cpu.iew.predictedNotTakenIncorrect      3246654                       # Number of branches that were predicted not taken incorrectly
586system.cpu.iew.branchMispredicts              6395695                       # Number of branch mispredicts detected at execute
587system.cpu.iew.iewExecutedInsts             207125960                       # Number of executed instructions
588system.cpu.iew.iewExecLoadInsts              30633355                       # Number of load instructions executed
589system.cpu.iew.iewExecSquashedInsts           7285843                       # Number of squashed instructions skipped in execute
590system.cpu.iew.exec_swp                             0                       # number of swp insts executed
591system.cpu.iew.exec_nop                         20217                       # number of nop insts executed
592system.cpu.iew.exec_refs                     43771495                       # number of memory reference insts executed
593system.cpu.iew.exec_branches                 44852998                       # Number of branches executed
594system.cpu.iew.exec_stores                   13138140                       # Number of stores executed
595system.cpu.iew.exec_rate                     1.219281                       # Inst execution rate
596system.cpu.iew.wb_sent                      206368045                       # cumulative count of insts sent to commit
597system.cpu.iew.wb_count                     206057927                       # cumulative count of insts written-back
598system.cpu.iew.wb_producers                 129397136                       # num instructions producing a value
599system.cpu.iew.wb_consumers                 221651580                       # num instructions consuming a value
600system.cpu.iew.wb_rate                       1.212994                       # insts written-back per cycle
601system.cpu.iew.wb_fanout                     0.583786                       # average fanout of values written-back
602system.cpu.commit.commitSquashedInsts        68672645                       # The number of squashed insts skipped by commit
603system.cpu.commit.commitNonSpecStalls           45216                       # The number of times commit has been forced to stall to communicate backwards
604system.cpu.commit.branchMispredicts           5760731                       # The number of times a branch was mispredicted
605system.cpu.commit.committed_per_cycle::samples    157823719                       # Number of insts commited each cycle
606system.cpu.commit.committed_per_cycle::mean     1.150970                       # Number of insts commited each cycle
607system.cpu.commit.committed_per_cycle::stdev     1.652577                       # Number of insts commited each cycle
608system.cpu.commit.committed_per_cycle::underflows            0      0.00%      0.00% # Number of insts commited each cycle
609system.cpu.commit.committed_per_cycle::0     73232232     46.40%     46.40% # Number of insts commited each cycle
610system.cpu.commit.committed_per_cycle::1     41142749     26.07%     72.47% # Number of insts commited each cycle
611system.cpu.commit.committed_per_cycle::2     22534270     14.28%     86.75% # Number of insts commited each cycle
612system.cpu.commit.committed_per_cycle::3      9514853      6.03%     92.78% # Number of insts commited each cycle
613system.cpu.commit.committed_per_cycle::4      3552076      2.25%     95.03% # Number of insts commited each cycle
614system.cpu.commit.committed_per_cycle::5      2143258      1.36%     96.39% # Number of insts commited each cycle
615system.cpu.commit.committed_per_cycle::6      1327703      0.84%     97.23% # Number of insts commited each cycle
616system.cpu.commit.committed_per_cycle::7      1008942      0.64%     97.87% # Number of insts commited each cycle
617system.cpu.commit.committed_per_cycle::8      3367636      2.13%    100.00% # Number of insts commited each cycle
618system.cpu.commit.committed_per_cycle::overflows            0      0.00%    100.00% # Number of insts commited each cycle
619system.cpu.commit.committed_per_cycle::min_value            0                       # Number of insts commited each cycle
620system.cpu.commit.committed_per_cycle::max_value            8                       # Number of insts commited each cycle
621system.cpu.commit.committed_per_cycle::total    157823719                       # Number of insts commited each cycle
622system.cpu.commit.committedInsts            172317410                       # Number of instructions committed
623system.cpu.commit.committedOps              181650342                       # Number of ops (including micro ops) committed
624system.cpu.commit.swp_count                         0                       # Number of s/w prefetches committed
625system.cpu.commit.refs                       40540778                       # Number of memory references committed
626system.cpu.commit.loads                      27896144                       # Number of loads committed
627system.cpu.commit.membars                       22408                       # Number of memory barriers committed
628system.cpu.commit.branches                   40300312                       # Number of branches committed
629system.cpu.commit.fp_insts                    1752310                       # Number of committed floating point instructions.
630system.cpu.commit.int_insts                 143085667                       # Number of committed integer instructions.
631system.cpu.commit.function_calls              1848934                       # Number of function calls committed.
632system.cpu.commit.op_class_0::No_OpClass            0      0.00%      0.00% # Class of committed instruction
633system.cpu.commit.op_class_0::IntAlu        138987813     76.51%     76.51% # Class of committed instruction
634system.cpu.commit.op_class_0::IntMult          908940      0.50%     77.01% # Class of committed instruction
635system.cpu.commit.op_class_0::IntDiv                0      0.00%     77.01% # Class of committed instruction
636system.cpu.commit.op_class_0::FloatAdd              0      0.00%     77.01% # Class of committed instruction
637system.cpu.commit.op_class_0::FloatCmp              0      0.00%     77.01% # Class of committed instruction
638system.cpu.commit.op_class_0::FloatCvt              0      0.00%     77.01% # Class of committed instruction
639system.cpu.commit.op_class_0::FloatMult             0      0.00%     77.01% # Class of committed instruction
640system.cpu.commit.op_class_0::FloatDiv              0      0.00%     77.01% # Class of committed instruction
641system.cpu.commit.op_class_0::FloatSqrt             0      0.00%     77.01% # Class of committed instruction
642system.cpu.commit.op_class_0::SimdAdd               0      0.00%     77.01% # Class of committed instruction
643system.cpu.commit.op_class_0::SimdAddAcc            0      0.00%     77.01% # Class of committed instruction
644system.cpu.commit.op_class_0::SimdAlu               0      0.00%     77.01% # Class of committed instruction
645system.cpu.commit.op_class_0::SimdCmp               0      0.00%     77.01% # Class of committed instruction
646system.cpu.commit.op_class_0::SimdCvt               0      0.00%     77.01% # Class of committed instruction
647system.cpu.commit.op_class_0::SimdMisc              0      0.00%     77.01% # Class of committed instruction
648system.cpu.commit.op_class_0::SimdMult              0      0.00%     77.01% # Class of committed instruction
649system.cpu.commit.op_class_0::SimdMultAcc            0      0.00%     77.01% # Class of committed instruction
650system.cpu.commit.op_class_0::SimdShift             0      0.00%     77.01% # Class of committed instruction
651system.cpu.commit.op_class_0::SimdShiftAcc            0      0.00%     77.01% # Class of committed instruction
652system.cpu.commit.op_class_0::SimdSqrt              0      0.00%     77.01% # Class of committed instruction
653system.cpu.commit.op_class_0::SimdFloatAdd        32754      0.02%     77.03% # Class of committed instruction
654system.cpu.commit.op_class_0::SimdFloatAlu            0      0.00%     77.03% # Class of committed instruction
655system.cpu.commit.op_class_0::SimdFloatCmp       154829      0.09%     77.12% # Class of committed instruction
656system.cpu.commit.op_class_0::SimdFloatCvt       238880      0.13%     77.25% # Class of committed instruction
657system.cpu.commit.op_class_0::SimdFloatDiv        76016      0.04%     77.29% # Class of committed instruction
658system.cpu.commit.op_class_0::SimdFloatMisc       437591      0.24%     77.53% # Class of committed instruction
659system.cpu.commit.op_class_0::SimdFloatMult       200806      0.11%     77.64% # Class of committed instruction
660system.cpu.commit.op_class_0::SimdFloatMultAcc        71617      0.04%     77.68% # Class of committed instruction
661system.cpu.commit.op_class_0::SimdFloatSqrt          318      0.00%     77.68% # Class of committed instruction
662system.cpu.commit.op_class_0::MemRead        27896144     15.36%     93.04% # Class of committed instruction
663system.cpu.commit.op_class_0::MemWrite       12644634      6.96%    100.00% # Class of committed instruction
664system.cpu.commit.op_class_0::IprAccess             0      0.00%    100.00% # Class of committed instruction
665system.cpu.commit.op_class_0::InstPrefetch            0      0.00%    100.00% # Class of committed instruction
666system.cpu.commit.op_class_0::total         181650342                       # Class of committed instruction
667system.cpu.commit.bw_lim_events               3367636                       # number cycles where commit BW limit reached
668system.cpu.rob.rob_reads                    404773869                       # The number of ROB reads
669system.cpu.rob.rob_writes                   511956769                       # The number of ROB writes
670system.cpu.timesIdled                            9030                       # Number of times that the entire CPU went into an idle state and unscheduled itself
671system.cpu.idleCycles                          754928                       # Total number of cycles that the CPU has spent unscheduled due to idling
672system.cpu.committedInsts                   172303022                       # Number of Instructions Simulated
673system.cpu.committedOps                     181635954                       # Number of Ops (including micro ops) Simulated
674system.cpu.cpi                               0.985911                       # CPI: Cycles Per Instruction
675system.cpu.cpi_total                         0.985911                       # CPI: Total CPI of All Threads
676system.cpu.ipc                               1.014290                       # IPC: Instructions Per Cycle
677system.cpu.ipc_total                         1.014290                       # IPC: Total IPC of All Threads
678system.cpu.int_regfile_reads                218725741                       # number of integer regfile reads
679system.cpu.int_regfile_writes               114168991                       # number of integer regfile writes
680system.cpu.fp_regfile_reads                   2904222                       # number of floating regfile reads
681system.cpu.fp_regfile_writes                  2441435                       # number of floating regfile writes
682system.cpu.cc_regfile_reads                 708194084                       # number of cc regfile reads
683system.cpu.cc_regfile_writes                229512691                       # number of cc regfile writes
684system.cpu.misc_regfile_reads                57440840                       # number of misc regfile reads
685system.cpu.misc_regfile_writes                 820036                       # number of misc regfile writes
686system.cpu.dcache.tags.pwrStateResidencyTicks::UNDEFINED  84937723500                       # Cumulative time (in ticks) in various power states
687system.cpu.dcache.tags.replacements             72581                       # number of replacements
688system.cpu.dcache.tags.tagsinuse           511.413915                       # Cycle average of tags in use
689system.cpu.dcache.tags.total_refs            41031177                       # Total number of references to valid blocks.
690system.cpu.dcache.tags.sampled_refs             73093                       # Sample count of references to valid blocks.
691system.cpu.dcache.tags.avg_refs            561.355766                       # Average number of references to valid blocks.
692system.cpu.dcache.tags.warmup_cycle         508221500                       # Cycle when the warmup percentage was hit.
693system.cpu.dcache.tags.occ_blocks::cpu.data   511.413915                       # Average occupied blocks per requestor
694system.cpu.dcache.tags.occ_percent::cpu.data     0.998855                       # Average percentage of cache occupancy
695system.cpu.dcache.tags.occ_percent::total     0.998855                       # Average percentage of cache occupancy
696system.cpu.dcache.tags.occ_task_id_blocks::1024          512                       # Occupied blocks per task id
697system.cpu.dcache.tags.age_task_id_blocks_1024::0           55                       # Occupied blocks per task id
698system.cpu.dcache.tags.age_task_id_blocks_1024::1          162                       # Occupied blocks per task id
699system.cpu.dcache.tags.age_task_id_blocks_1024::2          229                       # Occupied blocks per task id
700system.cpu.dcache.tags.age_task_id_blocks_1024::3           44                       # Occupied blocks per task id
701system.cpu.dcache.tags.age_task_id_blocks_1024::4           22                       # Occupied blocks per task id
702system.cpu.dcache.tags.occ_task_id_percent::1024            1                       # Percentage of cache occupancy per task id
703system.cpu.dcache.tags.tag_accesses          82360603                       # Number of tag accesses
704system.cpu.dcache.tags.data_accesses         82360603                       # Number of data accesses
705system.cpu.dcache.pwrStateResidencyTicks::UNDEFINED  84937723500                       # Cumulative time (in ticks) in various power states
706system.cpu.dcache.ReadReq_hits::cpu.data     28644947                       # number of ReadReq hits
707system.cpu.dcache.ReadReq_hits::total        28644947                       # number of ReadReq hits
708system.cpu.dcache.WriteReq_hits::cpu.data     12341311                       # number of WriteReq hits
709system.cpu.dcache.WriteReq_hits::total       12341311                       # number of WriteReq hits
710system.cpu.dcache.SoftPFReq_hits::cpu.data          364                       # number of SoftPFReq hits
711system.cpu.dcache.SoftPFReq_hits::total           364                       # number of SoftPFReq hits
712system.cpu.dcache.LoadLockedReq_hits::cpu.data        22148                       # number of LoadLockedReq hits
713system.cpu.dcache.LoadLockedReq_hits::total        22148                       # number of LoadLockedReq hits
714system.cpu.dcache.StoreCondReq_hits::cpu.data        22407                       # number of StoreCondReq hits
715system.cpu.dcache.StoreCondReq_hits::total        22407                       # number of StoreCondReq hits
716system.cpu.dcache.demand_hits::cpu.data      40986258                       # number of demand (read+write) hits
717system.cpu.dcache.demand_hits::total         40986258                       # number of demand (read+write) hits
718system.cpu.dcache.overall_hits::cpu.data     40986622                       # number of overall hits
719system.cpu.dcache.overall_hits::total        40986622                       # number of overall hits
720system.cpu.dcache.ReadReq_misses::cpu.data        89227                       # number of ReadReq misses
721system.cpu.dcache.ReadReq_misses::total         89227                       # number of ReadReq misses
722system.cpu.dcache.WriteReq_misses::cpu.data        22976                       # number of WriteReq misses
723system.cpu.dcache.WriteReq_misses::total        22976                       # number of WriteReq misses
724system.cpu.dcache.SoftPFReq_misses::cpu.data          116                       # number of SoftPFReq misses
725system.cpu.dcache.SoftPFReq_misses::total          116                       # number of SoftPFReq misses
726system.cpu.dcache.LoadLockedReq_misses::cpu.data          259                       # number of LoadLockedReq misses
727system.cpu.dcache.LoadLockedReq_misses::total          259                       # number of LoadLockedReq misses
728system.cpu.dcache.demand_misses::cpu.data       112203                       # number of demand (read+write) misses
729system.cpu.dcache.demand_misses::total         112203                       # number of demand (read+write) misses
730system.cpu.dcache.overall_misses::cpu.data       112319                       # number of overall misses
731system.cpu.dcache.overall_misses::total        112319                       # number of overall misses
732system.cpu.dcache.ReadReq_miss_latency::cpu.data   1066843000                       # number of ReadReq miss cycles
733system.cpu.dcache.ReadReq_miss_latency::total   1066843000                       # number of ReadReq miss cycles
734system.cpu.dcache.WriteReq_miss_latency::cpu.data    241030499                       # number of WriteReq miss cycles
735system.cpu.dcache.WriteReq_miss_latency::total    241030499                       # number of WriteReq miss cycles
736system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data      2297500                       # number of LoadLockedReq miss cycles
737system.cpu.dcache.LoadLockedReq_miss_latency::total      2297500                       # number of LoadLockedReq miss cycles
738system.cpu.dcache.demand_miss_latency::cpu.data   1307873499                       # number of demand (read+write) miss cycles
739system.cpu.dcache.demand_miss_latency::total   1307873499                       # number of demand (read+write) miss cycles
740system.cpu.dcache.overall_miss_latency::cpu.data   1307873499                       # number of overall miss cycles
741system.cpu.dcache.overall_miss_latency::total   1307873499                       # number of overall miss cycles
742system.cpu.dcache.ReadReq_accesses::cpu.data     28734174                       # number of ReadReq accesses(hits+misses)
743system.cpu.dcache.ReadReq_accesses::total     28734174                       # number of ReadReq accesses(hits+misses)
744system.cpu.dcache.WriteReq_accesses::cpu.data     12364287                       # number of WriteReq accesses(hits+misses)
745system.cpu.dcache.WriteReq_accesses::total     12364287                       # number of WriteReq accesses(hits+misses)
746system.cpu.dcache.SoftPFReq_accesses::cpu.data          480                       # number of SoftPFReq accesses(hits+misses)
747system.cpu.dcache.SoftPFReq_accesses::total          480                       # number of SoftPFReq accesses(hits+misses)
748system.cpu.dcache.LoadLockedReq_accesses::cpu.data        22407                       # number of LoadLockedReq accesses(hits+misses)
749system.cpu.dcache.LoadLockedReq_accesses::total        22407                       # number of LoadLockedReq accesses(hits+misses)
750system.cpu.dcache.StoreCondReq_accesses::cpu.data        22407                       # number of StoreCondReq accesses(hits+misses)
751system.cpu.dcache.StoreCondReq_accesses::total        22407                       # number of StoreCondReq accesses(hits+misses)
752system.cpu.dcache.demand_accesses::cpu.data     41098461                       # number of demand (read+write) accesses
753system.cpu.dcache.demand_accesses::total     41098461                       # number of demand (read+write) accesses
754system.cpu.dcache.overall_accesses::cpu.data     41098941                       # number of overall (read+write) accesses
755system.cpu.dcache.overall_accesses::total     41098941                       # number of overall (read+write) accesses
756system.cpu.dcache.ReadReq_miss_rate::cpu.data     0.003105                       # miss rate for ReadReq accesses
757system.cpu.dcache.ReadReq_miss_rate::total     0.003105                       # miss rate for ReadReq accesses
758system.cpu.dcache.WriteReq_miss_rate::cpu.data     0.001858                       # miss rate for WriteReq accesses
759system.cpu.dcache.WriteReq_miss_rate::total     0.001858                       # miss rate for WriteReq accesses
760system.cpu.dcache.SoftPFReq_miss_rate::cpu.data     0.241667                       # miss rate for SoftPFReq accesses
761system.cpu.dcache.SoftPFReq_miss_rate::total     0.241667                       # miss rate for SoftPFReq accesses
762system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data     0.011559                       # miss rate for LoadLockedReq accesses
763system.cpu.dcache.LoadLockedReq_miss_rate::total     0.011559                       # miss rate for LoadLockedReq accesses
764system.cpu.dcache.demand_miss_rate::cpu.data     0.002730                       # miss rate for demand accesses
765system.cpu.dcache.demand_miss_rate::total     0.002730                       # miss rate for demand accesses
766system.cpu.dcache.overall_miss_rate::cpu.data     0.002733                       # miss rate for overall accesses
767system.cpu.dcache.overall_miss_rate::total     0.002733                       # miss rate for overall accesses
768system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 11956.504197                       # average ReadReq miss latency
769system.cpu.dcache.ReadReq_avg_miss_latency::total 11956.504197                       # average ReadReq miss latency
770system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 10490.533557                       # average WriteReq miss latency
771system.cpu.dcache.WriteReq_avg_miss_latency::total 10490.533557                       # average WriteReq miss latency
772system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data  8870.656371                       # average LoadLockedReq miss latency
773system.cpu.dcache.LoadLockedReq_avg_miss_latency::total  8870.656371                       # average LoadLockedReq miss latency
774system.cpu.dcache.demand_avg_miss_latency::cpu.data 11656.314885                       # average overall miss latency
775system.cpu.dcache.demand_avg_miss_latency::total 11656.314885                       # average overall miss latency
776system.cpu.dcache.overall_avg_miss_latency::cpu.data 11644.276561                       # average overall miss latency
777system.cpu.dcache.overall_avg_miss_latency::total 11644.276561                       # average overall miss latency
778system.cpu.dcache.blocked_cycles::no_mshrs          166                       # number of cycles access was blocked
779system.cpu.dcache.blocked_cycles::no_targets        10738                       # number of cycles access was blocked
780system.cpu.dcache.blocked::no_mshrs                 2                       # number of cycles access was blocked
781system.cpu.dcache.blocked::no_targets             864                       # number of cycles access was blocked
782system.cpu.dcache.avg_blocked_cycles::no_mshrs           83                       # average number of cycles each access was blocked
783system.cpu.dcache.avg_blocked_cycles::no_targets    12.428241                       # average number of cycles each access was blocked
784system.cpu.dcache.writebacks::writebacks        72581                       # number of writebacks
785system.cpu.dcache.writebacks::total             72581                       # number of writebacks
786system.cpu.dcache.ReadReq_mshr_hits::cpu.data        24802                       # number of ReadReq MSHR hits
787system.cpu.dcache.ReadReq_mshr_hits::total        24802                       # number of ReadReq MSHR hits
788system.cpu.dcache.WriteReq_mshr_hits::cpu.data        14421                       # number of WriteReq MSHR hits
789system.cpu.dcache.WriteReq_mshr_hits::total        14421                       # number of WriteReq MSHR hits
790system.cpu.dcache.LoadLockedReq_mshr_hits::cpu.data          259                       # number of LoadLockedReq MSHR hits
791system.cpu.dcache.LoadLockedReq_mshr_hits::total          259                       # number of LoadLockedReq MSHR hits
792system.cpu.dcache.demand_mshr_hits::cpu.data        39223                       # number of demand (read+write) MSHR hits
793system.cpu.dcache.demand_mshr_hits::total        39223                       # number of demand (read+write) MSHR hits
794system.cpu.dcache.overall_mshr_hits::cpu.data        39223                       # number of overall MSHR hits
795system.cpu.dcache.overall_mshr_hits::total        39223                       # number of overall MSHR hits
796system.cpu.dcache.ReadReq_mshr_misses::cpu.data        64425                       # number of ReadReq MSHR misses
797system.cpu.dcache.ReadReq_mshr_misses::total        64425                       # number of ReadReq MSHR misses
798system.cpu.dcache.WriteReq_mshr_misses::cpu.data         8555                       # number of WriteReq MSHR misses
799system.cpu.dcache.WriteReq_mshr_misses::total         8555                       # number of WriteReq MSHR misses
800system.cpu.dcache.SoftPFReq_mshr_misses::cpu.data          113                       # number of SoftPFReq MSHR misses
801system.cpu.dcache.SoftPFReq_mshr_misses::total          113                       # number of SoftPFReq MSHR misses
802system.cpu.dcache.demand_mshr_misses::cpu.data        72980                       # number of demand (read+write) MSHR misses
803system.cpu.dcache.demand_mshr_misses::total        72980                       # number of demand (read+write) MSHR misses
804system.cpu.dcache.overall_mshr_misses::cpu.data        73093                       # number of overall MSHR misses
805system.cpu.dcache.overall_mshr_misses::total        73093                       # number of overall MSHR misses
806system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data    653903000                       # number of ReadReq MSHR miss cycles
807system.cpu.dcache.ReadReq_mshr_miss_latency::total    653903000                       # number of ReadReq MSHR miss cycles
808system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data     85317499                       # number of WriteReq MSHR miss cycles
809system.cpu.dcache.WriteReq_mshr_miss_latency::total     85317499                       # number of WriteReq MSHR miss cycles
810system.cpu.dcache.SoftPFReq_mshr_miss_latency::cpu.data       962000                       # number of SoftPFReq MSHR miss cycles
811system.cpu.dcache.SoftPFReq_mshr_miss_latency::total       962000                       # number of SoftPFReq MSHR miss cycles
812system.cpu.dcache.demand_mshr_miss_latency::cpu.data    739220499                       # number of demand (read+write) MSHR miss cycles
813system.cpu.dcache.demand_mshr_miss_latency::total    739220499                       # number of demand (read+write) MSHR miss cycles
814system.cpu.dcache.overall_mshr_miss_latency::cpu.data    740182499                       # number of overall MSHR miss cycles
815system.cpu.dcache.overall_mshr_miss_latency::total    740182499                       # number of overall MSHR miss cycles
816system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data     0.002242                       # mshr miss rate for ReadReq accesses
817system.cpu.dcache.ReadReq_mshr_miss_rate::total     0.002242                       # mshr miss rate for ReadReq accesses
818system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data     0.000692                       # mshr miss rate for WriteReq accesses
819system.cpu.dcache.WriteReq_mshr_miss_rate::total     0.000692                       # mshr miss rate for WriteReq accesses
820system.cpu.dcache.SoftPFReq_mshr_miss_rate::cpu.data     0.235417                       # mshr miss rate for SoftPFReq accesses
821system.cpu.dcache.SoftPFReq_mshr_miss_rate::total     0.235417                       # mshr miss rate for SoftPFReq accesses
822system.cpu.dcache.demand_mshr_miss_rate::cpu.data     0.001776                       # mshr miss rate for demand accesses
823system.cpu.dcache.demand_mshr_miss_rate::total     0.001776                       # mshr miss rate for demand accesses
824system.cpu.dcache.overall_mshr_miss_rate::cpu.data     0.001778                       # mshr miss rate for overall accesses
825system.cpu.dcache.overall_mshr_miss_rate::total     0.001778                       # mshr miss rate for overall accesses
826system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 10149.833139                       # average ReadReq mshr miss latency
827system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 10149.833139                       # average ReadReq mshr miss latency
828system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data  9972.822794                       # average WriteReq mshr miss latency
829system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total  9972.822794                       # average WriteReq mshr miss latency
830system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::cpu.data  8513.274336                       # average SoftPFReq mshr miss latency
831system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::total  8513.274336                       # average SoftPFReq mshr miss latency
832system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 10129.083297                       # average overall mshr miss latency
833system.cpu.dcache.demand_avg_mshr_miss_latency::total 10129.083297                       # average overall mshr miss latency
834system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 10126.585295                       # average overall mshr miss latency
835system.cpu.dcache.overall_avg_mshr_miss_latency::total 10126.585295                       # average overall mshr miss latency
836system.cpu.icache.tags.pwrStateResidencyTicks::UNDEFINED  84937723500                       # Cumulative time (in ticks) in various power states
837system.cpu.icache.tags.replacements             53623                       # number of replacements
838system.cpu.icache.tags.tagsinuse           510.594536                       # Cycle average of tags in use
839system.cpu.icache.tags.total_refs            78269055                       # Total number of references to valid blocks.
840system.cpu.icache.tags.sampled_refs             54135                       # Sample count of references to valid blocks.
841system.cpu.icache.tags.avg_refs           1445.812413                       # Average number of references to valid blocks.
842system.cpu.icache.tags.warmup_cycle       84183071500                       # Cycle when the warmup percentage was hit.
843system.cpu.icache.tags.occ_blocks::cpu.inst   510.594536                       # Average occupied blocks per requestor
844system.cpu.icache.tags.occ_percent::cpu.inst     0.997255                       # Average percentage of cache occupancy
845system.cpu.icache.tags.occ_percent::total     0.997255                       # Average percentage of cache occupancy
846system.cpu.icache.tags.occ_task_id_blocks::1024          512                       # Occupied blocks per task id
847system.cpu.icache.tags.age_task_id_blocks_1024::0           83                       # Occupied blocks per task id
848system.cpu.icache.tags.age_task_id_blocks_1024::1          100                       # Occupied blocks per task id
849system.cpu.icache.tags.age_task_id_blocks_1024::2          276                       # Occupied blocks per task id
850system.cpu.icache.tags.age_task_id_blocks_1024::3            2                       # Occupied blocks per task id
851system.cpu.icache.tags.age_task_id_blocks_1024::4           51                       # Occupied blocks per task id
852system.cpu.icache.tags.occ_task_id_percent::1024            1                       # Percentage of cache occupancy per task id
853system.cpu.icache.tags.tag_accesses         156707315                       # Number of tag accesses
854system.cpu.icache.tags.data_accesses        156707315                       # Number of data accesses
855system.cpu.icache.pwrStateResidencyTicks::UNDEFINED  84937723500                       # Cumulative time (in ticks) in various power states
856system.cpu.icache.ReadReq_hits::cpu.inst     78269055                       # number of ReadReq hits
857system.cpu.icache.ReadReq_hits::total        78269055                       # number of ReadReq hits
858system.cpu.icache.demand_hits::cpu.inst      78269055                       # number of demand (read+write) hits
859system.cpu.icache.demand_hits::total         78269055                       # number of demand (read+write) hits
860system.cpu.icache.overall_hits::cpu.inst     78269055                       # number of overall hits
861system.cpu.icache.overall_hits::total        78269055                       # number of overall hits
862system.cpu.icache.ReadReq_misses::cpu.inst        57535                       # number of ReadReq misses
863system.cpu.icache.ReadReq_misses::total         57535                       # number of ReadReq misses
864system.cpu.icache.demand_misses::cpu.inst        57535                       # number of demand (read+write) misses
865system.cpu.icache.demand_misses::total          57535                       # number of demand (read+write) misses
866system.cpu.icache.overall_misses::cpu.inst        57535                       # number of overall misses
867system.cpu.icache.overall_misses::total         57535                       # number of overall misses
868system.cpu.icache.ReadReq_miss_latency::cpu.inst   1155198430                       # number of ReadReq miss cycles
869system.cpu.icache.ReadReq_miss_latency::total   1155198430                       # number of ReadReq miss cycles
870system.cpu.icache.demand_miss_latency::cpu.inst   1155198430                       # number of demand (read+write) miss cycles
871system.cpu.icache.demand_miss_latency::total   1155198430                       # number of demand (read+write) miss cycles
872system.cpu.icache.overall_miss_latency::cpu.inst   1155198430                       # number of overall miss cycles
873system.cpu.icache.overall_miss_latency::total   1155198430                       # number of overall miss cycles
874system.cpu.icache.ReadReq_accesses::cpu.inst     78326590                       # number of ReadReq accesses(hits+misses)
875system.cpu.icache.ReadReq_accesses::total     78326590                       # number of ReadReq accesses(hits+misses)
876system.cpu.icache.demand_accesses::cpu.inst     78326590                       # number of demand (read+write) accesses
877system.cpu.icache.demand_accesses::total     78326590                       # number of demand (read+write) accesses
878system.cpu.icache.overall_accesses::cpu.inst     78326590                       # number of overall (read+write) accesses
879system.cpu.icache.overall_accesses::total     78326590                       # number of overall (read+write) accesses
880system.cpu.icache.ReadReq_miss_rate::cpu.inst     0.000735                       # miss rate for ReadReq accesses
881system.cpu.icache.ReadReq_miss_rate::total     0.000735                       # miss rate for ReadReq accesses
882system.cpu.icache.demand_miss_rate::cpu.inst     0.000735                       # miss rate for demand accesses
883system.cpu.icache.demand_miss_rate::total     0.000735                       # miss rate for demand accesses
884system.cpu.icache.overall_miss_rate::cpu.inst     0.000735                       # miss rate for overall accesses
885system.cpu.icache.overall_miss_rate::total     0.000735                       # miss rate for overall accesses
886system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 20078.185974                       # average ReadReq miss latency
887system.cpu.icache.ReadReq_avg_miss_latency::total 20078.185974                       # average ReadReq miss latency
888system.cpu.icache.demand_avg_miss_latency::cpu.inst 20078.185974                       # average overall miss latency
889system.cpu.icache.demand_avg_miss_latency::total 20078.185974                       # average overall miss latency
890system.cpu.icache.overall_avg_miss_latency::cpu.inst 20078.185974                       # average overall miss latency
891system.cpu.icache.overall_avg_miss_latency::total 20078.185974                       # average overall miss latency
892system.cpu.icache.blocked_cycles::no_mshrs        73195                       # number of cycles access was blocked
893system.cpu.icache.blocked_cycles::no_targets           27                       # number of cycles access was blocked
894system.cpu.icache.blocked::no_mshrs              3246                       # number of cycles access was blocked
895system.cpu.icache.blocked::no_targets               2                       # number of cycles access was blocked
896system.cpu.icache.avg_blocked_cycles::no_mshrs    22.549291                       # average number of cycles each access was blocked
897system.cpu.icache.avg_blocked_cycles::no_targets    13.500000                       # average number of cycles each access was blocked
898system.cpu.icache.writebacks::writebacks        53623                       # number of writebacks
899system.cpu.icache.writebacks::total             53623                       # number of writebacks
900system.cpu.icache.ReadReq_mshr_hits::cpu.inst         3399                       # number of ReadReq MSHR hits
901system.cpu.icache.ReadReq_mshr_hits::total         3399                       # number of ReadReq MSHR hits
902system.cpu.icache.demand_mshr_hits::cpu.inst         3399                       # number of demand (read+write) MSHR hits
903system.cpu.icache.demand_mshr_hits::total         3399                       # number of demand (read+write) MSHR hits
904system.cpu.icache.overall_mshr_hits::cpu.inst         3399                       # number of overall MSHR hits
905system.cpu.icache.overall_mshr_hits::total         3399                       # number of overall MSHR hits
906system.cpu.icache.ReadReq_mshr_misses::cpu.inst        54136                       # number of ReadReq MSHR misses
907system.cpu.icache.ReadReq_mshr_misses::total        54136                       # number of ReadReq MSHR misses
908system.cpu.icache.demand_mshr_misses::cpu.inst        54136                       # number of demand (read+write) MSHR misses
909system.cpu.icache.demand_mshr_misses::total        54136                       # number of demand (read+write) MSHR misses
910system.cpu.icache.overall_mshr_misses::cpu.inst        54136                       # number of overall MSHR misses
911system.cpu.icache.overall_mshr_misses::total        54136                       # number of overall MSHR misses
912system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst   1039886452                       # number of ReadReq MSHR miss cycles
913system.cpu.icache.ReadReq_mshr_miss_latency::total   1039886452                       # number of ReadReq MSHR miss cycles
914system.cpu.icache.demand_mshr_miss_latency::cpu.inst   1039886452                       # number of demand (read+write) MSHR miss cycles
915system.cpu.icache.demand_mshr_miss_latency::total   1039886452                       # number of demand (read+write) MSHR miss cycles
916system.cpu.icache.overall_mshr_miss_latency::cpu.inst   1039886452                       # number of overall MSHR miss cycles
917system.cpu.icache.overall_mshr_miss_latency::total   1039886452                       # number of overall MSHR miss cycles
918system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst     0.000691                       # mshr miss rate for ReadReq accesses
919system.cpu.icache.ReadReq_mshr_miss_rate::total     0.000691                       # mshr miss rate for ReadReq accesses
920system.cpu.icache.demand_mshr_miss_rate::cpu.inst     0.000691                       # mshr miss rate for demand accesses
921system.cpu.icache.demand_mshr_miss_rate::total     0.000691                       # mshr miss rate for demand accesses
922system.cpu.icache.overall_mshr_miss_rate::cpu.inst     0.000691                       # mshr miss rate for overall accesses
923system.cpu.icache.overall_mshr_miss_rate::total     0.000691                       # mshr miss rate for overall accesses
924system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 19208.778853                       # average ReadReq mshr miss latency
925system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 19208.778853                       # average ReadReq mshr miss latency
926system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 19208.778853                       # average overall mshr miss latency
927system.cpu.icache.demand_avg_mshr_miss_latency::total 19208.778853                       # average overall mshr miss latency
928system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 19208.778853                       # average overall mshr miss latency
929system.cpu.icache.overall_avg_mshr_miss_latency::total 19208.778853                       # average overall mshr miss latency
930system.cpu.l2cache.prefetcher.pwrStateResidencyTicks::UNDEFINED  84937723500                       # Cumulative time (in ticks) in various power states
931system.cpu.l2cache.prefetcher.num_hwpf_issued         9269                       # number of hwpf issued
932system.cpu.l2cache.prefetcher.pfIdentified         9269                       # number of prefetch candidates identified
933system.cpu.l2cache.prefetcher.pfBufferHit            0                       # number of redundant prefetches already in prefetch queue
934system.cpu.l2cache.prefetcher.pfInCache             0                       # number of redundant prefetches already in cache/mshr dropped
935system.cpu.l2cache.prefetcher.pfRemovedFull            0                       # number of prefetches dropped due to prefetch queue size
936system.cpu.l2cache.prefetcher.pfSpanPage         1371                       # number of prefetches not generated due to page crossing
937system.cpu.l2cache.tags.pwrStateResidencyTicks::UNDEFINED  84937723500                       # Cumulative time (in ticks) in various power states
938system.cpu.l2cache.tags.replacements                0                       # number of replacements
939system.cpu.l2cache.tags.tagsinuse         2141.370901                       # Cycle average of tags in use
940system.cpu.l2cache.tags.total_refs             157591                       # Total number of references to valid blocks.
941system.cpu.l2cache.tags.sampled_refs             3198                       # Sample count of references to valid blocks.
942system.cpu.l2cache.tags.avg_refs            49.277986                       # Average number of references to valid blocks.
943system.cpu.l2cache.tags.warmup_cycle                0                       # Cycle when the warmup percentage was hit.
944system.cpu.l2cache.tags.occ_blocks::writebacks  1986.257511                       # Average occupied blocks per requestor
945system.cpu.l2cache.tags.occ_blocks::cpu.l2cache.prefetcher   155.113391                       # Average occupied blocks per requestor
946system.cpu.l2cache.tags.occ_percent::writebacks     0.121232                       # Average percentage of cache occupancy
947system.cpu.l2cache.tags.occ_percent::cpu.l2cache.prefetcher     0.009467                       # Average percentage of cache occupancy
948system.cpu.l2cache.tags.occ_percent::total     0.130699                       # Average percentage of cache occupancy
949system.cpu.l2cache.tags.occ_task_id_blocks::1022          254                       # Occupied blocks per task id
950system.cpu.l2cache.tags.occ_task_id_blocks::1024         2944                       # Occupied blocks per task id
951system.cpu.l2cache.tags.age_task_id_blocks_1022::0            2                       # Occupied blocks per task id
952system.cpu.l2cache.tags.age_task_id_blocks_1022::1           24                       # Occupied blocks per task id
953system.cpu.l2cache.tags.age_task_id_blocks_1022::2           87                       # Occupied blocks per task id
954system.cpu.l2cache.tags.age_task_id_blocks_1022::4          141                       # Occupied blocks per task id
955system.cpu.l2cache.tags.age_task_id_blocks_1024::0           79                       # Occupied blocks per task id
956system.cpu.l2cache.tags.age_task_id_blocks_1024::1          194                       # Occupied blocks per task id
957system.cpu.l2cache.tags.age_task_id_blocks_1024::2          856                       # Occupied blocks per task id
958system.cpu.l2cache.tags.age_task_id_blocks_1024::3          162                       # Occupied blocks per task id
959system.cpu.l2cache.tags.age_task_id_blocks_1024::4         1653                       # Occupied blocks per task id
960system.cpu.l2cache.tags.occ_task_id_percent::1022     0.015503                       # Percentage of cache occupancy per task id
961system.cpu.l2cache.tags.occ_task_id_percent::1024     0.179688                       # Percentage of cache occupancy per task id
962system.cpu.l2cache.tags.tag_accesses          3955418                       # Number of tag accesses
963system.cpu.l2cache.tags.data_accesses         3955418                       # Number of data accesses
964system.cpu.l2cache.pwrStateResidencyTicks::UNDEFINED  84937723500                       # Cumulative time (in ticks) in various power states
965system.cpu.l2cache.WritebackDirty_hits::writebacks        64698                       # number of WritebackDirty hits
966system.cpu.l2cache.WritebackDirty_hits::total        64698                       # number of WritebackDirty hits
967system.cpu.l2cache.WritebackClean_hits::writebacks        51033                       # number of WritebackClean hits
968system.cpu.l2cache.WritebackClean_hits::total        51033                       # number of WritebackClean hits
969system.cpu.l2cache.ReadExReq_hits::cpu.data         8387                       # number of ReadExReq hits
970system.cpu.l2cache.ReadExReq_hits::total         8387                       # number of ReadExReq hits
971system.cpu.l2cache.ReadCleanReq_hits::cpu.inst        44953                       # number of ReadCleanReq hits
972system.cpu.l2cache.ReadCleanReq_hits::total        44953                       # number of ReadCleanReq hits
973system.cpu.l2cache.ReadSharedReq_hits::cpu.data        62632                       # number of ReadSharedReq hits
974system.cpu.l2cache.ReadSharedReq_hits::total        62632                       # number of ReadSharedReq hits
975system.cpu.l2cache.demand_hits::cpu.inst        44953                       # number of demand (read+write) hits
976system.cpu.l2cache.demand_hits::cpu.data        71019                       # number of demand (read+write) hits
977system.cpu.l2cache.demand_hits::total          115972                       # number of demand (read+write) hits
978system.cpu.l2cache.overall_hits::cpu.inst        44953                       # number of overall hits
979system.cpu.l2cache.overall_hits::cpu.data        71019                       # number of overall hits
980system.cpu.l2cache.overall_hits::total         115972                       # number of overall hits
981system.cpu.l2cache.ReadExReq_misses::cpu.data          235                       # number of ReadExReq misses
982system.cpu.l2cache.ReadExReq_misses::total          235                       # number of ReadExReq misses
983system.cpu.l2cache.ReadCleanReq_misses::cpu.inst         9183                       # number of ReadCleanReq misses
984system.cpu.l2cache.ReadCleanReq_misses::total         9183                       # number of ReadCleanReq misses
985system.cpu.l2cache.ReadSharedReq_misses::cpu.data         1839                       # number of ReadSharedReq misses
986system.cpu.l2cache.ReadSharedReq_misses::total         1839                       # number of ReadSharedReq misses
987system.cpu.l2cache.demand_misses::cpu.inst         9183                       # number of demand (read+write) misses
988system.cpu.l2cache.demand_misses::cpu.data         2074                       # number of demand (read+write) misses
989system.cpu.l2cache.demand_misses::total         11257                       # number of demand (read+write) misses
990system.cpu.l2cache.overall_misses::cpu.inst         9183                       # number of overall misses
991system.cpu.l2cache.overall_misses::cpu.data         2074                       # number of overall misses
992system.cpu.l2cache.overall_misses::total        11257                       # number of overall misses
993system.cpu.l2cache.ReadExReq_miss_latency::cpu.data     18101500                       # number of ReadExReq miss cycles
994system.cpu.l2cache.ReadExReq_miss_latency::total     18101500                       # number of ReadExReq miss cycles
995system.cpu.l2cache.ReadCleanReq_miss_latency::cpu.inst    689865000                       # number of ReadCleanReq miss cycles
996system.cpu.l2cache.ReadCleanReq_miss_latency::total    689865000                       # number of ReadCleanReq miss cycles
997system.cpu.l2cache.ReadSharedReq_miss_latency::cpu.data    142794500                       # number of ReadSharedReq miss cycles
998system.cpu.l2cache.ReadSharedReq_miss_latency::total    142794500                       # number of ReadSharedReq miss cycles
999system.cpu.l2cache.demand_miss_latency::cpu.inst    689865000                       # number of demand (read+write) miss cycles
1000system.cpu.l2cache.demand_miss_latency::cpu.data    160896000                       # number of demand (read+write) miss cycles
1001system.cpu.l2cache.demand_miss_latency::total    850761000                       # number of demand (read+write) miss cycles
1002system.cpu.l2cache.overall_miss_latency::cpu.inst    689865000                       # number of overall miss cycles
1003system.cpu.l2cache.overall_miss_latency::cpu.data    160896000                       # number of overall miss cycles
1004system.cpu.l2cache.overall_miss_latency::total    850761000                       # number of overall miss cycles
1005system.cpu.l2cache.WritebackDirty_accesses::writebacks        64698                       # number of WritebackDirty accesses(hits+misses)
1006system.cpu.l2cache.WritebackDirty_accesses::total        64698                       # number of WritebackDirty accesses(hits+misses)
1007system.cpu.l2cache.WritebackClean_accesses::writebacks        51033                       # number of WritebackClean accesses(hits+misses)
1008system.cpu.l2cache.WritebackClean_accesses::total        51033                       # number of WritebackClean accesses(hits+misses)
1009system.cpu.l2cache.ReadExReq_accesses::cpu.data         8622                       # number of ReadExReq accesses(hits+misses)
1010system.cpu.l2cache.ReadExReq_accesses::total         8622                       # number of ReadExReq accesses(hits+misses)
1011system.cpu.l2cache.ReadCleanReq_accesses::cpu.inst        54136                       # number of ReadCleanReq accesses(hits+misses)
1012system.cpu.l2cache.ReadCleanReq_accesses::total        54136                       # number of ReadCleanReq accesses(hits+misses)
1013system.cpu.l2cache.ReadSharedReq_accesses::cpu.data        64471                       # number of ReadSharedReq accesses(hits+misses)
1014system.cpu.l2cache.ReadSharedReq_accesses::total        64471                       # number of ReadSharedReq accesses(hits+misses)
1015system.cpu.l2cache.demand_accesses::cpu.inst        54136                       # number of demand (read+write) accesses
1016system.cpu.l2cache.demand_accesses::cpu.data        73093                       # number of demand (read+write) accesses
1017system.cpu.l2cache.demand_accesses::total       127229                       # number of demand (read+write) accesses
1018system.cpu.l2cache.overall_accesses::cpu.inst        54136                       # number of overall (read+write) accesses
1019system.cpu.l2cache.overall_accesses::cpu.data        73093                       # number of overall (read+write) accesses
1020system.cpu.l2cache.overall_accesses::total       127229                       # number of overall (read+write) accesses
1021system.cpu.l2cache.ReadExReq_miss_rate::cpu.data     0.027256                       # miss rate for ReadExReq accesses
1022system.cpu.l2cache.ReadExReq_miss_rate::total     0.027256                       # miss rate for ReadExReq accesses
1023system.cpu.l2cache.ReadCleanReq_miss_rate::cpu.inst     0.169628                       # miss rate for ReadCleanReq accesses
1024system.cpu.l2cache.ReadCleanReq_miss_rate::total     0.169628                       # miss rate for ReadCleanReq accesses
1025system.cpu.l2cache.ReadSharedReq_miss_rate::cpu.data     0.028524                       # miss rate for ReadSharedReq accesses
1026system.cpu.l2cache.ReadSharedReq_miss_rate::total     0.028524                       # miss rate for ReadSharedReq accesses
1027system.cpu.l2cache.demand_miss_rate::cpu.inst     0.169628                       # miss rate for demand accesses
1028system.cpu.l2cache.demand_miss_rate::cpu.data     0.028375                       # miss rate for demand accesses
1029system.cpu.l2cache.demand_miss_rate::total     0.088478                       # miss rate for demand accesses
1030system.cpu.l2cache.overall_miss_rate::cpu.inst     0.169628                       # miss rate for overall accesses
1031system.cpu.l2cache.overall_miss_rate::cpu.data     0.028375                       # miss rate for overall accesses
1032system.cpu.l2cache.overall_miss_rate::total     0.088478                       # miss rate for overall accesses
1033system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 77027.659574                       # average ReadExReq miss latency
1034system.cpu.l2cache.ReadExReq_avg_miss_latency::total 77027.659574                       # average ReadExReq miss latency
1035system.cpu.l2cache.ReadCleanReq_avg_miss_latency::cpu.inst 75124.142437                       # average ReadCleanReq miss latency
1036system.cpu.l2cache.ReadCleanReq_avg_miss_latency::total 75124.142437                       # average ReadCleanReq miss latency
1037system.cpu.l2cache.ReadSharedReq_avg_miss_latency::cpu.data 77647.906471                       # average ReadSharedReq miss latency
1038system.cpu.l2cache.ReadSharedReq_avg_miss_latency::total 77647.906471                       # average ReadSharedReq miss latency
1039system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 75124.142437                       # average overall miss latency
1040system.cpu.l2cache.demand_avg_miss_latency::cpu.data 77577.627772                       # average overall miss latency
1041system.cpu.l2cache.demand_avg_miss_latency::total 75576.174825                       # average overall miss latency
1042system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 75124.142437                       # average overall miss latency
1043system.cpu.l2cache.overall_avg_miss_latency::cpu.data 77577.627772                       # average overall miss latency
1044system.cpu.l2cache.overall_avg_miss_latency::total 75576.174825                       # average overall miss latency
1045system.cpu.l2cache.blocked_cycles::no_mshrs            0                       # number of cycles access was blocked
1046system.cpu.l2cache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
1047system.cpu.l2cache.blocked::no_mshrs                0                       # number of cycles access was blocked
1048system.cpu.l2cache.blocked::no_targets              0                       # number of cycles access was blocked
1049system.cpu.l2cache.avg_blocked_cycles::no_mshrs          nan                       # average number of cycles each access was blocked
1050system.cpu.l2cache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
1051system.cpu.l2cache.ReadExReq_mshr_hits::cpu.data            1                       # number of ReadExReq MSHR hits
1052system.cpu.l2cache.ReadExReq_mshr_hits::total            1                       # number of ReadExReq MSHR hits
1053system.cpu.l2cache.ReadCleanReq_mshr_hits::cpu.inst            5                       # number of ReadCleanReq MSHR hits
1054system.cpu.l2cache.ReadCleanReq_mshr_hits::total            5                       # number of ReadCleanReq MSHR hits
1055system.cpu.l2cache.ReadSharedReq_mshr_hits::cpu.data            9                       # number of ReadSharedReq MSHR hits
1056system.cpu.l2cache.ReadSharedReq_mshr_hits::total            9                       # number of ReadSharedReq MSHR hits
1057system.cpu.l2cache.demand_mshr_hits::cpu.inst            5                       # number of demand (read+write) MSHR hits
1058system.cpu.l2cache.demand_mshr_hits::cpu.data           10                       # number of demand (read+write) MSHR hits
1059system.cpu.l2cache.demand_mshr_hits::total           15                       # number of demand (read+write) MSHR hits
1060system.cpu.l2cache.overall_mshr_hits::cpu.inst            5                       # number of overall MSHR hits
1061system.cpu.l2cache.overall_mshr_hits::cpu.data           10                       # number of overall MSHR hits
1062system.cpu.l2cache.overall_mshr_hits::total           15                       # number of overall MSHR hits
1063system.cpu.l2cache.HardPFReq_mshr_misses::cpu.l2cache.prefetcher         2007                       # number of HardPFReq MSHR misses
1064system.cpu.l2cache.HardPFReq_mshr_misses::total         2007                       # number of HardPFReq MSHR misses
1065system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data          234                       # number of ReadExReq MSHR misses
1066system.cpu.l2cache.ReadExReq_mshr_misses::total          234                       # number of ReadExReq MSHR misses
1067system.cpu.l2cache.ReadCleanReq_mshr_misses::cpu.inst         9178                       # number of ReadCleanReq MSHR misses
1068system.cpu.l2cache.ReadCleanReq_mshr_misses::total         9178                       # number of ReadCleanReq MSHR misses
1069system.cpu.l2cache.ReadSharedReq_mshr_misses::cpu.data         1830                       # number of ReadSharedReq MSHR misses
1070system.cpu.l2cache.ReadSharedReq_mshr_misses::total         1830                       # number of ReadSharedReq MSHR misses
1071system.cpu.l2cache.demand_mshr_misses::cpu.inst         9178                       # number of demand (read+write) MSHR misses
1072system.cpu.l2cache.demand_mshr_misses::cpu.data         2064                       # number of demand (read+write) MSHR misses
1073system.cpu.l2cache.demand_mshr_misses::total        11242                       # number of demand (read+write) MSHR misses
1074system.cpu.l2cache.overall_mshr_misses::cpu.inst         9178                       # number of overall MSHR misses
1075system.cpu.l2cache.overall_mshr_misses::cpu.data         2064                       # number of overall MSHR misses
1076system.cpu.l2cache.overall_mshr_misses::cpu.l2cache.prefetcher         2007                       # number of overall MSHR misses
1077system.cpu.l2cache.overall_mshr_misses::total        13249                       # number of overall MSHR misses
1078system.cpu.l2cache.HardPFReq_mshr_miss_latency::cpu.l2cache.prefetcher     68828649                       # number of HardPFReq MSHR miss cycles
1079system.cpu.l2cache.HardPFReq_mshr_miss_latency::total     68828649                       # number of HardPFReq MSHR miss cycles
1080system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data     16491500                       # number of ReadExReq MSHR miss cycles
1081system.cpu.l2cache.ReadExReq_mshr_miss_latency::total     16491500                       # number of ReadExReq MSHR miss cycles
1082system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::cpu.inst    634496500                       # number of ReadCleanReq MSHR miss cycles
1083system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::total    634496500                       # number of ReadCleanReq MSHR miss cycles
1084system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::cpu.data    131272000                       # number of ReadSharedReq MSHR miss cycles
1085system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::total    131272000                       # number of ReadSharedReq MSHR miss cycles
1086system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst    634496500                       # number of demand (read+write) MSHR miss cycles
1087system.cpu.l2cache.demand_mshr_miss_latency::cpu.data    147763500                       # number of demand (read+write) MSHR miss cycles
1088system.cpu.l2cache.demand_mshr_miss_latency::total    782260000                       # number of demand (read+write) MSHR miss cycles
1089system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst    634496500                       # number of overall MSHR miss cycles
1090system.cpu.l2cache.overall_mshr_miss_latency::cpu.data    147763500                       # number of overall MSHR miss cycles
1091system.cpu.l2cache.overall_mshr_miss_latency::cpu.l2cache.prefetcher     68828649                       # number of overall MSHR miss cycles
1092system.cpu.l2cache.overall_mshr_miss_latency::total    851088649                       # number of overall MSHR miss cycles
1093system.cpu.l2cache.HardPFReq_mshr_miss_rate::cpu.l2cache.prefetcher          inf                       # mshr miss rate for HardPFReq accesses
1094system.cpu.l2cache.HardPFReq_mshr_miss_rate::total          inf                       # mshr miss rate for HardPFReq accesses
1095system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data     0.027140                       # mshr miss rate for ReadExReq accesses
1096system.cpu.l2cache.ReadExReq_mshr_miss_rate::total     0.027140                       # mshr miss rate for ReadExReq accesses
1097system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::cpu.inst     0.169536                       # mshr miss rate for ReadCleanReq accesses
1098system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::total     0.169536                       # mshr miss rate for ReadCleanReq accesses
1099system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::cpu.data     0.028385                       # mshr miss rate for ReadSharedReq accesses
1100system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::total     0.028385                       # mshr miss rate for ReadSharedReq accesses
1101system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst     0.169536                       # mshr miss rate for demand accesses
1102system.cpu.l2cache.demand_mshr_miss_rate::cpu.data     0.028238                       # mshr miss rate for demand accesses
1103system.cpu.l2cache.demand_mshr_miss_rate::total     0.088360                       # mshr miss rate for demand accesses
1104system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst     0.169536                       # mshr miss rate for overall accesses
1105system.cpu.l2cache.overall_mshr_miss_rate::cpu.data     0.028238                       # mshr miss rate for overall accesses
1106system.cpu.l2cache.overall_mshr_miss_rate::cpu.l2cache.prefetcher          inf                       # mshr miss rate for overall accesses
1107system.cpu.l2cache.overall_mshr_miss_rate::total     0.104135                       # mshr miss rate for overall accesses
1108system.cpu.l2cache.HardPFReq_avg_mshr_miss_latency::cpu.l2cache.prefetcher 34294.294469                       # average HardPFReq mshr miss latency
1109system.cpu.l2cache.HardPFReq_avg_mshr_miss_latency::total 34294.294469                       # average HardPFReq mshr miss latency
1110system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 70476.495726                       # average ReadExReq mshr miss latency
1111system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 70476.495726                       # average ReadExReq mshr miss latency
1112system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::cpu.inst 69132.327304                       # average ReadCleanReq mshr miss latency
1113system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::total 69132.327304                       # average ReadCleanReq mshr miss latency
1114system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.data 71733.333333                       # average ReadSharedReq mshr miss latency
1115system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::total 71733.333333                       # average ReadSharedReq mshr miss latency
1116system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 69132.327304                       # average overall mshr miss latency
1117system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 71590.843023                       # average overall mshr miss latency
1118system.cpu.l2cache.demand_avg_mshr_miss_latency::total 69583.703967                       # average overall mshr miss latency
1119system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 69132.327304                       # average overall mshr miss latency
1120system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 71590.843023                       # average overall mshr miss latency
1121system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.l2cache.prefetcher 34294.294469                       # average overall mshr miss latency
1122system.cpu.l2cache.overall_avg_mshr_miss_latency::total 64237.953732                       # average overall mshr miss latency
1123system.cpu.toL2Bus.snoop_filter.tot_requests       253433                       # Total number of requests made to the snoop filter.
1124system.cpu.toL2Bus.snoop_filter.hit_single_requests       126224                       # Number of requests hitting in the snoop filter with a single holder of the requested data.
1125system.cpu.toL2Bus.snoop_filter.hit_multi_requests        10473                       # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data.
1126system.cpu.toL2Bus.snoop_filter.tot_snoops        11905                       # Total number of snoops made to the snoop filter.
1127system.cpu.toL2Bus.snoop_filter.hit_single_snoops         3377                       # Number of snoops hitting in the snoop filter with a single holder of the requested data.
1128system.cpu.toL2Bus.snoop_filter.hit_multi_snoops         8528                       # Number of snoops hitting in the snoop filter with multiple (>1) holders of the requested data.
1129system.cpu.toL2Bus.pwrStateResidencyTicks::UNDEFINED  84937723500                       # Cumulative time (in ticks) in various power states
1130system.cpu.toL2Bus.trans_dist::ReadResp        118606                       # Transaction distribution
1131system.cpu.toL2Bus.trans_dist::WritebackDirty        64698                       # Transaction distribution
1132system.cpu.toL2Bus.trans_dist::WritebackClean        61506                       # Transaction distribution
1133system.cpu.toL2Bus.trans_dist::CleanEvict        11007                       # Transaction distribution
1134system.cpu.toL2Bus.trans_dist::HardPFReq         2350                       # Transaction distribution
1135system.cpu.toL2Bus.trans_dist::ReadExReq         8622                       # Transaction distribution
1136system.cpu.toL2Bus.trans_dist::ReadExResp         8622                       # Transaction distribution
1137system.cpu.toL2Bus.trans_dist::ReadCleanReq        54136                       # Transaction distribution
1138system.cpu.toL2Bus.trans_dist::ReadSharedReq        64471                       # Transaction distribution
1139system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side       161894                       # Packet count per connected master and slave (bytes)
1140system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side       218767                       # Packet count per connected master and slave (bytes)
1141system.cpu.toL2Bus.pkt_count::total            380661                       # Packet count per connected master and slave (bytes)
1142system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side      6896512                       # Cumulative packet size per connected master and slave (bytes)
1143system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side      9323136                       # Cumulative packet size per connected master and slave (bytes)
1144system.cpu.toL2Bus.pkt_size::total           16219648                       # Cumulative packet size per connected master and slave (bytes)
1145system.cpu.toL2Bus.snoops                       13357                       # Total snoops (count)
1146system.cpu.toL2Bus.snoop_fanout::samples       140586                       # Request fanout histogram
1147system.cpu.toL2Bus.snoop_fanout::mean        0.219979                       # Request fanout histogram
1148system.cpu.toL2Bus.snoop_fanout::stdev       0.541213                       # Request fanout histogram
1149system.cpu.toL2Bus.snoop_fanout::underflows            0      0.00%      0.00% # Request fanout histogram
1150system.cpu.toL2Bus.snoop_fanout::0             118188     84.07%     84.07% # Request fanout histogram
1151system.cpu.toL2Bus.snoop_fanout::1              13870      9.87%     93.93% # Request fanout histogram
1152system.cpu.toL2Bus.snoop_fanout::2               8528      6.07%    100.00% # Request fanout histogram
1153system.cpu.toL2Bus.snoop_fanout::overflows            0      0.00%    100.00% # Request fanout histogram
1154system.cpu.toL2Bus.snoop_fanout::min_value            0                       # Request fanout histogram
1155system.cpu.toL2Bus.snoop_fanout::max_value            2                       # Request fanout histogram
1156system.cpu.toL2Bus.snoop_fanout::total         140586                       # Request fanout histogram
1157system.cpu.toL2Bus.reqLayer0.occupancy      252920500                       # Layer occupancy (ticks)
1158system.cpu.toL2Bus.reqLayer0.utilization          0.3                       # Layer utilization (%)
1159system.cpu.toL2Bus.respLayer0.occupancy      81207989                       # Layer occupancy (ticks)
1160system.cpu.toL2Bus.respLayer0.utilization          0.1                       # Layer utilization (%)
1161system.cpu.toL2Bus.respLayer1.occupancy     109644490                       # Layer occupancy (ticks)
1162system.cpu.toL2Bus.respLayer1.utilization          0.1                       # Layer utilization (%)
1163system.membus.pwrStateResidencyTicks::UNDEFINED  84937723500                       # Cumulative time (in ticks) in various power states
1164system.membus.trans_dist::ReadResp              12116                       # Transaction distribution
1165system.membus.trans_dist::ReadExReq               234                       # Transaction distribution
1166system.membus.trans_dist::ReadExResp              234                       # Transaction distribution
1167system.membus.trans_dist::ReadSharedReq         12117                       # Transaction distribution
1168system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port        24701                       # Packet count per connected master and slave (bytes)
1169system.membus.pkt_count::total                  24701                       # Packet count per connected master and slave (bytes)
1170system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port       790400                       # Cumulative packet size per connected master and slave (bytes)
1171system.membus.pkt_size::total                  790400                       # Cumulative packet size per connected master and slave (bytes)
1172system.membus.snoops                                0                       # Total snoops (count)
1173system.membus.snoop_fanout::samples             12351                       # Request fanout histogram
1174system.membus.snoop_fanout::mean                    0                       # Request fanout histogram
1175system.membus.snoop_fanout::stdev                   0                       # Request fanout histogram
1176system.membus.snoop_fanout::underflows              0      0.00%      0.00% # Request fanout histogram
1177system.membus.snoop_fanout::0                   12351    100.00%    100.00% # Request fanout histogram
1178system.membus.snoop_fanout::1                       0      0.00%    100.00% # Request fanout histogram
1179system.membus.snoop_fanout::overflows               0      0.00%    100.00% # Request fanout histogram
1180system.membus.snoop_fanout::min_value               0                       # Request fanout histogram
1181system.membus.snoop_fanout::max_value               0                       # Request fanout histogram
1182system.membus.snoop_fanout::total               12351                       # Request fanout histogram
1183system.membus.reqLayer0.occupancy            15618188                       # Layer occupancy (ticks)
1184system.membus.reqLayer0.utilization               0.0                       # Layer utilization (%)
1185system.membus.respLayer1.occupancy           66520835                       # Layer occupancy (ticks)
1186system.membus.respLayer1.utilization              0.1                       # Layer utilization (%)
1187
1188---------- End Simulation Statistics   ----------
1189