stats.txt revision 9613:0245dca0f2a2
1
2---------- Begin Simulation Statistics ----------
3sim_seconds                                  0.517386                       # Number of seconds simulated
4sim_ticks                                517386284000                       # Number of ticks simulated
5final_tick                               517386284000                       # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
6sim_freq                                 1000000000000                       # Frequency of simulated ticks
7host_inst_rate                                 116249                       # Simulator instruction rate (inst/s)
8host_op_rate                                   129685                       # Simulator op (including micro ops) rate (op/s)
9host_tick_rate                               38940374                       # Simulator tick rate (ticks/s)
10host_mem_usage                                 515484                       # Number of bytes of host memory used
11host_seconds                                 13286.63                       # Real time elapsed on the host
12sim_insts                                  1544563023                       # Number of instructions simulated
13sim_ops                                    1723073835                       # Number of ops (including micro ops) simulated
14system.physmem.bytes_read::cpu.inst             48320                       # Number of bytes read from this memory
15system.physmem.bytes_read::cpu.data         143753728                       # Number of bytes read from this memory
16system.physmem.bytes_read::total            143802048                       # Number of bytes read from this memory
17system.physmem.bytes_inst_read::cpu.inst        48320                       # Number of instructions bytes read from this memory
18system.physmem.bytes_inst_read::total           48320                       # Number of instructions bytes read from this memory
19system.physmem.bytes_written::writebacks     70452928                       # Number of bytes written to this memory
20system.physmem.bytes_written::total          70452928                       # Number of bytes written to this memory
21system.physmem.num_reads::cpu.inst                755                       # Number of read requests responded to by this memory
22system.physmem.num_reads::cpu.data            2246152                       # Number of read requests responded to by this memory
23system.physmem.num_reads::total               2246907                       # Number of read requests responded to by this memory
24system.physmem.num_writes::writebacks         1100827                       # Number of write requests responded to by this memory
25system.physmem.num_writes::total              1100827                       # Number of write requests responded to by this memory
26system.physmem.bw_read::cpu.inst                93393                       # Total read bandwidth from this memory (bytes/s)
27system.physmem.bw_read::cpu.data            277846036                       # Total read bandwidth from this memory (bytes/s)
28system.physmem.bw_read::total               277939428                       # Total read bandwidth from this memory (bytes/s)
29system.physmem.bw_inst_read::cpu.inst           93393                       # Instruction read bandwidth from this memory (bytes/s)
30system.physmem.bw_inst_read::total              93393                       # Instruction read bandwidth from this memory (bytes/s)
31system.physmem.bw_write::writebacks         136170846                       # Write bandwidth from this memory (bytes/s)
32system.physmem.bw_write::total              136170846                       # Write bandwidth from this memory (bytes/s)
33system.physmem.bw_total::writebacks         136170846                       # Total bandwidth to/from this memory (bytes/s)
34system.physmem.bw_total::cpu.inst               93393                       # Total bandwidth to/from this memory (bytes/s)
35system.physmem.bw_total::cpu.data           277846036                       # Total bandwidth to/from this memory (bytes/s)
36system.physmem.bw_total::total              414110274                       # Total bandwidth to/from this memory (bytes/s)
37system.physmem.readReqs                       2246907                       # Total number of read requests seen
38system.physmem.writeReqs                      1100827                       # Total number of write requests seen
39system.physmem.cpureqs                        3347751                       # Reqs generatd by CPU via cache - shady
40system.physmem.bytesRead                    143802048                       # Total number of bytes read from memory
41system.physmem.bytesWritten                  70452928                       # Total number of bytes written to memory
42system.physmem.bytesConsumedRd              143802048                       # bytesRead derated as per pkt->getSize()
43system.physmem.bytesConsumedWr               70452928                       # bytesWritten derated as per pkt->getSize()
44system.physmem.servicedByWrQ                      626                       # Number of read reqs serviced by write Q
45system.physmem.neitherReadNorWrite                  0                       # Reqs where no action is needed
46system.physmem.perBankRdReqs::0                141345                       # Track reads on a per bank basis
47system.physmem.perBankRdReqs::1                139694                       # Track reads on a per bank basis
48system.physmem.perBankRdReqs::2                141615                       # Track reads on a per bank basis
49system.physmem.perBankRdReqs::3                141701                       # Track reads on a per bank basis
50system.physmem.perBankRdReqs::4                142344                       # Track reads on a per bank basis
51system.physmem.perBankRdReqs::5                140081                       # Track reads on a per bank basis
52system.physmem.perBankRdReqs::6                141241                       # Track reads on a per bank basis
53system.physmem.perBankRdReqs::7                140671                       # Track reads on a per bank basis
54system.physmem.perBankRdReqs::8                138680                       # Track reads on a per bank basis
55system.physmem.perBankRdReqs::9                136252                       # Track reads on a per bank basis
56system.physmem.perBankRdReqs::10               140704                       # Track reads on a per bank basis
57system.physmem.perBankRdReqs::11               140722                       # Track reads on a per bank basis
58system.physmem.perBankRdReqs::12               141030                       # Track reads on a per bank basis
59system.physmem.perBankRdReqs::13               139261                       # Track reads on a per bank basis
60system.physmem.perBankRdReqs::14               139241                       # Track reads on a per bank basis
61system.physmem.perBankRdReqs::15               141699                       # Track reads on a per bank basis
62system.physmem.perBankWrReqs::0                 69025                       # Track writes on a per bank basis
63system.physmem.perBankWrReqs::1                 68435                       # Track writes on a per bank basis
64system.physmem.perBankWrReqs::2                 69163                       # Track writes on a per bank basis
65system.physmem.perBankWrReqs::3                 69463                       # Track writes on a per bank basis
66system.physmem.perBankWrReqs::4                 69359                       # Track writes on a per bank basis
67system.physmem.perBankWrReqs::5                 68971                       # Track writes on a per bank basis
68system.physmem.perBankWrReqs::6                 69032                       # Track writes on a per bank basis
69system.physmem.perBankWrReqs::7                 68404                       # Track writes on a per bank basis
70system.physmem.perBankWrReqs::8                 67870                       # Track writes on a per bank basis
71system.physmem.perBankWrReqs::9                 66992                       # Track writes on a per bank basis
72system.physmem.perBankWrReqs::10                69579                       # Track writes on a per bank basis
73system.physmem.perBankWrReqs::11                69317                       # Track writes on a per bank basis
74system.physmem.perBankWrReqs::12                69127                       # Track writes on a per bank basis
75system.physmem.perBankWrReqs::13                68645                       # Track writes on a per bank basis
76system.physmem.perBankWrReqs::14                68513                       # Track writes on a per bank basis
77system.physmem.perBankWrReqs::15                68932                       # Track writes on a per bank basis
78system.physmem.numRdRetry                           0                       # Number of times rd buffer was full causing retry
79system.physmem.numWrRetry                          17                       # Number of times wr buffer was full causing retry
80system.physmem.totGap                    517386204500                       # Total gap between requests
81system.physmem.readPktSize::0                       0                       # Categorize read packet sizes
82system.physmem.readPktSize::1                       0                       # Categorize read packet sizes
83system.physmem.readPktSize::2                       0                       # Categorize read packet sizes
84system.physmem.readPktSize::3                       0                       # Categorize read packet sizes
85system.physmem.readPktSize::4                       0                       # Categorize read packet sizes
86system.physmem.readPktSize::5                       0                       # Categorize read packet sizes
87system.physmem.readPktSize::6                 2246907                       # Categorize read packet sizes
88system.physmem.writePktSize::0                      0                       # Categorize write packet sizes
89system.physmem.writePktSize::1                      0                       # Categorize write packet sizes
90system.physmem.writePktSize::2                      0                       # Categorize write packet sizes
91system.physmem.writePktSize::3                      0                       # Categorize write packet sizes
92system.physmem.writePktSize::4                      0                       # Categorize write packet sizes
93system.physmem.writePktSize::5                      0                       # Categorize write packet sizes
94system.physmem.writePktSize::6                1100827                       # Categorize write packet sizes
95system.physmem.rdQLenPdf::0                   1563682                       # What read queue length does an incoming req see
96system.physmem.rdQLenPdf::1                    451240                       # What read queue length does an incoming req see
97system.physmem.rdQLenPdf::2                    162530                       # What read queue length does an incoming req see
98system.physmem.rdQLenPdf::3                     68808                       # What read queue length does an incoming req see
99system.physmem.rdQLenPdf::4                        18                       # What read queue length does an incoming req see
100system.physmem.rdQLenPdf::5                         3                       # What read queue length does an incoming req see
101system.physmem.rdQLenPdf::6                         0                       # What read queue length does an incoming req see
102system.physmem.rdQLenPdf::7                         0                       # What read queue length does an incoming req see
103system.physmem.rdQLenPdf::8                         0                       # What read queue length does an incoming req see
104system.physmem.rdQLenPdf::9                         0                       # What read queue length does an incoming req see
105system.physmem.rdQLenPdf::10                        0                       # What read queue length does an incoming req see
106system.physmem.rdQLenPdf::11                        0                       # What read queue length does an incoming req see
107system.physmem.rdQLenPdf::12                        0                       # What read queue length does an incoming req see
108system.physmem.rdQLenPdf::13                        0                       # What read queue length does an incoming req see
109system.physmem.rdQLenPdf::14                        0                       # What read queue length does an incoming req see
110system.physmem.rdQLenPdf::15                        0                       # What read queue length does an incoming req see
111system.physmem.rdQLenPdf::16                        0                       # What read queue length does an incoming req see
112system.physmem.rdQLenPdf::17                        0                       # What read queue length does an incoming req see
113system.physmem.rdQLenPdf::18                        0                       # What read queue length does an incoming req see
114system.physmem.rdQLenPdf::19                        0                       # What read queue length does an incoming req see
115system.physmem.rdQLenPdf::20                        0                       # What read queue length does an incoming req see
116system.physmem.rdQLenPdf::21                        0                       # What read queue length does an incoming req see
117system.physmem.rdQLenPdf::22                        0                       # What read queue length does an incoming req see
118system.physmem.rdQLenPdf::23                        0                       # What read queue length does an incoming req see
119system.physmem.rdQLenPdf::24                        0                       # What read queue length does an incoming req see
120system.physmem.rdQLenPdf::25                        0                       # What read queue length does an incoming req see
121system.physmem.rdQLenPdf::26                        0                       # What read queue length does an incoming req see
122system.physmem.rdQLenPdf::27                        0                       # What read queue length does an incoming req see
123system.physmem.rdQLenPdf::28                        0                       # What read queue length does an incoming req see
124system.physmem.rdQLenPdf::29                        0                       # What read queue length does an incoming req see
125system.physmem.rdQLenPdf::30                        0                       # What read queue length does an incoming req see
126system.physmem.rdQLenPdf::31                        0                       # What read queue length does an incoming req see
127system.physmem.wrQLenPdf::0                     44008                       # What write queue length does an incoming req see
128system.physmem.wrQLenPdf::1                     47105                       # What write queue length does an incoming req see
129system.physmem.wrQLenPdf::2                     47731                       # What write queue length does an incoming req see
130system.physmem.wrQLenPdf::3                     47807                       # What write queue length does an incoming req see
131system.physmem.wrQLenPdf::4                     47830                       # What write queue length does an incoming req see
132system.physmem.wrQLenPdf::5                     47839                       # What write queue length does an incoming req see
133system.physmem.wrQLenPdf::6                     47841                       # What write queue length does an incoming req see
134system.physmem.wrQLenPdf::7                     47842                       # What write queue length does an incoming req see
135system.physmem.wrQLenPdf::8                     47844                       # What write queue length does an incoming req see
136system.physmem.wrQLenPdf::9                     47862                       # What write queue length does an incoming req see
137system.physmem.wrQLenPdf::10                    47862                       # What write queue length does an incoming req see
138system.physmem.wrQLenPdf::11                    47862                       # What write queue length does an incoming req see
139system.physmem.wrQLenPdf::12                    47862                       # What write queue length does an incoming req see
140system.physmem.wrQLenPdf::13                    47862                       # What write queue length does an incoming req see
141system.physmem.wrQLenPdf::14                    47862                       # What write queue length does an incoming req see
142system.physmem.wrQLenPdf::15                    47862                       # What write queue length does an incoming req see
143system.physmem.wrQLenPdf::16                    47862                       # What write queue length does an incoming req see
144system.physmem.wrQLenPdf::17                    47862                       # What write queue length does an incoming req see
145system.physmem.wrQLenPdf::18                    47862                       # What write queue length does an incoming req see
146system.physmem.wrQLenPdf::19                    47862                       # What write queue length does an incoming req see
147system.physmem.wrQLenPdf::20                    47862                       # What write queue length does an incoming req see
148system.physmem.wrQLenPdf::21                    47862                       # What write queue length does an incoming req see
149system.physmem.wrQLenPdf::22                    47862                       # What write queue length does an incoming req see
150system.physmem.wrQLenPdf::23                     3855                       # What write queue length does an incoming req see
151system.physmem.wrQLenPdf::24                      757                       # What write queue length does an incoming req see
152system.physmem.wrQLenPdf::25                      131                       # What write queue length does an incoming req see
153system.physmem.wrQLenPdf::26                       55                       # What write queue length does an incoming req see
154system.physmem.wrQLenPdf::27                       32                       # What write queue length does an incoming req see
155system.physmem.wrQLenPdf::28                       23                       # What write queue length does an incoming req see
156system.physmem.wrQLenPdf::29                       21                       # What write queue length does an incoming req see
157system.physmem.wrQLenPdf::30                       20                       # What write queue length does an incoming req see
158system.physmem.wrQLenPdf::31                       18                       # What write queue length does an incoming req see
159system.physmem.totQLat                    51773260500                       # Total cycles spent in queuing delays
160system.physmem.totMemAccLat              131271366750                       # Sum of mem lat for all requests
161system.physmem.totBusLat                  11231405000                       # Total cycles spent in databus access
162system.physmem.totBankLat                 68266701250                       # Total cycles spent in bank access
163system.physmem.avgQLat                       23048.43                       # Average queueing delay per request
164system.physmem.avgBankLat                    30390.99                       # Average bank access latency per request
165system.physmem.avgBusLat                      5000.00                       # Average bus latency per request
166system.physmem.avgMemAccLat                  58439.42                       # Average memory access latency
167system.physmem.avgRdBW                         277.94                       # Average achieved read bandwidth in MB/s
168system.physmem.avgWrBW                         136.17                       # Average achieved write bandwidth in MB/s
169system.physmem.avgConsumedRdBW                 277.94                       # Average consumed read bandwidth in MB/s
170system.physmem.avgConsumedWrBW                 136.17                       # Average consumed write bandwidth in MB/s
171system.physmem.peakBW                        12800.00                       # Theoretical peak bandwidth in MB/s
172system.physmem.busUtil                           3.24                       # Data bus utilization in percentage
173system.physmem.avgRdQLen                         0.25                       # Average read queue length over time
174system.physmem.avgWrQLen                        10.87                       # Average write queue length over time
175system.physmem.readRowHits                     827731                       # Number of row buffer hits during reads
176system.physmem.writeRowHits                    271594                       # Number of row buffer hits during writes
177system.physmem.readRowHitRate                   36.85                       # Row buffer hit rate for reads
178system.physmem.writeRowHitRate                  24.67                       # Row buffer hit rate for writes
179system.physmem.avgGap                       154548.18                       # Average gap between requests
180system.cpu.branchPred.lookups               303270186                       # Number of BP lookups
181system.cpu.branchPred.condPredicted         249470609                       # Number of conditional branches predicted
182system.cpu.branchPred.condIncorrect          15218764                       # Number of conditional branches incorrect
183system.cpu.branchPred.BTBLookups            173872286                       # Number of BTB lookups
184system.cpu.branchPred.BTBHits               161453824                       # Number of BTB hits
185system.cpu.branchPred.BTBCorrect                    0                       # Number of correct BTB predictions (this stat may not work properly.
186system.cpu.branchPred.BTBHitPct             92.857711                       # BTB Hit Percentage
187system.cpu.branchPred.usedRAS                17556602                       # Number of times the RAS was used to get a target.
188system.cpu.branchPred.RASInCorrect                209                       # Number of incorrect RAS predictions.
189system.cpu.dtb.inst_hits                            0                       # ITB inst hits
190system.cpu.dtb.inst_misses                          0                       # ITB inst misses
191system.cpu.dtb.read_hits                            0                       # DTB read hits
192system.cpu.dtb.read_misses                          0                       # DTB read misses
193system.cpu.dtb.write_hits                           0                       # DTB write hits
194system.cpu.dtb.write_misses                         0                       # DTB write misses
195system.cpu.dtb.flush_tlb                            0                       # Number of times complete TLB was flushed
196system.cpu.dtb.flush_tlb_mva                        0                       # Number of times TLB was flushed by MVA
197system.cpu.dtb.flush_tlb_mva_asid                   0                       # Number of times TLB was flushed by MVA & ASID
198system.cpu.dtb.flush_tlb_asid                       0                       # Number of times TLB was flushed by ASID
199system.cpu.dtb.flush_entries                        0                       # Number of entries that have been flushed from TLB
200system.cpu.dtb.align_faults                         0                       # Number of TLB faults due to alignment restrictions
201system.cpu.dtb.prefetch_faults                      0                       # Number of TLB faults due to prefetch
202system.cpu.dtb.domain_faults                        0                       # Number of TLB faults due to domain restrictions
203system.cpu.dtb.perms_faults                         0                       # Number of TLB faults due to permissions restrictions
204system.cpu.dtb.read_accesses                        0                       # DTB read accesses
205system.cpu.dtb.write_accesses                       0                       # DTB write accesses
206system.cpu.dtb.inst_accesses                        0                       # ITB inst accesses
207system.cpu.dtb.hits                                 0                       # DTB hits
208system.cpu.dtb.misses                               0                       # DTB misses
209system.cpu.dtb.accesses                             0                       # DTB accesses
210system.cpu.itb.inst_hits                            0                       # ITB inst hits
211system.cpu.itb.inst_misses                          0                       # ITB inst misses
212system.cpu.itb.read_hits                            0                       # DTB read hits
213system.cpu.itb.read_misses                          0                       # DTB read misses
214system.cpu.itb.write_hits                           0                       # DTB write hits
215system.cpu.itb.write_misses                         0                       # DTB write misses
216system.cpu.itb.flush_tlb                            0                       # Number of times complete TLB was flushed
217system.cpu.itb.flush_tlb_mva                        0                       # Number of times TLB was flushed by MVA
218system.cpu.itb.flush_tlb_mva_asid                   0                       # Number of times TLB was flushed by MVA & ASID
219system.cpu.itb.flush_tlb_asid                       0                       # Number of times TLB was flushed by ASID
220system.cpu.itb.flush_entries                        0                       # Number of entries that have been flushed from TLB
221system.cpu.itb.align_faults                         0                       # Number of TLB faults due to alignment restrictions
222system.cpu.itb.prefetch_faults                      0                       # Number of TLB faults due to prefetch
223system.cpu.itb.domain_faults                        0                       # Number of TLB faults due to domain restrictions
224system.cpu.itb.perms_faults                         0                       # Number of TLB faults due to permissions restrictions
225system.cpu.itb.read_accesses                        0                       # DTB read accesses
226system.cpu.itb.write_accesses                       0                       # DTB write accesses
227system.cpu.itb.inst_accesses                        0                       # ITB inst accesses
228system.cpu.itb.hits                                 0                       # DTB hits
229system.cpu.itb.misses                               0                       # DTB misses
230system.cpu.itb.accesses                             0                       # DTB accesses
231system.cpu.workload.num_syscalls                   46                       # Number of system calls
232system.cpu.numCycles                       1034772569                       # number of cpu cycles simulated
233system.cpu.numWorkItemsStarted                      0                       # number of work items this cpu started
234system.cpu.numWorkItemsCompleted                    0                       # number of work items this cpu completed
235system.cpu.fetch.icacheStallCycles          298199766                       # Number of cycles fetch is stalled on an Icache miss
236system.cpu.fetch.Insts                     2186256801                       # Number of instructions fetch has processed
237system.cpu.fetch.Branches                   303270186                       # Number of branches that fetch encountered
238system.cpu.fetch.predictedBranches          179010426                       # Number of branches that fetch has predicted taken
239system.cpu.fetch.Cycles                     435094842                       # Number of cycles fetch has run and was not squashing or blocked
240system.cpu.fetch.SquashCycles                87837458                       # Number of cycles fetch has spent squashing
241system.cpu.fetch.BlockedCycles              155394915                       # Number of cycles fetch has spent blocked
242system.cpu.fetch.MiscStallCycles                    3                       # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
243system.cpu.fetch.PendingTrapStallCycles           268                       # Number of stall cycles due to pending traps
244system.cpu.fetch.CacheLines                 288550611                       # Number of cache lines fetched
245system.cpu.fetch.IcacheSquashes               5724997                       # Number of outstanding Icache misses that were squashed
246system.cpu.fetch.rateDist::samples          958581863                       # Number of instructions fetched each cycle (Total)
247system.cpu.fetch.rateDist::mean              2.523504                       # Number of instructions fetched each cycle (Total)
248system.cpu.fetch.rateDist::stdev             3.213349                       # Number of instructions fetched each cycle (Total)
249system.cpu.fetch.rateDist::underflows               0      0.00%      0.00% # Number of instructions fetched each cycle (Total)
250system.cpu.fetch.rateDist::0                523487088     54.61%     54.61% # Number of instructions fetched each cycle (Total)
251system.cpu.fetch.rateDist::1                 25513973      2.66%     57.27% # Number of instructions fetched each cycle (Total)
252system.cpu.fetch.rateDist::2                 39086986      4.08%     61.35% # Number of instructions fetched each cycle (Total)
253system.cpu.fetch.rateDist::3                 48352591      5.04%     66.39% # Number of instructions fetched each cycle (Total)
254system.cpu.fetch.rateDist::4                 43006673      4.49%     70.88% # Number of instructions fetched each cycle (Total)
255system.cpu.fetch.rateDist::5                 46441362      4.84%     75.73% # Number of instructions fetched each cycle (Total)
256system.cpu.fetch.rateDist::6                 38409512      4.01%     79.73% # Number of instructions fetched each cycle (Total)
257system.cpu.fetch.rateDist::7                 18721015      1.95%     81.69% # Number of instructions fetched each cycle (Total)
258system.cpu.fetch.rateDist::8                175562663     18.31%    100.00% # Number of instructions fetched each cycle (Total)
259system.cpu.fetch.rateDist::overflows                0      0.00%    100.00% # Number of instructions fetched each cycle (Total)
260system.cpu.fetch.rateDist::min_value                0                       # Number of instructions fetched each cycle (Total)
261system.cpu.fetch.rateDist::max_value                8                       # Number of instructions fetched each cycle (Total)
262system.cpu.fetch.rateDist::total            958581863                       # Number of instructions fetched each cycle (Total)
263system.cpu.fetch.branchRate                  0.293079                       # Number of branch fetches per cycle
264system.cpu.fetch.rate                        2.112790                       # Number of inst fetches per cycle
265system.cpu.decode.IdleCycles                329745900                       # Number of cycles decode is idle
266system.cpu.decode.BlockedCycles             133661747                       # Number of cycles decode is blocked
267system.cpu.decode.RunCycles                 405202825                       # Number of cycles decode is running
268system.cpu.decode.UnblockCycles              20079986                       # Number of cycles decode is unblocking
269system.cpu.decode.SquashCycles               69891405                       # Number of cycles decode is squashing
270system.cpu.decode.BranchResolved             46059780                       # Number of times decode resolved a branch
271system.cpu.decode.BranchMispred                   688                       # Number of times decode detected a branch misprediction
272system.cpu.decode.DecodedInsts             2367115109                       # Number of instructions handled by decode
273system.cpu.decode.SquashedInsts                  2459                       # Number of squashed instructions handled by decode
274system.cpu.rename.SquashCycles               69891405                       # Number of cycles rename is squashing
275system.cpu.rename.IdleCycles                353286700                       # Number of cycles rename is idle
276system.cpu.rename.BlockCycles                63436503                       # Number of cycles rename is blocking
277system.cpu.rename.serializeStallCycles          16572                       # count of cycles rename stalled for serializing inst
278system.cpu.rename.RunCycles                 400214250                       # Number of cycles rename is running
279system.cpu.rename.UnblockCycles              71736433                       # Number of cycles rename is unblocking
280system.cpu.rename.RenamedInsts             2304580712                       # Number of instructions processed by rename
281system.cpu.rename.ROBFullEvents                133421                       # Number of times rename has blocked due to ROB full
282system.cpu.rename.IQFullEvents                5040530                       # Number of times rename has blocked due to IQ full
283system.cpu.rename.LSQFullEvents              58596294                       # Number of times rename has blocked due to LSQ full
284system.cpu.rename.FullRegisterEvents                8                       # Number of times there has been no free registers
285system.cpu.rename.RenamedOperands          2279975350                       # Number of destination operands rename has renamed
286system.cpu.rename.RenameLookups           10642754356                       # Number of register rename lookups that rename has made
287system.cpu.rename.int_rename_lookups      10642751444                       # Number of integer rename lookups
288system.cpu.rename.fp_rename_lookups              2912                       # Number of floating rename lookups
289system.cpu.rename.CommittedMaps            1706319930                       # Number of HB maps that are committed
290system.cpu.rename.UndoneMaps                573655420                       # Number of HB maps that are undone due to squashing
291system.cpu.rename.serializingInsts                616                       # count of serializing insts renamed
292system.cpu.rename.tempSerializingInsts            613                       # count of temporary serializing insts renamed
293system.cpu.rename.skidInsts                 158838581                       # count of insts added to the skid buffer
294system.cpu.memDep0.insertedLoads            624481317                       # Number of loads inserted to the mem dependence unit.
295system.cpu.memDep0.insertedStores           220982521                       # Number of stores inserted to the mem dependence unit.
296system.cpu.memDep0.conflictingLoads          86134760                       # Number of conflicting loads.
297system.cpu.memDep0.conflictingStores         71220480                       # Number of conflicting stores.
298system.cpu.iq.iqInstsAdded                 2201443562                       # Number of instructions added to the IQ (excludes non-spec)
299system.cpu.iq.iqNonSpecInstsAdded                 640                       # Number of non-speculative instructions added to the IQ
300system.cpu.iq.iqInstsIssued                2018130110                       # Number of instructions issued
301system.cpu.iq.iqSquashedInstsIssued           4002265                       # Number of squashed instructions issued
302system.cpu.iq.iqSquashedInstsExamined       473800004                       # Number of squashed instructions iterated over during squash; mainly for profiling
303system.cpu.iq.iqSquashedOperandsExamined   1125761712                       # Number of squashed operands that are examined and possibly removed from graph
304system.cpu.iq.iqSquashedNonSpecRemoved            470                       # Number of squashed non-spec instructions that were removed
305system.cpu.iq.issued_per_cycle::samples     958581863                       # Number of insts issued each cycle
306system.cpu.iq.issued_per_cycle::mean         2.105329                       # Number of insts issued each cycle
307system.cpu.iq.issued_per_cycle::stdev        1.906457                       # Number of insts issued each cycle
308system.cpu.iq.issued_per_cycle::underflows            0      0.00%      0.00% # Number of insts issued each cycle
309system.cpu.iq.issued_per_cycle::0           277596353     28.96%     28.96% # Number of insts issued each cycle
310system.cpu.iq.issued_per_cycle::1           151362321     15.79%     44.75% # Number of insts issued each cycle
311system.cpu.iq.issued_per_cycle::2           161174547     16.81%     61.56% # Number of insts issued each cycle
312system.cpu.iq.issued_per_cycle::3           119755421     12.49%     74.06% # Number of insts issued each cycle
313system.cpu.iq.issued_per_cycle::4           124050787     12.94%     87.00% # Number of insts issued each cycle
314system.cpu.iq.issued_per_cycle::5            73850082      7.70%     94.70% # Number of insts issued each cycle
315system.cpu.iq.issued_per_cycle::6            38416449      4.01%     98.71% # Number of insts issued each cycle
316system.cpu.iq.issued_per_cycle::7             9807044      1.02%     99.73% # Number of insts issued each cycle
317system.cpu.iq.issued_per_cycle::8             2568859      0.27%    100.00% # Number of insts issued each cycle
318system.cpu.iq.issued_per_cycle::overflows            0      0.00%    100.00% # Number of insts issued each cycle
319system.cpu.iq.issued_per_cycle::min_value            0                       # Number of insts issued each cycle
320system.cpu.iq.issued_per_cycle::max_value            8                       # Number of insts issued each cycle
321system.cpu.iq.issued_per_cycle::total       958581863                       # Number of insts issued each cycle
322system.cpu.iq.fu_full::No_OpClass                   0      0.00%      0.00% # attempts to use FU when none available
323system.cpu.iq.fu_full::IntAlu                  872338      3.65%      3.65% # attempts to use FU when none available
324system.cpu.iq.fu_full::IntMult                   5545      0.02%      3.68% # attempts to use FU when none available
325system.cpu.iq.fu_full::IntDiv                       0      0.00%      3.68% # attempts to use FU when none available
326system.cpu.iq.fu_full::FloatAdd                     0      0.00%      3.68% # attempts to use FU when none available
327system.cpu.iq.fu_full::FloatCmp                     0      0.00%      3.68% # attempts to use FU when none available
328system.cpu.iq.fu_full::FloatCvt                     0      0.00%      3.68% # attempts to use FU when none available
329system.cpu.iq.fu_full::FloatMult                    0      0.00%      3.68% # attempts to use FU when none available
330system.cpu.iq.fu_full::FloatDiv                     0      0.00%      3.68% # attempts to use FU when none available
331system.cpu.iq.fu_full::FloatSqrt                    0      0.00%      3.68% # attempts to use FU when none available
332system.cpu.iq.fu_full::SimdAdd                      0      0.00%      3.68% # attempts to use FU when none available
333system.cpu.iq.fu_full::SimdAddAcc                   0      0.00%      3.68% # attempts to use FU when none available
334system.cpu.iq.fu_full::SimdAlu                      0      0.00%      3.68% # attempts to use FU when none available
335system.cpu.iq.fu_full::SimdCmp                      0      0.00%      3.68% # attempts to use FU when none available
336system.cpu.iq.fu_full::SimdCvt                      0      0.00%      3.68% # attempts to use FU when none available
337system.cpu.iq.fu_full::SimdMisc                     0      0.00%      3.68% # attempts to use FU when none available
338system.cpu.iq.fu_full::SimdMult                     0      0.00%      3.68% # attempts to use FU when none available
339system.cpu.iq.fu_full::SimdMultAcc                  0      0.00%      3.68% # attempts to use FU when none available
340system.cpu.iq.fu_full::SimdShift                    0      0.00%      3.68% # attempts to use FU when none available
341system.cpu.iq.fu_full::SimdShiftAcc                 0      0.00%      3.68% # attempts to use FU when none available
342system.cpu.iq.fu_full::SimdSqrt                     0      0.00%      3.68% # attempts to use FU when none available
343system.cpu.iq.fu_full::SimdFloatAdd                 0      0.00%      3.68% # attempts to use FU when none available
344system.cpu.iq.fu_full::SimdFloatAlu                 0      0.00%      3.68% # attempts to use FU when none available
345system.cpu.iq.fu_full::SimdFloatCmp                 0      0.00%      3.68% # attempts to use FU when none available
346system.cpu.iq.fu_full::SimdFloatCvt                 0      0.00%      3.68% # attempts to use FU when none available
347system.cpu.iq.fu_full::SimdFloatDiv                 0      0.00%      3.68% # attempts to use FU when none available
348system.cpu.iq.fu_full::SimdFloatMisc                0      0.00%      3.68% # attempts to use FU when none available
349system.cpu.iq.fu_full::SimdFloatMult                0      0.00%      3.68% # attempts to use FU when none available
350system.cpu.iq.fu_full::SimdFloatMultAcc             0      0.00%      3.68% # attempts to use FU when none available
351system.cpu.iq.fu_full::SimdFloatSqrt                0      0.00%      3.68% # attempts to use FU when none available
352system.cpu.iq.fu_full::MemRead               18290184     76.58%     80.26% # attempts to use FU when none available
353system.cpu.iq.fu_full::MemWrite               4715401     19.74%    100.00% # attempts to use FU when none available
354system.cpu.iq.fu_full::IprAccess                    0      0.00%    100.00% # attempts to use FU when none available
355system.cpu.iq.fu_full::InstPrefetch                 0      0.00%    100.00% # attempts to use FU when none available
356system.cpu.iq.FU_type_0::No_OpClass                 0      0.00%      0.00% # Type of FU issued
357system.cpu.iq.FU_type_0::IntAlu            1236676135     61.28%     61.28% # Type of FU issued
358system.cpu.iq.FU_type_0::IntMult               925418      0.05%     61.32% # Type of FU issued
359system.cpu.iq.FU_type_0::IntDiv                     0      0.00%     61.32% # Type of FU issued
360system.cpu.iq.FU_type_0::FloatAdd                   2      0.00%     61.32% # Type of FU issued
361system.cpu.iq.FU_type_0::FloatCmp                   0      0.00%     61.32% # Type of FU issued
362system.cpu.iq.FU_type_0::FloatCvt                   0      0.00%     61.32% # Type of FU issued
363system.cpu.iq.FU_type_0::FloatMult                  0      0.00%     61.32% # Type of FU issued
364system.cpu.iq.FU_type_0::FloatDiv                   0      0.00%     61.32% # Type of FU issued
365system.cpu.iq.FU_type_0::FloatSqrt                  0      0.00%     61.32% # Type of FU issued
366system.cpu.iq.FU_type_0::SimdAdd                    0      0.00%     61.32% # Type of FU issued
367system.cpu.iq.FU_type_0::SimdAddAcc                 0      0.00%     61.32% # Type of FU issued
368system.cpu.iq.FU_type_0::SimdAlu                    0      0.00%     61.32% # Type of FU issued
369system.cpu.iq.FU_type_0::SimdCmp                    0      0.00%     61.32% # Type of FU issued
370system.cpu.iq.FU_type_0::SimdCvt                    0      0.00%     61.32% # Type of FU issued
371system.cpu.iq.FU_type_0::SimdMisc                   0      0.00%     61.32% # Type of FU issued
372system.cpu.iq.FU_type_0::SimdMult                   0      0.00%     61.32% # Type of FU issued
373system.cpu.iq.FU_type_0::SimdMultAcc                0      0.00%     61.32% # Type of FU issued
374system.cpu.iq.FU_type_0::SimdShift                  0      0.00%     61.32% # Type of FU issued
375system.cpu.iq.FU_type_0::SimdShiftAcc               0      0.00%     61.32% # Type of FU issued
376system.cpu.iq.FU_type_0::SimdSqrt                   0      0.00%     61.32% # Type of FU issued
377system.cpu.iq.FU_type_0::SimdFloatAdd               0      0.00%     61.32% # Type of FU issued
378system.cpu.iq.FU_type_0::SimdFloatAlu               0      0.00%     61.32% # Type of FU issued
379system.cpu.iq.FU_type_0::SimdFloatCmp               0      0.00%     61.32% # Type of FU issued
380system.cpu.iq.FU_type_0::SimdFloatCvt              42      0.00%     61.32% # Type of FU issued
381system.cpu.iq.FU_type_0::SimdFloatDiv               1      0.00%     61.32% # Type of FU issued
382system.cpu.iq.FU_type_0::SimdFloatMisc             19      0.00%     61.32% # Type of FU issued
383system.cpu.iq.FU_type_0::SimdFloatMult              7      0.00%     61.32% # Type of FU issued
384system.cpu.iq.FU_type_0::SimdFloatMultAcc            0      0.00%     61.32% # Type of FU issued
385system.cpu.iq.FU_type_0::SimdFloatSqrt              0      0.00%     61.32% # Type of FU issued
386system.cpu.iq.FU_type_0::MemRead            587478696     29.11%     90.43% # Type of FU issued
387system.cpu.iq.FU_type_0::MemWrite           193049790      9.57%    100.00% # Type of FU issued
388system.cpu.iq.FU_type_0::IprAccess                  0      0.00%    100.00% # Type of FU issued
389system.cpu.iq.FU_type_0::InstPrefetch               0      0.00%    100.00% # Type of FU issued
390system.cpu.iq.FU_type_0::total             2018130110                       # Type of FU issued
391system.cpu.iq.rate                           1.950313                       # Inst issue rate
392system.cpu.iq.fu_busy_cnt                    23883468                       # FU busy when requested
393system.cpu.iq.fu_busy_rate                   0.011834                       # FU busy rate (busy events/executed inst)
394system.cpu.iq.int_inst_queue_reads         5022727533                       # Number of integer instruction queue reads
395system.cpu.iq.int_inst_queue_writes        2675434216                       # Number of integer instruction queue writes
396system.cpu.iq.int_inst_queue_wakeup_accesses   1957455216                       # Number of integer instruction queue wakeup accesses
397system.cpu.iq.fp_inst_queue_reads                 283                       # Number of floating instruction queue reads
398system.cpu.iq.fp_inst_queue_writes                532                       # Number of floating instruction queue writes
399system.cpu.iq.fp_inst_queue_wakeup_accesses          114                       # Number of floating instruction queue wakeup accesses
400system.cpu.iq.int_alu_accesses             2042013436                       # Number of integer alu accesses
401system.cpu.iq.fp_alu_accesses                     142                       # Number of floating point alu accesses
402system.cpu.iew.lsq.thread0.forwLoads         64634043                       # Number of loads that had data forwarded from stores
403system.cpu.iew.lsq.thread0.invAddrLoads             0                       # Number of loads ignored due to an invalid address
404system.cpu.iew.lsq.thread0.squashedLoads    138554548                       # Number of loads squashed
405system.cpu.iew.lsq.thread0.ignoredResponses       275107                       # Number of memory responses ignored because the instruction is squashed
406system.cpu.iew.lsq.thread0.memOrderViolation       193018                       # Number of memory ordering violations
407system.cpu.iew.lsq.thread0.squashedStores     46135476                       # Number of stores squashed
408system.cpu.iew.lsq.thread0.invAddrSwpfs             0                       # Number of software prefetches ignored due to an invalid address
409system.cpu.iew.lsq.thread0.blockedLoads             0                       # Number of blocked loads due to partial load-store forwarding
410system.cpu.iew.lsq.thread0.rescheduledLoads            7                       # Number of loads that were rescheduled
411system.cpu.iew.lsq.thread0.cacheBlocked       4656763                       # Number of times an access to memory failed due to the cache being blocked
412system.cpu.iew.iewIdleCycles                        0                       # Number of cycles IEW is idle
413system.cpu.iew.iewSquashCycles               69891405                       # Number of cycles IEW is squashing
414system.cpu.iew.iewBlockCycles                28868892                       # Number of cycles IEW is blocking
415system.cpu.iew.iewUnblockCycles               1502139                       # Number of cycles IEW is unblocking
416system.cpu.iew.iewDispatchedInsts          2201444330                       # Number of instructions dispatched to IQ
417system.cpu.iew.iewDispSquashedInsts           6139194                       # Number of squashed instructions skipped by dispatch
418system.cpu.iew.iewDispLoadInsts             624481317                       # Number of dispatched load instructions
419system.cpu.iew.iewDispStoreInsts            220982521                       # Number of dispatched store instructions
420system.cpu.iew.iewDispNonSpecInsts                578                       # Number of dispatched non-speculative instructions
421system.cpu.iew.iewIQFullEvents                 475852                       # Number of times the IQ has become full, causing a stall
422system.cpu.iew.iewLSQFullEvents                 89903                       # Number of times the LSQ has become full, causing a stall
423system.cpu.iew.memOrderViolationEvents         193018                       # Number of memory order violations
424system.cpu.iew.predictedTakenIncorrect        8153538                       # Number of branches that were predicted taken incorrectly
425system.cpu.iew.predictedNotTakenIncorrect      9615023                       # Number of branches that were predicted not taken incorrectly
426system.cpu.iew.branchMispredicts             17768561                       # Number of branch mispredicts detected at execute
427system.cpu.iew.iewExecutedInsts            1988122287                       # Number of executed instructions
428system.cpu.iew.iewExecLoadInsts             573893211                       # Number of load instructions executed
429system.cpu.iew.iewExecSquashedInsts          30007823                       # Number of squashed instructions skipped in execute
430system.cpu.iew.exec_swp                             0                       # number of swp insts executed
431system.cpu.iew.exec_nop                           128                       # number of nop insts executed
432system.cpu.iew.exec_refs                    764057589                       # number of memory reference insts executed
433system.cpu.iew.exec_branches                238332739                       # Number of branches executed
434system.cpu.iew.exec_stores                  190164378                       # Number of stores executed
435system.cpu.iew.exec_rate                     1.921313                       # Inst execution rate
436system.cpu.iew.wb_sent                     1965900634                       # cumulative count of insts sent to commit
437system.cpu.iew.wb_count                    1957455330                       # cumulative count of insts written-back
438system.cpu.iew.wb_producers                1296412413                       # num instructions producing a value
439system.cpu.iew.wb_consumers                2061187346                       # num instructions consuming a value
440system.cpu.iew.wb_penalized                         0                       # number of instrctions required to write to 'other' IQ
441system.cpu.iew.wb_rate                       1.891677                       # insts written-back per cycle
442system.cpu.iew.wb_fanout                     0.628964                       # average fanout of values written-back
443system.cpu.iew.wb_penalized_rate                    0                       # fraction of instructions written-back that wrote to 'other' IQ
444system.cpu.commit.commitSquashedInsts       478468669                       # The number of squashed insts skipped by commit
445system.cpu.commit.commitNonSpecStalls             170                       # The number of times commit has been forced to stall to communicate backwards
446system.cpu.commit.branchMispredicts          15218100                       # The number of times a branch was mispredicted
447system.cpu.commit.committed_per_cycle::samples    888690458                       # Number of insts commited each cycle
448system.cpu.commit.committed_per_cycle::mean     1.938891                       # Number of insts commited each cycle
449system.cpu.commit.committed_per_cycle::stdev     2.727933                       # Number of insts commited each cycle
450system.cpu.commit.committed_per_cycle::underflows            0      0.00%      0.00% # Number of insts commited each cycle
451system.cpu.commit.committed_per_cycle::0    401243318     45.15%     45.15% # Number of insts commited each cycle
452system.cpu.commit.committed_per_cycle::1    192174198     21.62%     66.77% # Number of insts commited each cycle
453system.cpu.commit.committed_per_cycle::2     72553521      8.16%     74.94% # Number of insts commited each cycle
454system.cpu.commit.committed_per_cycle::3     35226900      3.96%     78.90% # Number of insts commited each cycle
455system.cpu.commit.committed_per_cycle::4     18988678      2.14%     81.04% # Number of insts commited each cycle
456system.cpu.commit.committed_per_cycle::5     30770684      3.46%     84.50% # Number of insts commited each cycle
457system.cpu.commit.committed_per_cycle::6     20065099      2.26%     86.76% # Number of insts commited each cycle
458system.cpu.commit.committed_per_cycle::7     11431293      1.29%     88.05% # Number of insts commited each cycle
459system.cpu.commit.committed_per_cycle::8    106236767     11.95%    100.00% # Number of insts commited each cycle
460system.cpu.commit.committed_per_cycle::overflows            0      0.00%    100.00% # Number of insts commited each cycle
461system.cpu.commit.committed_per_cycle::min_value            0                       # Number of insts commited each cycle
462system.cpu.commit.committed_per_cycle::max_value            8                       # Number of insts commited each cycle
463system.cpu.commit.committed_per_cycle::total    888690458                       # Number of insts commited each cycle
464system.cpu.commit.committedInsts           1544563041                       # Number of instructions committed
465system.cpu.commit.committedOps             1723073853                       # Number of ops (including micro ops) committed
466system.cpu.commit.swp_count                         0                       # Number of s/w prefetches committed
467system.cpu.commit.refs                      660773814                       # Number of memory references committed
468system.cpu.commit.loads                     485926769                       # Number of loads committed
469system.cpu.commit.membars                          62                       # Number of memory barriers committed
470system.cpu.commit.branches                  213462426                       # Number of branches committed
471system.cpu.commit.fp_insts                         36                       # Number of committed floating point instructions.
472system.cpu.commit.int_insts                1536941841                       # Number of committed integer instructions.
473system.cpu.commit.function_calls             13665177                       # Number of function calls committed.
474system.cpu.commit.bw_lim_events             106236767                       # number cycles where commit BW limit reached
475system.cpu.commit.bw_limited                        0                       # number of insts not committed due to BW limits
476system.cpu.rob.rob_reads                   2983995614                       # The number of ROB reads
477system.cpu.rob.rob_writes                  4473124072                       # The number of ROB writes
478system.cpu.timesIdled                         1018062                       # Number of times that the entire CPU went into an idle state and unscheduled itself
479system.cpu.idleCycles                        76190706                       # Total number of cycles that the CPU has spent unscheduled due to idling
480system.cpu.committedInsts                  1544563023                       # Number of Instructions Simulated
481system.cpu.committedOps                    1723073835                       # Number of Ops (including micro ops) Simulated
482system.cpu.committedInsts_total            1544563023                       # Number of Instructions Simulated
483system.cpu.cpi                               0.669945                       # CPI: Cycles Per Instruction
484system.cpu.cpi_total                         0.669945                       # CPI: Total CPI of All Threads
485system.cpu.ipc                               1.492659                       # IPC: Instructions Per Cycle
486system.cpu.ipc_total                         1.492659                       # IPC: Total IPC of All Threads
487system.cpu.int_regfile_reads               9956292181                       # number of integer regfile reads
488system.cpu.int_regfile_writes              1937433329                       # number of integer regfile writes
489system.cpu.fp_regfile_reads                       115                       # number of floating regfile reads
490system.cpu.fp_regfile_writes                      119                       # number of floating regfile writes
491system.cpu.misc_regfile_reads               737551848                       # number of misc regfile reads
492system.cpu.misc_regfile_writes                    124                       # number of misc regfile writes
493system.cpu.icache.replacements                     24                       # number of replacements
494system.cpu.icache.tagsinuse                627.796190                       # Cycle average of tags in use
495system.cpu.icache.total_refs                288549428                       # Total number of references to valid blocks.
496system.cpu.icache.sampled_refs                    783                       # Sample count of references to valid blocks.
497system.cpu.icache.avg_refs               368517.787995                       # Average number of references to valid blocks.
498system.cpu.icache.warmup_cycle                      0                       # Cycle when the warmup percentage was hit.
499system.cpu.icache.occ_blocks::cpu.inst     627.796190                       # Average occupied blocks per requestor
500system.cpu.icache.occ_percent::cpu.inst      0.306541                       # Average percentage of cache occupancy
501system.cpu.icache.occ_percent::total         0.306541                       # Average percentage of cache occupancy
502system.cpu.icache.ReadReq_hits::cpu.inst    288549428                       # number of ReadReq hits
503system.cpu.icache.ReadReq_hits::total       288549428                       # number of ReadReq hits
504system.cpu.icache.demand_hits::cpu.inst     288549428                       # number of demand (read+write) hits
505system.cpu.icache.demand_hits::total        288549428                       # number of demand (read+write) hits
506system.cpu.icache.overall_hits::cpu.inst    288549428                       # number of overall hits
507system.cpu.icache.overall_hits::total       288549428                       # number of overall hits
508system.cpu.icache.ReadReq_misses::cpu.inst         1183                       # number of ReadReq misses
509system.cpu.icache.ReadReq_misses::total          1183                       # number of ReadReq misses
510system.cpu.icache.demand_misses::cpu.inst         1183                       # number of demand (read+write) misses
511system.cpu.icache.demand_misses::total           1183                       # number of demand (read+write) misses
512system.cpu.icache.overall_misses::cpu.inst         1183                       # number of overall misses
513system.cpu.icache.overall_misses::total          1183                       # number of overall misses
514system.cpu.icache.ReadReq_miss_latency::cpu.inst     66818000                       # number of ReadReq miss cycles
515system.cpu.icache.ReadReq_miss_latency::total     66818000                       # number of ReadReq miss cycles
516system.cpu.icache.demand_miss_latency::cpu.inst     66818000                       # number of demand (read+write) miss cycles
517system.cpu.icache.demand_miss_latency::total     66818000                       # number of demand (read+write) miss cycles
518system.cpu.icache.overall_miss_latency::cpu.inst     66818000                       # number of overall miss cycles
519system.cpu.icache.overall_miss_latency::total     66818000                       # number of overall miss cycles
520system.cpu.icache.ReadReq_accesses::cpu.inst    288550611                       # number of ReadReq accesses(hits+misses)
521system.cpu.icache.ReadReq_accesses::total    288550611                       # number of ReadReq accesses(hits+misses)
522system.cpu.icache.demand_accesses::cpu.inst    288550611                       # number of demand (read+write) accesses
523system.cpu.icache.demand_accesses::total    288550611                       # number of demand (read+write) accesses
524system.cpu.icache.overall_accesses::cpu.inst    288550611                       # number of overall (read+write) accesses
525system.cpu.icache.overall_accesses::total    288550611                       # number of overall (read+write) accesses
526system.cpu.icache.ReadReq_miss_rate::cpu.inst     0.000004                       # miss rate for ReadReq accesses
527system.cpu.icache.ReadReq_miss_rate::total     0.000004                       # miss rate for ReadReq accesses
528system.cpu.icache.demand_miss_rate::cpu.inst     0.000004                       # miss rate for demand accesses
529system.cpu.icache.demand_miss_rate::total     0.000004                       # miss rate for demand accesses
530system.cpu.icache.overall_miss_rate::cpu.inst     0.000004                       # miss rate for overall accesses
531system.cpu.icache.overall_miss_rate::total     0.000004                       # miss rate for overall accesses
532system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 56481.825866                       # average ReadReq miss latency
533system.cpu.icache.ReadReq_avg_miss_latency::total 56481.825866                       # average ReadReq miss latency
534system.cpu.icache.demand_avg_miss_latency::cpu.inst 56481.825866                       # average overall miss latency
535system.cpu.icache.demand_avg_miss_latency::total 56481.825866                       # average overall miss latency
536system.cpu.icache.overall_avg_miss_latency::cpu.inst 56481.825866                       # average overall miss latency
537system.cpu.icache.overall_avg_miss_latency::total 56481.825866                       # average overall miss latency
538system.cpu.icache.blocked_cycles::no_mshrs          195                       # number of cycles access was blocked
539system.cpu.icache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
540system.cpu.icache.blocked::no_mshrs                 3                       # number of cycles access was blocked
541system.cpu.icache.blocked::no_targets               0                       # number of cycles access was blocked
542system.cpu.icache.avg_blocked_cycles::no_mshrs           65                       # average number of cycles each access was blocked
543system.cpu.icache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
544system.cpu.icache.fast_writes                       0                       # number of fast writes performed
545system.cpu.icache.cache_copies                      0                       # number of cache copies performed
546system.cpu.icache.ReadReq_mshr_hits::cpu.inst          400                       # number of ReadReq MSHR hits
547system.cpu.icache.ReadReq_mshr_hits::total          400                       # number of ReadReq MSHR hits
548system.cpu.icache.demand_mshr_hits::cpu.inst          400                       # number of demand (read+write) MSHR hits
549system.cpu.icache.demand_mshr_hits::total          400                       # number of demand (read+write) MSHR hits
550system.cpu.icache.overall_mshr_hits::cpu.inst          400                       # number of overall MSHR hits
551system.cpu.icache.overall_mshr_hits::total          400                       # number of overall MSHR hits
552system.cpu.icache.ReadReq_mshr_misses::cpu.inst          783                       # number of ReadReq MSHR misses
553system.cpu.icache.ReadReq_mshr_misses::total          783                       # number of ReadReq MSHR misses
554system.cpu.icache.demand_mshr_misses::cpu.inst          783                       # number of demand (read+write) MSHR misses
555system.cpu.icache.demand_mshr_misses::total          783                       # number of demand (read+write) MSHR misses
556system.cpu.icache.overall_mshr_misses::cpu.inst          783                       # number of overall MSHR misses
557system.cpu.icache.overall_mshr_misses::total          783                       # number of overall MSHR misses
558system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst     46629500                       # number of ReadReq MSHR miss cycles
559system.cpu.icache.ReadReq_mshr_miss_latency::total     46629500                       # number of ReadReq MSHR miss cycles
560system.cpu.icache.demand_mshr_miss_latency::cpu.inst     46629500                       # number of demand (read+write) MSHR miss cycles
561system.cpu.icache.demand_mshr_miss_latency::total     46629500                       # number of demand (read+write) MSHR miss cycles
562system.cpu.icache.overall_mshr_miss_latency::cpu.inst     46629500                       # number of overall MSHR miss cycles
563system.cpu.icache.overall_mshr_miss_latency::total     46629500                       # number of overall MSHR miss cycles
564system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst     0.000003                       # mshr miss rate for ReadReq accesses
565system.cpu.icache.ReadReq_mshr_miss_rate::total     0.000003                       # mshr miss rate for ReadReq accesses
566system.cpu.icache.demand_mshr_miss_rate::cpu.inst     0.000003                       # mshr miss rate for demand accesses
567system.cpu.icache.demand_mshr_miss_rate::total     0.000003                       # mshr miss rate for demand accesses
568system.cpu.icache.overall_mshr_miss_rate::cpu.inst     0.000003                       # mshr miss rate for overall accesses
569system.cpu.icache.overall_mshr_miss_rate::total     0.000003                       # mshr miss rate for overall accesses
570system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 59552.362708                       # average ReadReq mshr miss latency
571system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 59552.362708                       # average ReadReq mshr miss latency
572system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 59552.362708                       # average overall mshr miss latency
573system.cpu.icache.demand_avg_mshr_miss_latency::total 59552.362708                       # average overall mshr miss latency
574system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 59552.362708                       # average overall mshr miss latency
575system.cpu.icache.overall_avg_mshr_miss_latency::total 59552.362708                       # average overall mshr miss latency
576system.cpu.icache.no_allocate_misses                0                       # Number of misses that were no-allocate
577system.cpu.l2cache.replacements               2214216                       # number of replacements
578system.cpu.l2cache.tagsinuse             31531.914906                       # Cycle average of tags in use
579system.cpu.l2cache.total_refs                 9246344                       # Total number of references to valid blocks.
580system.cpu.l2cache.sampled_refs               2243990                       # Sample count of references to valid blocks.
581system.cpu.l2cache.avg_refs                  4.120493                       # Average number of references to valid blocks.
582system.cpu.l2cache.warmup_cycle           20448147251                       # Cycle when the warmup percentage was hit.
583system.cpu.l2cache.occ_blocks::writebacks 14434.884106                       # Average occupied blocks per requestor
584system.cpu.l2cache.occ_blocks::cpu.inst     20.460044                       # Average occupied blocks per requestor
585system.cpu.l2cache.occ_blocks::cpu.data  17076.570756                       # Average occupied blocks per requestor
586system.cpu.l2cache.occ_percent::writebacks     0.440518                       # Average percentage of cache occupancy
587system.cpu.l2cache.occ_percent::cpu.inst     0.000624                       # Average percentage of cache occupancy
588system.cpu.l2cache.occ_percent::cpu.data     0.521136                       # Average percentage of cache occupancy
589system.cpu.l2cache.occ_percent::total        0.962278                       # Average percentage of cache occupancy
590system.cpu.l2cache.ReadReq_hits::cpu.inst           27                       # number of ReadReq hits
591system.cpu.l2cache.ReadReq_hits::cpu.data      6289407                       # number of ReadReq hits
592system.cpu.l2cache.ReadReq_hits::total        6289434                       # number of ReadReq hits
593system.cpu.l2cache.Writeback_hits::writebacks      3781376                       # number of Writeback hits
594system.cpu.l2cache.Writeback_hits::total      3781376                       # number of Writeback hits
595system.cpu.l2cache.ReadExReq_hits::cpu.data      1066860                       # number of ReadExReq hits
596system.cpu.l2cache.ReadExReq_hits::total      1066860                       # number of ReadExReq hits
597system.cpu.l2cache.demand_hits::cpu.inst           27                       # number of demand (read+write) hits
598system.cpu.l2cache.demand_hits::cpu.data      7356267                       # number of demand (read+write) hits
599system.cpu.l2cache.demand_hits::total         7356294                       # number of demand (read+write) hits
600system.cpu.l2cache.overall_hits::cpu.inst           27                       # number of overall hits
601system.cpu.l2cache.overall_hits::cpu.data      7356267                       # number of overall hits
602system.cpu.l2cache.overall_hits::total        7356294                       # number of overall hits
603system.cpu.l2cache.ReadReq_misses::cpu.inst          756                       # number of ReadReq misses
604system.cpu.l2cache.ReadReq_misses::cpu.data      1419505                       # number of ReadReq misses
605system.cpu.l2cache.ReadReq_misses::total      1420261                       # number of ReadReq misses
606system.cpu.l2cache.ReadExReq_misses::cpu.data       826656                       # number of ReadExReq misses
607system.cpu.l2cache.ReadExReq_misses::total       826656                       # number of ReadExReq misses
608system.cpu.l2cache.demand_misses::cpu.inst          756                       # number of demand (read+write) misses
609system.cpu.l2cache.demand_misses::cpu.data      2246161                       # number of demand (read+write) misses
610system.cpu.l2cache.demand_misses::total       2246917                       # number of demand (read+write) misses
611system.cpu.l2cache.overall_misses::cpu.inst          756                       # number of overall misses
612system.cpu.l2cache.overall_misses::cpu.data      2246161                       # number of overall misses
613system.cpu.l2cache.overall_misses::total      2246917                       # number of overall misses
614system.cpu.l2cache.ReadReq_miss_latency::cpu.inst     45567000                       # number of ReadReq miss cycles
615system.cpu.l2cache.ReadReq_miss_latency::cpu.data 113771245500                       # number of ReadReq miss cycles
616system.cpu.l2cache.ReadReq_miss_latency::total 113816812500                       # number of ReadReq miss cycles
617system.cpu.l2cache.ReadExReq_miss_latency::cpu.data  70487647500                       # number of ReadExReq miss cycles
618system.cpu.l2cache.ReadExReq_miss_latency::total  70487647500                       # number of ReadExReq miss cycles
619system.cpu.l2cache.demand_miss_latency::cpu.inst     45567000                       # number of demand (read+write) miss cycles
620system.cpu.l2cache.demand_miss_latency::cpu.data 184258893000                       # number of demand (read+write) miss cycles
621system.cpu.l2cache.demand_miss_latency::total 184304460000                       # number of demand (read+write) miss cycles
622system.cpu.l2cache.overall_miss_latency::cpu.inst     45567000                       # number of overall miss cycles
623system.cpu.l2cache.overall_miss_latency::cpu.data 184258893000                       # number of overall miss cycles
624system.cpu.l2cache.overall_miss_latency::total 184304460000                       # number of overall miss cycles
625system.cpu.l2cache.ReadReq_accesses::cpu.inst          783                       # number of ReadReq accesses(hits+misses)
626system.cpu.l2cache.ReadReq_accesses::cpu.data      7708912                       # number of ReadReq accesses(hits+misses)
627system.cpu.l2cache.ReadReq_accesses::total      7709695                       # number of ReadReq accesses(hits+misses)
628system.cpu.l2cache.Writeback_accesses::writebacks      3781376                       # number of Writeback accesses(hits+misses)
629system.cpu.l2cache.Writeback_accesses::total      3781376                       # number of Writeback accesses(hits+misses)
630system.cpu.l2cache.ReadExReq_accesses::cpu.data      1893516                       # number of ReadExReq accesses(hits+misses)
631system.cpu.l2cache.ReadExReq_accesses::total      1893516                       # number of ReadExReq accesses(hits+misses)
632system.cpu.l2cache.demand_accesses::cpu.inst          783                       # number of demand (read+write) accesses
633system.cpu.l2cache.demand_accesses::cpu.data      9602428                       # number of demand (read+write) accesses
634system.cpu.l2cache.demand_accesses::total      9603211                       # number of demand (read+write) accesses
635system.cpu.l2cache.overall_accesses::cpu.inst          783                       # number of overall (read+write) accesses
636system.cpu.l2cache.overall_accesses::cpu.data      9602428                       # number of overall (read+write) accesses
637system.cpu.l2cache.overall_accesses::total      9603211                       # number of overall (read+write) accesses
638system.cpu.l2cache.ReadReq_miss_rate::cpu.inst     0.965517                       # miss rate for ReadReq accesses
639system.cpu.l2cache.ReadReq_miss_rate::cpu.data     0.184138                       # miss rate for ReadReq accesses
640system.cpu.l2cache.ReadReq_miss_rate::total     0.184218                       # miss rate for ReadReq accesses
641system.cpu.l2cache.ReadExReq_miss_rate::cpu.data     0.436572                       # miss rate for ReadExReq accesses
642system.cpu.l2cache.ReadExReq_miss_rate::total     0.436572                       # miss rate for ReadExReq accesses
643system.cpu.l2cache.demand_miss_rate::cpu.inst     0.965517                       # miss rate for demand accesses
644system.cpu.l2cache.demand_miss_rate::cpu.data     0.233916                       # miss rate for demand accesses
645system.cpu.l2cache.demand_miss_rate::total     0.233976                       # miss rate for demand accesses
646system.cpu.l2cache.overall_miss_rate::cpu.inst     0.965517                       # miss rate for overall accesses
647system.cpu.l2cache.overall_miss_rate::cpu.data     0.233916                       # miss rate for overall accesses
648system.cpu.l2cache.overall_miss_rate::total     0.233976                       # miss rate for overall accesses
649system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 60273.809524                       # average ReadReq miss latency
650system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 80148.534524                       # average ReadReq miss latency
651system.cpu.l2cache.ReadReq_avg_miss_latency::total 80137.955277                       # average ReadReq miss latency
652system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 85268.415762                       # average ReadExReq miss latency
653system.cpu.l2cache.ReadExReq_avg_miss_latency::total 85268.415762                       # average ReadExReq miss latency
654system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 60273.809524                       # average overall miss latency
655system.cpu.l2cache.demand_avg_miss_latency::cpu.data 82032.807532                       # average overall miss latency
656system.cpu.l2cache.demand_avg_miss_latency::total 82025.486478                       # average overall miss latency
657system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 60273.809524                       # average overall miss latency
658system.cpu.l2cache.overall_avg_miss_latency::cpu.data 82032.807532                       # average overall miss latency
659system.cpu.l2cache.overall_avg_miss_latency::total 82025.486478                       # average overall miss latency
660system.cpu.l2cache.blocked_cycles::no_mshrs            0                       # number of cycles access was blocked
661system.cpu.l2cache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
662system.cpu.l2cache.blocked::no_mshrs                0                       # number of cycles access was blocked
663system.cpu.l2cache.blocked::no_targets              0                       # number of cycles access was blocked
664system.cpu.l2cache.avg_blocked_cycles::no_mshrs          nan                       # average number of cycles each access was blocked
665system.cpu.l2cache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
666system.cpu.l2cache.fast_writes                      0                       # number of fast writes performed
667system.cpu.l2cache.cache_copies                     0                       # number of cache copies performed
668system.cpu.l2cache.writebacks::writebacks      1100827                       # number of writebacks
669system.cpu.l2cache.writebacks::total          1100827                       # number of writebacks
670system.cpu.l2cache.ReadReq_mshr_hits::cpu.inst            1                       # number of ReadReq MSHR hits
671system.cpu.l2cache.ReadReq_mshr_hits::cpu.data            9                       # number of ReadReq MSHR hits
672system.cpu.l2cache.ReadReq_mshr_hits::total           10                       # number of ReadReq MSHR hits
673system.cpu.l2cache.demand_mshr_hits::cpu.inst            1                       # number of demand (read+write) MSHR hits
674system.cpu.l2cache.demand_mshr_hits::cpu.data            9                       # number of demand (read+write) MSHR hits
675system.cpu.l2cache.demand_mshr_hits::total           10                       # number of demand (read+write) MSHR hits
676system.cpu.l2cache.overall_mshr_hits::cpu.inst            1                       # number of overall MSHR hits
677system.cpu.l2cache.overall_mshr_hits::cpu.data            9                       # number of overall MSHR hits
678system.cpu.l2cache.overall_mshr_hits::total           10                       # number of overall MSHR hits
679system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst          755                       # number of ReadReq MSHR misses
680system.cpu.l2cache.ReadReq_mshr_misses::cpu.data      1419496                       # number of ReadReq MSHR misses
681system.cpu.l2cache.ReadReq_mshr_misses::total      1420251                       # number of ReadReq MSHR misses
682system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data       826656                       # number of ReadExReq MSHR misses
683system.cpu.l2cache.ReadExReq_mshr_misses::total       826656                       # number of ReadExReq MSHR misses
684system.cpu.l2cache.demand_mshr_misses::cpu.inst          755                       # number of demand (read+write) MSHR misses
685system.cpu.l2cache.demand_mshr_misses::cpu.data      2246152                       # number of demand (read+write) MSHR misses
686system.cpu.l2cache.demand_mshr_misses::total      2246907                       # number of demand (read+write) MSHR misses
687system.cpu.l2cache.overall_mshr_misses::cpu.inst          755                       # number of overall MSHR misses
688system.cpu.l2cache.overall_mshr_misses::cpu.data      2246152                       # number of overall MSHR misses
689system.cpu.l2cache.overall_mshr_misses::total      2246907                       # number of overall MSHR misses
690system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst     35881848                       # number of ReadReq MSHR miss cycles
691system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data  96143549144                       # number of ReadReq MSHR miss cycles
692system.cpu.l2cache.ReadReq_mshr_miss_latency::total  96179430992                       # number of ReadReq MSHR miss cycles
693system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data  60227207126                       # number of ReadExReq MSHR miss cycles
694system.cpu.l2cache.ReadExReq_mshr_miss_latency::total  60227207126                       # number of ReadExReq MSHR miss cycles
695system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst     35881848                       # number of demand (read+write) MSHR miss cycles
696system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 156370756270                       # number of demand (read+write) MSHR miss cycles
697system.cpu.l2cache.demand_mshr_miss_latency::total 156406638118                       # number of demand (read+write) MSHR miss cycles
698system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst     35881848                       # number of overall MSHR miss cycles
699system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 156370756270                       # number of overall MSHR miss cycles
700system.cpu.l2cache.overall_mshr_miss_latency::total 156406638118                       # number of overall MSHR miss cycles
701system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst     0.964240                       # mshr miss rate for ReadReq accesses
702system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data     0.184137                       # mshr miss rate for ReadReq accesses
703system.cpu.l2cache.ReadReq_mshr_miss_rate::total     0.184216                       # mshr miss rate for ReadReq accesses
704system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data     0.436572                       # mshr miss rate for ReadExReq accesses
705system.cpu.l2cache.ReadExReq_mshr_miss_rate::total     0.436572                       # mshr miss rate for ReadExReq accesses
706system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst     0.964240                       # mshr miss rate for demand accesses
707system.cpu.l2cache.demand_mshr_miss_rate::cpu.data     0.233915                       # mshr miss rate for demand accesses
708system.cpu.l2cache.demand_mshr_miss_rate::total     0.233975                       # mshr miss rate for demand accesses
709system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst     0.964240                       # mshr miss rate for overall accesses
710system.cpu.l2cache.overall_mshr_miss_rate::cpu.data     0.233915                       # mshr miss rate for overall accesses
711system.cpu.l2cache.overall_mshr_miss_rate::total     0.233975                       # mshr miss rate for overall accesses
712system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 47525.626490                       # average ReadReq mshr miss latency
713system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 67730.764401                       # average ReadReq mshr miss latency
714system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 67720.023427                       # average ReadReq mshr miss latency
715system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 72856.432574                       # average ReadExReq mshr miss latency
716system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 72856.432574                       # average ReadExReq mshr miss latency
717system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 47525.626490                       # average overall mshr miss latency
718system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 69617.174737                       # average overall mshr miss latency
719system.cpu.l2cache.demand_avg_mshr_miss_latency::total 69609.751591                       # average overall mshr miss latency
720system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 47525.626490                       # average overall mshr miss latency
721system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 69617.174737                       # average overall mshr miss latency
722system.cpu.l2cache.overall_avg_mshr_miss_latency::total 69609.751591                       # average overall mshr miss latency
723system.cpu.l2cache.no_allocate_misses               0                       # Number of misses that were no-allocate
724system.cpu.dcache.replacements                9598332                       # number of replacements
725system.cpu.dcache.tagsinuse               4088.019917                       # Cycle average of tags in use
726system.cpu.dcache.total_refs                656091291                       # Total number of references to valid blocks.
727system.cpu.dcache.sampled_refs                9602428                       # Sample count of references to valid blocks.
728system.cpu.dcache.avg_refs                  68.325562                       # Average number of references to valid blocks.
729system.cpu.dcache.warmup_cycle             3440663000                       # Cycle when the warmup percentage was hit.
730system.cpu.dcache.occ_blocks::cpu.data    4088.019917                       # Average occupied blocks per requestor
731system.cpu.dcache.occ_percent::cpu.data      0.998052                       # Average percentage of cache occupancy
732system.cpu.dcache.occ_percent::total         0.998052                       # Average percentage of cache occupancy
733system.cpu.dcache.ReadReq_hits::cpu.data    489044261                       # number of ReadReq hits
734system.cpu.dcache.ReadReq_hits::total       489044261                       # number of ReadReq hits
735system.cpu.dcache.WriteReq_hits::cpu.data    167046906                       # number of WriteReq hits
736system.cpu.dcache.WriteReq_hits::total      167046906                       # number of WriteReq hits
737system.cpu.dcache.LoadLockedReq_hits::cpu.data           63                       # number of LoadLockedReq hits
738system.cpu.dcache.LoadLockedReq_hits::total           63                       # number of LoadLockedReq hits
739system.cpu.dcache.StoreCondReq_hits::cpu.data           61                       # number of StoreCondReq hits
740system.cpu.dcache.StoreCondReq_hits::total           61                       # number of StoreCondReq hits
741system.cpu.dcache.demand_hits::cpu.data     656091167                       # number of demand (read+write) hits
742system.cpu.dcache.demand_hits::total        656091167                       # number of demand (read+write) hits
743system.cpu.dcache.overall_hits::cpu.data    656091167                       # number of overall hits
744system.cpu.dcache.overall_hits::total       656091167                       # number of overall hits
745system.cpu.dcache.ReadReq_misses::cpu.data     11476352                       # number of ReadReq misses
746system.cpu.dcache.ReadReq_misses::total      11476352                       # number of ReadReq misses
747system.cpu.dcache.WriteReq_misses::cpu.data      5539141                       # number of WriteReq misses
748system.cpu.dcache.WriteReq_misses::total      5539141                       # number of WriteReq misses
749system.cpu.dcache.LoadLockedReq_misses::cpu.data            3                       # number of LoadLockedReq misses
750system.cpu.dcache.LoadLockedReq_misses::total            3                       # number of LoadLockedReq misses
751system.cpu.dcache.demand_misses::cpu.data     17015493                       # number of demand (read+write) misses
752system.cpu.dcache.demand_misses::total       17015493                       # number of demand (read+write) misses
753system.cpu.dcache.overall_misses::cpu.data     17015493                       # number of overall misses
754system.cpu.dcache.overall_misses::total      17015493                       # number of overall misses
755system.cpu.dcache.ReadReq_miss_latency::cpu.data 322799095500                       # number of ReadReq miss cycles
756system.cpu.dcache.ReadReq_miss_latency::total 322799095500                       # number of ReadReq miss cycles
757system.cpu.dcache.WriteReq_miss_latency::cpu.data 229643990242                       # number of WriteReq miss cycles
758system.cpu.dcache.WriteReq_miss_latency::total 229643990242                       # number of WriteReq miss cycles
759system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data       608000                       # number of LoadLockedReq miss cycles
760system.cpu.dcache.LoadLockedReq_miss_latency::total       608000                       # number of LoadLockedReq miss cycles
761system.cpu.dcache.demand_miss_latency::cpu.data 552443085742                       # number of demand (read+write) miss cycles
762system.cpu.dcache.demand_miss_latency::total 552443085742                       # number of demand (read+write) miss cycles
763system.cpu.dcache.overall_miss_latency::cpu.data 552443085742                       # number of overall miss cycles
764system.cpu.dcache.overall_miss_latency::total 552443085742                       # number of overall miss cycles
765system.cpu.dcache.ReadReq_accesses::cpu.data    500520613                       # number of ReadReq accesses(hits+misses)
766system.cpu.dcache.ReadReq_accesses::total    500520613                       # number of ReadReq accesses(hits+misses)
767system.cpu.dcache.WriteReq_accesses::cpu.data    172586047                       # number of WriteReq accesses(hits+misses)
768system.cpu.dcache.WriteReq_accesses::total    172586047                       # number of WriteReq accesses(hits+misses)
769system.cpu.dcache.LoadLockedReq_accesses::cpu.data           66                       # number of LoadLockedReq accesses(hits+misses)
770system.cpu.dcache.LoadLockedReq_accesses::total           66                       # number of LoadLockedReq accesses(hits+misses)
771system.cpu.dcache.StoreCondReq_accesses::cpu.data           61                       # number of StoreCondReq accesses(hits+misses)
772system.cpu.dcache.StoreCondReq_accesses::total           61                       # number of StoreCondReq accesses(hits+misses)
773system.cpu.dcache.demand_accesses::cpu.data    673106660                       # number of demand (read+write) accesses
774system.cpu.dcache.demand_accesses::total    673106660                       # number of demand (read+write) accesses
775system.cpu.dcache.overall_accesses::cpu.data    673106660                       # number of overall (read+write) accesses
776system.cpu.dcache.overall_accesses::total    673106660                       # number of overall (read+write) accesses
777system.cpu.dcache.ReadReq_miss_rate::cpu.data     0.022929                       # miss rate for ReadReq accesses
778system.cpu.dcache.ReadReq_miss_rate::total     0.022929                       # miss rate for ReadReq accesses
779system.cpu.dcache.WriteReq_miss_rate::cpu.data     0.032095                       # miss rate for WriteReq accesses
780system.cpu.dcache.WriteReq_miss_rate::total     0.032095                       # miss rate for WriteReq accesses
781system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data     0.045455                       # miss rate for LoadLockedReq accesses
782system.cpu.dcache.LoadLockedReq_miss_rate::total     0.045455                       # miss rate for LoadLockedReq accesses
783system.cpu.dcache.demand_miss_rate::cpu.data     0.025279                       # miss rate for demand accesses
784system.cpu.dcache.demand_miss_rate::total     0.025279                       # miss rate for demand accesses
785system.cpu.dcache.overall_miss_rate::cpu.data     0.025279                       # miss rate for overall accesses
786system.cpu.dcache.overall_miss_rate::total     0.025279                       # miss rate for overall accesses
787system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 28127.326131                       # average ReadReq miss latency
788system.cpu.dcache.ReadReq_avg_miss_latency::total 28127.326131                       # average ReadReq miss latency
789system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 41458.412097                       # average WriteReq miss latency
790system.cpu.dcache.WriteReq_avg_miss_latency::total 41458.412097                       # average WriteReq miss latency
791system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 202666.666667                       # average LoadLockedReq miss latency
792system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 202666.666667                       # average LoadLockedReq miss latency
793system.cpu.dcache.demand_avg_miss_latency::cpu.data 32467.063149                       # average overall miss latency
794system.cpu.dcache.demand_avg_miss_latency::total 32467.063149                       # average overall miss latency
795system.cpu.dcache.overall_avg_miss_latency::cpu.data 32467.063149                       # average overall miss latency
796system.cpu.dcache.overall_avg_miss_latency::total 32467.063149                       # average overall miss latency
797system.cpu.dcache.blocked_cycles::no_mshrs     26333844                       # number of cycles access was blocked
798system.cpu.dcache.blocked_cycles::no_targets      1054452                       # number of cycles access was blocked
799system.cpu.dcache.blocked::no_mshrs           1182092                       # number of cycles access was blocked
800system.cpu.dcache.blocked::no_targets           64550                       # number of cycles access was blocked
801system.cpu.dcache.avg_blocked_cycles::no_mshrs    22.277322                       # average number of cycles each access was blocked
802system.cpu.dcache.avg_blocked_cycles::no_targets    16.335430                       # average number of cycles each access was blocked
803system.cpu.dcache.fast_writes                       0                       # number of fast writes performed
804system.cpu.dcache.cache_copies                      0                       # number of cache copies performed
805system.cpu.dcache.writebacks::writebacks      3781376                       # number of writebacks
806system.cpu.dcache.writebacks::total           3781376                       # number of writebacks
807system.cpu.dcache.ReadReq_mshr_hits::cpu.data      3767440                       # number of ReadReq MSHR hits
808system.cpu.dcache.ReadReq_mshr_hits::total      3767440                       # number of ReadReq MSHR hits
809system.cpu.dcache.WriteReq_mshr_hits::cpu.data      3645625                       # number of WriteReq MSHR hits
810system.cpu.dcache.WriteReq_mshr_hits::total      3645625                       # number of WriteReq MSHR hits
811system.cpu.dcache.LoadLockedReq_mshr_hits::cpu.data            3                       # number of LoadLockedReq MSHR hits
812system.cpu.dcache.LoadLockedReq_mshr_hits::total            3                       # number of LoadLockedReq MSHR hits
813system.cpu.dcache.demand_mshr_hits::cpu.data      7413065                       # number of demand (read+write) MSHR hits
814system.cpu.dcache.demand_mshr_hits::total      7413065                       # number of demand (read+write) MSHR hits
815system.cpu.dcache.overall_mshr_hits::cpu.data      7413065                       # number of overall MSHR hits
816system.cpu.dcache.overall_mshr_hits::total      7413065                       # number of overall MSHR hits
817system.cpu.dcache.ReadReq_mshr_misses::cpu.data      7708912                       # number of ReadReq MSHR misses
818system.cpu.dcache.ReadReq_mshr_misses::total      7708912                       # number of ReadReq MSHR misses
819system.cpu.dcache.WriteReq_mshr_misses::cpu.data      1893516                       # number of WriteReq MSHR misses
820system.cpu.dcache.WriteReq_mshr_misses::total      1893516                       # number of WriteReq MSHR misses
821system.cpu.dcache.demand_mshr_misses::cpu.data      9602428                       # number of demand (read+write) MSHR misses
822system.cpu.dcache.demand_mshr_misses::total      9602428                       # number of demand (read+write) MSHR misses
823system.cpu.dcache.overall_mshr_misses::cpu.data      9602428                       # number of overall MSHR misses
824system.cpu.dcache.overall_mshr_misses::total      9602428                       # number of overall MSHR misses
825system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 186208076000                       # number of ReadReq MSHR miss cycles
826system.cpu.dcache.ReadReq_mshr_miss_latency::total 186208076000                       # number of ReadReq MSHR miss cycles
827system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data  83587939217                       # number of WriteReq MSHR miss cycles
828system.cpu.dcache.WriteReq_mshr_miss_latency::total  83587939217                       # number of WriteReq MSHR miss cycles
829system.cpu.dcache.demand_mshr_miss_latency::cpu.data 269796015217                       # number of demand (read+write) MSHR miss cycles
830system.cpu.dcache.demand_mshr_miss_latency::total 269796015217                       # number of demand (read+write) MSHR miss cycles
831system.cpu.dcache.overall_mshr_miss_latency::cpu.data 269796015217                       # number of overall MSHR miss cycles
832system.cpu.dcache.overall_mshr_miss_latency::total 269796015217                       # number of overall MSHR miss cycles
833system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data     0.015402                       # mshr miss rate for ReadReq accesses
834system.cpu.dcache.ReadReq_mshr_miss_rate::total     0.015402                       # mshr miss rate for ReadReq accesses
835system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data     0.010971                       # mshr miss rate for WriteReq accesses
836system.cpu.dcache.WriteReq_mshr_miss_rate::total     0.010971                       # mshr miss rate for WriteReq accesses
837system.cpu.dcache.demand_mshr_miss_rate::cpu.data     0.014266                       # mshr miss rate for demand accesses
838system.cpu.dcache.demand_mshr_miss_rate::total     0.014266                       # mshr miss rate for demand accesses
839system.cpu.dcache.overall_mshr_miss_rate::cpu.data     0.014266                       # mshr miss rate for overall accesses
840system.cpu.dcache.overall_mshr_miss_rate::total     0.014266                       # mshr miss rate for overall accesses
841system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 24154.910057                       # average ReadReq mshr miss latency
842system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 24154.910057                       # average ReadReq mshr miss latency
843system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 44144.300453                       # average WriteReq mshr miss latency
844system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 44144.300453                       # average WriteReq mshr miss latency
845system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 28096.645475                       # average overall mshr miss latency
846system.cpu.dcache.demand_avg_mshr_miss_latency::total 28096.645475                       # average overall mshr miss latency
847system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 28096.645475                       # average overall mshr miss latency
848system.cpu.dcache.overall_avg_mshr_miss_latency::total 28096.645475                       # average overall mshr miss latency
849system.cpu.dcache.no_allocate_misses                0                       # Number of misses that were no-allocate
850
851---------- End Simulation Statistics   ----------
852