stats.txt revision 10488:7c27480a5031
1 2---------- Begin Simulation Statistics ---------- 3sim_seconds 0.753004 # Number of seconds simulated 4sim_ticks 753003557500 # Number of ticks simulated 5final_tick 753003557500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset) 6sim_freq 1000000000000 # Frequency of simulated ticks 7host_inst_rate 139146 # Simulator instruction rate (inst/s) 8host_op_rate 149909 # Simulator op (including micro ops) rate (op/s) 9host_tick_rate 67836303 # Simulator tick rate (ticks/s) 10host_mem_usage 311432 # Number of bytes of host memory used 11host_seconds 11100.30 # Real time elapsed on the host 12sim_insts 1544563023 # Number of instructions simulated 13sim_ops 1664032415 # Number of ops (including micro ops) simulated 14system.voltage_domain.voltage 1 # Voltage in Volts 15system.clk_domain.clock 1000 # Clock period in ticks 16system.physmem.bytes_read::cpu.inst 14592 # Number of bytes read from this memory 17system.physmem.bytes_read::cpu.data 231381248 # Number of bytes read from this memory 18system.physmem.bytes_read::cpu.l2cache.prefetcher 95077696 # Number of bytes read from this memory 19system.physmem.bytes_read::total 326473536 # Number of bytes read from this memory 20system.physmem.bytes_inst_read::cpu.inst 14592 # Number of instructions bytes read from this memory 21system.physmem.bytes_inst_read::total 14592 # Number of instructions bytes read from this memory 22system.physmem.bytes_written::writebacks 107048704 # Number of bytes written to this memory 23system.physmem.bytes_written::total 107048704 # Number of bytes written to this memory 24system.physmem.num_reads::cpu.inst 228 # Number of read requests responded to by this memory 25system.physmem.num_reads::cpu.data 3615332 # Number of read requests responded to by this memory 26system.physmem.num_reads::cpu.l2cache.prefetcher 1485589 # Number of read requests responded to by this memory 27system.physmem.num_reads::total 5101149 # Number of read requests responded to by this memory 28system.physmem.num_writes::writebacks 1672636 # Number of write requests responded to by this memory 29system.physmem.num_writes::total 1672636 # Number of write requests responded to by this memory 30system.physmem.bw_read::cpu.inst 19378 # Total read bandwidth from this memory (bytes/s) 31system.physmem.bw_read::cpu.data 307277762 # Total read bandwidth from this memory (bytes/s) 32system.physmem.bw_read::cpu.l2cache.prefetcher 126264604 # Total read bandwidth from this memory (bytes/s) 33system.physmem.bw_read::total 433561744 # Total read bandwidth from this memory (bytes/s) 34system.physmem.bw_inst_read::cpu.inst 19378 # Instruction read bandwidth from this memory (bytes/s) 35system.physmem.bw_inst_read::total 19378 # Instruction read bandwidth from this memory (bytes/s) 36system.physmem.bw_write::writebacks 142162282 # Write bandwidth from this memory (bytes/s) 37system.physmem.bw_write::total 142162282 # Write bandwidth from this memory (bytes/s) 38system.physmem.bw_total::writebacks 142162282 # Total bandwidth to/from this memory (bytes/s) 39system.physmem.bw_total::cpu.inst 19378 # Total bandwidth to/from this memory (bytes/s) 40system.physmem.bw_total::cpu.data 307277762 # Total bandwidth to/from this memory (bytes/s) 41system.physmem.bw_total::cpu.l2cache.prefetcher 126264604 # Total bandwidth to/from this memory (bytes/s) 42system.physmem.bw_total::total 575724026 # Total bandwidth to/from this memory (bytes/s) 43system.physmem.readReqs 5101149 # Number of read requests accepted 44system.physmem.writeReqs 1672636 # Number of write requests accepted 45system.physmem.readBursts 5101149 # Number of DRAM read bursts, including those serviced by the write queue 46system.physmem.writeBursts 1672636 # Number of DRAM write bursts, including those merged in the write queue 47system.physmem.bytesReadDRAM 326003456 # Total number of bytes read from DRAM 48system.physmem.bytesReadWrQ 470080 # Total number of bytes read from write queue 49system.physmem.bytesWritten 107046272 # Total number of bytes written to DRAM 50system.physmem.bytesReadSys 326473536 # Total read bytes from the system interface side 51system.physmem.bytesWrittenSys 107048704 # Total written bytes from the system interface side 52system.physmem.servicedByWrQ 7345 # Number of DRAM read bursts serviced by the write queue 53system.physmem.mergedWrBursts 11 # Number of DRAM write bursts merged with an existing one 54system.physmem.neitherReadNorWriteReqs 0 # Number of requests that are neither read nor write 55system.physmem.perBankRdBursts::0 320458 # Per bank write bursts 56system.physmem.perBankRdBursts::1 318552 # Per bank write bursts 57system.physmem.perBankRdBursts::2 312159 # Per bank write bursts 58system.physmem.perBankRdBursts::3 320321 # Per bank write bursts 59system.physmem.perBankRdBursts::4 313091 # Per bank write bursts 60system.physmem.perBankRdBursts::5 313451 # Per bank write bursts 61system.physmem.perBankRdBursts::6 306429 # Per bank write bursts 62system.physmem.perBankRdBursts::7 300886 # Per bank write bursts 63system.physmem.perBankRdBursts::8 320656 # Per bank write bursts 64system.physmem.perBankRdBursts::9 326914 # Per bank write bursts 65system.physmem.perBankRdBursts::10 318873 # Per bank write bursts 66system.physmem.perBankRdBursts::11 328947 # Per bank write bursts 67system.physmem.perBankRdBursts::12 326980 # Per bank write bursts 68system.physmem.perBankRdBursts::13 328236 # Per bank write bursts 69system.physmem.perBankRdBursts::14 322345 # Per bank write bursts 70system.physmem.perBankRdBursts::15 315506 # Per bank write bursts 71system.physmem.perBankWrBursts::0 106372 # Per bank write bursts 72system.physmem.perBankWrBursts::1 103970 # Per bank write bursts 73system.physmem.perBankWrBursts::2 101390 # Per bank write bursts 74system.physmem.perBankWrBursts::3 102163 # Per bank write bursts 75system.physmem.perBankWrBursts::4 101308 # Per bank write bursts 76system.physmem.perBankWrBursts::5 100856 # Per bank write bursts 77system.physmem.perBankWrBursts::6 104858 # Per bank write bursts 78system.physmem.perBankWrBursts::7 106447 # Per bank write bursts 79system.physmem.perBankWrBursts::8 107624 # Per bank write bursts 80system.physmem.perBankWrBursts::9 106732 # Per bank write bursts 81system.physmem.perBankWrBursts::10 104273 # Per bank write bursts 82system.physmem.perBankWrBursts::11 105282 # Per bank write bursts 83system.physmem.perBankWrBursts::12 105198 # Per bank write bursts 84system.physmem.perBankWrBursts::13 104874 # Per bank write bursts 85system.physmem.perBankWrBursts::14 106564 # Per bank write bursts 86system.physmem.perBankWrBursts::15 104687 # Per bank write bursts 87system.physmem.numRdRetry 0 # Number of times read queue was full causing retry 88system.physmem.numWrRetry 0 # Number of times write queue was full causing retry 89system.physmem.totGap 753003515500 # Total gap between requests 90system.physmem.readPktSize::0 0 # Read request sizes (log2) 91system.physmem.readPktSize::1 0 # Read request sizes (log2) 92system.physmem.readPktSize::2 0 # Read request sizes (log2) 93system.physmem.readPktSize::3 0 # Read request sizes (log2) 94system.physmem.readPktSize::4 0 # Read request sizes (log2) 95system.physmem.readPktSize::5 0 # Read request sizes (log2) 96system.physmem.readPktSize::6 5101149 # Read request sizes (log2) 97system.physmem.writePktSize::0 0 # Write request sizes (log2) 98system.physmem.writePktSize::1 0 # Write request sizes (log2) 99system.physmem.writePktSize::2 0 # Write request sizes (log2) 100system.physmem.writePktSize::3 0 # Write request sizes (log2) 101system.physmem.writePktSize::4 0 # Write request sizes (log2) 102system.physmem.writePktSize::5 0 # Write request sizes (log2) 103system.physmem.writePktSize::6 1672636 # Write request sizes (log2) 104system.physmem.rdQLenPdf::0 2761902 # What read queue length does an incoming req see 105system.physmem.rdQLenPdf::1 1096580 # What read queue length does an incoming req see 106system.physmem.rdQLenPdf::2 406963 # What read queue length does an incoming req see 107system.physmem.rdQLenPdf::3 307813 # What read queue length does an incoming req see 108system.physmem.rdQLenPdf::4 214927 # What read queue length does an incoming req see 109system.physmem.rdQLenPdf::5 130899 # What read queue length does an incoming req see 110system.physmem.rdQLenPdf::6 69362 # What read queue length does an incoming req see 111system.physmem.rdQLenPdf::7 43944 # What read queue length does an incoming req see 112system.physmem.rdQLenPdf::8 31968 # What read queue length does an incoming req see 113system.physmem.rdQLenPdf::9 12494 # What read queue length does an incoming req see 114system.physmem.rdQLenPdf::10 6876 # What read queue length does an incoming req see 115system.physmem.rdQLenPdf::11 4504 # What read queue length does an incoming req see 116system.physmem.rdQLenPdf::12 2574 # What read queue length does an incoming req see 117system.physmem.rdQLenPdf::13 1592 # What read queue length does an incoming req see 118system.physmem.rdQLenPdf::14 933 # What read queue length does an incoming req see 119system.physmem.rdQLenPdf::15 473 # What read queue length does an incoming req see 120system.physmem.rdQLenPdf::16 0 # What read queue length does an incoming req see 121system.physmem.rdQLenPdf::17 0 # What read queue length does an incoming req see 122system.physmem.rdQLenPdf::18 0 # What read queue length does an incoming req see 123system.physmem.rdQLenPdf::19 0 # What read queue length does an incoming req see 124system.physmem.rdQLenPdf::20 0 # What read queue length does an incoming req see 125system.physmem.rdQLenPdf::21 0 # What read queue length does an incoming req see 126system.physmem.rdQLenPdf::22 0 # What read queue length does an incoming req see 127system.physmem.rdQLenPdf::23 0 # What read queue length does an incoming req see 128system.physmem.rdQLenPdf::24 0 # What read queue length does an incoming req see 129system.physmem.rdQLenPdf::25 0 # What read queue length does an incoming req see 130system.physmem.rdQLenPdf::26 0 # What read queue length does an incoming req see 131system.physmem.rdQLenPdf::27 0 # What read queue length does an incoming req see 132system.physmem.rdQLenPdf::28 0 # What read queue length does an incoming req see 133system.physmem.rdQLenPdf::29 0 # What read queue length does an incoming req see 134system.physmem.rdQLenPdf::30 0 # What read queue length does an incoming req see 135system.physmem.rdQLenPdf::31 0 # What read queue length does an incoming req see 136system.physmem.wrQLenPdf::0 1 # What write queue length does an incoming req see 137system.physmem.wrQLenPdf::1 1 # What write queue length does an incoming req see 138system.physmem.wrQLenPdf::2 1 # What write queue length does an incoming req see 139system.physmem.wrQLenPdf::3 1 # What write queue length does an incoming req see 140system.physmem.wrQLenPdf::4 1 # What write queue length does an incoming req see 141system.physmem.wrQLenPdf::5 1 # What write queue length does an incoming req see 142system.physmem.wrQLenPdf::6 1 # What write queue length does an incoming req see 143system.physmem.wrQLenPdf::7 1 # What write queue length does an incoming req see 144system.physmem.wrQLenPdf::8 1 # What write queue length does an incoming req see 145system.physmem.wrQLenPdf::9 1 # What write queue length does an incoming req see 146system.physmem.wrQLenPdf::10 1 # What write queue length does an incoming req see 147system.physmem.wrQLenPdf::11 1 # What write queue length does an incoming req see 148system.physmem.wrQLenPdf::12 1 # What write queue length does an incoming req see 149system.physmem.wrQLenPdf::13 1 # What write queue length does an incoming req see 150system.physmem.wrQLenPdf::14 1 # What write queue length does an incoming req see 151system.physmem.wrQLenPdf::15 23634 # What write queue length does an incoming req see 152system.physmem.wrQLenPdf::16 25442 # What write queue length does an incoming req see 153system.physmem.wrQLenPdf::17 58935 # What write queue length does an incoming req see 154system.physmem.wrQLenPdf::18 74795 # What write queue length does an incoming req see 155system.physmem.wrQLenPdf::19 85216 # What write queue length does an incoming req see 156system.physmem.wrQLenPdf::20 93468 # What write queue length does an incoming req see 157system.physmem.wrQLenPdf::21 100234 # What write queue length does an incoming req see 158system.physmem.wrQLenPdf::22 105264 # What write queue length does an incoming req see 159system.physmem.wrQLenPdf::23 108420 # What write queue length does an incoming req see 160system.physmem.wrQLenPdf::24 110279 # What write queue length does an incoming req see 161system.physmem.wrQLenPdf::25 111519 # What write queue length does an incoming req see 162system.physmem.wrQLenPdf::26 112924 # What write queue length does an incoming req see 163system.physmem.wrQLenPdf::27 114921 # What write queue length does an incoming req see 164system.physmem.wrQLenPdf::28 116959 # What write queue length does an incoming req see 165system.physmem.wrQLenPdf::29 109523 # What write queue length does an incoming req see 166system.physmem.wrQLenPdf::30 106852 # What write queue length does an incoming req see 167system.physmem.wrQLenPdf::31 104984 # What write queue length does an incoming req see 168system.physmem.wrQLenPdf::32 103460 # What write queue length does an incoming req see 169system.physmem.wrQLenPdf::33 3249 # What write queue length does an incoming req see 170system.physmem.wrQLenPdf::34 1379 # What write queue length does an incoming req see 171system.physmem.wrQLenPdf::35 606 # What write queue length does an incoming req see 172system.physmem.wrQLenPdf::36 281 # What write queue length does an incoming req see 173system.physmem.wrQLenPdf::37 133 # What write queue length does an incoming req see 174system.physmem.wrQLenPdf::38 66 # What write queue length does an incoming req see 175system.physmem.wrQLenPdf::39 39 # What write queue length does an incoming req see 176system.physmem.wrQLenPdf::40 11 # What write queue length does an incoming req see 177system.physmem.wrQLenPdf::41 8 # What write queue length does an incoming req see 178system.physmem.wrQLenPdf::42 2 # What write queue length does an incoming req see 179system.physmem.wrQLenPdf::43 2 # What write queue length does an incoming req see 180system.physmem.wrQLenPdf::44 2 # What write queue length does an incoming req see 181system.physmem.wrQLenPdf::45 3 # What write queue length does an incoming req see 182system.physmem.wrQLenPdf::46 0 # What write queue length does an incoming req see 183system.physmem.wrQLenPdf::47 0 # What write queue length does an incoming req see 184system.physmem.wrQLenPdf::48 0 # What write queue length does an incoming req see 185system.physmem.wrQLenPdf::49 0 # What write queue length does an incoming req see 186system.physmem.wrQLenPdf::50 0 # What write queue length does an incoming req see 187system.physmem.wrQLenPdf::51 0 # What write queue length does an incoming req see 188system.physmem.wrQLenPdf::52 0 # What write queue length does an incoming req see 189system.physmem.wrQLenPdf::53 0 # What write queue length does an incoming req see 190system.physmem.wrQLenPdf::54 0 # What write queue length does an incoming req see 191system.physmem.wrQLenPdf::55 0 # What write queue length does an incoming req see 192system.physmem.wrQLenPdf::56 0 # What write queue length does an incoming req see 193system.physmem.wrQLenPdf::57 0 # What write queue length does an incoming req see 194system.physmem.wrQLenPdf::58 0 # What write queue length does an incoming req see 195system.physmem.wrQLenPdf::59 0 # What write queue length does an incoming req see 196system.physmem.wrQLenPdf::60 0 # What write queue length does an incoming req see 197system.physmem.wrQLenPdf::61 0 # What write queue length does an incoming req see 198system.physmem.wrQLenPdf::62 0 # What write queue length does an incoming req see 199system.physmem.wrQLenPdf::63 0 # What write queue length does an incoming req see 200system.physmem.bytesPerActivate::samples 4344411 # Bytes accessed per row activation 201system.physmem.bytesPerActivate::mean 99.679291 # Bytes accessed per row activation 202system.physmem.bytesPerActivate::gmean 80.657847 # Bytes accessed per row activation 203system.physmem.bytesPerActivate::stdev 113.406930 # Bytes accessed per row activation 204system.physmem.bytesPerActivate::0-127 3407328 78.43% 78.43% # Bytes accessed per row activation 205system.physmem.bytesPerActivate::128-255 696147 16.02% 94.45% # Bytes accessed per row activation 206system.physmem.bytesPerActivate::256-383 107309 2.47% 96.92% # Bytes accessed per row activation 207system.physmem.bytesPerActivate::384-511 43326 1.00% 97.92% # Bytes accessed per row activation 208system.physmem.bytesPerActivate::512-639 33261 0.77% 98.69% # Bytes accessed per row activation 209system.physmem.bytesPerActivate::640-767 16273 0.37% 99.06% # Bytes accessed per row activation 210system.physmem.bytesPerActivate::768-895 9699 0.22% 99.28% # Bytes accessed per row activation 211system.physmem.bytesPerActivate::896-1023 6677 0.15% 99.44% # Bytes accessed per row activation 212system.physmem.bytesPerActivate::1024-1151 24391 0.56% 100.00% # Bytes accessed per row activation 213system.physmem.bytesPerActivate::total 4344411 # Bytes accessed per row activation 214system.physmem.rdPerTurnAround::samples 100519 # Reads before turning the bus around for writes 215system.physmem.rdPerTurnAround::mean 50.674768 # Reads before turning the bus around for writes 216system.physmem.rdPerTurnAround::gmean 34.618065 # Reads before turning the bus around for writes 217system.physmem.rdPerTurnAround::stdev 99.194987 # Reads before turning the bus around for writes 218system.physmem.rdPerTurnAround::0-255 98006 97.50% 97.50% # Reads before turning the bus around for writes 219system.physmem.rdPerTurnAround::256-511 1235 1.23% 98.73% # Reads before turning the bus around for writes 220system.physmem.rdPerTurnAround::512-767 738 0.73% 99.46% # Reads before turning the bus around for writes 221system.physmem.rdPerTurnAround::768-1023 394 0.39% 99.85% # Reads before turning the bus around for writes 222system.physmem.rdPerTurnAround::1024-1279 104 0.10% 99.96% # Reads before turning the bus around for writes 223system.physmem.rdPerTurnAround::1280-1535 26 0.03% 99.98% # Reads before turning the bus around for writes 224system.physmem.rdPerTurnAround::1536-1791 7 0.01% 99.99% # Reads before turning the bus around for writes 225system.physmem.rdPerTurnAround::1792-2047 1 0.00% 99.99% # Reads before turning the bus around for writes 226system.physmem.rdPerTurnAround::2048-2303 1 0.00% 99.99% # Reads before turning the bus around for writes 227system.physmem.rdPerTurnAround::2304-2559 2 0.00% 100.00% # Reads before turning the bus around for writes 228system.physmem.rdPerTurnAround::2816-3071 1 0.00% 100.00% # Reads before turning the bus around for writes 229system.physmem.rdPerTurnAround::3072-3327 2 0.00% 100.00% # Reads before turning the bus around for writes 230system.physmem.rdPerTurnAround::3328-3583 1 0.00% 100.00% # Reads before turning the bus around for writes 231system.physmem.rdPerTurnAround::4352-4607 1 0.00% 100.00% # Reads before turning the bus around for writes 232system.physmem.rdPerTurnAround::total 100519 # Reads before turning the bus around for writes 233system.physmem.wrPerTurnAround::samples 100519 # Writes before turning the bus around for reads 234system.physmem.wrPerTurnAround::mean 16.639620 # Writes before turning the bus around for reads 235system.physmem.wrPerTurnAround::gmean 16.599991 # Writes before turning the bus around for reads 236system.physmem.wrPerTurnAround::stdev 1.204272 # Writes before turning the bus around for reads 237system.physmem.wrPerTurnAround::16 73763 73.38% 73.38% # Writes before turning the bus around for reads 238system.physmem.wrPerTurnAround::17 1810 1.80% 75.18% # Writes before turning the bus around for reads 239system.physmem.wrPerTurnAround::18 17937 17.84% 93.03% # Writes before turning the bus around for reads 240system.physmem.wrPerTurnAround::19 4183 4.16% 97.19% # Writes before turning the bus around for reads 241system.physmem.wrPerTurnAround::20 1485 1.48% 98.67% # Writes before turning the bus around for reads 242system.physmem.wrPerTurnAround::21 646 0.64% 99.31% # Writes before turning the bus around for reads 243system.physmem.wrPerTurnAround::22 326 0.32% 99.63% # Writes before turning the bus around for reads 244system.physmem.wrPerTurnAround::23 183 0.18% 99.81% # Writes before turning the bus around for reads 245system.physmem.wrPerTurnAround::24 100 0.10% 99.91% # Writes before turning the bus around for reads 246system.physmem.wrPerTurnAround::25 51 0.05% 99.97% # Writes before turning the bus around for reads 247system.physmem.wrPerTurnAround::26 16 0.02% 99.98% # Writes before turning the bus around for reads 248system.physmem.wrPerTurnAround::27 9 0.01% 99.99% # Writes before turning the bus around for reads 249system.physmem.wrPerTurnAround::28 2 0.00% 99.99% # Writes before turning the bus around for reads 250system.physmem.wrPerTurnAround::29 3 0.00% 100.00% # Writes before turning the bus around for reads 251system.physmem.wrPerTurnAround::30 3 0.00% 100.00% # Writes before turning the bus around for reads 252system.physmem.wrPerTurnAround::31 1 0.00% 100.00% # Writes before turning the bus around for reads 253system.physmem.wrPerTurnAround::32 1 0.00% 100.00% # Writes before turning the bus around for reads 254system.physmem.wrPerTurnAround::total 100519 # Writes before turning the bus around for reads 255system.physmem.totQLat 147032532073 # Total ticks spent queuing 256system.physmem.totMemAccLat 242541357073 # Total ticks spent from burst creation until serviced by the DRAM 257system.physmem.totBusLat 25469020000 # Total ticks spent in databus transfers 258system.physmem.avgQLat 28864.98 # Average queueing delay per DRAM burst 259system.physmem.avgBusLat 5000.00 # Average bus latency per DRAM burst 260system.physmem.avgMemAccLat 47614.98 # Average memory access latency per DRAM burst 261system.physmem.avgRdBW 432.94 # Average DRAM read bandwidth in MiByte/s 262system.physmem.avgWrBW 142.16 # Average achieved write bandwidth in MiByte/s 263system.physmem.avgRdBWSys 433.56 # Average system read bandwidth in MiByte/s 264system.physmem.avgWrBWSys 142.16 # Average system write bandwidth in MiByte/s 265system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MiByte/s 266system.physmem.busUtil 4.49 # Data bus utilization in percentage 267system.physmem.busUtilRead 3.38 # Data bus utilization in percentage for reads 268system.physmem.busUtilWrite 1.11 # Data bus utilization in percentage for writes 269system.physmem.avgRdQLen 1.52 # Average read queue length when enqueuing 270system.physmem.avgWrQLen 25.01 # Average write queue length when enqueuing 271system.physmem.readRowHits 2056015 # Number of row buffer hits during reads 272system.physmem.writeRowHits 365966 # Number of row buffer hits during writes 273system.physmem.readRowHitRate 40.36 # Row buffer hit rate for reads 274system.physmem.writeRowHitRate 21.88 # Row buffer hit rate for writes 275system.physmem.avgGap 111164.37 # Average gap between requests 276system.physmem.pageHitRate 35.79 # Row buffer hit rate, read and write combined 277system.physmem.memoryStateTime::IDLE 77100737509 # Time in different power states 278system.physmem.memoryStateTime::REF 25144340000 # Time in different power states 279system.physmem.memoryStateTime::PRE_PDN 0 # Time in different power states 280system.physmem.memoryStateTime::ACT 650755672741 # Time in different power states 281system.physmem.memoryStateTime::ACT_PDN 0 # Time in different power states 282system.physmem.actEnergy::0 16285857840 # Energy for activate commands per rank (pJ) 283system.physmem.actEnergy::1 16557549120 # Energy for activate commands per rank (pJ) 284system.physmem.preEnergy::0 8886132750 # Energy for precharge commands per rank (pJ) 285system.physmem.preEnergy::1 9034377000 # Energy for precharge commands per rank (pJ) 286system.physmem.readEnergy::0 19540895400 # Energy for read commands per rank (pJ) 287system.physmem.readEnergy::1 20189722800 # Energy for read commands per rank (pJ) 288system.physmem.writeEnergy::0 5361143760 # Energy for write commands per rank (pJ) 289system.physmem.writeEnergy::1 5476960800 # Energy for write commands per rank (pJ) 290system.physmem.refreshEnergy::0 49182329040 # Energy for refresh commands per rank (pJ) 291system.physmem.refreshEnergy::1 49182329040 # Energy for refresh commands per rank (pJ) 292system.physmem.actBackEnergy::0 403433749845 # Energy for active background per rank (pJ) 293system.physmem.actBackEnergy::1 404376910605 # Energy for active background per rank (pJ) 294system.physmem.preBackEnergy::0 97911188250 # Energy for precharge background per rank (pJ) 295system.physmem.preBackEnergy::1 97083854250 # Energy for precharge background per rank (pJ) 296system.physmem.totalEnergy::0 600601296885 # Total energy per rank (pJ) 297system.physmem.totalEnergy::1 601901703615 # Total energy per rank (pJ) 298system.physmem.averagePower::0 797.610503 # Core power per rank (mW) 299system.physmem.averagePower::1 799.337469 # Core power per rank (mW) 300system.membus.trans_dist::ReadReq 4164250 # Transaction distribution 301system.membus.trans_dist::ReadResp 4164249 # Transaction distribution 302system.membus.trans_dist::Writeback 1672636 # Transaction distribution 303system.membus.trans_dist::ReadExReq 936899 # Transaction distribution 304system.membus.trans_dist::ReadExResp 936899 # Transaction distribution 305system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 11874933 # Packet count per connected master and slave (bytes) 306system.membus.pkt_count::total 11874933 # Packet count per connected master and slave (bytes) 307system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 433522176 # Cumulative packet size per connected master and slave (bytes) 308system.membus.pkt_size::total 433522176 # Cumulative packet size per connected master and slave (bytes) 309system.membus.snoops 0 # Total snoops (count) 310system.membus.snoop_fanout::samples 6773785 # Request fanout histogram 311system.membus.snoop_fanout::mean 0 # Request fanout histogram 312system.membus.snoop_fanout::stdev 0 # Request fanout histogram 313system.membus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram 314system.membus.snoop_fanout::0 6773785 100.00% 100.00% # Request fanout histogram 315system.membus.snoop_fanout::1 0 0.00% 100.00% # Request fanout histogram 316system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram 317system.membus.snoop_fanout::min_value 0 # Request fanout histogram 318system.membus.snoop_fanout::max_value 0 # Request fanout histogram 319system.membus.snoop_fanout::total 6773785 # Request fanout histogram 320system.membus.reqLayer0.occupancy 21336071694 # Layer occupancy (ticks) 321system.membus.reqLayer0.utilization 2.8 # Layer utilization (%) 322system.membus.respLayer1.occupancy 47387677526 # Layer occupancy (ticks) 323system.membus.respLayer1.utilization 6.3 # Layer utilization (%) 324system.cpu_clk_domain.clock 500 # Clock period in ticks 325system.cpu.branchPred.lookups 286237274 # Number of BP lookups 326system.cpu.branchPred.condPredicted 223376247 # Number of conditional branches predicted 327system.cpu.branchPred.condIncorrect 14631258 # Number of conditional branches incorrect 328system.cpu.branchPred.BTBLookups 157873028 # Number of BTB lookups 329system.cpu.branchPred.BTBHits 150326972 # Number of BTB hits 330system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly. 331system.cpu.branchPred.BTBHitPct 95.220174 # BTB Hit Percentage 332system.cpu.branchPred.usedRAS 16640209 # Number of times the RAS was used to get a target. 333system.cpu.branchPred.RASInCorrect 67 # Number of incorrect RAS predictions. 334system.cpu.dstage2_mmu.stage2_tlb.inst_hits 0 # ITB inst hits 335system.cpu.dstage2_mmu.stage2_tlb.inst_misses 0 # ITB inst misses 336system.cpu.dstage2_mmu.stage2_tlb.read_hits 0 # DTB read hits 337system.cpu.dstage2_mmu.stage2_tlb.read_misses 0 # DTB read misses 338system.cpu.dstage2_mmu.stage2_tlb.write_hits 0 # DTB write hits 339system.cpu.dstage2_mmu.stage2_tlb.write_misses 0 # DTB write misses 340system.cpu.dstage2_mmu.stage2_tlb.flush_tlb 0 # Number of times complete TLB was flushed 341system.cpu.dstage2_mmu.stage2_tlb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA 342system.cpu.dstage2_mmu.stage2_tlb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID 343system.cpu.dstage2_mmu.stage2_tlb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID 344system.cpu.dstage2_mmu.stage2_tlb.flush_entries 0 # Number of entries that have been flushed from TLB 345system.cpu.dstage2_mmu.stage2_tlb.align_faults 0 # Number of TLB faults due to alignment restrictions 346system.cpu.dstage2_mmu.stage2_tlb.prefetch_faults 0 # Number of TLB faults due to prefetch 347system.cpu.dstage2_mmu.stage2_tlb.domain_faults 0 # Number of TLB faults due to domain restrictions 348system.cpu.dstage2_mmu.stage2_tlb.perms_faults 0 # Number of TLB faults due to permissions restrictions 349system.cpu.dstage2_mmu.stage2_tlb.read_accesses 0 # DTB read accesses 350system.cpu.dstage2_mmu.stage2_tlb.write_accesses 0 # DTB write accesses 351system.cpu.dstage2_mmu.stage2_tlb.inst_accesses 0 # ITB inst accesses 352system.cpu.dstage2_mmu.stage2_tlb.hits 0 # DTB hits 353system.cpu.dstage2_mmu.stage2_tlb.misses 0 # DTB misses 354system.cpu.dstage2_mmu.stage2_tlb.accesses 0 # DTB accesses 355system.cpu.dtb.inst_hits 0 # ITB inst hits 356system.cpu.dtb.inst_misses 0 # ITB inst misses 357system.cpu.dtb.read_hits 0 # DTB read hits 358system.cpu.dtb.read_misses 0 # DTB read misses 359system.cpu.dtb.write_hits 0 # DTB write hits 360system.cpu.dtb.write_misses 0 # DTB write misses 361system.cpu.dtb.flush_tlb 0 # Number of times complete TLB was flushed 362system.cpu.dtb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA 363system.cpu.dtb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID 364system.cpu.dtb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID 365system.cpu.dtb.flush_entries 0 # Number of entries that have been flushed from TLB 366system.cpu.dtb.align_faults 0 # Number of TLB faults due to alignment restrictions 367system.cpu.dtb.prefetch_faults 0 # Number of TLB faults due to prefetch 368system.cpu.dtb.domain_faults 0 # Number of TLB faults due to domain restrictions 369system.cpu.dtb.perms_faults 0 # Number of TLB faults due to permissions restrictions 370system.cpu.dtb.read_accesses 0 # DTB read accesses 371system.cpu.dtb.write_accesses 0 # DTB write accesses 372system.cpu.dtb.inst_accesses 0 # ITB inst accesses 373system.cpu.dtb.hits 0 # DTB hits 374system.cpu.dtb.misses 0 # DTB misses 375system.cpu.dtb.accesses 0 # DTB accesses 376system.cpu.istage2_mmu.stage2_tlb.inst_hits 0 # ITB inst hits 377system.cpu.istage2_mmu.stage2_tlb.inst_misses 0 # ITB inst misses 378system.cpu.istage2_mmu.stage2_tlb.read_hits 0 # DTB read hits 379system.cpu.istage2_mmu.stage2_tlb.read_misses 0 # DTB read misses 380system.cpu.istage2_mmu.stage2_tlb.write_hits 0 # DTB write hits 381system.cpu.istage2_mmu.stage2_tlb.write_misses 0 # DTB write misses 382system.cpu.istage2_mmu.stage2_tlb.flush_tlb 0 # Number of times complete TLB was flushed 383system.cpu.istage2_mmu.stage2_tlb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA 384system.cpu.istage2_mmu.stage2_tlb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID 385system.cpu.istage2_mmu.stage2_tlb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID 386system.cpu.istage2_mmu.stage2_tlb.flush_entries 0 # Number of entries that have been flushed from TLB 387system.cpu.istage2_mmu.stage2_tlb.align_faults 0 # Number of TLB faults due to alignment restrictions 388system.cpu.istage2_mmu.stage2_tlb.prefetch_faults 0 # Number of TLB faults due to prefetch 389system.cpu.istage2_mmu.stage2_tlb.domain_faults 0 # Number of TLB faults due to domain restrictions 390system.cpu.istage2_mmu.stage2_tlb.perms_faults 0 # Number of TLB faults due to permissions restrictions 391system.cpu.istage2_mmu.stage2_tlb.read_accesses 0 # DTB read accesses 392system.cpu.istage2_mmu.stage2_tlb.write_accesses 0 # DTB write accesses 393system.cpu.istage2_mmu.stage2_tlb.inst_accesses 0 # ITB inst accesses 394system.cpu.istage2_mmu.stage2_tlb.hits 0 # DTB hits 395system.cpu.istage2_mmu.stage2_tlb.misses 0 # DTB misses 396system.cpu.istage2_mmu.stage2_tlb.accesses 0 # DTB accesses 397system.cpu.itb.inst_hits 0 # ITB inst hits 398system.cpu.itb.inst_misses 0 # ITB inst misses 399system.cpu.itb.read_hits 0 # DTB read hits 400system.cpu.itb.read_misses 0 # DTB read misses 401system.cpu.itb.write_hits 0 # DTB write hits 402system.cpu.itb.write_misses 0 # DTB write misses 403system.cpu.itb.flush_tlb 0 # Number of times complete TLB was flushed 404system.cpu.itb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA 405system.cpu.itb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID 406system.cpu.itb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID 407system.cpu.itb.flush_entries 0 # Number of entries that have been flushed from TLB 408system.cpu.itb.align_faults 0 # Number of TLB faults due to alignment restrictions 409system.cpu.itb.prefetch_faults 0 # Number of TLB faults due to prefetch 410system.cpu.itb.domain_faults 0 # Number of TLB faults due to domain restrictions 411system.cpu.itb.perms_faults 0 # Number of TLB faults due to permissions restrictions 412system.cpu.itb.read_accesses 0 # DTB read accesses 413system.cpu.itb.write_accesses 0 # DTB write accesses 414system.cpu.itb.inst_accesses 0 # ITB inst accesses 415system.cpu.itb.hits 0 # DTB hits 416system.cpu.itb.misses 0 # DTB misses 417system.cpu.itb.accesses 0 # DTB accesses 418system.cpu.workload.num_syscalls 46 # Number of system calls 419system.cpu.numCycles 1506007116 # number of cpu cycles simulated 420system.cpu.numWorkItemsStarted 0 # number of work items this cpu started 421system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed 422system.cpu.fetch.icacheStallCycles 13915908 # Number of cycles fetch is stalled on an Icache miss 423system.cpu.fetch.Insts 2067206547 # Number of instructions fetch has processed 424system.cpu.fetch.Branches 286237274 # Number of branches that fetch encountered 425system.cpu.fetch.predictedBranches 166967181 # Number of branches that fetch has predicted taken 426system.cpu.fetch.Cycles 1477423210 # Number of cycles fetch has run and was not squashing or blocked 427system.cpu.fetch.SquashCycles 29286859 # Number of cycles fetch has spent squashing 428system.cpu.fetch.MiscStallCycles 38 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs 429system.cpu.fetch.IcacheWaitRetryStallCycles 232 # Number of stall cycles due to full MSHR 430system.cpu.fetch.CacheLines 656844028 # Number of cache lines fetched 431system.cpu.fetch.IcacheSquashes 587 # Number of outstanding Icache misses that were squashed 432system.cpu.fetch.rateDist::samples 1505982817 # Number of instructions fetched each cycle (Total) 433system.cpu.fetch.rateDist::mean 1.470565 # Number of instructions fetched each cycle (Total) 434system.cpu.fetch.rateDist::stdev 1.223309 # Number of instructions fetched each cycle (Total) 435system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total) 436system.cpu.fetch.rateDist::0 423738570 28.14% 28.14% # Number of instructions fetched each cycle (Total) 437system.cpu.fetch.rateDist::1 465347942 30.90% 59.04% # Number of instructions fetched each cycle (Total) 438system.cpu.fetch.rateDist::2 101390896 6.73% 65.77% # Number of instructions fetched each cycle (Total) 439system.cpu.fetch.rateDist::3 515505409 34.23% 100.00% # Number of instructions fetched each cycle (Total) 440system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total) 441system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total) 442system.cpu.fetch.rateDist::max_value 3 # Number of instructions fetched each cycle (Total) 443system.cpu.fetch.rateDist::total 1505982817 # Number of instructions fetched each cycle (Total) 444system.cpu.fetch.branchRate 0.190064 # Number of branch fetches per cycle 445system.cpu.fetch.rate 1.372641 # Number of inst fetches per cycle 446system.cpu.decode.IdleCycles 74738188 # Number of cycles decode is idle 447system.cpu.decode.BlockedCycles 508470466 # Number of cycles decode is blocked 448system.cpu.decode.RunCycles 849951241 # Number of cycles decode is running 449system.cpu.decode.UnblockCycles 58180203 # Number of cycles decode is unblocking 450system.cpu.decode.SquashCycles 14642719 # Number of cycles decode is squashing 451system.cpu.decode.BranchResolved 42195522 # Number of times decode resolved a branch 452system.cpu.decode.BranchMispred 748 # Number of times decode detected a branch misprediction 453system.cpu.decode.DecodedInsts 2037029518 # Number of instructions handled by decode 454system.cpu.decode.SquashedInsts 52402529 # Number of squashed instructions handled by decode 455system.cpu.rename.SquashCycles 14642719 # Number of cycles rename is squashing 456system.cpu.rename.IdleCycles 139800206 # Number of cycles rename is idle 457system.cpu.rename.BlockCycles 434773312 # Number of cycles rename is blocking 458system.cpu.rename.serializeStallCycles 14137 # count of cycles rename stalled for serializing inst 459system.cpu.rename.RunCycles 837909741 # Number of cycles rename is running 460system.cpu.rename.UnblockCycles 78842702 # Number of cycles rename is unblocking 461system.cpu.rename.RenamedInsts 1976226014 # Number of instructions processed by rename 462system.cpu.rename.SquashedInsts 26698193 # Number of squashed instructions processed by rename 463system.cpu.rename.ROBFullEvents 45123172 # Number of times rename has blocked due to ROB full 464system.cpu.rename.IQFullEvents 125355 # Number of times rename has blocked due to IQ full 465system.cpu.rename.LQFullEvents 1314299 # Number of times rename has blocked due to LQ full 466system.cpu.rename.SQFullEvents 18015097 # Number of times rename has blocked due to SQ full 467system.cpu.rename.RenamedOperands 1985707207 # Number of destination operands rename has renamed 468system.cpu.rename.RenameLookups 9127389229 # Number of register rename lookups that rename has made 469system.cpu.rename.int_rename_lookups 2432660668 # Number of integer rename lookups 470system.cpu.rename.fp_rename_lookups 146 # Number of floating rename lookups 471system.cpu.rename.CommittedMaps 1674898945 # Number of HB maps that are committed 472system.cpu.rename.UndoneMaps 310808262 # Number of HB maps that are undone due to squashing 473system.cpu.rename.serializingInsts 156 # count of serializing insts renamed 474system.cpu.rename.tempSerializingInsts 144 # count of temporary serializing insts renamed 475system.cpu.rename.skidInsts 111604908 # count of insts added to the skid buffer 476system.cpu.memDep0.insertedLoads 542499825 # Number of loads inserted to the mem dependence unit. 477system.cpu.memDep0.insertedStores 199292304 # Number of stores inserted to the mem dependence unit. 478system.cpu.memDep0.conflictingLoads 26858708 # Number of conflicting loads. 479system.cpu.memDep0.conflictingStores 28865215 # Number of conflicting stores. 480system.cpu.iq.iqInstsAdded 1947820848 # Number of instructions added to the IQ (excludes non-spec) 481system.cpu.iq.iqNonSpecInstsAdded 214 # Number of non-speculative instructions added to the IQ 482system.cpu.iq.iqInstsIssued 1857727691 # Number of instructions issued 483system.cpu.iq.iqSquashedInstsIssued 13537484 # Number of squashed instructions issued 484system.cpu.iq.iqSquashedInstsExamined 279225798 # Number of squashed instructions iterated over during squash; mainly for profiling 485system.cpu.iq.iqSquashedOperandsExamined 646033301 # Number of squashed operands that are examined and possibly removed from graph 486system.cpu.iq.iqSquashedNonSpecRemoved 44 # Number of squashed non-spec instructions that were removed 487system.cpu.iq.issued_per_cycle::samples 1505982817 # Number of insts issued each cycle 488system.cpu.iq.issued_per_cycle::mean 1.233565 # Number of insts issued each cycle 489system.cpu.iq.issued_per_cycle::stdev 1.149736 # Number of insts issued each cycle 490system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle 491system.cpu.iq.issued_per_cycle::0 553461726 36.75% 36.75% # Number of insts issued each cycle 492system.cpu.iq.issued_per_cycle::1 325286672 21.60% 58.35% # Number of insts issued each cycle 493system.cpu.iq.issued_per_cycle::2 378400557 25.13% 83.48% # Number of insts issued each cycle 494system.cpu.iq.issued_per_cycle::3 219701727 14.59% 98.07% # Number of insts issued each cycle 495system.cpu.iq.issued_per_cycle::4 29125951 1.93% 100.00% # Number of insts issued each cycle 496system.cpu.iq.issued_per_cycle::5 6184 0.00% 100.00% # Number of insts issued each cycle 497system.cpu.iq.issued_per_cycle::6 0 0.00% 100.00% # Number of insts issued each cycle 498system.cpu.iq.issued_per_cycle::7 0 0.00% 100.00% # Number of insts issued each cycle 499system.cpu.iq.issued_per_cycle::8 0 0.00% 100.00% # Number of insts issued each cycle 500system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle 501system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle 502system.cpu.iq.issued_per_cycle::max_value 5 # Number of insts issued each cycle 503system.cpu.iq.issued_per_cycle::total 1505982817 # Number of insts issued each cycle 504system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available 505system.cpu.iq.fu_full::IntAlu 166582994 41.01% 41.01% # attempts to use FU when none available 506system.cpu.iq.fu_full::IntMult 1992 0.00% 41.01% # attempts to use FU when none available 507system.cpu.iq.fu_full::IntDiv 0 0.00% 41.01% # attempts to use FU when none available 508system.cpu.iq.fu_full::FloatAdd 0 0.00% 41.01% # attempts to use FU when none available 509system.cpu.iq.fu_full::FloatCmp 0 0.00% 41.01% # attempts to use FU when none available 510system.cpu.iq.fu_full::FloatCvt 0 0.00% 41.01% # attempts to use FU when none available 511system.cpu.iq.fu_full::FloatMult 0 0.00% 41.01% # attempts to use FU when none available 512system.cpu.iq.fu_full::FloatDiv 0 0.00% 41.01% # attempts to use FU when none available 513system.cpu.iq.fu_full::FloatSqrt 0 0.00% 41.01% # attempts to use FU when none available 514system.cpu.iq.fu_full::SimdAdd 0 0.00% 41.01% # attempts to use FU when none available 515system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 41.01% # attempts to use FU when none available 516system.cpu.iq.fu_full::SimdAlu 0 0.00% 41.01% # attempts to use FU when none available 517system.cpu.iq.fu_full::SimdCmp 0 0.00% 41.01% # attempts to use FU when none available 518system.cpu.iq.fu_full::SimdCvt 0 0.00% 41.01% # attempts to use FU when none available 519system.cpu.iq.fu_full::SimdMisc 0 0.00% 41.01% # attempts to use FU when none available 520system.cpu.iq.fu_full::SimdMult 0 0.00% 41.01% # attempts to use FU when none available 521system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 41.01% # attempts to use FU when none available 522system.cpu.iq.fu_full::SimdShift 0 0.00% 41.01% # attempts to use FU when none available 523system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 41.01% # attempts to use FU when none available 524system.cpu.iq.fu_full::SimdSqrt 0 0.00% 41.01% # attempts to use FU when none available 525system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 41.01% # attempts to use FU when none available 526system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 41.01% # attempts to use FU when none available 527system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 41.01% # attempts to use FU when none available 528system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 41.01% # attempts to use FU when none available 529system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 41.01% # attempts to use FU when none available 530system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 41.01% # attempts to use FU when none available 531system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 41.01% # attempts to use FU when none available 532system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 41.01% # attempts to use FU when none available 533system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 41.01% # attempts to use FU when none available 534system.cpu.iq.fu_full::MemRead 191579576 47.17% 88.18% # attempts to use FU when none available 535system.cpu.iq.fu_full::MemWrite 48024706 11.82% 100.00% # attempts to use FU when none available 536system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available 537system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available 538system.cpu.iq.FU_type_0::No_OpClass 0 0.00% 0.00% # Type of FU issued 539system.cpu.iq.FU_type_0::IntAlu 1138365513 61.28% 61.28% # Type of FU issued 540system.cpu.iq.FU_type_0::IntMult 800977 0.04% 61.32% # Type of FU issued 541system.cpu.iq.FU_type_0::IntDiv 0 0.00% 61.32% # Type of FU issued 542system.cpu.iq.FU_type_0::FloatAdd 0 0.00% 61.32% # Type of FU issued 543system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 61.32% # Type of FU issued 544system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 61.32% # Type of FU issued 545system.cpu.iq.FU_type_0::FloatMult 0 0.00% 61.32% # Type of FU issued 546system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 61.32% # Type of FU issued 547system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 61.32% # Type of FU issued 548system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 61.32% # Type of FU issued 549system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 61.32% # Type of FU issued 550system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 61.32% # Type of FU issued 551system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 61.32% # Type of FU issued 552system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 61.32% # Type of FU issued 553system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 61.32% # Type of FU issued 554system.cpu.iq.FU_type_0::SimdMult 0 0.00% 61.32% # Type of FU issued 555system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 61.32% # Type of FU issued 556system.cpu.iq.FU_type_0::SimdShift 0 0.00% 61.32% # Type of FU issued 557system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 61.32% # Type of FU issued 558system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 61.32% # Type of FU issued 559system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 61.32% # Type of FU issued 560system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 61.32% # Type of FU issued 561system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 61.32% # Type of FU issued 562system.cpu.iq.FU_type_0::SimdFloatCvt 27 0.00% 61.32% # Type of FU issued 563system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 61.32% # Type of FU issued 564system.cpu.iq.FU_type_0::SimdFloatMisc 26 0.00% 61.32% # Type of FU issued 565system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 61.32% # Type of FU issued 566system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 61.32% # Type of FU issued 567system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 61.32% # Type of FU issued 568system.cpu.iq.FU_type_0::MemRead 532245079 28.65% 89.97% # Type of FU issued 569system.cpu.iq.FU_type_0::MemWrite 186316069 10.03% 100.00% # Type of FU issued 570system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued 571system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued 572system.cpu.iq.FU_type_0::total 1857727691 # Type of FU issued 573system.cpu.iq.rate 1.233545 # Inst issue rate 574system.cpu.iq.fu_busy_cnt 406189268 # FU busy when requested 575system.cpu.iq.fu_busy_rate 0.218648 # FU busy rate (busy events/executed inst) 576system.cpu.iq.int_inst_queue_reads 5641164724 # Number of integer instruction queue reads 577system.cpu.iq.int_inst_queue_writes 2227059400 # Number of integer instruction queue writes 578system.cpu.iq.int_inst_queue_wakeup_accesses 1805827330 # Number of integer instruction queue wakeup accesses 579system.cpu.iq.fp_inst_queue_reads 227 # Number of floating instruction queue reads 580system.cpu.iq.fp_inst_queue_writes 234 # Number of floating instruction queue writes 581system.cpu.iq.fp_inst_queue_wakeup_accesses 67 # Number of floating instruction queue wakeup accesses 582system.cpu.iq.int_alu_accesses 2263916833 # Number of integer alu accesses 583system.cpu.iq.fp_alu_accesses 126 # Number of floating point alu accesses 584system.cpu.iew.lsq.thread0.forwLoads 17868715 # Number of loads that had data forwarded from stores 585system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address 586system.cpu.iew.lsq.thread0.squashedLoads 84193491 # Number of loads squashed 587system.cpu.iew.lsq.thread0.ignoredResponses 66602 # Number of memory responses ignored because the instruction is squashed 588system.cpu.iew.lsq.thread0.memOrderViolation 12979 # Number of memory ordering violations 589system.cpu.iew.lsq.thread0.squashedStores 24445259 # Number of stores squashed 590system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address 591system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding 592system.cpu.iew.lsq.thread0.rescheduledLoads 4569389 # Number of loads that were rescheduled 593system.cpu.iew.lsq.thread0.cacheBlocked 5015263 # Number of times an access to memory failed due to the cache being blocked 594system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle 595system.cpu.iew.iewSquashCycles 14642719 # Number of cycles IEW is squashing 596system.cpu.iew.iewBlockCycles 25280273 # Number of cycles IEW is blocking 597system.cpu.iew.iewUnblockCycles 1153411 # Number of cycles IEW is unblocking 598system.cpu.iew.iewDispatchedInsts 1947821148 # Number of instructions dispatched to IQ 599system.cpu.iew.iewDispSquashedInsts 0 # Number of squashed instructions skipped by dispatch 600system.cpu.iew.iewDispLoadInsts 542499825 # Number of dispatched load instructions 601system.cpu.iew.iewDispStoreInsts 199292304 # Number of dispatched store instructions 602system.cpu.iew.iewDispNonSpecInsts 152 # Number of dispatched non-speculative instructions 603system.cpu.iew.iewIQFullEvents 158606 # Number of times the IQ has become full, causing a stall 604system.cpu.iew.iewLSQFullEvents 993784 # Number of times the LSQ has become full, causing a stall 605system.cpu.iew.memOrderViolationEvents 12979 # Number of memory order violations 606system.cpu.iew.predictedTakenIncorrect 7710323 # Number of branches that were predicted taken incorrectly 607system.cpu.iew.predictedNotTakenIncorrect 8723960 # Number of branches that were predicted not taken incorrectly 608system.cpu.iew.branchMispredicts 16434283 # Number of branch mispredicts detected at execute 609system.cpu.iew.iewExecutedInsts 1828067374 # Number of executed instructions 610system.cpu.iew.iewExecLoadInsts 517076026 # Number of load instructions executed 611system.cpu.iew.iewExecSquashedInsts 29660317 # Number of squashed instructions skipped in execute 612system.cpu.iew.exec_swp 0 # number of swp insts executed 613system.cpu.iew.exec_nop 86 # number of nop insts executed 614system.cpu.iew.exec_refs 698832649 # number of memory reference insts executed 615system.cpu.iew.exec_branches 229600081 # Number of branches executed 616system.cpu.iew.exec_stores 181756623 # Number of stores executed 617system.cpu.iew.exec_rate 1.213850 # Inst execution rate 618system.cpu.iew.wb_sent 1808848691 # cumulative count of insts sent to commit 619system.cpu.iew.wb_count 1805827397 # cumulative count of insts written-back 620system.cpu.iew.wb_producers 1169333238 # num instructions producing a value 621system.cpu.iew.wb_consumers 1689629138 # num instructions consuming a value 622system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ 623system.cpu.iew.wb_rate 1.199083 # insts written-back per cycle 624system.cpu.iew.wb_fanout 0.692065 # average fanout of values written-back 625system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ 626system.cpu.commit.commitSquashedInsts 257853927 # The number of squashed insts skipped by commit 627system.cpu.commit.commitNonSpecStalls 170 # The number of times commit has been forced to stall to communicate backwards 628system.cpu.commit.branchMispredicts 14630548 # The number of times a branch was mispredicted 629system.cpu.commit.committed_per_cycle::samples 1466512041 # Number of insts commited each cycle 630system.cpu.commit.committed_per_cycle::mean 1.134687 # Number of insts commited each cycle 631system.cpu.commit.committed_per_cycle::stdev 2.044179 # Number of insts commited each cycle 632system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle 633system.cpu.commit.committed_per_cycle::0 886829793 60.47% 60.47% # Number of insts commited each cycle 634system.cpu.commit.committed_per_cycle::1 250699029 17.09% 77.57% # Number of insts commited each cycle 635system.cpu.commit.committed_per_cycle::2 109472668 7.46% 85.03% # Number of insts commited each cycle 636system.cpu.commit.committed_per_cycle::3 55016344 3.75% 88.78% # Number of insts commited each cycle 637system.cpu.commit.committed_per_cycle::4 29216480 1.99% 90.78% # Number of insts commited each cycle 638system.cpu.commit.committed_per_cycle::5 33954895 2.32% 93.09% # Number of insts commited each cycle 639system.cpu.commit.committed_per_cycle::6 24874922 1.70% 94.79% # Number of insts commited each cycle 640system.cpu.commit.committed_per_cycle::7 18134171 1.24% 96.02% # Number of insts commited each cycle 641system.cpu.commit.committed_per_cycle::8 58313739 3.98% 100.00% # Number of insts commited each cycle 642system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle 643system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle 644system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle 645system.cpu.commit.committed_per_cycle::total 1466512041 # Number of insts commited each cycle 646system.cpu.commit.committedInsts 1544563041 # Number of instructions committed 647system.cpu.commit.committedOps 1664032433 # Number of ops (including micro ops) committed 648system.cpu.commit.swp_count 0 # Number of s/w prefetches committed 649system.cpu.commit.refs 633153379 # Number of memory references committed 650system.cpu.commit.loads 458306334 # Number of loads committed 651system.cpu.commit.membars 62 # Number of memory barriers committed 652system.cpu.commit.branches 213462426 # Number of branches committed 653system.cpu.commit.fp_insts 36 # Number of committed floating point instructions. 654system.cpu.commit.int_insts 1477900421 # Number of committed integer instructions. 655system.cpu.commit.function_calls 13665177 # Number of function calls committed. 656system.cpu.commit.op_class_0::No_OpClass 0 0.00% 0.00% # Class of committed instruction 657system.cpu.commit.op_class_0::IntAlu 1030178729 61.91% 61.91% # Class of committed instruction 658system.cpu.commit.op_class_0::IntMult 700322 0.04% 61.95% # Class of committed instruction 659system.cpu.commit.op_class_0::IntDiv 0 0.00% 61.95% # Class of committed instruction 660system.cpu.commit.op_class_0::FloatAdd 0 0.00% 61.95% # Class of committed instruction 661system.cpu.commit.op_class_0::FloatCmp 0 0.00% 61.95% # Class of committed instruction 662system.cpu.commit.op_class_0::FloatCvt 0 0.00% 61.95% # Class of committed instruction 663system.cpu.commit.op_class_0::FloatMult 0 0.00% 61.95% # Class of committed instruction 664system.cpu.commit.op_class_0::FloatDiv 0 0.00% 61.95% # Class of committed instruction 665system.cpu.commit.op_class_0::FloatSqrt 0 0.00% 61.95% # Class of committed instruction 666system.cpu.commit.op_class_0::SimdAdd 0 0.00% 61.95% # Class of committed instruction 667system.cpu.commit.op_class_0::SimdAddAcc 0 0.00% 61.95% # Class of committed instruction 668system.cpu.commit.op_class_0::SimdAlu 0 0.00% 61.95% # Class of committed instruction 669system.cpu.commit.op_class_0::SimdCmp 0 0.00% 61.95% # Class of committed instruction 670system.cpu.commit.op_class_0::SimdCvt 0 0.00% 61.95% # Class of committed instruction 671system.cpu.commit.op_class_0::SimdMisc 0 0.00% 61.95% # Class of committed instruction 672system.cpu.commit.op_class_0::SimdMult 0 0.00% 61.95% # Class of committed instruction 673system.cpu.commit.op_class_0::SimdMultAcc 0 0.00% 61.95% # Class of committed instruction 674system.cpu.commit.op_class_0::SimdShift 0 0.00% 61.95% # Class of committed instruction 675system.cpu.commit.op_class_0::SimdShiftAcc 0 0.00% 61.95% # Class of committed instruction 676system.cpu.commit.op_class_0::SimdSqrt 0 0.00% 61.95% # Class of committed instruction 677system.cpu.commit.op_class_0::SimdFloatAdd 0 0.00% 61.95% # Class of committed instruction 678system.cpu.commit.op_class_0::SimdFloatAlu 0 0.00% 61.95% # Class of committed instruction 679system.cpu.commit.op_class_0::SimdFloatCmp 0 0.00% 61.95% # Class of committed instruction 680system.cpu.commit.op_class_0::SimdFloatCvt 0 0.00% 61.95% # Class of committed instruction 681system.cpu.commit.op_class_0::SimdFloatDiv 0 0.00% 61.95% # Class of committed instruction 682system.cpu.commit.op_class_0::SimdFloatMisc 3 0.00% 61.95% # Class of committed instruction 683system.cpu.commit.op_class_0::SimdFloatMult 0 0.00% 61.95% # Class of committed instruction 684system.cpu.commit.op_class_0::SimdFloatMultAcc 0 0.00% 61.95% # Class of committed instruction 685system.cpu.commit.op_class_0::SimdFloatSqrt 0 0.00% 61.95% # Class of committed instruction 686system.cpu.commit.op_class_0::MemRead 458306334 27.54% 89.49% # Class of committed instruction 687system.cpu.commit.op_class_0::MemWrite 174847045 10.51% 100.00% # Class of committed instruction 688system.cpu.commit.op_class_0::IprAccess 0 0.00% 100.00% # Class of committed instruction 689system.cpu.commit.op_class_0::InstPrefetch 0 0.00% 100.00% # Class of committed instruction 690system.cpu.commit.op_class_0::total 1664032433 # Class of committed instruction 691system.cpu.commit.bw_lim_events 58313739 # number cycles where commit BW limit reached 692system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits 693system.cpu.rob.rob_reads 3330084063 # The number of ROB reads 694system.cpu.rob.rob_writes 3883248692 # The number of ROB writes 695system.cpu.timesIdled 433 # Number of times that the entire CPU went into an idle state and unscheduled itself 696system.cpu.idleCycles 24299 # Total number of cycles that the CPU has spent unscheduled due to idling 697system.cpu.committedInsts 1544563023 # Number of Instructions Simulated 698system.cpu.committedOps 1664032415 # Number of Ops (including micro ops) Simulated 699system.cpu.cpi 0.975038 # CPI: Cycles Per Instruction 700system.cpu.cpi_total 0.975038 # CPI: Total CPI of All Threads 701system.cpu.ipc 1.025601 # IPC: Instructions Per Cycle 702system.cpu.ipc_total 1.025601 # IPC: Total IPC of All Threads 703system.cpu.int_regfile_reads 2176017062 # number of integer regfile reads 704system.cpu.int_regfile_writes 1261587528 # number of integer regfile writes 705system.cpu.fp_regfile_reads 38 # number of floating regfile reads 706system.cpu.fp_regfile_writes 49 # number of floating regfile writes 707system.cpu.cc_regfile_reads 6966468810 # number of cc regfile reads 708system.cpu.cc_regfile_writes 551975360 # number of cc regfile writes 709system.cpu.misc_regfile_reads 675847678 # number of misc regfile reads 710system.cpu.misc_regfile_writes 124 # number of misc regfile writes 711system.cpu.toL2Bus.trans_dist::ReadReq 14271352 # Transaction distribution 712system.cpu.toL2Bus.trans_dist::ReadResp 14271352 # Transaction distribution 713system.cpu.toL2Bus.trans_dist::Writeback 4800041 # Transaction distribution 714system.cpu.toL2Bus.trans_dist::HardPFReq 2156446 # Transaction distribution 715system.cpu.toL2Bus.trans_dist::ReadExReq 2737659 # Transaction distribution 716system.cpu.toL2Bus.trans_dist::ReadExResp 2737659 # Transaction distribution 717system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 2176 # Packet count per connected master and slave (bytes) 718system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 38815887 # Packet count per connected master and slave (bytes) 719system.cpu.toL2Bus.pkt_count::total 38818063 # Packet count per connected master and slave (bytes) 720system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 69632 # Cumulative packet size per connected master and slave (bytes) 721system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 1395709696 # Cumulative packet size per connected master and slave (bytes) 722system.cpu.toL2Bus.pkt_size::total 1395779328 # Cumulative packet size per connected master and slave (bytes) 723system.cpu.toL2Bus.snoops 2156446 # Total snoops (count) 724system.cpu.toL2Bus.snoop_fanout::samples 23967212 # Request fanout histogram 725system.cpu.toL2Bus.snoop_fanout::mean 5.089975 # Request fanout histogram 726system.cpu.toL2Bus.snoop_fanout::stdev 0.286146 # Request fanout histogram 727system.cpu.toL2Bus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram 728system.cpu.toL2Bus.snoop_fanout::0 0 0.00% 0.00% # Request fanout histogram 729system.cpu.toL2Bus.snoop_fanout::1 0 0.00% 0.00% # Request fanout histogram 730system.cpu.toL2Bus.snoop_fanout::2 0 0.00% 0.00% # Request fanout histogram 731system.cpu.toL2Bus.snoop_fanout::3 0 0.00% 0.00% # Request fanout histogram 732system.cpu.toL2Bus.snoop_fanout::4 0 0.00% 0.00% # Request fanout histogram 733system.cpu.toL2Bus.snoop_fanout::5 21810766 91.00% 91.00% # Request fanout histogram 734system.cpu.toL2Bus.snoop_fanout::6 2156446 9.00% 100.00% # Request fanout histogram 735system.cpu.toL2Bus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram 736system.cpu.toL2Bus.snoop_fanout::min_value 5 # Request fanout histogram 737system.cpu.toL2Bus.snoop_fanout::max_value 6 # Request fanout histogram 738system.cpu.toL2Bus.snoop_fanout::total 23967212 # Request fanout histogram 739system.cpu.toL2Bus.reqLayer0.occupancy 15706134446 # Layer occupancy (ticks) 740system.cpu.toL2Bus.reqLayer0.utilization 2.1 # Layer utilization (%) 741system.cpu.toL2Bus.respLayer0.occupancy 1655247 # Layer occupancy (ticks) 742system.cpu.toL2Bus.respLayer0.utilization 0.0 # Layer utilization (%) 743system.cpu.toL2Bus.respLayer1.occupancy 25977831897 # Layer occupancy (ticks) 744system.cpu.toL2Bus.respLayer1.utilization 3.4 # Layer utilization (%) 745system.cpu.icache.tags.replacements 600 # number of replacements 746system.cpu.icache.tags.tagsinuse 446.759697 # Cycle average of tags in use 747system.cpu.icache.tags.total_refs 656842791 # Total number of references to valid blocks. 748system.cpu.icache.tags.sampled_refs 1088 # Sample count of references to valid blocks. 749system.cpu.icache.tags.avg_refs 603715.800551 # Average number of references to valid blocks. 750system.cpu.icache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit. 751system.cpu.icache.tags.occ_blocks::cpu.inst 446.759697 # Average occupied blocks per requestor 752system.cpu.icache.tags.occ_percent::cpu.inst 0.872578 # Average percentage of cache occupancy 753system.cpu.icache.tags.occ_percent::total 0.872578 # Average percentage of cache occupancy 754system.cpu.icache.tags.occ_task_id_blocks::1024 488 # Occupied blocks per task id 755system.cpu.icache.tags.age_task_id_blocks_1024::0 31 # Occupied blocks per task id 756system.cpu.icache.tags.age_task_id_blocks_1024::1 16 # Occupied blocks per task id 757system.cpu.icache.tags.age_task_id_blocks_1024::4 441 # Occupied blocks per task id 758system.cpu.icache.tags.occ_task_id_percent::1024 0.953125 # Percentage of cache occupancy per task id 759system.cpu.icache.tags.tag_accesses 1313689140 # Number of tag accesses 760system.cpu.icache.tags.data_accesses 1313689140 # Number of data accesses 761system.cpu.icache.ReadReq_hits::cpu.inst 656842791 # number of ReadReq hits 762system.cpu.icache.ReadReq_hits::total 656842791 # number of ReadReq hits 763system.cpu.icache.demand_hits::cpu.inst 656842791 # number of demand (read+write) hits 764system.cpu.icache.demand_hits::total 656842791 # number of demand (read+write) hits 765system.cpu.icache.overall_hits::cpu.inst 656842791 # number of overall hits 766system.cpu.icache.overall_hits::total 656842791 # number of overall hits 767system.cpu.icache.ReadReq_misses::cpu.inst 1235 # number of ReadReq misses 768system.cpu.icache.ReadReq_misses::total 1235 # number of ReadReq misses 769system.cpu.icache.demand_misses::cpu.inst 1235 # number of demand (read+write) misses 770system.cpu.icache.demand_misses::total 1235 # number of demand (read+write) misses 771system.cpu.icache.overall_misses::cpu.inst 1235 # number of overall misses 772system.cpu.icache.overall_misses::total 1235 # number of overall misses 773system.cpu.icache.ReadReq_miss_latency::cpu.inst 31675742 # number of ReadReq miss cycles 774system.cpu.icache.ReadReq_miss_latency::total 31675742 # number of ReadReq miss cycles 775system.cpu.icache.demand_miss_latency::cpu.inst 31675742 # number of demand (read+write) miss cycles 776system.cpu.icache.demand_miss_latency::total 31675742 # number of demand (read+write) miss cycles 777system.cpu.icache.overall_miss_latency::cpu.inst 31675742 # number of overall miss cycles 778system.cpu.icache.overall_miss_latency::total 31675742 # number of overall miss cycles 779system.cpu.icache.ReadReq_accesses::cpu.inst 656844026 # number of ReadReq accesses(hits+misses) 780system.cpu.icache.ReadReq_accesses::total 656844026 # number of ReadReq accesses(hits+misses) 781system.cpu.icache.demand_accesses::cpu.inst 656844026 # number of demand (read+write) accesses 782system.cpu.icache.demand_accesses::total 656844026 # number of demand (read+write) accesses 783system.cpu.icache.overall_accesses::cpu.inst 656844026 # number of overall (read+write) accesses 784system.cpu.icache.overall_accesses::total 656844026 # number of overall (read+write) accesses 785system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000002 # miss rate for ReadReq accesses 786system.cpu.icache.ReadReq_miss_rate::total 0.000002 # miss rate for ReadReq accesses 787system.cpu.icache.demand_miss_rate::cpu.inst 0.000002 # miss rate for demand accesses 788system.cpu.icache.demand_miss_rate::total 0.000002 # miss rate for demand accesses 789system.cpu.icache.overall_miss_rate::cpu.inst 0.000002 # miss rate for overall accesses 790system.cpu.icache.overall_miss_rate::total 0.000002 # miss rate for overall accesses 791system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 25648.374089 # average ReadReq miss latency 792system.cpu.icache.ReadReq_avg_miss_latency::total 25648.374089 # average ReadReq miss latency 793system.cpu.icache.demand_avg_miss_latency::cpu.inst 25648.374089 # average overall miss latency 794system.cpu.icache.demand_avg_miss_latency::total 25648.374089 # average overall miss latency 795system.cpu.icache.overall_avg_miss_latency::cpu.inst 25648.374089 # average overall miss latency 796system.cpu.icache.overall_avg_miss_latency::total 25648.374089 # average overall miss latency 797system.cpu.icache.blocked_cycles::no_mshrs 3135 # number of cycles access was blocked 798system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked 799system.cpu.icache.blocked::no_mshrs 123 # number of cycles access was blocked 800system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked 801system.cpu.icache.avg_blocked_cycles::no_mshrs 25.487805 # average number of cycles each access was blocked 802system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked 803system.cpu.icache.fast_writes 0 # number of fast writes performed 804system.cpu.icache.cache_copies 0 # number of cache copies performed 805system.cpu.icache.ReadReq_mshr_hits::cpu.inst 147 # number of ReadReq MSHR hits 806system.cpu.icache.ReadReq_mshr_hits::total 147 # number of ReadReq MSHR hits 807system.cpu.icache.demand_mshr_hits::cpu.inst 147 # number of demand (read+write) MSHR hits 808system.cpu.icache.demand_mshr_hits::total 147 # number of demand (read+write) MSHR hits 809system.cpu.icache.overall_mshr_hits::cpu.inst 147 # number of overall MSHR hits 810system.cpu.icache.overall_mshr_hits::total 147 # number of overall MSHR hits 811system.cpu.icache.ReadReq_mshr_misses::cpu.inst 1088 # number of ReadReq MSHR misses 812system.cpu.icache.ReadReq_mshr_misses::total 1088 # number of ReadReq MSHR misses 813system.cpu.icache.demand_mshr_misses::cpu.inst 1088 # number of demand (read+write) MSHR misses 814system.cpu.icache.demand_mshr_misses::total 1088 # number of demand (read+write) MSHR misses 815system.cpu.icache.overall_mshr_misses::cpu.inst 1088 # number of overall MSHR misses 816system.cpu.icache.overall_mshr_misses::total 1088 # number of overall MSHR misses 817system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 25912248 # number of ReadReq MSHR miss cycles 818system.cpu.icache.ReadReq_mshr_miss_latency::total 25912248 # number of ReadReq MSHR miss cycles 819system.cpu.icache.demand_mshr_miss_latency::cpu.inst 25912248 # number of demand (read+write) MSHR miss cycles 820system.cpu.icache.demand_mshr_miss_latency::total 25912248 # number of demand (read+write) MSHR miss cycles 821system.cpu.icache.overall_mshr_miss_latency::cpu.inst 25912248 # number of overall MSHR miss cycles 822system.cpu.icache.overall_mshr_miss_latency::total 25912248 # number of overall MSHR miss cycles 823system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000002 # mshr miss rate for ReadReq accesses 824system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000002 # mshr miss rate for ReadReq accesses 825system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000002 # mshr miss rate for demand accesses 826system.cpu.icache.demand_mshr_miss_rate::total 0.000002 # mshr miss rate for demand accesses 827system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000002 # mshr miss rate for overall accesses 828system.cpu.icache.overall_mshr_miss_rate::total 0.000002 # mshr miss rate for overall accesses 829system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 23816.404412 # average ReadReq mshr miss latency 830system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 23816.404412 # average ReadReq mshr miss latency 831system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 23816.404412 # average overall mshr miss latency 832system.cpu.icache.demand_avg_mshr_miss_latency::total 23816.404412 # average overall mshr miss latency 833system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 23816.404412 # average overall mshr miss latency 834system.cpu.icache.overall_avg_mshr_miss_latency::total 23816.404412 # average overall mshr miss latency 835system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate 836system.cpu.l2cache.prefetcher.prefetcher.num_hwpf_identified 15355050 # number of hwpf identified 837system.cpu.l2cache.prefetcher.prefetcher.num_hwpf_already_in_mshr 500576 # number of hwpf that were already in mshr 838system.cpu.l2cache.prefetcher.prefetcher.num_hwpf_already_in_cache 12135733 # number of hwpf that were already in the cache 839system.cpu.l2cache.prefetcher.prefetcher.num_hwpf_already_in_prefetcher 866797 # number of hwpf that were already in the prefetch queue 840system.cpu.l2cache.prefetcher.prefetcher.num_hwpf_evicted 0 # number of hwpf removed due to no buffer left 841system.cpu.l2cache.prefetcher.prefetcher.num_hwpf_removed_MSHR_hit 351771 # number of hwpf removed because MSHR allocated 842system.cpu.l2cache.prefetcher.prefetcher.num_hwpf_issued 1500173 # number of hwpf issued 843system.cpu.l2cache.prefetcher.prefetcher.num_hwpf_span_page 5090638 # number of hwpf spanning a virtual page 844system.cpu.l2cache.prefetcher.prefetcher.num_hwpf_squashed_from_miss 0 # number of hwpf that got squashed due to a miss aborting calculation time 845system.cpu.l2cache.tags.replacements 5094046 # number of replacements 846system.cpu.l2cache.tags.tagsinuse 16133.549273 # Cycle average of tags in use 847system.cpu.l2cache.tags.total_refs 15376042 # Total number of references to valid blocks. 848system.cpu.l2cache.tags.sampled_refs 5109996 # Sample count of references to valid blocks. 849system.cpu.l2cache.tags.avg_refs 3.009013 # Average number of references to valid blocks. 850system.cpu.l2cache.tags.warmup_cycle 29446587000 # Cycle when the warmup percentage was hit. 851system.cpu.l2cache.tags.occ_blocks::writebacks 4939.304770 # Average occupied blocks per requestor 852system.cpu.l2cache.tags.occ_blocks::cpu.inst 3.959471 # Average occupied blocks per requestor 853system.cpu.l2cache.tags.occ_blocks::cpu.data 6800.251946 # Average occupied blocks per requestor 854system.cpu.l2cache.tags.occ_blocks::cpu.l2cache.prefetcher 4390.033086 # Average occupied blocks per requestor 855system.cpu.l2cache.tags.occ_percent::writebacks 0.301471 # Average percentage of cache occupancy 856system.cpu.l2cache.tags.occ_percent::cpu.inst 0.000242 # Average percentage of cache occupancy 857system.cpu.l2cache.tags.occ_percent::cpu.data 0.415054 # Average percentage of cache occupancy 858system.cpu.l2cache.tags.occ_percent::cpu.l2cache.prefetcher 0.267946 # Average percentage of cache occupancy 859system.cpu.l2cache.tags.occ_percent::total 0.984714 # Average percentage of cache occupancy 860system.cpu.l2cache.tags.occ_task_id_blocks::1022 1027 # Occupied blocks per task id 861system.cpu.l2cache.tags.occ_task_id_blocks::1024 14923 # Occupied blocks per task id 862system.cpu.l2cache.tags.age_task_id_blocks_1022::0 102 # Occupied blocks per task id 863system.cpu.l2cache.tags.age_task_id_blocks_1022::1 570 # Occupied blocks per task id 864system.cpu.l2cache.tags.age_task_id_blocks_1022::2 7 # Occupied blocks per task id 865system.cpu.l2cache.tags.age_task_id_blocks_1022::3 346 # Occupied blocks per task id 866system.cpu.l2cache.tags.age_task_id_blocks_1022::4 2 # Occupied blocks per task id 867system.cpu.l2cache.tags.age_task_id_blocks_1024::0 521 # Occupied blocks per task id 868system.cpu.l2cache.tags.age_task_id_blocks_1024::1 2353 # Occupied blocks per task id 869system.cpu.l2cache.tags.age_task_id_blocks_1024::2 1208 # Occupied blocks per task id 870system.cpu.l2cache.tags.age_task_id_blocks_1024::3 9340 # Occupied blocks per task id 871system.cpu.l2cache.tags.age_task_id_blocks_1024::4 1501 # Occupied blocks per task id 872system.cpu.l2cache.tags.occ_task_id_percent::1022 0.062683 # Percentage of cache occupancy per task id 873system.cpu.l2cache.tags.occ_task_id_percent::1024 0.910828 # Percentage of cache occupancy per task id 874system.cpu.l2cache.tags.tag_accesses 356792487 # Number of tag accesses 875system.cpu.l2cache.tags.data_accesses 356792487 # Number of data accesses 876system.cpu.l2cache.ReadReq_hits::cpu.inst 832 # number of ReadReq hits 877system.cpu.l2cache.ReadReq_hits::cpu.data 11525794 # number of ReadReq hits 878system.cpu.l2cache.ReadReq_hits::total 11526626 # number of ReadReq hits 879system.cpu.l2cache.Writeback_hits::writebacks 4800041 # number of Writeback hits 880system.cpu.l2cache.Writeback_hits::total 4800041 # number of Writeback hits 881system.cpu.l2cache.ReadExReq_hits::cpu.data 1796540 # number of ReadExReq hits 882system.cpu.l2cache.ReadExReq_hits::total 1796540 # number of ReadExReq hits 883system.cpu.l2cache.demand_hits::cpu.inst 832 # number of demand (read+write) hits 884system.cpu.l2cache.demand_hits::cpu.data 13322334 # number of demand (read+write) hits 885system.cpu.l2cache.demand_hits::total 13323166 # number of demand (read+write) hits 886system.cpu.l2cache.overall_hits::cpu.inst 832 # number of overall hits 887system.cpu.l2cache.overall_hits::cpu.data 13322334 # number of overall hits 888system.cpu.l2cache.overall_hits::total 13323166 # number of overall hits 889system.cpu.l2cache.ReadReq_misses::cpu.inst 256 # number of ReadReq misses 890system.cpu.l2cache.ReadReq_misses::cpu.data 2744470 # number of ReadReq misses 891system.cpu.l2cache.ReadReq_misses::total 2744726 # number of ReadReq misses 892system.cpu.l2cache.ReadExReq_misses::cpu.data 941119 # number of ReadExReq misses 893system.cpu.l2cache.ReadExReq_misses::total 941119 # number of ReadExReq misses 894system.cpu.l2cache.demand_misses::cpu.inst 256 # number of demand (read+write) misses 895system.cpu.l2cache.demand_misses::cpu.data 3685589 # number of demand (read+write) misses 896system.cpu.l2cache.demand_misses::total 3685845 # number of demand (read+write) misses 897system.cpu.l2cache.overall_misses::cpu.inst 256 # number of overall misses 898system.cpu.l2cache.overall_misses::cpu.data 3685589 # number of overall misses 899system.cpu.l2cache.overall_misses::total 3685845 # number of overall misses 900system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 19831249 # number of ReadReq miss cycles 901system.cpu.l2cache.ReadReq_miss_latency::cpu.data 216838606544 # number of ReadReq miss cycles 902system.cpu.l2cache.ReadReq_miss_latency::total 216858437793 # number of ReadReq miss cycles 903system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 93637023447 # number of ReadExReq miss cycles 904system.cpu.l2cache.ReadExReq_miss_latency::total 93637023447 # number of ReadExReq miss cycles 905system.cpu.l2cache.demand_miss_latency::cpu.inst 19831249 # number of demand (read+write) miss cycles 906system.cpu.l2cache.demand_miss_latency::cpu.data 310475629991 # number of demand (read+write) miss cycles 907system.cpu.l2cache.demand_miss_latency::total 310495461240 # number of demand (read+write) miss cycles 908system.cpu.l2cache.overall_miss_latency::cpu.inst 19831249 # number of overall miss cycles 909system.cpu.l2cache.overall_miss_latency::cpu.data 310475629991 # number of overall miss cycles 910system.cpu.l2cache.overall_miss_latency::total 310495461240 # number of overall miss cycles 911system.cpu.l2cache.ReadReq_accesses::cpu.inst 1088 # number of ReadReq accesses(hits+misses) 912system.cpu.l2cache.ReadReq_accesses::cpu.data 14270264 # number of ReadReq accesses(hits+misses) 913system.cpu.l2cache.ReadReq_accesses::total 14271352 # number of ReadReq accesses(hits+misses) 914system.cpu.l2cache.Writeback_accesses::writebacks 4800041 # number of Writeback accesses(hits+misses) 915system.cpu.l2cache.Writeback_accesses::total 4800041 # number of Writeback accesses(hits+misses) 916system.cpu.l2cache.ReadExReq_accesses::cpu.data 2737659 # number of ReadExReq accesses(hits+misses) 917system.cpu.l2cache.ReadExReq_accesses::total 2737659 # number of ReadExReq accesses(hits+misses) 918system.cpu.l2cache.demand_accesses::cpu.inst 1088 # number of demand (read+write) accesses 919system.cpu.l2cache.demand_accesses::cpu.data 17007923 # number of demand (read+write) accesses 920system.cpu.l2cache.demand_accesses::total 17009011 # number of demand (read+write) accesses 921system.cpu.l2cache.overall_accesses::cpu.inst 1088 # number of overall (read+write) accesses 922system.cpu.l2cache.overall_accesses::cpu.data 17007923 # number of overall (read+write) accesses 923system.cpu.l2cache.overall_accesses::total 17009011 # number of overall (read+write) accesses 924system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.235294 # miss rate for ReadReq accesses 925system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.192321 # miss rate for ReadReq accesses 926system.cpu.l2cache.ReadReq_miss_rate::total 0.192324 # miss rate for ReadReq accesses 927system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.343768 # miss rate for ReadExReq accesses 928system.cpu.l2cache.ReadExReq_miss_rate::total 0.343768 # miss rate for ReadExReq accesses 929system.cpu.l2cache.demand_miss_rate::cpu.inst 0.235294 # miss rate for demand accesses 930system.cpu.l2cache.demand_miss_rate::cpu.data 0.216698 # miss rate for demand accesses 931system.cpu.l2cache.demand_miss_rate::total 0.216700 # miss rate for demand accesses 932system.cpu.l2cache.overall_miss_rate::cpu.inst 0.235294 # miss rate for overall accesses 933system.cpu.l2cache.overall_miss_rate::cpu.data 0.216698 # miss rate for overall accesses 934system.cpu.l2cache.overall_miss_rate::total 0.216700 # miss rate for overall accesses 935system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 77465.816406 # average ReadReq miss latency 936system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 79009.282865 # average ReadReq miss latency 937system.cpu.l2cache.ReadReq_avg_miss_latency::total 79009.138906 # average ReadReq miss latency 938system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 99495.412851 # average ReadExReq miss latency 939system.cpu.l2cache.ReadExReq_avg_miss_latency::total 99495.412851 # average ReadExReq miss latency 940system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 77465.816406 # average overall miss latency 941system.cpu.l2cache.demand_avg_miss_latency::cpu.data 84240.437550 # average overall miss latency 942system.cpu.l2cache.demand_avg_miss_latency::total 84239.967020 # average overall miss latency 943system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 77465.816406 # average overall miss latency 944system.cpu.l2cache.overall_avg_miss_latency::cpu.data 84240.437550 # average overall miss latency 945system.cpu.l2cache.overall_avg_miss_latency::total 84239.967020 # average overall miss latency 946system.cpu.l2cache.blocked_cycles::no_mshrs 114068 # number of cycles access was blocked 947system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked 948system.cpu.l2cache.blocked::no_mshrs 3696 # number of cycles access was blocked 949system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked 950system.cpu.l2cache.avg_blocked_cycles::no_mshrs 30.862554 # average number of cycles each access was blocked 951system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked 952system.cpu.l2cache.fast_writes 0 # number of fast writes performed 953system.cpu.l2cache.cache_copies 0 # number of cache copies performed 954system.cpu.l2cache.writebacks::writebacks 1672636 # number of writebacks 955system.cpu.l2cache.writebacks::total 1672636 # number of writebacks 956system.cpu.l2cache.ReadReq_mshr_hits::cpu.inst 28 # number of ReadReq MSHR hits 957system.cpu.l2cache.ReadReq_mshr_hits::cpu.data 67618 # number of ReadReq MSHR hits 958system.cpu.l2cache.ReadReq_mshr_hits::total 67646 # number of ReadReq MSHR hits 959system.cpu.l2cache.ReadExReq_mshr_hits::cpu.data 4482 # number of ReadExReq MSHR hits 960system.cpu.l2cache.ReadExReq_mshr_hits::total 4482 # number of ReadExReq MSHR hits 961system.cpu.l2cache.demand_mshr_hits::cpu.inst 28 # number of demand (read+write) MSHR hits 962system.cpu.l2cache.demand_mshr_hits::cpu.data 72100 # number of demand (read+write) MSHR hits 963system.cpu.l2cache.demand_mshr_hits::total 72128 # number of demand (read+write) MSHR hits 964system.cpu.l2cache.overall_mshr_hits::cpu.inst 28 # number of overall MSHR hits 965system.cpu.l2cache.overall_mshr_hits::cpu.data 72100 # number of overall MSHR hits 966system.cpu.l2cache.overall_mshr_hits::total 72128 # number of overall MSHR hits 967system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 228 # number of ReadReq MSHR misses 968system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 2676852 # number of ReadReq MSHR misses 969system.cpu.l2cache.ReadReq_mshr_misses::total 2677080 # number of ReadReq MSHR misses 970system.cpu.l2cache.HardPFReq_mshr_misses::cpu.l2cache.prefetcher 1500168 # number of HardPFReq MSHR misses 971system.cpu.l2cache.HardPFReq_mshr_misses::total 1500168 # number of HardPFReq MSHR misses 972system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 936637 # number of ReadExReq MSHR misses 973system.cpu.l2cache.ReadExReq_mshr_misses::total 936637 # number of ReadExReq MSHR misses 974system.cpu.l2cache.demand_mshr_misses::cpu.inst 228 # number of demand (read+write) MSHR misses 975system.cpu.l2cache.demand_mshr_misses::cpu.data 3613489 # number of demand (read+write) MSHR misses 976system.cpu.l2cache.demand_mshr_misses::total 3613717 # number of demand (read+write) MSHR misses 977system.cpu.l2cache.overall_mshr_misses::cpu.inst 228 # number of overall MSHR misses 978system.cpu.l2cache.overall_mshr_misses::cpu.data 3613489 # number of overall MSHR misses 979system.cpu.l2cache.overall_mshr_misses::cpu.l2cache.prefetcher 1500168 # number of overall MSHR misses 980system.cpu.l2cache.overall_mshr_misses::total 5113885 # number of overall MSHR misses 981system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 16681749 # number of ReadReq MSHR miss cycles 982system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 190526161225 # number of ReadReq MSHR miss cycles 983system.cpu.l2cache.ReadReq_mshr_miss_latency::total 190542842974 # number of ReadReq MSHR miss cycles 984system.cpu.l2cache.HardPFReq_mshr_miss_latency::cpu.l2cache.prefetcher 108098150766 # number of HardPFReq MSHR miss cycles 985system.cpu.l2cache.HardPFReq_mshr_miss_latency::total 108098150766 # number of HardPFReq MSHR miss cycles 986system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 85432139513 # number of ReadExReq MSHR miss cycles 987system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 85432139513 # number of ReadExReq MSHR miss cycles 988system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 16681749 # number of demand (read+write) MSHR miss cycles 989system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 275958300738 # number of demand (read+write) MSHR miss cycles 990system.cpu.l2cache.demand_mshr_miss_latency::total 275974982487 # number of demand (read+write) MSHR miss cycles 991system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 16681749 # number of overall MSHR miss cycles 992system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 275958300738 # number of overall MSHR miss cycles 993system.cpu.l2cache.overall_mshr_miss_latency::cpu.l2cache.prefetcher 108098150766 # number of overall MSHR miss cycles 994system.cpu.l2cache.overall_mshr_miss_latency::total 384073133253 # number of overall MSHR miss cycles 995system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.209559 # mshr miss rate for ReadReq accesses 996system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.187583 # mshr miss rate for ReadReq accesses 997system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.187584 # mshr miss rate for ReadReq accesses 998system.cpu.l2cache.HardPFReq_mshr_miss_rate::cpu.l2cache.prefetcher inf # mshr miss rate for HardPFReq accesses 999system.cpu.l2cache.HardPFReq_mshr_miss_rate::total inf # mshr miss rate for HardPFReq accesses 1000system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.342131 # mshr miss rate for ReadExReq accesses 1001system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.342131 # mshr miss rate for ReadExReq accesses 1002system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.209559 # mshr miss rate for demand accesses 1003system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.212459 # mshr miss rate for demand accesses 1004system.cpu.l2cache.demand_mshr_miss_rate::total 0.212459 # mshr miss rate for demand accesses 1005system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.209559 # mshr miss rate for overall accesses 1006system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.212459 # mshr miss rate for overall accesses 1007system.cpu.l2cache.overall_mshr_miss_rate::cpu.l2cache.prefetcher inf # mshr miss rate for overall accesses 1008system.cpu.l2cache.overall_mshr_miss_rate::total 0.300657 # mshr miss rate for overall accesses 1009system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 73165.565789 # average ReadReq mshr miss latency 1010system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 71175.455806 # average ReadReq mshr miss latency 1011system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 71175.625298 # average ReadReq mshr miss latency 1012system.cpu.l2cache.HardPFReq_avg_mshr_miss_latency::cpu.l2cache.prefetcher 72057.363419 # average HardPFReq mshr miss latency 1013system.cpu.l2cache.HardPFReq_avg_mshr_miss_latency::total 72057.363419 # average HardPFReq mshr miss latency 1014system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 91211.578779 # average ReadExReq mshr miss latency 1015system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 91211.578779 # average ReadExReq mshr miss latency 1016system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 73165.565789 # average overall mshr miss latency 1017system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 76368.933388 # average overall mshr miss latency 1018system.cpu.l2cache.demand_avg_mshr_miss_latency::total 76368.731278 # average overall mshr miss latency 1019system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 73165.565789 # average overall mshr miss latency 1020system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 76368.933388 # average overall mshr miss latency 1021system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.l2cache.prefetcher 72057.363419 # average overall mshr miss latency 1022system.cpu.l2cache.overall_avg_mshr_miss_latency::total 75103.983225 # average overall mshr miss latency 1023system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate 1024system.cpu.dcache.tags.replacements 17007411 # number of replacements 1025system.cpu.dcache.tags.tagsinuse 511.965023 # Cycle average of tags in use 1026system.cpu.dcache.tags.total_refs 638377840 # Total number of references to valid blocks. 1027system.cpu.dcache.tags.sampled_refs 17007923 # Sample count of references to valid blocks. 1028system.cpu.dcache.tags.avg_refs 37.534145 # Average number of references to valid blocks. 1029system.cpu.dcache.tags.warmup_cycle 77012000 # Cycle when the warmup percentage was hit. 1030system.cpu.dcache.tags.occ_blocks::cpu.data 511.965023 # Average occupied blocks per requestor 1031system.cpu.dcache.tags.occ_percent::cpu.data 0.999932 # Average percentage of cache occupancy 1032system.cpu.dcache.tags.occ_percent::total 0.999932 # Average percentage of cache occupancy 1033system.cpu.dcache.tags.occ_task_id_blocks::1024 512 # Occupied blocks per task id 1034system.cpu.dcache.tags.age_task_id_blocks_1024::0 449 # Occupied blocks per task id 1035system.cpu.dcache.tags.age_task_id_blocks_1024::1 63 # Occupied blocks per task id 1036system.cpu.dcache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id 1037system.cpu.dcache.tags.tag_accesses 1335546211 # Number of tag accesses 1038system.cpu.dcache.tags.data_accesses 1335546211 # Number of data accesses 1039system.cpu.dcache.ReadReq_hits::cpu.data 469430568 # number of ReadReq hits 1040system.cpu.dcache.ReadReq_hits::total 469430568 # number of ReadReq hits 1041system.cpu.dcache.WriteReq_hits::cpu.data 168947154 # number of WriteReq hits 1042system.cpu.dcache.WriteReq_hits::total 168947154 # number of WriteReq hits 1043system.cpu.dcache.LoadLockedReq_hits::cpu.data 57 # number of LoadLockedReq hits 1044system.cpu.dcache.LoadLockedReq_hits::total 57 # number of LoadLockedReq hits 1045system.cpu.dcache.StoreCondReq_hits::cpu.data 61 # number of StoreCondReq hits 1046system.cpu.dcache.StoreCondReq_hits::total 61 # number of StoreCondReq hits 1047system.cpu.dcache.demand_hits::cpu.data 638377722 # number of demand (read+write) hits 1048system.cpu.dcache.demand_hits::total 638377722 # number of demand (read+write) hits 1049system.cpu.dcache.overall_hits::cpu.data 638377722 # number of overall hits 1050system.cpu.dcache.overall_hits::total 638377722 # number of overall hits 1051system.cpu.dcache.ReadReq_misses::cpu.data 17252405 # number of ReadReq misses 1052system.cpu.dcache.ReadReq_misses::total 17252405 # number of ReadReq misses 1053system.cpu.dcache.WriteReq_misses::cpu.data 3638893 # number of WriteReq misses 1054system.cpu.dcache.WriteReq_misses::total 3638893 # number of WriteReq misses 1055system.cpu.dcache.SoftPFReq_misses::cpu.data 2 # number of SoftPFReq misses 1056system.cpu.dcache.SoftPFReq_misses::total 2 # number of SoftPFReq misses 1057system.cpu.dcache.LoadLockedReq_misses::cpu.data 4 # number of LoadLockedReq misses 1058system.cpu.dcache.LoadLockedReq_misses::total 4 # number of LoadLockedReq misses 1059system.cpu.dcache.demand_misses::cpu.data 20891298 # number of demand (read+write) misses 1060system.cpu.dcache.demand_misses::total 20891298 # number of demand (read+write) misses 1061system.cpu.dcache.overall_misses::cpu.data 20891300 # number of overall misses 1062system.cpu.dcache.overall_misses::total 20891300 # number of overall misses 1063system.cpu.dcache.ReadReq_miss_latency::cpu.data 389285003128 # number of ReadReq miss cycles 1064system.cpu.dcache.ReadReq_miss_latency::total 389285003128 # number of ReadReq miss cycles 1065system.cpu.dcache.WriteReq_miss_latency::cpu.data 129453998118 # number of WriteReq miss cycles 1066system.cpu.dcache.WriteReq_miss_latency::total 129453998118 # number of WriteReq miss cycles 1067system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 384750 # number of LoadLockedReq miss cycles 1068system.cpu.dcache.LoadLockedReq_miss_latency::total 384750 # number of LoadLockedReq miss cycles 1069system.cpu.dcache.demand_miss_latency::cpu.data 518739001246 # number of demand (read+write) miss cycles 1070system.cpu.dcache.demand_miss_latency::total 518739001246 # number of demand (read+write) miss cycles 1071system.cpu.dcache.overall_miss_latency::cpu.data 518739001246 # number of overall miss cycles 1072system.cpu.dcache.overall_miss_latency::total 518739001246 # number of overall miss cycles 1073system.cpu.dcache.ReadReq_accesses::cpu.data 486682973 # number of ReadReq accesses(hits+misses) 1074system.cpu.dcache.ReadReq_accesses::total 486682973 # number of ReadReq accesses(hits+misses) 1075system.cpu.dcache.WriteReq_accesses::cpu.data 172586047 # number of WriteReq accesses(hits+misses) 1076system.cpu.dcache.WriteReq_accesses::total 172586047 # number of WriteReq accesses(hits+misses) 1077system.cpu.dcache.SoftPFReq_accesses::cpu.data 2 # number of SoftPFReq accesses(hits+misses) 1078system.cpu.dcache.SoftPFReq_accesses::total 2 # number of SoftPFReq accesses(hits+misses) 1079system.cpu.dcache.LoadLockedReq_accesses::cpu.data 61 # number of LoadLockedReq accesses(hits+misses) 1080system.cpu.dcache.LoadLockedReq_accesses::total 61 # number of LoadLockedReq accesses(hits+misses) 1081system.cpu.dcache.StoreCondReq_accesses::cpu.data 61 # number of StoreCondReq accesses(hits+misses) 1082system.cpu.dcache.StoreCondReq_accesses::total 61 # number of StoreCondReq accesses(hits+misses) 1083system.cpu.dcache.demand_accesses::cpu.data 659269020 # number of demand (read+write) accesses 1084system.cpu.dcache.demand_accesses::total 659269020 # number of demand (read+write) accesses 1085system.cpu.dcache.overall_accesses::cpu.data 659269022 # number of overall (read+write) accesses 1086system.cpu.dcache.overall_accesses::total 659269022 # number of overall (read+write) accesses 1087system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.035449 # miss rate for ReadReq accesses 1088system.cpu.dcache.ReadReq_miss_rate::total 0.035449 # miss rate for ReadReq accesses 1089system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.021085 # miss rate for WriteReq accesses 1090system.cpu.dcache.WriteReq_miss_rate::total 0.021085 # miss rate for WriteReq accesses 1091system.cpu.dcache.SoftPFReq_miss_rate::cpu.data 1 # miss rate for SoftPFReq accesses 1092system.cpu.dcache.SoftPFReq_miss_rate::total 1 # miss rate for SoftPFReq accesses 1093system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.065574 # miss rate for LoadLockedReq accesses 1094system.cpu.dcache.LoadLockedReq_miss_rate::total 0.065574 # miss rate for LoadLockedReq accesses 1095system.cpu.dcache.demand_miss_rate::cpu.data 0.031689 # miss rate for demand accesses 1096system.cpu.dcache.demand_miss_rate::total 0.031689 # miss rate for demand accesses 1097system.cpu.dcache.overall_miss_rate::cpu.data 0.031689 # miss rate for overall accesses 1098system.cpu.dcache.overall_miss_rate::total 0.031689 # miss rate for overall accesses 1099system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 22564.100665 # average ReadReq miss latency 1100system.cpu.dcache.ReadReq_avg_miss_latency::total 22564.100665 # average ReadReq miss latency 1101system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 35575.104329 # average WriteReq miss latency 1102system.cpu.dcache.WriteReq_avg_miss_latency::total 35575.104329 # average WriteReq miss latency 1103system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 96187.500000 # average LoadLockedReq miss latency 1104system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 96187.500000 # average LoadLockedReq miss latency 1105system.cpu.dcache.demand_avg_miss_latency::cpu.data 24830.386376 # average overall miss latency 1106system.cpu.dcache.demand_avg_miss_latency::total 24830.386376 # average overall miss latency 1107system.cpu.dcache.overall_avg_miss_latency::cpu.data 24830.383999 # average overall miss latency 1108system.cpu.dcache.overall_avg_miss_latency::total 24830.383999 # average overall miss latency 1109system.cpu.dcache.blocked_cycles::no_mshrs 20820542 # number of cycles access was blocked 1110system.cpu.dcache.blocked_cycles::no_targets 1650046 # number of cycles access was blocked 1111system.cpu.dcache.blocked::no_mshrs 1039120 # number of cycles access was blocked 1112system.cpu.dcache.blocked::no_targets 52884 # number of cycles access was blocked 1113system.cpu.dcache.avg_blocked_cycles::no_mshrs 20.036706 # average number of cycles each access was blocked 1114system.cpu.dcache.avg_blocked_cycles::no_targets 31.201233 # average number of cycles each access was blocked 1115system.cpu.dcache.fast_writes 0 # number of fast writes performed 1116system.cpu.dcache.cache_copies 0 # number of cache copies performed 1117system.cpu.dcache.writebacks::writebacks 4800041 # number of writebacks 1118system.cpu.dcache.writebacks::total 4800041 # number of writebacks 1119system.cpu.dcache.ReadReq_mshr_hits::cpu.data 2982110 # number of ReadReq MSHR hits 1120system.cpu.dcache.ReadReq_mshr_hits::total 2982110 # number of ReadReq MSHR hits 1121system.cpu.dcache.WriteReq_mshr_hits::cpu.data 901266 # number of WriteReq MSHR hits 1122system.cpu.dcache.WriteReq_mshr_hits::total 901266 # number of WriteReq MSHR hits 1123system.cpu.dcache.LoadLockedReq_mshr_hits::cpu.data 4 # number of LoadLockedReq MSHR hits 1124system.cpu.dcache.LoadLockedReq_mshr_hits::total 4 # number of LoadLockedReq MSHR hits 1125system.cpu.dcache.demand_mshr_hits::cpu.data 3883376 # number of demand (read+write) MSHR hits 1126system.cpu.dcache.demand_mshr_hits::total 3883376 # number of demand (read+write) MSHR hits 1127system.cpu.dcache.overall_mshr_hits::cpu.data 3883376 # number of overall MSHR hits 1128system.cpu.dcache.overall_mshr_hits::total 3883376 # number of overall MSHR hits 1129system.cpu.dcache.ReadReq_mshr_misses::cpu.data 14270295 # number of ReadReq MSHR misses 1130system.cpu.dcache.ReadReq_mshr_misses::total 14270295 # number of ReadReq MSHR misses 1131system.cpu.dcache.WriteReq_mshr_misses::cpu.data 2737627 # number of WriteReq MSHR misses 1132system.cpu.dcache.WriteReq_mshr_misses::total 2737627 # number of WriteReq MSHR misses 1133system.cpu.dcache.SoftPFReq_mshr_misses::cpu.data 1 # number of SoftPFReq MSHR misses 1134system.cpu.dcache.SoftPFReq_mshr_misses::total 1 # number of SoftPFReq MSHR misses 1135system.cpu.dcache.demand_mshr_misses::cpu.data 17007922 # number of demand (read+write) MSHR misses 1136system.cpu.dcache.demand_mshr_misses::total 17007922 # number of demand (read+write) MSHR misses 1137system.cpu.dcache.overall_mshr_misses::cpu.data 17007923 # number of overall MSHR misses 1138system.cpu.dcache.overall_mshr_misses::total 17007923 # number of overall MSHR misses 1139system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 301459973376 # number of ReadReq MSHR miss cycles 1140system.cpu.dcache.ReadReq_mshr_miss_latency::total 301459973376 # number of ReadReq MSHR miss cycles 1141system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 108130443900 # number of WriteReq MSHR miss cycles 1142system.cpu.dcache.WriteReq_mshr_miss_latency::total 108130443900 # number of WriteReq MSHR miss cycles 1143system.cpu.dcache.SoftPFReq_mshr_miss_latency::cpu.data 101000 # number of SoftPFReq MSHR miss cycles 1144system.cpu.dcache.SoftPFReq_mshr_miss_latency::total 101000 # number of SoftPFReq MSHR miss cycles 1145system.cpu.dcache.demand_mshr_miss_latency::cpu.data 409590417276 # number of demand (read+write) MSHR miss cycles 1146system.cpu.dcache.demand_mshr_miss_latency::total 409590417276 # number of demand (read+write) MSHR miss cycles 1147system.cpu.dcache.overall_mshr_miss_latency::cpu.data 409590518276 # number of overall MSHR miss cycles 1148system.cpu.dcache.overall_mshr_miss_latency::total 409590518276 # number of overall MSHR miss cycles 1149system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.029322 # mshr miss rate for ReadReq accesses 1150system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.029322 # mshr miss rate for ReadReq accesses 1151system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.015862 # mshr miss rate for WriteReq accesses 1152system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.015862 # mshr miss rate for WriteReq accesses 1153system.cpu.dcache.SoftPFReq_mshr_miss_rate::cpu.data 0.500000 # mshr miss rate for SoftPFReq accesses 1154system.cpu.dcache.SoftPFReq_mshr_miss_rate::total 0.500000 # mshr miss rate for SoftPFReq accesses 1155system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.025798 # mshr miss rate for demand accesses 1156system.cpu.dcache.demand_mshr_miss_rate::total 0.025798 # mshr miss rate for demand accesses 1157system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.025798 # mshr miss rate for overall accesses 1158system.cpu.dcache.overall_mshr_miss_rate::total 0.025798 # mshr miss rate for overall accesses 1159system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 21124.999404 # average ReadReq mshr miss latency 1160system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 21124.999404 # average ReadReq mshr miss latency 1161system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 39497.873122 # average WriteReq mshr miss latency 1162system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 39497.873122 # average WriteReq mshr miss latency 1163system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::cpu.data 101000 # average SoftPFReq mshr miss latency 1164system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::total 101000 # average SoftPFReq mshr miss latency 1165system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 24082.331591 # average overall mshr miss latency 1166system.cpu.dcache.demand_avg_mshr_miss_latency::total 24082.331591 # average overall mshr miss latency 1167system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 24082.336113 # average overall mshr miss latency 1168system.cpu.dcache.overall_avg_mshr_miss_latency::total 24082.336113 # average overall mshr miss latency 1169system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate 1170 1171---------- End Simulation Statistics ---------- 1172