stats.txt revision 9575:6c4d6fdf3644
1 2---------- Begin Simulation Statistics ---------- 3sim_seconds 0.025578 # Number of seconds simulated 4sim_ticks 25578307500 # Number of ticks simulated 5final_tick 25578307500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset) 6sim_freq 1000000000000 # Frequency of simulated ticks 7host_inst_rate 122516 # Simulator instruction rate (inst/s) 8host_op_rate 173866 # Simulator op (including micro ops) rate (op/s) 9host_tick_rate 44194830 # Simulator tick rate (ticks/s) 10host_mem_usage 267056 # Number of bytes of host memory used 11host_seconds 578.76 # Real time elapsed on the host 12sim_insts 70907629 # Number of instructions simulated 13sim_ops 100626876 # Number of ops (including micro ops) simulated 14system.physmem.bytes_read::cpu.inst 298112 # Number of bytes read from this memory 15system.physmem.bytes_read::cpu.data 7943424 # Number of bytes read from this memory 16system.physmem.bytes_read::total 8241536 # Number of bytes read from this memory 17system.physmem.bytes_inst_read::cpu.inst 298112 # Number of instructions bytes read from this memory 18system.physmem.bytes_inst_read::total 298112 # Number of instructions bytes read from this memory 19system.physmem.bytes_written::writebacks 5372288 # Number of bytes written to this memory 20system.physmem.bytes_written::total 5372288 # Number of bytes written to this memory 21system.physmem.num_reads::cpu.inst 4658 # Number of read requests responded to by this memory 22system.physmem.num_reads::cpu.data 124116 # Number of read requests responded to by this memory 23system.physmem.num_reads::total 128774 # Number of read requests responded to by this memory 24system.physmem.num_writes::writebacks 83942 # Number of write requests responded to by this memory 25system.physmem.num_writes::total 83942 # Number of write requests responded to by this memory 26system.physmem.bw_read::cpu.inst 11654876 # Total read bandwidth from this memory (bytes/s) 27system.physmem.bw_read::cpu.data 310553151 # Total read bandwidth from this memory (bytes/s) 28system.physmem.bw_read::total 322208027 # Total read bandwidth from this memory (bytes/s) 29system.physmem.bw_inst_read::cpu.inst 11654876 # Instruction read bandwidth from this memory (bytes/s) 30system.physmem.bw_inst_read::total 11654876 # Instruction read bandwidth from this memory (bytes/s) 31system.physmem.bw_write::writebacks 210032974 # Write bandwidth from this memory (bytes/s) 32system.physmem.bw_write::total 210032974 # Write bandwidth from this memory (bytes/s) 33system.physmem.bw_total::writebacks 210032974 # Total bandwidth to/from this memory (bytes/s) 34system.physmem.bw_total::cpu.inst 11654876 # Total bandwidth to/from this memory (bytes/s) 35system.physmem.bw_total::cpu.data 310553151 # Total bandwidth to/from this memory (bytes/s) 36system.physmem.bw_total::total 532241001 # Total bandwidth to/from this memory (bytes/s) 37system.physmem.readReqs 128775 # Total number of read requests seen 38system.physmem.writeReqs 83942 # Total number of write requests seen 39system.physmem.cpureqs 213036 # Reqs generatd by CPU via cache - shady 40system.physmem.bytesRead 8241536 # Total number of bytes read from memory 41system.physmem.bytesWritten 5372288 # Total number of bytes written to memory 42system.physmem.bytesConsumedRd 8241536 # bytesRead derated as per pkt->getSize() 43system.physmem.bytesConsumedWr 5372288 # bytesWritten derated as per pkt->getSize() 44system.physmem.servicedByWrQ 2 # Number of read reqs serviced by write Q 45system.physmem.neitherReadNorWrite 319 # Reqs where no action is needed 46system.physmem.perBankRdReqs::0 7977 # Track reads on a per bank basis 47system.physmem.perBankRdReqs::1 8191 # Track reads on a per bank basis 48system.physmem.perBankRdReqs::2 8064 # Track reads on a per bank basis 49system.physmem.perBankRdReqs::3 8161 # Track reads on a per bank basis 50system.physmem.perBankRdReqs::4 8170 # Track reads on a per bank basis 51system.physmem.perBankRdReqs::5 8108 # Track reads on a per bank basis 52system.physmem.perBankRdReqs::6 8006 # Track reads on a per bank basis 53system.physmem.perBankRdReqs::7 8046 # Track reads on a per bank basis 54system.physmem.perBankRdReqs::8 7996 # Track reads on a per bank basis 55system.physmem.perBankRdReqs::9 7987 # Track reads on a per bank basis 56system.physmem.perBankRdReqs::10 7994 # Track reads on a per bank basis 57system.physmem.perBankRdReqs::11 8126 # Track reads on a per bank basis 58system.physmem.perBankRdReqs::12 8035 # Track reads on a per bank basis 59system.physmem.perBankRdReqs::13 7981 # Track reads on a per bank basis 60system.physmem.perBankRdReqs::14 7987 # Track reads on a per bank basis 61system.physmem.perBankRdReqs::15 7944 # Track reads on a per bank basis 62system.physmem.perBankWrReqs::0 5142 # Track writes on a per bank basis 63system.physmem.perBankWrReqs::1 5262 # Track writes on a per bank basis 64system.physmem.perBankWrReqs::2 5208 # Track writes on a per bank basis 65system.physmem.perBankWrReqs::3 5207 # Track writes on a per bank basis 66system.physmem.perBankWrReqs::4 5324 # Track writes on a per bank basis 67system.physmem.perBankWrReqs::5 5372 # Track writes on a per bank basis 68system.physmem.perBankWrReqs::6 5324 # Track writes on a per bank basis 69system.physmem.perBankWrReqs::7 5328 # Track writes on a per bank basis 70system.physmem.perBankWrReqs::8 5262 # Track writes on a per bank basis 71system.physmem.perBankWrReqs::9 5277 # Track writes on a per bank basis 72system.physmem.perBankWrReqs::10 5311 # Track writes on a per bank basis 73system.physmem.perBankWrReqs::11 5350 # Track writes on a per bank basis 74system.physmem.perBankWrReqs::12 5167 # Track writes on a per bank basis 75system.physmem.perBankWrReqs::13 5124 # Track writes on a per bank basis 76system.physmem.perBankWrReqs::14 5132 # Track writes on a per bank basis 77system.physmem.perBankWrReqs::15 5152 # Track writes on a per bank basis 78system.physmem.numRdRetry 0 # Number of times rd buffer was full causing retry 79system.physmem.numWrRetry 0 # Number of times wr buffer was full causing retry 80system.physmem.totGap 25578289000 # Total gap between requests 81system.physmem.readPktSize::0 0 # Categorize read packet sizes 82system.physmem.readPktSize::1 0 # Categorize read packet sizes 83system.physmem.readPktSize::2 0 # Categorize read packet sizes 84system.physmem.readPktSize::3 0 # Categorize read packet sizes 85system.physmem.readPktSize::4 0 # Categorize read packet sizes 86system.physmem.readPktSize::5 0 # Categorize read packet sizes 87system.physmem.readPktSize::6 128775 # Categorize read packet sizes 88system.physmem.writePktSize::0 0 # Categorize write packet sizes 89system.physmem.writePktSize::1 0 # Categorize write packet sizes 90system.physmem.writePktSize::2 0 # Categorize write packet sizes 91system.physmem.writePktSize::3 0 # Categorize write packet sizes 92system.physmem.writePktSize::4 0 # Categorize write packet sizes 93system.physmem.writePktSize::5 0 # Categorize write packet sizes 94system.physmem.writePktSize::6 83942 # Categorize write packet sizes 95system.physmem.rdQLenPdf::0 70073 # What read queue length does an incoming req see 96system.physmem.rdQLenPdf::1 56517 # What read queue length does an incoming req see 97system.physmem.rdQLenPdf::2 2103 # What read queue length does an incoming req see 98system.physmem.rdQLenPdf::3 69 # What read queue length does an incoming req see 99system.physmem.rdQLenPdf::4 11 # What read queue length does an incoming req see 100system.physmem.rdQLenPdf::5 0 # What read queue length does an incoming req see 101system.physmem.rdQLenPdf::6 0 # What read queue length does an incoming req see 102system.physmem.rdQLenPdf::7 0 # What read queue length does an incoming req see 103system.physmem.rdQLenPdf::8 0 # What read queue length does an incoming req see 104system.physmem.rdQLenPdf::9 0 # What read queue length does an incoming req see 105system.physmem.rdQLenPdf::10 0 # What read queue length does an incoming req see 106system.physmem.rdQLenPdf::11 0 # What read queue length does an incoming req see 107system.physmem.rdQLenPdf::12 0 # What read queue length does an incoming req see 108system.physmem.rdQLenPdf::13 0 # What read queue length does an incoming req see 109system.physmem.rdQLenPdf::14 0 # What read queue length does an incoming req see 110system.physmem.rdQLenPdf::15 0 # What read queue length does an incoming req see 111system.physmem.rdQLenPdf::16 0 # What read queue length does an incoming req see 112system.physmem.rdQLenPdf::17 0 # What read queue length does an incoming req see 113system.physmem.rdQLenPdf::18 0 # What read queue length does an incoming req see 114system.physmem.rdQLenPdf::19 0 # What read queue length does an incoming req see 115system.physmem.rdQLenPdf::20 0 # What read queue length does an incoming req see 116system.physmem.rdQLenPdf::21 0 # What read queue length does an incoming req see 117system.physmem.rdQLenPdf::22 0 # What read queue length does an incoming req see 118system.physmem.rdQLenPdf::23 0 # What read queue length does an incoming req see 119system.physmem.rdQLenPdf::24 0 # What read queue length does an incoming req see 120system.physmem.rdQLenPdf::25 0 # What read queue length does an incoming req see 121system.physmem.rdQLenPdf::26 0 # What read queue length does an incoming req see 122system.physmem.rdQLenPdf::27 0 # What read queue length does an incoming req see 123system.physmem.rdQLenPdf::28 0 # What read queue length does an incoming req see 124system.physmem.rdQLenPdf::29 0 # What read queue length does an incoming req see 125system.physmem.rdQLenPdf::30 0 # What read queue length does an incoming req see 126system.physmem.rdQLenPdf::31 0 # What read queue length does an incoming req see 127system.physmem.wrQLenPdf::0 3546 # What write queue length does an incoming req see 128system.physmem.wrQLenPdf::1 3640 # What write queue length does an incoming req see 129system.physmem.wrQLenPdf::2 3647 # What write queue length does an incoming req see 130system.physmem.wrQLenPdf::3 3648 # What write queue length does an incoming req see 131system.physmem.wrQLenPdf::4 3650 # What write queue length does an incoming req see 132system.physmem.wrQLenPdf::5 3650 # What write queue length does an incoming req see 133system.physmem.wrQLenPdf::6 3650 # What write queue length does an incoming req see 134system.physmem.wrQLenPdf::7 3650 # What write queue length does an incoming req see 135system.physmem.wrQLenPdf::8 3650 # What write queue length does an incoming req see 136system.physmem.wrQLenPdf::9 3650 # What write queue length does an incoming req see 137system.physmem.wrQLenPdf::10 3650 # What write queue length does an incoming req see 138system.physmem.wrQLenPdf::11 3650 # What write queue length does an incoming req see 139system.physmem.wrQLenPdf::12 3650 # What write queue length does an incoming req see 140system.physmem.wrQLenPdf::13 3650 # What write queue length does an incoming req see 141system.physmem.wrQLenPdf::14 3650 # What write queue length does an incoming req see 142system.physmem.wrQLenPdf::15 3649 # What write queue length does an incoming req see 143system.physmem.wrQLenPdf::16 3649 # What write queue length does an incoming req see 144system.physmem.wrQLenPdf::17 3649 # What write queue length does an incoming req see 145system.physmem.wrQLenPdf::18 3649 # What write queue length does an incoming req see 146system.physmem.wrQLenPdf::19 3649 # What write queue length does an incoming req see 147system.physmem.wrQLenPdf::20 3649 # What write queue length does an incoming req see 148system.physmem.wrQLenPdf::21 3649 # What write queue length does an incoming req see 149system.physmem.wrQLenPdf::22 3649 # What write queue length does an incoming req see 150system.physmem.wrQLenPdf::23 104 # What write queue length does an incoming req see 151system.physmem.wrQLenPdf::24 10 # What write queue length does an incoming req see 152system.physmem.wrQLenPdf::25 3 # What write queue length does an incoming req see 153system.physmem.wrQLenPdf::26 2 # What write queue length does an incoming req see 154system.physmem.wrQLenPdf::27 0 # What write queue length does an incoming req see 155system.physmem.wrQLenPdf::28 0 # What write queue length does an incoming req see 156system.physmem.wrQLenPdf::29 0 # What write queue length does an incoming req see 157system.physmem.wrQLenPdf::30 0 # What write queue length does an incoming req see 158system.physmem.wrQLenPdf::31 0 # What write queue length does an incoming req see 159system.physmem.totQLat 3208033250 # Total cycles spent in queuing delays 160system.physmem.totMemAccLat 5250782000 # Sum of mem lat for all requests 161system.physmem.totBusLat 643865000 # Total cycles spent in databus access 162system.physmem.totBankLat 1398883750 # Total cycles spent in bank access 163system.physmem.avgQLat 24912.31 # Average queueing delay per request 164system.physmem.avgBankLat 10863.18 # Average bank access latency per request 165system.physmem.avgBusLat 5000.00 # Average bus latency per request 166system.physmem.avgMemAccLat 40775.49 # Average memory access latency 167system.physmem.avgRdBW 322.21 # Average achieved read bandwidth in MB/s 168system.physmem.avgWrBW 210.03 # Average achieved write bandwidth in MB/s 169system.physmem.avgConsumedRdBW 322.21 # Average consumed read bandwidth in MB/s 170system.physmem.avgConsumedWrBW 210.03 # Average consumed write bandwidth in MB/s 171system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MB/s 172system.physmem.busUtil 4.16 # Data bus utilization in percentage 173system.physmem.avgRdQLen 0.21 # Average read queue length over time 174system.physmem.avgWrQLen 9.59 # Average write queue length over time 175system.physmem.readRowHits 116753 # Number of row buffer hits during reads 176system.physmem.writeRowHits 52875 # Number of row buffer hits during writes 177system.physmem.readRowHitRate 90.67 # Row buffer hit rate for reads 178system.physmem.writeRowHitRate 62.99 # Row buffer hit rate for writes 179system.physmem.avgGap 120245.63 # Average gap between requests 180system.cpu.branchPred.lookups 16623364 # Number of BP lookups 181system.cpu.branchPred.condPredicted 12760071 # Number of conditional branches predicted 182system.cpu.branchPred.condIncorrect 602765 # Number of conditional branches incorrect 183system.cpu.branchPred.BTBLookups 10462695 # Number of BTB lookups 184system.cpu.branchPred.BTBHits 7764975 # Number of BTB hits 185system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly. 186system.cpu.branchPred.BTBHitPct 74.215821 # BTB Hit Percentage 187system.cpu.branchPred.usedRAS 1825729 # Number of times the RAS was used to get a target. 188system.cpu.branchPred.RASInCorrect 113390 # Number of incorrect RAS predictions. 189system.cpu.dtb.inst_hits 0 # ITB inst hits 190system.cpu.dtb.inst_misses 0 # ITB inst misses 191system.cpu.dtb.read_hits 0 # DTB read hits 192system.cpu.dtb.read_misses 0 # DTB read misses 193system.cpu.dtb.write_hits 0 # DTB write hits 194system.cpu.dtb.write_misses 0 # DTB write misses 195system.cpu.dtb.flush_tlb 0 # Number of times complete TLB was flushed 196system.cpu.dtb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA 197system.cpu.dtb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID 198system.cpu.dtb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID 199system.cpu.dtb.flush_entries 0 # Number of entries that have been flushed from TLB 200system.cpu.dtb.align_faults 0 # Number of TLB faults due to alignment restrictions 201system.cpu.dtb.prefetch_faults 0 # Number of TLB faults due to prefetch 202system.cpu.dtb.domain_faults 0 # Number of TLB faults due to domain restrictions 203system.cpu.dtb.perms_faults 0 # Number of TLB faults due to permissions restrictions 204system.cpu.dtb.read_accesses 0 # DTB read accesses 205system.cpu.dtb.write_accesses 0 # DTB write accesses 206system.cpu.dtb.inst_accesses 0 # ITB inst accesses 207system.cpu.dtb.hits 0 # DTB hits 208system.cpu.dtb.misses 0 # DTB misses 209system.cpu.dtb.accesses 0 # DTB accesses 210system.cpu.itb.inst_hits 0 # ITB inst hits 211system.cpu.itb.inst_misses 0 # ITB inst misses 212system.cpu.itb.read_hits 0 # DTB read hits 213system.cpu.itb.read_misses 0 # DTB read misses 214system.cpu.itb.write_hits 0 # DTB write hits 215system.cpu.itb.write_misses 0 # DTB write misses 216system.cpu.itb.flush_tlb 0 # Number of times complete TLB was flushed 217system.cpu.itb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA 218system.cpu.itb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID 219system.cpu.itb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID 220system.cpu.itb.flush_entries 0 # Number of entries that have been flushed from TLB 221system.cpu.itb.align_faults 0 # Number of TLB faults due to alignment restrictions 222system.cpu.itb.prefetch_faults 0 # Number of TLB faults due to prefetch 223system.cpu.itb.domain_faults 0 # Number of TLB faults due to domain restrictions 224system.cpu.itb.perms_faults 0 # Number of TLB faults due to permissions restrictions 225system.cpu.itb.read_accesses 0 # DTB read accesses 226system.cpu.itb.write_accesses 0 # DTB write accesses 227system.cpu.itb.inst_accesses 0 # ITB inst accesses 228system.cpu.itb.hits 0 # DTB hits 229system.cpu.itb.misses 0 # DTB misses 230system.cpu.itb.accesses 0 # DTB accesses 231system.cpu.workload.num_syscalls 1946 # Number of system calls 232system.cpu.numCycles 51156616 # number of cpu cycles simulated 233system.cpu.numWorkItemsStarted 0 # number of work items this cpu started 234system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed 235system.cpu.fetch.icacheStallCycles 12528030 # Number of cycles fetch is stalled on an Icache miss 236system.cpu.fetch.Insts 85177625 # Number of instructions fetch has processed 237system.cpu.fetch.Branches 16623364 # Number of branches that fetch encountered 238system.cpu.fetch.predictedBranches 9590704 # Number of branches that fetch has predicted taken 239system.cpu.fetch.Cycles 21186632 # Number of cycles fetch has run and was not squashing or blocked 240system.cpu.fetch.SquashCycles 2363015 # Number of cycles fetch has spent squashing 241system.cpu.fetch.BlockedCycles 10581483 # Number of cycles fetch has spent blocked 242system.cpu.fetch.MiscStallCycles 64 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs 243system.cpu.fetch.PendingTrapStallCycles 556 # Number of stall cycles due to pending traps 244system.cpu.fetch.IcacheWaitRetryStallCycles 53 # Number of stall cycles due to full MSHR 245system.cpu.fetch.CacheLines 11675113 # Number of cache lines fetched 246system.cpu.fetch.IcacheSquashes 179601 # Number of outstanding Icache misses that were squashed 247system.cpu.fetch.rateDist::samples 46030680 # Number of instructions fetched each cycle (Total) 248system.cpu.fetch.rateDist::mean 2.591102 # Number of instructions fetched each cycle (Total) 249system.cpu.fetch.rateDist::stdev 3.335075 # Number of instructions fetched each cycle (Total) 250system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total) 251system.cpu.fetch.rateDist::0 24864286 54.02% 54.02% # Number of instructions fetched each cycle (Total) 252system.cpu.fetch.rateDist::1 2136700 4.64% 58.66% # Number of instructions fetched each cycle (Total) 253system.cpu.fetch.rateDist::2 1964680 4.27% 62.93% # Number of instructions fetched each cycle (Total) 254system.cpu.fetch.rateDist::3 2042011 4.44% 67.36% # Number of instructions fetched each cycle (Total) 255system.cpu.fetch.rateDist::4 1465176 3.18% 70.55% # Number of instructions fetched each cycle (Total) 256system.cpu.fetch.rateDist::5 1378812 3.00% 73.54% # Number of instructions fetched each cycle (Total) 257system.cpu.fetch.rateDist::6 958023 2.08% 75.62% # Number of instructions fetched each cycle (Total) 258system.cpu.fetch.rateDist::7 1192746 2.59% 78.21% # Number of instructions fetched each cycle (Total) 259system.cpu.fetch.rateDist::8 10028246 21.79% 100.00% # Number of instructions fetched each cycle (Total) 260system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total) 261system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total) 262system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total) 263system.cpu.fetch.rateDist::total 46030680 # Number of instructions fetched each cycle (Total) 264system.cpu.fetch.branchRate 0.324950 # Number of branch fetches per cycle 265system.cpu.fetch.rate 1.665036 # Number of inst fetches per cycle 266system.cpu.decode.IdleCycles 14611647 # Number of cycles decode is idle 267system.cpu.decode.BlockedCycles 8930047 # Number of cycles decode is blocked 268system.cpu.decode.RunCycles 19464619 # Number of cycles decode is running 269system.cpu.decode.UnblockCycles 1393461 # Number of cycles decode is unblocking 270system.cpu.decode.SquashCycles 1630906 # Number of cycles decode is squashing 271system.cpu.decode.BranchResolved 3329793 # Number of times decode resolved a branch 272system.cpu.decode.BranchMispred 104768 # Number of times decode detected a branch misprediction 273system.cpu.decode.DecodedInsts 116826129 # Number of instructions handled by decode 274system.cpu.decode.SquashedInsts 364020 # Number of squashed instructions handled by decode 275system.cpu.rename.SquashCycles 1630906 # Number of cycles rename is squashing 276system.cpu.rename.IdleCycles 16323488 # Number of cycles rename is idle 277system.cpu.rename.BlockCycles 2561901 # Number of cycles rename is blocking 278system.cpu.rename.serializeStallCycles 880060 # count of cycles rename stalled for serializing inst 279system.cpu.rename.RunCycles 19095828 # Number of cycles rename is running 280system.cpu.rename.UnblockCycles 5538497 # Number of cycles rename is unblocking 281system.cpu.rename.RenamedInsts 114955733 # Number of instructions processed by rename 282system.cpu.rename.ROBFullEvents 140 # Number of times rename has blocked due to ROB full 283system.cpu.rename.IQFullEvents 16360 # Number of times rename has blocked due to IQ full 284system.cpu.rename.LSQFullEvents 4684188 # Number of times rename has blocked due to LSQ full 285system.cpu.rename.FullRegisterEvents 269 # Number of times there has been no free registers 286system.cpu.rename.RenamedOperands 115265758 # Number of destination operands rename has renamed 287system.cpu.rename.RenameLookups 529627924 # Number of register rename lookups that rename has made 288system.cpu.rename.int_rename_lookups 529622592 # Number of integer rename lookups 289system.cpu.rename.fp_rename_lookups 5332 # Number of floating rename lookups 290system.cpu.rename.CommittedMaps 99132672 # Number of HB maps that are committed 291system.cpu.rename.UndoneMaps 16133086 # Number of HB maps that are undone due to squashing 292system.cpu.rename.serializingInsts 20210 # count of serializing insts renamed 293system.cpu.rename.tempSerializingInsts 20206 # count of temporary serializing insts renamed 294system.cpu.rename.skidInsts 13085457 # count of insts added to the skid buffer 295system.cpu.memDep0.insertedLoads 29620481 # Number of loads inserted to the mem dependence unit. 296system.cpu.memDep0.insertedStores 22434207 # Number of stores inserted to the mem dependence unit. 297system.cpu.memDep0.conflictingLoads 3897313 # Number of conflicting loads. 298system.cpu.memDep0.conflictingStores 4409985 # Number of conflicting stores. 299system.cpu.iq.iqInstsAdded 111515856 # Number of instructions added to the IQ (excludes non-spec) 300system.cpu.iq.iqNonSpecInstsAdded 35838 # Number of non-speculative instructions added to the IQ 301system.cpu.iq.iqInstsIssued 107234062 # Number of instructions issued 302system.cpu.iq.iqSquashedInstsIssued 271666 # Number of squashed instructions issued 303system.cpu.iq.iqSquashedInstsExamined 10778201 # Number of squashed instructions iterated over during squash; mainly for profiling 304system.cpu.iq.iqSquashedOperandsExamined 25823888 # Number of squashed operands that are examined and possibly removed from graph 305system.cpu.iq.iqSquashedNonSpecRemoved 2052 # Number of squashed non-spec instructions that were removed 306system.cpu.iq.issued_per_cycle::samples 46030680 # Number of insts issued each cycle 307system.cpu.iq.issued_per_cycle::mean 2.329622 # Number of insts issued each cycle 308system.cpu.iq.issued_per_cycle::stdev 1.987561 # Number of insts issued each cycle 309system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle 310system.cpu.iq.issued_per_cycle::0 10772740 23.40% 23.40% # Number of insts issued each cycle 311system.cpu.iq.issued_per_cycle::1 8089543 17.57% 40.98% # Number of insts issued each cycle 312system.cpu.iq.issued_per_cycle::2 7436956 16.16% 57.13% # Number of insts issued each cycle 313system.cpu.iq.issued_per_cycle::3 7132439 15.49% 72.63% # Number of insts issued each cycle 314system.cpu.iq.issued_per_cycle::4 5411666 11.76% 84.39% # Number of insts issued each cycle 315system.cpu.iq.issued_per_cycle::5 3908589 8.49% 92.88% # Number of insts issued each cycle 316system.cpu.iq.issued_per_cycle::6 1839107 4.00% 96.87% # Number of insts issued each cycle 317system.cpu.iq.issued_per_cycle::7 868081 1.89% 98.76% # Number of insts issued each cycle 318system.cpu.iq.issued_per_cycle::8 571559 1.24% 100.00% # Number of insts issued each cycle 319system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle 320system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle 321system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle 322system.cpu.iq.issued_per_cycle::total 46030680 # Number of insts issued each cycle 323system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available 324system.cpu.iq.fu_full::IntAlu 112263 4.55% 4.55% # attempts to use FU when none available 325system.cpu.iq.fu_full::IntMult 0 0.00% 4.55% # attempts to use FU when none available 326system.cpu.iq.fu_full::IntDiv 0 0.00% 4.55% # attempts to use FU when none available 327system.cpu.iq.fu_full::FloatAdd 0 0.00% 4.55% # attempts to use FU when none available 328system.cpu.iq.fu_full::FloatCmp 0 0.00% 4.55% # attempts to use FU when none available 329system.cpu.iq.fu_full::FloatCvt 0 0.00% 4.55% # attempts to use FU when none available 330system.cpu.iq.fu_full::FloatMult 0 0.00% 4.55% # attempts to use FU when none available 331system.cpu.iq.fu_full::FloatDiv 0 0.00% 4.55% # attempts to use FU when none available 332system.cpu.iq.fu_full::FloatSqrt 0 0.00% 4.55% # attempts to use FU when none available 333system.cpu.iq.fu_full::SimdAdd 0 0.00% 4.55% # attempts to use FU when none available 334system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 4.55% # attempts to use FU when none available 335system.cpu.iq.fu_full::SimdAlu 0 0.00% 4.55% # attempts to use FU when none available 336system.cpu.iq.fu_full::SimdCmp 0 0.00% 4.55% # attempts to use FU when none available 337system.cpu.iq.fu_full::SimdCvt 0 0.00% 4.55% # attempts to use FU when none available 338system.cpu.iq.fu_full::SimdMisc 0 0.00% 4.55% # attempts to use FU when none available 339system.cpu.iq.fu_full::SimdMult 0 0.00% 4.55% # attempts to use FU when none available 340system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 4.55% # attempts to use FU when none available 341system.cpu.iq.fu_full::SimdShift 0 0.00% 4.55% # attempts to use FU when none available 342system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 4.55% # attempts to use FU when none available 343system.cpu.iq.fu_full::SimdSqrt 0 0.00% 4.55% # attempts to use FU when none available 344system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 4.55% # attempts to use FU when none available 345system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 4.55% # attempts to use FU when none available 346system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 4.55% # attempts to use FU when none available 347system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 4.55% # attempts to use FU when none available 348system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 4.55% # attempts to use FU when none available 349system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 4.55% # attempts to use FU when none available 350system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 4.55% # attempts to use FU when none available 351system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 4.55% # attempts to use FU when none available 352system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 4.55% # attempts to use FU when none available 353system.cpu.iq.fu_full::MemRead 1357458 55.03% 59.58% # attempts to use FU when none available 354system.cpu.iq.fu_full::MemWrite 996979 40.42% 100.00% # attempts to use FU when none available 355system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available 356system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available 357system.cpu.iq.FU_type_0::No_OpClass 0 0.00% 0.00% # Type of FU issued 358system.cpu.iq.FU_type_0::IntAlu 56624593 52.80% 52.80% # Type of FU issued 359system.cpu.iq.FU_type_0::IntMult 91608 0.09% 52.89% # Type of FU issued 360system.cpu.iq.FU_type_0::IntDiv 0 0.00% 52.89% # Type of FU issued 361system.cpu.iq.FU_type_0::FloatAdd 187 0.00% 52.89% # Type of FU issued 362system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 52.89% # Type of FU issued 363system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 52.89% # Type of FU issued 364system.cpu.iq.FU_type_0::FloatMult 0 0.00% 52.89% # Type of FU issued 365system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 52.89% # Type of FU issued 366system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 52.89% # Type of FU issued 367system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 52.89% # Type of FU issued 368system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 52.89% # Type of FU issued 369system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 52.89% # Type of FU issued 370system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 52.89% # Type of FU issued 371system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 52.89% # Type of FU issued 372system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 52.89% # Type of FU issued 373system.cpu.iq.FU_type_0::SimdMult 0 0.00% 52.89% # Type of FU issued 374system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 52.89% # Type of FU issued 375system.cpu.iq.FU_type_0::SimdShift 0 0.00% 52.89% # Type of FU issued 376system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 52.89% # Type of FU issued 377system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 52.89% # Type of FU issued 378system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 52.89% # Type of FU issued 379system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 52.89% # Type of FU issued 380system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 52.89% # Type of FU issued 381system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 52.89% # Type of FU issued 382system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 52.89% # Type of FU issued 383system.cpu.iq.FU_type_0::SimdFloatMisc 7 0.00% 52.89% # Type of FU issued 384system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 52.89% # Type of FU issued 385system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 52.89% # Type of FU issued 386system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 52.89% # Type of FU issued 387system.cpu.iq.FU_type_0::MemRead 28897959 26.95% 79.84% # Type of FU issued 388system.cpu.iq.FU_type_0::MemWrite 21619708 20.16% 100.00% # Type of FU issued 389system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued 390system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued 391system.cpu.iq.FU_type_0::total 107234062 # Type of FU issued 392system.cpu.iq.rate 2.096191 # Inst issue rate 393system.cpu.iq.fu_busy_cnt 2466700 # FU busy when requested 394system.cpu.iq.fu_busy_rate 0.023003 # FU busy rate (busy events/executed inst) 395system.cpu.iq.int_inst_queue_reads 263236655 # Number of integer instruction queue reads 396system.cpu.iq.int_inst_queue_writes 122357738 # Number of integer instruction queue writes 397system.cpu.iq.int_inst_queue_wakeup_accesses 105553758 # Number of integer instruction queue wakeup accesses 398system.cpu.iq.fp_inst_queue_reads 515 # Number of floating instruction queue reads 399system.cpu.iq.fp_inst_queue_writes 808 # Number of floating instruction queue writes 400system.cpu.iq.fp_inst_queue_wakeup_accesses 170 # Number of floating instruction queue wakeup accesses 401system.cpu.iq.int_alu_accesses 109700502 # Number of integer alu accesses 402system.cpu.iq.fp_alu_accesses 260 # Number of floating point alu accesses 403system.cpu.iew.lsq.thread0.forwLoads 2179129 # Number of loads that had data forwarded from stores 404system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address 405system.cpu.iew.lsq.thread0.squashedLoads 2313373 # Number of loads squashed 406system.cpu.iew.lsq.thread0.ignoredResponses 6760 # Number of memory responses ignored because the instruction is squashed 407system.cpu.iew.lsq.thread0.memOrderViolation 29813 # Number of memory ordering violations 408system.cpu.iew.lsq.thread0.squashedStores 1878469 # Number of stores squashed 409system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address 410system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding 411system.cpu.iew.lsq.thread0.rescheduledLoads 31 # Number of loads that were rescheduled 412system.cpu.iew.lsq.thread0.cacheBlocked 507 # Number of times an access to memory failed due to the cache being blocked 413system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle 414system.cpu.iew.iewSquashCycles 1630906 # Number of cycles IEW is squashing 415system.cpu.iew.iewBlockCycles 1049242 # Number of cycles IEW is blocking 416system.cpu.iew.iewUnblockCycles 45608 # Number of cycles IEW is unblocking 417system.cpu.iew.iewDispatchedInsts 111561445 # Number of instructions dispatched to IQ 418system.cpu.iew.iewDispSquashedInsts 293593 # Number of squashed instructions skipped by dispatch 419system.cpu.iew.iewDispLoadInsts 29620481 # Number of dispatched load instructions 420system.cpu.iew.iewDispStoreInsts 22434207 # Number of dispatched store instructions 421system.cpu.iew.iewDispNonSpecInsts 19918 # Number of dispatched non-speculative instructions 422system.cpu.iew.iewIQFullEvents 6795 # Number of times the IQ has become full, causing a stall 423system.cpu.iew.iewLSQFullEvents 5249 # Number of times the LSQ has become full, causing a stall 424system.cpu.iew.memOrderViolationEvents 29813 # Number of memory order violations 425system.cpu.iew.predictedTakenIncorrect 391440 # Number of branches that were predicted taken incorrectly 426system.cpu.iew.predictedNotTakenIncorrect 181697 # Number of branches that were predicted not taken incorrectly 427system.cpu.iew.branchMispredicts 573137 # Number of branch mispredicts detected at execute 428system.cpu.iew.iewExecutedInsts 106207608 # Number of executed instructions 429system.cpu.iew.iewExecLoadInsts 28598944 # Number of load instructions executed 430system.cpu.iew.iewExecSquashedInsts 1026454 # Number of squashed instructions skipped in execute 431system.cpu.iew.exec_swp 0 # number of swp insts executed 432system.cpu.iew.exec_nop 9751 # number of nop insts executed 433system.cpu.iew.exec_refs 49933957 # number of memory reference insts executed 434system.cpu.iew.exec_branches 14599960 # Number of branches executed 435system.cpu.iew.exec_stores 21335013 # Number of stores executed 436system.cpu.iew.exec_rate 2.076127 # Inst execution rate 437system.cpu.iew.wb_sent 105772826 # cumulative count of insts sent to commit 438system.cpu.iew.wb_count 105553928 # cumulative count of insts written-back 439system.cpu.iew.wb_producers 53290488 # num instructions producing a value 440system.cpu.iew.wb_consumers 103570522 # num instructions consuming a value 441system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ 442system.cpu.iew.wb_rate 2.063349 # insts written-back per cycle 443system.cpu.iew.wb_fanout 0.514533 # average fanout of values written-back 444system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ 445system.cpu.commit.commitSquashedInsts 10929916 # The number of squashed insts skipped by commit 446system.cpu.commit.commitNonSpecStalls 33786 # The number of times commit has been forced to stall to communicate backwards 447system.cpu.commit.branchMispredicts 499809 # The number of times a branch was mispredicted 448system.cpu.commit.committed_per_cycle::samples 44399774 # Number of insts commited each cycle 449system.cpu.commit.committed_per_cycle::mean 2.266508 # Number of insts commited each cycle 450system.cpu.commit.committed_per_cycle::stdev 2.764024 # Number of insts commited each cycle 451system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle 452system.cpu.commit.committed_per_cycle::0 15322992 34.51% 34.51% # Number of insts commited each cycle 453system.cpu.commit.committed_per_cycle::1 11640164 26.22% 60.73% # Number of insts commited each cycle 454system.cpu.commit.committed_per_cycle::2 3466305 7.81% 68.54% # Number of insts commited each cycle 455system.cpu.commit.committed_per_cycle::3 2879897 6.49% 75.02% # Number of insts commited each cycle 456system.cpu.commit.committed_per_cycle::4 1880990 4.24% 79.26% # Number of insts commited each cycle 457system.cpu.commit.committed_per_cycle::5 1948005 4.39% 83.65% # Number of insts commited each cycle 458system.cpu.commit.committed_per_cycle::6 685170 1.54% 85.19% # Number of insts commited each cycle 459system.cpu.commit.committed_per_cycle::7 565050 1.27% 86.46% # Number of insts commited each cycle 460system.cpu.commit.committed_per_cycle::8 6011201 13.54% 100.00% # Number of insts commited each cycle 461system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle 462system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle 463system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle 464system.cpu.commit.committed_per_cycle::total 44399774 # Number of insts commited each cycle 465system.cpu.commit.committedInsts 70913181 # Number of instructions committed 466system.cpu.commit.committedOps 100632428 # Number of ops (including micro ops) committed 467system.cpu.commit.swp_count 0 # Number of s/w prefetches committed 468system.cpu.commit.refs 47862846 # Number of memory references committed 469system.cpu.commit.loads 27307108 # Number of loads committed 470system.cpu.commit.membars 15920 # Number of memory barriers committed 471system.cpu.commit.branches 13741485 # Number of branches committed 472system.cpu.commit.fp_insts 56 # Number of committed floating point instructions. 473system.cpu.commit.int_insts 91472779 # Number of committed integer instructions. 474system.cpu.commit.function_calls 1679850 # Number of function calls committed. 475system.cpu.commit.bw_lim_events 6011201 # number cycles where commit BW limit reached 476system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits 477system.cpu.rob.rob_reads 149925618 # The number of ROB reads 478system.cpu.rob.rob_writes 224764611 # The number of ROB writes 479system.cpu.timesIdled 74074 # Number of times that the entire CPU went into an idle state and unscheduled itself 480system.cpu.idleCycles 5125936 # Total number of cycles that the CPU has spent unscheduled due to idling 481system.cpu.committedInsts 70907629 # Number of Instructions Simulated 482system.cpu.committedOps 100626876 # Number of Ops (including micro ops) Simulated 483system.cpu.committedInsts_total 70907629 # Number of Instructions Simulated 484system.cpu.cpi 0.721454 # CPI: Cycles Per Instruction 485system.cpu.cpi_total 0.721454 # CPI: Total CPI of All Threads 486system.cpu.ipc 1.386089 # IPC: Instructions Per Cycle 487system.cpu.ipc_total 1.386089 # IPC: Total IPC of All Threads 488system.cpu.int_regfile_reads 511542927 # number of integer regfile reads 489system.cpu.int_regfile_writes 103323311 # number of integer regfile writes 490system.cpu.fp_regfile_reads 788 # number of floating regfile reads 491system.cpu.fp_regfile_writes 660 # number of floating regfile writes 492system.cpu.misc_regfile_reads 49174075 # number of misc regfile reads 493system.cpu.misc_regfile_writes 31840 # number of misc regfile writes 494system.cpu.icache.replacements 28620 # number of replacements 495system.cpu.icache.tagsinuse 1814.212486 # Cycle average of tags in use 496system.cpu.icache.total_refs 11640356 # Total number of references to valid blocks. 497system.cpu.icache.sampled_refs 30656 # Sample count of references to valid blocks. 498system.cpu.icache.avg_refs 379.708899 # Average number of references to valid blocks. 499system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit. 500system.cpu.icache.occ_blocks::cpu.inst 1814.212486 # Average occupied blocks per requestor 501system.cpu.icache.occ_percent::cpu.inst 0.885846 # Average percentage of cache occupancy 502system.cpu.icache.occ_percent::total 0.885846 # Average percentage of cache occupancy 503system.cpu.icache.ReadReq_hits::cpu.inst 11640361 # number of ReadReq hits 504system.cpu.icache.ReadReq_hits::total 11640361 # number of ReadReq hits 505system.cpu.icache.demand_hits::cpu.inst 11640361 # number of demand (read+write) hits 506system.cpu.icache.demand_hits::total 11640361 # number of demand (read+write) hits 507system.cpu.icache.overall_hits::cpu.inst 11640361 # number of overall hits 508system.cpu.icache.overall_hits::total 11640361 # number of overall hits 509system.cpu.icache.ReadReq_misses::cpu.inst 34752 # number of ReadReq misses 510system.cpu.icache.ReadReq_misses::total 34752 # number of ReadReq misses 511system.cpu.icache.demand_misses::cpu.inst 34752 # number of demand (read+write) misses 512system.cpu.icache.demand_misses::total 34752 # number of demand (read+write) misses 513system.cpu.icache.overall_misses::cpu.inst 34752 # number of overall misses 514system.cpu.icache.overall_misses::total 34752 # number of overall misses 515system.cpu.icache.ReadReq_miss_latency::cpu.inst 732057000 # number of ReadReq miss cycles 516system.cpu.icache.ReadReq_miss_latency::total 732057000 # number of ReadReq miss cycles 517system.cpu.icache.demand_miss_latency::cpu.inst 732057000 # number of demand (read+write) miss cycles 518system.cpu.icache.demand_miss_latency::total 732057000 # number of demand (read+write) miss cycles 519system.cpu.icache.overall_miss_latency::cpu.inst 732057000 # number of overall miss cycles 520system.cpu.icache.overall_miss_latency::total 732057000 # number of overall miss cycles 521system.cpu.icache.ReadReq_accesses::cpu.inst 11675113 # number of ReadReq accesses(hits+misses) 522system.cpu.icache.ReadReq_accesses::total 11675113 # number of ReadReq accesses(hits+misses) 523system.cpu.icache.demand_accesses::cpu.inst 11675113 # number of demand (read+write) accesses 524system.cpu.icache.demand_accesses::total 11675113 # number of demand (read+write) accesses 525system.cpu.icache.overall_accesses::cpu.inst 11675113 # number of overall (read+write) accesses 526system.cpu.icache.overall_accesses::total 11675113 # number of overall (read+write) accesses 527system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.002977 # miss rate for ReadReq accesses 528system.cpu.icache.ReadReq_miss_rate::total 0.002977 # miss rate for ReadReq accesses 529system.cpu.icache.demand_miss_rate::cpu.inst 0.002977 # miss rate for demand accesses 530system.cpu.icache.demand_miss_rate::total 0.002977 # miss rate for demand accesses 531system.cpu.icache.overall_miss_rate::cpu.inst 0.002977 # miss rate for overall accesses 532system.cpu.icache.overall_miss_rate::total 0.002977 # miss rate for overall accesses 533system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 21065.176105 # average ReadReq miss latency 534system.cpu.icache.ReadReq_avg_miss_latency::total 21065.176105 # average ReadReq miss latency 535system.cpu.icache.demand_avg_miss_latency::cpu.inst 21065.176105 # average overall miss latency 536system.cpu.icache.demand_avg_miss_latency::total 21065.176105 # average overall miss latency 537system.cpu.icache.overall_avg_miss_latency::cpu.inst 21065.176105 # average overall miss latency 538system.cpu.icache.overall_avg_miss_latency::total 21065.176105 # average overall miss latency 539system.cpu.icache.blocked_cycles::no_mshrs 767 # number of cycles access was blocked 540system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked 541system.cpu.icache.blocked::no_mshrs 24 # number of cycles access was blocked 542system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked 543system.cpu.icache.avg_blocked_cycles::no_mshrs 31.958333 # average number of cycles each access was blocked 544system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked 545system.cpu.icache.fast_writes 0 # number of fast writes performed 546system.cpu.icache.cache_copies 0 # number of cache copies performed 547system.cpu.icache.ReadReq_mshr_hits::cpu.inst 3763 # number of ReadReq MSHR hits 548system.cpu.icache.ReadReq_mshr_hits::total 3763 # number of ReadReq MSHR hits 549system.cpu.icache.demand_mshr_hits::cpu.inst 3763 # number of demand (read+write) MSHR hits 550system.cpu.icache.demand_mshr_hits::total 3763 # number of demand (read+write) MSHR hits 551system.cpu.icache.overall_mshr_hits::cpu.inst 3763 # number of overall MSHR hits 552system.cpu.icache.overall_mshr_hits::total 3763 # number of overall MSHR hits 553system.cpu.icache.ReadReq_mshr_misses::cpu.inst 30989 # number of ReadReq MSHR misses 554system.cpu.icache.ReadReq_mshr_misses::total 30989 # number of ReadReq MSHR misses 555system.cpu.icache.demand_mshr_misses::cpu.inst 30989 # number of demand (read+write) MSHR misses 556system.cpu.icache.demand_mshr_misses::total 30989 # number of demand (read+write) MSHR misses 557system.cpu.icache.overall_mshr_misses::cpu.inst 30989 # number of overall MSHR misses 558system.cpu.icache.overall_mshr_misses::total 30989 # number of overall MSHR misses 559system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 594458000 # number of ReadReq MSHR miss cycles 560system.cpu.icache.ReadReq_mshr_miss_latency::total 594458000 # number of ReadReq MSHR miss cycles 561system.cpu.icache.demand_mshr_miss_latency::cpu.inst 594458000 # number of demand (read+write) MSHR miss cycles 562system.cpu.icache.demand_mshr_miss_latency::total 594458000 # number of demand (read+write) MSHR miss cycles 563system.cpu.icache.overall_mshr_miss_latency::cpu.inst 594458000 # number of overall MSHR miss cycles 564system.cpu.icache.overall_mshr_miss_latency::total 594458000 # number of overall MSHR miss cycles 565system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.002654 # mshr miss rate for ReadReq accesses 566system.cpu.icache.ReadReq_mshr_miss_rate::total 0.002654 # mshr miss rate for ReadReq accesses 567system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.002654 # mshr miss rate for demand accesses 568system.cpu.icache.demand_mshr_miss_rate::total 0.002654 # mshr miss rate for demand accesses 569system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.002654 # mshr miss rate for overall accesses 570system.cpu.icache.overall_mshr_miss_rate::total 0.002654 # mshr miss rate for overall accesses 571system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 19182.871341 # average ReadReq mshr miss latency 572system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 19182.871341 # average ReadReq mshr miss latency 573system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 19182.871341 # average overall mshr miss latency 574system.cpu.icache.demand_avg_mshr_miss_latency::total 19182.871341 # average overall mshr miss latency 575system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 19182.871341 # average overall mshr miss latency 576system.cpu.icache.overall_avg_mshr_miss_latency::total 19182.871341 # average overall mshr miss latency 577system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate 578system.cpu.l2cache.replacements 95644 # number of replacements 579system.cpu.l2cache.tagsinuse 30089.524370 # Cycle average of tags in use 580system.cpu.l2cache.total_refs 88146 # Total number of references to valid blocks. 581system.cpu.l2cache.sampled_refs 126756 # Sample count of references to valid blocks. 582system.cpu.l2cache.avg_refs 0.695399 # Average number of references to valid blocks. 583system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit. 584system.cpu.l2cache.occ_blocks::writebacks 26934.597461 # Average occupied blocks per requestor 585system.cpu.l2cache.occ_blocks::cpu.inst 1374.602931 # Average occupied blocks per requestor 586system.cpu.l2cache.occ_blocks::cpu.data 1780.323979 # Average occupied blocks per requestor 587system.cpu.l2cache.occ_percent::writebacks 0.821979 # Average percentage of cache occupancy 588system.cpu.l2cache.occ_percent::cpu.inst 0.041950 # Average percentage of cache occupancy 589system.cpu.l2cache.occ_percent::cpu.data 0.054331 # Average percentage of cache occupancy 590system.cpu.l2cache.occ_percent::total 0.918259 # Average percentage of cache occupancy 591system.cpu.l2cache.ReadReq_hits::cpu.inst 25863 # number of ReadReq hits 592system.cpu.l2cache.ReadReq_hits::cpu.data 33463 # number of ReadReq hits 593system.cpu.l2cache.ReadReq_hits::total 59326 # number of ReadReq hits 594system.cpu.l2cache.Writeback_hits::writebacks 129088 # number of Writeback hits 595system.cpu.l2cache.Writeback_hits::total 129088 # number of Writeback hits 596system.cpu.l2cache.UpgradeReq_hits::cpu.data 19 # number of UpgradeReq hits 597system.cpu.l2cache.UpgradeReq_hits::total 19 # number of UpgradeReq hits 598system.cpu.l2cache.ReadExReq_hits::cpu.data 4769 # number of ReadExReq hits 599system.cpu.l2cache.ReadExReq_hits::total 4769 # number of ReadExReq hits 600system.cpu.l2cache.demand_hits::cpu.inst 25863 # number of demand (read+write) hits 601system.cpu.l2cache.demand_hits::cpu.data 38232 # number of demand (read+write) hits 602system.cpu.l2cache.demand_hits::total 64095 # number of demand (read+write) hits 603system.cpu.l2cache.overall_hits::cpu.inst 25863 # number of overall hits 604system.cpu.l2cache.overall_hits::cpu.data 38232 # number of overall hits 605system.cpu.l2cache.overall_hits::total 64095 # number of overall hits 606system.cpu.l2cache.ReadReq_misses::cpu.inst 4674 # number of ReadReq misses 607system.cpu.l2cache.ReadReq_misses::cpu.data 21921 # number of ReadReq misses 608system.cpu.l2cache.ReadReq_misses::total 26595 # number of ReadReq misses 609system.cpu.l2cache.UpgradeReq_misses::cpu.data 319 # number of UpgradeReq misses 610system.cpu.l2cache.UpgradeReq_misses::total 319 # number of UpgradeReq misses 611system.cpu.l2cache.ReadExReq_misses::cpu.data 102257 # number of ReadExReq misses 612system.cpu.l2cache.ReadExReq_misses::total 102257 # number of ReadExReq misses 613system.cpu.l2cache.demand_misses::cpu.inst 4674 # number of demand (read+write) misses 614system.cpu.l2cache.demand_misses::cpu.data 124178 # number of demand (read+write) misses 615system.cpu.l2cache.demand_misses::total 128852 # number of demand (read+write) misses 616system.cpu.l2cache.overall_misses::cpu.inst 4674 # number of overall misses 617system.cpu.l2cache.overall_misses::cpu.data 124178 # number of overall misses 618system.cpu.l2cache.overall_misses::total 128852 # number of overall misses 619system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 304002000 # number of ReadReq miss cycles 620system.cpu.l2cache.ReadReq_miss_latency::cpu.data 1479409000 # number of ReadReq miss cycles 621system.cpu.l2cache.ReadReq_miss_latency::total 1783411000 # number of ReadReq miss cycles 622system.cpu.l2cache.UpgradeReq_miss_latency::cpu.data 23000 # number of UpgradeReq miss cycles 623system.cpu.l2cache.UpgradeReq_miss_latency::total 23000 # number of UpgradeReq miss cycles 624system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 6653931500 # number of ReadExReq miss cycles 625system.cpu.l2cache.ReadExReq_miss_latency::total 6653931500 # number of ReadExReq miss cycles 626system.cpu.l2cache.demand_miss_latency::cpu.inst 304002000 # number of demand (read+write) miss cycles 627system.cpu.l2cache.demand_miss_latency::cpu.data 8133340500 # number of demand (read+write) miss cycles 628system.cpu.l2cache.demand_miss_latency::total 8437342500 # number of demand (read+write) miss cycles 629system.cpu.l2cache.overall_miss_latency::cpu.inst 304002000 # number of overall miss cycles 630system.cpu.l2cache.overall_miss_latency::cpu.data 8133340500 # number of overall miss cycles 631system.cpu.l2cache.overall_miss_latency::total 8437342500 # number of overall miss cycles 632system.cpu.l2cache.ReadReq_accesses::cpu.inst 30537 # number of ReadReq accesses(hits+misses) 633system.cpu.l2cache.ReadReq_accesses::cpu.data 55384 # number of ReadReq accesses(hits+misses) 634system.cpu.l2cache.ReadReq_accesses::total 85921 # number of ReadReq accesses(hits+misses) 635system.cpu.l2cache.Writeback_accesses::writebacks 129088 # number of Writeback accesses(hits+misses) 636system.cpu.l2cache.Writeback_accesses::total 129088 # number of Writeback accesses(hits+misses) 637system.cpu.l2cache.UpgradeReq_accesses::cpu.data 338 # number of UpgradeReq accesses(hits+misses) 638system.cpu.l2cache.UpgradeReq_accesses::total 338 # number of UpgradeReq accesses(hits+misses) 639system.cpu.l2cache.ReadExReq_accesses::cpu.data 107026 # number of ReadExReq accesses(hits+misses) 640system.cpu.l2cache.ReadExReq_accesses::total 107026 # number of ReadExReq accesses(hits+misses) 641system.cpu.l2cache.demand_accesses::cpu.inst 30537 # number of demand (read+write) accesses 642system.cpu.l2cache.demand_accesses::cpu.data 162410 # number of demand (read+write) accesses 643system.cpu.l2cache.demand_accesses::total 192947 # number of demand (read+write) accesses 644system.cpu.l2cache.overall_accesses::cpu.inst 30537 # number of overall (read+write) accesses 645system.cpu.l2cache.overall_accesses::cpu.data 162410 # number of overall (read+write) accesses 646system.cpu.l2cache.overall_accesses::total 192947 # number of overall (read+write) accesses 647system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.153060 # miss rate for ReadReq accesses 648system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.395800 # miss rate for ReadReq accesses 649system.cpu.l2cache.ReadReq_miss_rate::total 0.309529 # miss rate for ReadReq accesses 650system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data 0.943787 # miss rate for UpgradeReq accesses 651system.cpu.l2cache.UpgradeReq_miss_rate::total 0.943787 # miss rate for UpgradeReq accesses 652system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.955441 # miss rate for ReadExReq accesses 653system.cpu.l2cache.ReadExReq_miss_rate::total 0.955441 # miss rate for ReadExReq accesses 654system.cpu.l2cache.demand_miss_rate::cpu.inst 0.153060 # miss rate for demand accesses 655system.cpu.l2cache.demand_miss_rate::cpu.data 0.764596 # miss rate for demand accesses 656system.cpu.l2cache.demand_miss_rate::total 0.667810 # miss rate for demand accesses 657system.cpu.l2cache.overall_miss_rate::cpu.inst 0.153060 # miss rate for overall accesses 658system.cpu.l2cache.overall_miss_rate::cpu.data 0.764596 # miss rate for overall accesses 659system.cpu.l2cache.overall_miss_rate::total 0.667810 # miss rate for overall accesses 660system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 65041.078306 # average ReadReq miss latency 661system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 67488.207655 # average ReadReq miss latency 662system.cpu.l2cache.ReadReq_avg_miss_latency::total 67058.131228 # average ReadReq miss latency 663system.cpu.l2cache.UpgradeReq_avg_miss_latency::cpu.data 72.100313 # average UpgradeReq miss latency 664system.cpu.l2cache.UpgradeReq_avg_miss_latency::total 72.100313 # average UpgradeReq miss latency 665system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 65070.669979 # average ReadExReq miss latency 666system.cpu.l2cache.ReadExReq_avg_miss_latency::total 65070.669979 # average ReadExReq miss latency 667system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 65041.078306 # average overall miss latency 668system.cpu.l2cache.demand_avg_miss_latency::cpu.data 65497.435133 # average overall miss latency 669system.cpu.l2cache.demand_avg_miss_latency::total 65480.881166 # average overall miss latency 670system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 65041.078306 # average overall miss latency 671system.cpu.l2cache.overall_avg_miss_latency::cpu.data 65497.435133 # average overall miss latency 672system.cpu.l2cache.overall_avg_miss_latency::total 65480.881166 # average overall miss latency 673system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked 674system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked 675system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked 676system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked 677system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked 678system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked 679system.cpu.l2cache.fast_writes 0 # number of fast writes performed 680system.cpu.l2cache.cache_copies 0 # number of cache copies performed 681system.cpu.l2cache.writebacks::writebacks 83942 # number of writebacks 682system.cpu.l2cache.writebacks::total 83942 # number of writebacks 683system.cpu.l2cache.ReadReq_mshr_hits::cpu.inst 15 # number of ReadReq MSHR hits 684system.cpu.l2cache.ReadReq_mshr_hits::cpu.data 62 # number of ReadReq MSHR hits 685system.cpu.l2cache.ReadReq_mshr_hits::total 77 # number of ReadReq MSHR hits 686system.cpu.l2cache.demand_mshr_hits::cpu.inst 15 # number of demand (read+write) MSHR hits 687system.cpu.l2cache.demand_mshr_hits::cpu.data 62 # number of demand (read+write) MSHR hits 688system.cpu.l2cache.demand_mshr_hits::total 77 # number of demand (read+write) MSHR hits 689system.cpu.l2cache.overall_mshr_hits::cpu.inst 15 # number of overall MSHR hits 690system.cpu.l2cache.overall_mshr_hits::cpu.data 62 # number of overall MSHR hits 691system.cpu.l2cache.overall_mshr_hits::total 77 # number of overall MSHR hits 692system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 4659 # number of ReadReq MSHR misses 693system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 21859 # number of ReadReq MSHR misses 694system.cpu.l2cache.ReadReq_mshr_misses::total 26518 # number of ReadReq MSHR misses 695system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data 319 # number of UpgradeReq MSHR misses 696system.cpu.l2cache.UpgradeReq_mshr_misses::total 319 # number of UpgradeReq MSHR misses 697system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 102257 # number of ReadExReq MSHR misses 698system.cpu.l2cache.ReadExReq_mshr_misses::total 102257 # number of ReadExReq MSHR misses 699system.cpu.l2cache.demand_mshr_misses::cpu.inst 4659 # number of demand (read+write) MSHR misses 700system.cpu.l2cache.demand_mshr_misses::cpu.data 124116 # number of demand (read+write) MSHR misses 701system.cpu.l2cache.demand_mshr_misses::total 128775 # number of demand (read+write) MSHR misses 702system.cpu.l2cache.overall_mshr_misses::cpu.inst 4659 # number of overall MSHR misses 703system.cpu.l2cache.overall_mshr_misses::cpu.data 124116 # number of overall MSHR misses 704system.cpu.l2cache.overall_mshr_misses::total 128775 # number of overall MSHR misses 705system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 245046791 # number of ReadReq MSHR miss cycles 706system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 1206365816 # number of ReadReq MSHR miss cycles 707system.cpu.l2cache.ReadReq_mshr_miss_latency::total 1451412607 # number of ReadReq MSHR miss cycles 708system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data 3199316 # number of UpgradeReq MSHR miss cycles 709system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total 3199316 # number of UpgradeReq MSHR miss cycles 710system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 5398042204 # number of ReadExReq MSHR miss cycles 711system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 5398042204 # number of ReadExReq MSHR miss cycles 712system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 245046791 # number of demand (read+write) MSHR miss cycles 713system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 6604408020 # number of demand (read+write) MSHR miss cycles 714system.cpu.l2cache.demand_mshr_miss_latency::total 6849454811 # number of demand (read+write) MSHR miss cycles 715system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 245046791 # number of overall MSHR miss cycles 716system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 6604408020 # number of overall MSHR miss cycles 717system.cpu.l2cache.overall_mshr_miss_latency::total 6849454811 # number of overall MSHR miss cycles 718system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.152569 # mshr miss rate for ReadReq accesses 719system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.394681 # mshr miss rate for ReadReq accesses 720system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.308632 # mshr miss rate for ReadReq accesses 721system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data 0.943787 # mshr miss rate for UpgradeReq accesses 722system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total 0.943787 # mshr miss rate for UpgradeReq accesses 723system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.955441 # mshr miss rate for ReadExReq accesses 724system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.955441 # mshr miss rate for ReadExReq accesses 725system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.152569 # mshr miss rate for demand accesses 726system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.764214 # mshr miss rate for demand accesses 727system.cpu.l2cache.demand_mshr_miss_rate::total 0.667411 # mshr miss rate for demand accesses 728system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.152569 # mshr miss rate for overall accesses 729system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.764214 # mshr miss rate for overall accesses 730system.cpu.l2cache.overall_mshr_miss_rate::total 0.667411 # mshr miss rate for overall accesses 731system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 52596.435072 # average ReadReq mshr miss latency 732system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 55188.518047 # average ReadReq mshr miss latency 733system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 54733.109850 # average ReadReq mshr miss latency 734system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 10029.203762 # average UpgradeReq mshr miss latency 735system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total 10029.203762 # average UpgradeReq mshr miss latency 736system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 52788.974877 # average ReadExReq mshr miss latency 737system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 52788.974877 # average ReadExReq mshr miss latency 738system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 52596.435072 # average overall mshr miss latency 739system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 53211.576429 # average overall mshr miss latency 740system.cpu.l2cache.demand_avg_mshr_miss_latency::total 53189.320994 # average overall mshr miss latency 741system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 52596.435072 # average overall mshr miss latency 742system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 53211.576429 # average overall mshr miss latency 743system.cpu.l2cache.overall_avg_mshr_miss_latency::total 53189.320994 # average overall mshr miss latency 744system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate 745system.cpu.dcache.replacements 158314 # number of replacements 746system.cpu.dcache.tagsinuse 4072.315596 # Cycle average of tags in use 747system.cpu.dcache.total_refs 44364658 # Total number of references to valid blocks. 748system.cpu.dcache.sampled_refs 162410 # Sample count of references to valid blocks. 749system.cpu.dcache.avg_refs 273.164571 # Average number of references to valid blocks. 750system.cpu.dcache.warmup_cycle 284606000 # Cycle when the warmup percentage was hit. 751system.cpu.dcache.occ_blocks::cpu.data 4072.315596 # Average occupied blocks per requestor 752system.cpu.dcache.occ_percent::cpu.data 0.994218 # Average percentage of cache occupancy 753system.cpu.dcache.occ_percent::total 0.994218 # Average percentage of cache occupancy 754system.cpu.dcache.ReadReq_hits::cpu.data 26064858 # number of ReadReq hits 755system.cpu.dcache.ReadReq_hits::total 26064858 # number of ReadReq hits 756system.cpu.dcache.WriteReq_hits::cpu.data 18267205 # number of WriteReq hits 757system.cpu.dcache.WriteReq_hits::total 18267205 # number of WriteReq hits 758system.cpu.dcache.LoadLockedReq_hits::cpu.data 15986 # number of LoadLockedReq hits 759system.cpu.dcache.LoadLockedReq_hits::total 15986 # number of LoadLockedReq hits 760system.cpu.dcache.StoreCondReq_hits::cpu.data 15919 # number of StoreCondReq hits 761system.cpu.dcache.StoreCondReq_hits::total 15919 # number of StoreCondReq hits 762system.cpu.dcache.demand_hits::cpu.data 44332063 # number of demand (read+write) hits 763system.cpu.dcache.demand_hits::total 44332063 # number of demand (read+write) hits 764system.cpu.dcache.overall_hits::cpu.data 44332063 # number of overall hits 765system.cpu.dcache.overall_hits::total 44332063 # number of overall hits 766system.cpu.dcache.ReadReq_misses::cpu.data 124444 # number of ReadReq misses 767system.cpu.dcache.ReadReq_misses::total 124444 # number of ReadReq misses 768system.cpu.dcache.WriteReq_misses::cpu.data 1582696 # number of WriteReq misses 769system.cpu.dcache.WriteReq_misses::total 1582696 # number of WriteReq misses 770system.cpu.dcache.LoadLockedReq_misses::cpu.data 45 # number of LoadLockedReq misses 771system.cpu.dcache.LoadLockedReq_misses::total 45 # number of LoadLockedReq misses 772system.cpu.dcache.demand_misses::cpu.data 1707140 # number of demand (read+write) misses 773system.cpu.dcache.demand_misses::total 1707140 # number of demand (read+write) misses 774system.cpu.dcache.overall_misses::cpu.data 1707140 # number of overall misses 775system.cpu.dcache.overall_misses::total 1707140 # number of overall misses 776system.cpu.dcache.ReadReq_miss_latency::cpu.data 4243660500 # number of ReadReq miss cycles 777system.cpu.dcache.ReadReq_miss_latency::total 4243660500 # number of ReadReq miss cycles 778system.cpu.dcache.WriteReq_miss_latency::cpu.data 98452063982 # number of WriteReq miss cycles 779system.cpu.dcache.WriteReq_miss_latency::total 98452063982 # number of WriteReq miss cycles 780system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 1297000 # number of LoadLockedReq miss cycles 781system.cpu.dcache.LoadLockedReq_miss_latency::total 1297000 # number of LoadLockedReq miss cycles 782system.cpu.dcache.demand_miss_latency::cpu.data 102695724482 # number of demand (read+write) miss cycles 783system.cpu.dcache.demand_miss_latency::total 102695724482 # number of demand (read+write) miss cycles 784system.cpu.dcache.overall_miss_latency::cpu.data 102695724482 # number of overall miss cycles 785system.cpu.dcache.overall_miss_latency::total 102695724482 # number of overall miss cycles 786system.cpu.dcache.ReadReq_accesses::cpu.data 26189302 # number of ReadReq accesses(hits+misses) 787system.cpu.dcache.ReadReq_accesses::total 26189302 # number of ReadReq accesses(hits+misses) 788system.cpu.dcache.WriteReq_accesses::cpu.data 19849901 # number of WriteReq accesses(hits+misses) 789system.cpu.dcache.WriteReq_accesses::total 19849901 # number of WriteReq accesses(hits+misses) 790system.cpu.dcache.LoadLockedReq_accesses::cpu.data 16031 # number of LoadLockedReq accesses(hits+misses) 791system.cpu.dcache.LoadLockedReq_accesses::total 16031 # number of LoadLockedReq accesses(hits+misses) 792system.cpu.dcache.StoreCondReq_accesses::cpu.data 15919 # number of StoreCondReq accesses(hits+misses) 793system.cpu.dcache.StoreCondReq_accesses::total 15919 # number of StoreCondReq accesses(hits+misses) 794system.cpu.dcache.demand_accesses::cpu.data 46039203 # number of demand (read+write) accesses 795system.cpu.dcache.demand_accesses::total 46039203 # number of demand (read+write) accesses 796system.cpu.dcache.overall_accesses::cpu.data 46039203 # number of overall (read+write) accesses 797system.cpu.dcache.overall_accesses::total 46039203 # number of overall (read+write) accesses 798system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.004752 # miss rate for ReadReq accesses 799system.cpu.dcache.ReadReq_miss_rate::total 0.004752 # miss rate for ReadReq accesses 800system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.079733 # miss rate for WriteReq accesses 801system.cpu.dcache.WriteReq_miss_rate::total 0.079733 # miss rate for WriteReq accesses 802system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.002807 # miss rate for LoadLockedReq accesses 803system.cpu.dcache.LoadLockedReq_miss_rate::total 0.002807 # miss rate for LoadLockedReq accesses 804system.cpu.dcache.demand_miss_rate::cpu.data 0.037080 # miss rate for demand accesses 805system.cpu.dcache.demand_miss_rate::total 0.037080 # miss rate for demand accesses 806system.cpu.dcache.overall_miss_rate::cpu.data 0.037080 # miss rate for overall accesses 807system.cpu.dcache.overall_miss_rate::total 0.037080 # miss rate for overall accesses 808system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 34100.965093 # average ReadReq miss latency 809system.cpu.dcache.ReadReq_avg_miss_latency::total 34100.965093 # average ReadReq miss latency 810system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 62205.290202 # average WriteReq miss latency 811system.cpu.dcache.WriteReq_avg_miss_latency::total 62205.290202 # average WriteReq miss latency 812system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 28822.222222 # average LoadLockedReq miss latency 813system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 28822.222222 # average LoadLockedReq miss latency 814system.cpu.dcache.demand_avg_miss_latency::cpu.data 60156.592009 # average overall miss latency 815system.cpu.dcache.demand_avg_miss_latency::total 60156.592009 # average overall miss latency 816system.cpu.dcache.overall_avg_miss_latency::cpu.data 60156.592009 # average overall miss latency 817system.cpu.dcache.overall_avg_miss_latency::total 60156.592009 # average overall miss latency 818system.cpu.dcache.blocked_cycles::no_mshrs 5240 # number of cycles access was blocked 819system.cpu.dcache.blocked_cycles::no_targets 661 # number of cycles access was blocked 820system.cpu.dcache.blocked::no_mshrs 121 # number of cycles access was blocked 821system.cpu.dcache.blocked::no_targets 15 # number of cycles access was blocked 822system.cpu.dcache.avg_blocked_cycles::no_mshrs 43.305785 # average number of cycles each access was blocked 823system.cpu.dcache.avg_blocked_cycles::no_targets 44.066667 # average number of cycles each access was blocked 824system.cpu.dcache.fast_writes 0 # number of fast writes performed 825system.cpu.dcache.cache_copies 0 # number of cache copies performed 826system.cpu.dcache.writebacks::writebacks 129088 # number of writebacks 827system.cpu.dcache.writebacks::total 129088 # number of writebacks 828system.cpu.dcache.ReadReq_mshr_hits::cpu.data 69028 # number of ReadReq MSHR hits 829system.cpu.dcache.ReadReq_mshr_hits::total 69028 # number of ReadReq MSHR hits 830system.cpu.dcache.WriteReq_mshr_hits::cpu.data 1475364 # number of WriteReq MSHR hits 831system.cpu.dcache.WriteReq_mshr_hits::total 1475364 # number of WriteReq MSHR hits 832system.cpu.dcache.LoadLockedReq_mshr_hits::cpu.data 45 # number of LoadLockedReq MSHR hits 833system.cpu.dcache.LoadLockedReq_mshr_hits::total 45 # number of LoadLockedReq MSHR hits 834system.cpu.dcache.demand_mshr_hits::cpu.data 1544392 # number of demand (read+write) MSHR hits 835system.cpu.dcache.demand_mshr_hits::total 1544392 # number of demand (read+write) MSHR hits 836system.cpu.dcache.overall_mshr_hits::cpu.data 1544392 # number of overall MSHR hits 837system.cpu.dcache.overall_mshr_hits::total 1544392 # number of overall MSHR hits 838system.cpu.dcache.ReadReq_mshr_misses::cpu.data 55416 # number of ReadReq MSHR misses 839system.cpu.dcache.ReadReq_mshr_misses::total 55416 # number of ReadReq MSHR misses 840system.cpu.dcache.WriteReq_mshr_misses::cpu.data 107332 # number of WriteReq MSHR misses 841system.cpu.dcache.WriteReq_mshr_misses::total 107332 # number of WriteReq MSHR misses 842system.cpu.dcache.demand_mshr_misses::cpu.data 162748 # number of demand (read+write) MSHR misses 843system.cpu.dcache.demand_mshr_misses::total 162748 # number of demand (read+write) MSHR misses 844system.cpu.dcache.overall_mshr_misses::cpu.data 162748 # number of overall MSHR misses 845system.cpu.dcache.overall_mshr_misses::total 162748 # number of overall MSHR misses 846system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 1874890000 # number of ReadReq MSHR miss cycles 847system.cpu.dcache.ReadReq_mshr_miss_latency::total 1874890000 # number of ReadReq MSHR miss cycles 848system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 6816019991 # number of WriteReq MSHR miss cycles 849system.cpu.dcache.WriteReq_mshr_miss_latency::total 6816019991 # number of WriteReq MSHR miss cycles 850system.cpu.dcache.demand_mshr_miss_latency::cpu.data 8690909991 # number of demand (read+write) MSHR miss cycles 851system.cpu.dcache.demand_mshr_miss_latency::total 8690909991 # number of demand (read+write) MSHR miss cycles 852system.cpu.dcache.overall_mshr_miss_latency::cpu.data 8690909991 # number of overall MSHR miss cycles 853system.cpu.dcache.overall_mshr_miss_latency::total 8690909991 # number of overall MSHR miss cycles 854system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.002116 # mshr miss rate for ReadReq accesses 855system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.002116 # mshr miss rate for ReadReq accesses 856system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.005407 # mshr miss rate for WriteReq accesses 857system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.005407 # mshr miss rate for WriteReq accesses 858system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.003535 # mshr miss rate for demand accesses 859system.cpu.dcache.demand_mshr_miss_rate::total 0.003535 # mshr miss rate for demand accesses 860system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.003535 # mshr miss rate for overall accesses 861system.cpu.dcache.overall_mshr_miss_rate::total 0.003535 # mshr miss rate for overall accesses 862system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 33833.008517 # average ReadReq mshr miss latency 863system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 33833.008517 # average ReadReq mshr miss latency 864system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 63504.080712 # average WriteReq mshr miss latency 865system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 63504.080712 # average WriteReq mshr miss latency 866system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 53401.024842 # average overall mshr miss latency 867system.cpu.dcache.demand_avg_mshr_miss_latency::total 53401.024842 # average overall mshr miss latency 868system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 53401.024842 # average overall mshr miss latency 869system.cpu.dcache.overall_avg_mshr_miss_latency::total 53401.024842 # average overall mshr miss latency 870system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate 871 872---------- End Simulation Statistics ---------- 873