stats.txt revision 8802:ef66a9083bc4
1
2---------- Begin Simulation Statistics ----------
3sim_seconds                                  0.708403                       # Number of seconds simulated
4sim_ticks                                708403313500                       # Number of ticks simulated
5final_tick                               708403313500                       # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
6sim_freq                                 1000000000000                       # Frequency of simulated ticks
7host_inst_rate                                 118434                       # Simulator instruction rate (inst/s)
8host_tick_rate                               44501063                       # Simulator tick rate (ticks/s)
9host_mem_usage                                 226576                       # Number of bytes of host memory used
10host_seconds                                 15918.80                       # Real time elapsed on the host
11sim_insts                                  1885333786                       # Number of instructions simulated
12system.physmem.bytes_read                    94812032                       # Number of bytes read from this memory
13system.physmem.bytes_inst_read                 200960                       # Number of instructions bytes read from this memory
14system.physmem.bytes_written                  4230336                       # Number of bytes written to this memory
15system.physmem.num_reads                      1481438                       # Number of read requests responded to by this memory
16system.physmem.num_writes                       66099                       # Number of write requests responded to by this memory
17system.physmem.num_other                            0                       # Number of other requests responded to by this memory
18system.physmem.bw_read                      133839058                       # Total read bandwidth from this memory (bytes/s)
19system.physmem.bw_inst_read                    283680                       # Instruction read bandwidth from this memory (bytes/s)
20system.physmem.bw_write                       5971649                       # Write bandwidth from this memory (bytes/s)
21system.physmem.bw_total                     139810707                       # Total bandwidth to/from this memory (bytes/s)
22system.cpu.dtb.inst_hits                            0                       # ITB inst hits
23system.cpu.dtb.inst_misses                          0                       # ITB inst misses
24system.cpu.dtb.read_hits                            0                       # DTB read hits
25system.cpu.dtb.read_misses                          0                       # DTB read misses
26system.cpu.dtb.write_hits                           0                       # DTB write hits
27system.cpu.dtb.write_misses                         0                       # DTB write misses
28system.cpu.dtb.flush_tlb                            0                       # Number of times complete TLB was flushed
29system.cpu.dtb.flush_tlb_mva                        0                       # Number of times TLB was flushed by MVA
30system.cpu.dtb.flush_tlb_mva_asid                   0                       # Number of times TLB was flushed by MVA & ASID
31system.cpu.dtb.flush_tlb_asid                       0                       # Number of times TLB was flushed by ASID
32system.cpu.dtb.flush_entries                        0                       # Number of entries that have been flushed from TLB
33system.cpu.dtb.align_faults                         0                       # Number of TLB faults due to alignment restrictions
34system.cpu.dtb.prefetch_faults                      0                       # Number of TLB faults due to prefetch
35system.cpu.dtb.domain_faults                        0                       # Number of TLB faults due to domain restrictions
36system.cpu.dtb.perms_faults                         0                       # Number of TLB faults due to permissions restrictions
37system.cpu.dtb.read_accesses                        0                       # DTB read accesses
38system.cpu.dtb.write_accesses                       0                       # DTB write accesses
39system.cpu.dtb.inst_accesses                        0                       # ITB inst accesses
40system.cpu.dtb.hits                                 0                       # DTB hits
41system.cpu.dtb.misses                               0                       # DTB misses
42system.cpu.dtb.accesses                             0                       # DTB accesses
43system.cpu.itb.inst_hits                            0                       # ITB inst hits
44system.cpu.itb.inst_misses                          0                       # ITB inst misses
45system.cpu.itb.read_hits                            0                       # DTB read hits
46system.cpu.itb.read_misses                          0                       # DTB read misses
47system.cpu.itb.write_hits                           0                       # DTB write hits
48system.cpu.itb.write_misses                         0                       # DTB write misses
49system.cpu.itb.flush_tlb                            0                       # Number of times complete TLB was flushed
50system.cpu.itb.flush_tlb_mva                        0                       # Number of times TLB was flushed by MVA
51system.cpu.itb.flush_tlb_mva_asid                   0                       # Number of times TLB was flushed by MVA & ASID
52system.cpu.itb.flush_tlb_asid                       0                       # Number of times TLB was flushed by ASID
53system.cpu.itb.flush_entries                        0                       # Number of entries that have been flushed from TLB
54system.cpu.itb.align_faults                         0                       # Number of TLB faults due to alignment restrictions
55system.cpu.itb.prefetch_faults                      0                       # Number of TLB faults due to prefetch
56system.cpu.itb.domain_faults                        0                       # Number of TLB faults due to domain restrictions
57system.cpu.itb.perms_faults                         0                       # Number of TLB faults due to permissions restrictions
58system.cpu.itb.read_accesses                        0                       # DTB read accesses
59system.cpu.itb.write_accesses                       0                       # DTB write accesses
60system.cpu.itb.inst_accesses                        0                       # ITB inst accesses
61system.cpu.itb.hits                                 0                       # DTB hits
62system.cpu.itb.misses                               0                       # DTB misses
63system.cpu.itb.accesses                             0                       # DTB accesses
64system.cpu.workload.num_syscalls                 1411                       # Number of system calls
65system.cpu.numCycles                       1416806628                       # number of cpu cycles simulated
66system.cpu.numWorkItemsStarted                      0                       # number of work items this cpu started
67system.cpu.numWorkItemsCompleted                    0                       # number of work items this cpu completed
68system.cpu.BPredUnit.lookups                503033036                       # Number of BP lookups
69system.cpu.BPredUnit.condPredicted          388160087                       # Number of conditional branches predicted
70system.cpu.BPredUnit.condIncorrect           32894916                       # Number of conditional branches incorrect
71system.cpu.BPredUnit.BTBLookups             402481986                       # Number of BTB lookups
72system.cpu.BPredUnit.BTBHits                281923865                       # Number of BTB hits
73system.cpu.BPredUnit.BTBCorrect                     0                       # Number of correct BTB predictions (this stat may not work properly.
74system.cpu.BPredUnit.usedRAS                 59796610                       # Number of times the RAS was used to get a target.
75system.cpu.BPredUnit.RASInCorrect             2840141                       # Number of incorrect RAS predictions.
76system.cpu.fetch.icacheStallCycles          410550003                       # Number of cycles fetch is stalled on an Icache miss
77system.cpu.fetch.Insts                     2542460473                       # Number of instructions fetch has processed
78system.cpu.fetch.Branches                   503033036                       # Number of branches that fetch encountered
79system.cpu.fetch.predictedBranches          341720475                       # Number of branches that fetch has predicted taken
80system.cpu.fetch.Cycles                     682921340                       # Number of cycles fetch has run and was not squashing or blocked
81system.cpu.fetch.SquashCycles               205013758                       # Number of cycles fetch has spent squashing
82system.cpu.fetch.BlockedCycles              105428035                       # Number of cycles fetch has spent blocked
83system.cpu.fetch.MiscStallCycles                 2115                       # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
84system.cpu.fetch.PendingTrapStallCycles         34704                       # Number of stall cycles due to pending traps
85system.cpu.fetch.CacheLines                 384233965                       # Number of cache lines fetched
86system.cpu.fetch.IcacheSquashes              12151873                       # Number of outstanding Icache misses that were squashed
87system.cpu.fetch.rateDist::samples         1365478165                       # Number of instructions fetched each cycle (Total)
88system.cpu.fetch.rateDist::mean              2.588855                       # Number of instructions fetched each cycle (Total)
89system.cpu.fetch.rateDist::stdev             3.160415                       # Number of instructions fetched each cycle (Total)
90system.cpu.fetch.rateDist::underflows               0      0.00%      0.00% # Number of instructions fetched each cycle (Total)
91system.cpu.fetch.rateDist::0                682595631     49.99%     49.99% # Number of instructions fetched each cycle (Total)
92system.cpu.fetch.rateDist::1                 48342952      3.54%     53.53% # Number of instructions fetched each cycle (Total)
93system.cpu.fetch.rateDist::2                108702790      7.96%     61.49% # Number of instructions fetched each cycle (Total)
94system.cpu.fetch.rateDist::3                 62379051      4.57%     66.06% # Number of instructions fetched each cycle (Total)
95system.cpu.fetch.rateDist::4                 89292584      6.54%     72.60% # Number of instructions fetched each cycle (Total)
96system.cpu.fetch.rateDist::5                 54148565      3.97%     76.56% # Number of instructions fetched each cycle (Total)
97system.cpu.fetch.rateDist::6                 35470304      2.60%     79.16% # Number of instructions fetched each cycle (Total)
98system.cpu.fetch.rateDist::7                 34965610      2.56%     81.72% # Number of instructions fetched each cycle (Total)
99system.cpu.fetch.rateDist::8                249580678     18.28%    100.00% # Number of instructions fetched each cycle (Total)
100system.cpu.fetch.rateDist::overflows                0      0.00%    100.00% # Number of instructions fetched each cycle (Total)
101system.cpu.fetch.rateDist::min_value                0                       # Number of instructions fetched each cycle (Total)
102system.cpu.fetch.rateDist::max_value                8                       # Number of instructions fetched each cycle (Total)
103system.cpu.fetch.rateDist::total           1365478165                       # Number of instructions fetched each cycle (Total)
104system.cpu.fetch.branchRate                  0.355047                       # Number of branch fetches per cycle
105system.cpu.fetch.rate                        1.794501                       # Number of inst fetches per cycle
106system.cpu.decode.IdleCycles                455361727                       # Number of cycles decode is idle
107system.cpu.decode.BlockedCycles              85217138                       # Number of cycles decode is blocked
108system.cpu.decode.RunCycles                 647145530                       # Number of cycles decode is running
109system.cpu.decode.UnblockCycles              11223736                       # Number of cycles decode is unblocking
110system.cpu.decode.SquashCycles              166530034                       # Number of cycles decode is squashing
111system.cpu.decode.BranchResolved             68649997                       # Number of times decode resolved a branch
112system.cpu.decode.BranchMispred                 12124                       # Number of times decode detected a branch misprediction
113system.cpu.decode.DecodedInsts             3424361675                       # Number of instructions handled by decode
114system.cpu.decode.SquashedInsts                 24057                       # Number of squashed instructions handled by decode
115system.cpu.rename.SquashCycles              166530034                       # Number of cycles rename is squashing
116system.cpu.rename.IdleCycles                496888956                       # Number of cycles rename is idle
117system.cpu.rename.BlockCycles                29110139                       # Number of cycles rename is blocking
118system.cpu.rename.serializeStallCycles        3718079                       # count of cycles rename stalled for serializing inst
119system.cpu.rename.RunCycles                 615295356                       # Number of cycles rename is running
120system.cpu.rename.UnblockCycles              53935601                       # Number of cycles rename is unblocking
121system.cpu.rename.RenamedInsts             3298153337                       # Number of instructions processed by rename
122system.cpu.rename.ROBFullEvents                    14                       # Number of times rename has blocked due to ROB full
123system.cpu.rename.IQFullEvents                4569845                       # Number of times rename has blocked due to IQ full
124system.cpu.rename.LSQFullEvents              42334817                       # Number of times rename has blocked due to LSQ full
125system.cpu.rename.FullRegisterEvents                3                       # Number of times there has been no free registers
126system.cpu.rename.RenamedOperands          3261061532                       # Number of destination operands rename has renamed
127system.cpu.rename.RenameLookups           15624755618                       # Number of register rename lookups that rename has made
128system.cpu.rename.int_rename_lookups      14989571898                       # Number of integer rename lookups
129system.cpu.rename.fp_rename_lookups         635183720                       # Number of floating rename lookups
130system.cpu.rename.CommittedMaps            1993153599                       # Number of HB maps that are committed
131system.cpu.rename.UndoneMaps               1267907933                       # Number of HB maps that are undone due to squashing
132system.cpu.rename.serializingInsts             310582                       # count of serializing insts renamed
133system.cpu.rename.tempSerializingInsts         306325                       # count of temporary serializing insts renamed
134system.cpu.rename.skidInsts                 155884977                       # count of insts added to the skid buffer
135system.cpu.memDep0.insertedLoads           1045137132                       # Number of loads inserted to the mem dependence unit.
136system.cpu.memDep0.insertedStores           527476218                       # Number of stores inserted to the mem dependence unit.
137system.cpu.memDep0.conflictingLoads          35886570                       # Number of conflicting loads.
138system.cpu.memDep0.conflictingStores         45267364                       # Number of conflicting stores.
139system.cpu.iq.iqInstsAdded                 3077754179                       # Number of instructions added to the IQ (excludes non-spec)
140system.cpu.iq.iqNonSpecInstsAdded              303954                       # Number of non-speculative instructions added to the IQ
141system.cpu.iq.iqInstsIssued                2619291842                       # Number of instructions issued
142system.cpu.iq.iqSquashedInstsIssued          18689867                       # Number of squashed instructions issued
143system.cpu.iq.iqSquashedInstsExamined      1192085861                       # Number of squashed instructions iterated over during squash; mainly for profiling
144system.cpu.iq.iqSquashedOperandsExamined   2899457281                       # Number of squashed operands that are examined and possibly removed from graph
145system.cpu.iq.iqSquashedNonSpecRemoved          92624                       # Number of squashed non-spec instructions that were removed
146system.cpu.iq.issued_per_cycle::samples    1365478165                       # Number of insts issued each cycle
147system.cpu.iq.issued_per_cycle::mean         1.918223                       # Number of insts issued each cycle
148system.cpu.iq.issued_per_cycle::stdev        1.900205                       # Number of insts issued each cycle
149system.cpu.iq.issued_per_cycle::underflows            0      0.00%      0.00% # Number of insts issued each cycle
150system.cpu.iq.issued_per_cycle::0           480779837     35.21%     35.21% # Number of insts issued each cycle
151system.cpu.iq.issued_per_cycle::1           182587607     13.37%     48.58% # Number of insts issued each cycle
152system.cpu.iq.issued_per_cycle::2           216609244     15.86%     64.44% # Number of insts issued each cycle
153system.cpu.iq.issued_per_cycle::3           179766275     13.17%     77.61% # Number of insts issued each cycle
154system.cpu.iq.issued_per_cycle::4           150868799     11.05%     88.66% # Number of insts issued each cycle
155system.cpu.iq.issued_per_cycle::5            89721779      6.57%     95.23% # Number of insts issued each cycle
156system.cpu.iq.issued_per_cycle::6            48758870      3.57%     98.80% # Number of insts issued each cycle
157system.cpu.iq.issued_per_cycle::7            11536421      0.84%     99.64% # Number of insts issued each cycle
158system.cpu.iq.issued_per_cycle::8             4849333      0.36%    100.00% # Number of insts issued each cycle
159system.cpu.iq.issued_per_cycle::overflows            0      0.00%    100.00% # Number of insts issued each cycle
160system.cpu.iq.issued_per_cycle::min_value            0                       # Number of insts issued each cycle
161system.cpu.iq.issued_per_cycle::max_value            8                       # Number of insts issued each cycle
162system.cpu.iq.issued_per_cycle::total      1365478165                       # Number of insts issued each cycle
163system.cpu.iq.fu_full::No_OpClass                   0      0.00%      0.00% # attempts to use FU when none available
164system.cpu.iq.fu_full::IntAlu                 2044403      2.26%      2.26% # attempts to use FU when none available
165system.cpu.iq.fu_full::IntMult                  23929      0.03%      2.28% # attempts to use FU when none available
166system.cpu.iq.fu_full::IntDiv                       0      0.00%      2.28% # attempts to use FU when none available
167system.cpu.iq.fu_full::FloatAdd                     0      0.00%      2.28% # attempts to use FU when none available
168system.cpu.iq.fu_full::FloatCmp                     0      0.00%      2.28% # attempts to use FU when none available
169system.cpu.iq.fu_full::FloatCvt                     0      0.00%      2.28% # attempts to use FU when none available
170system.cpu.iq.fu_full::FloatMult                    0      0.00%      2.28% # attempts to use FU when none available
171system.cpu.iq.fu_full::FloatDiv                     0      0.00%      2.28% # attempts to use FU when none available
172system.cpu.iq.fu_full::FloatSqrt                    0      0.00%      2.28% # attempts to use FU when none available
173system.cpu.iq.fu_full::SimdAdd                      0      0.00%      2.28% # attempts to use FU when none available
174system.cpu.iq.fu_full::SimdAddAcc                   0      0.00%      2.28% # attempts to use FU when none available
175system.cpu.iq.fu_full::SimdAlu                      0      0.00%      2.28% # attempts to use FU when none available
176system.cpu.iq.fu_full::SimdCmp                      0      0.00%      2.28% # attempts to use FU when none available
177system.cpu.iq.fu_full::SimdCvt                      0      0.00%      2.28% # attempts to use FU when none available
178system.cpu.iq.fu_full::SimdMisc                     0      0.00%      2.28% # attempts to use FU when none available
179system.cpu.iq.fu_full::SimdMult                     0      0.00%      2.28% # attempts to use FU when none available
180system.cpu.iq.fu_full::SimdMultAcc                  0      0.00%      2.28% # attempts to use FU when none available
181system.cpu.iq.fu_full::SimdShift                    0      0.00%      2.28% # attempts to use FU when none available
182system.cpu.iq.fu_full::SimdShiftAcc                 0      0.00%      2.28% # attempts to use FU when none available
183system.cpu.iq.fu_full::SimdSqrt                     0      0.00%      2.28% # attempts to use FU when none available
184system.cpu.iq.fu_full::SimdFloatAdd                 0      0.00%      2.28% # attempts to use FU when none available
185system.cpu.iq.fu_full::SimdFloatAlu                 0      0.00%      2.28% # attempts to use FU when none available
186system.cpu.iq.fu_full::SimdFloatCmp                 0      0.00%      2.28% # attempts to use FU when none available
187system.cpu.iq.fu_full::SimdFloatCvt                 0      0.00%      2.28% # attempts to use FU when none available
188system.cpu.iq.fu_full::SimdFloatDiv                 0      0.00%      2.28% # attempts to use FU when none available
189system.cpu.iq.fu_full::SimdFloatMisc                0      0.00%      2.28% # attempts to use FU when none available
190system.cpu.iq.fu_full::SimdFloatMult                0      0.00%      2.28% # attempts to use FU when none available
191system.cpu.iq.fu_full::SimdFloatMultAcc             0      0.00%      2.28% # attempts to use FU when none available
192system.cpu.iq.fu_full::SimdFloatSqrt                0      0.00%      2.28% # attempts to use FU when none available
193system.cpu.iq.fu_full::MemRead               55649007     61.42%     63.70% # attempts to use FU when none available
194system.cpu.iq.fu_full::MemWrite              32885475     36.30%    100.00% # attempts to use FU when none available
195system.cpu.iq.fu_full::IprAccess                    0      0.00%    100.00% # attempts to use FU when none available
196system.cpu.iq.fu_full::InstPrefetch                 0      0.00%    100.00% # attempts to use FU when none available
197system.cpu.iq.FU_type_0::No_OpClass                 0      0.00%      0.00% # Type of FU issued
198system.cpu.iq.FU_type_0::IntAlu            1200920026     45.85%     45.85% # Type of FU issued
199system.cpu.iq.FU_type_0::IntMult             11234109      0.43%     46.28% # Type of FU issued
200system.cpu.iq.FU_type_0::IntDiv                     0      0.00%     46.28% # Type of FU issued
201system.cpu.iq.FU_type_0::FloatAdd                   0      0.00%     46.28% # Type of FU issued
202system.cpu.iq.FU_type_0::FloatCmp                   0      0.00%     46.28% # Type of FU issued
203system.cpu.iq.FU_type_0::FloatCvt                   0      0.00%     46.28% # Type of FU issued
204system.cpu.iq.FU_type_0::FloatMult                  0      0.00%     46.28% # Type of FU issued
205system.cpu.iq.FU_type_0::FloatDiv                   0      0.00%     46.28% # Type of FU issued
206system.cpu.iq.FU_type_0::FloatSqrt                  0      0.00%     46.28% # Type of FU issued
207system.cpu.iq.FU_type_0::SimdAdd                    0      0.00%     46.28% # Type of FU issued
208system.cpu.iq.FU_type_0::SimdAddAcc                 0      0.00%     46.28% # Type of FU issued
209system.cpu.iq.FU_type_0::SimdAlu                    0      0.00%     46.28% # Type of FU issued
210system.cpu.iq.FU_type_0::SimdCmp                    0      0.00%     46.28% # Type of FU issued
211system.cpu.iq.FU_type_0::SimdCvt                    0      0.00%     46.28% # Type of FU issued
212system.cpu.iq.FU_type_0::SimdMisc                   0      0.00%     46.28% # Type of FU issued
213system.cpu.iq.FU_type_0::SimdMult                   0      0.00%     46.28% # Type of FU issued
214system.cpu.iq.FU_type_0::SimdMultAcc                0      0.00%     46.28% # Type of FU issued
215system.cpu.iq.FU_type_0::SimdShift                  0      0.00%     46.28% # Type of FU issued
216system.cpu.iq.FU_type_0::SimdShiftAcc               0      0.00%     46.28% # Type of FU issued
217system.cpu.iq.FU_type_0::SimdSqrt                   0      0.00%     46.28% # Type of FU issued
218system.cpu.iq.FU_type_0::SimdFloatAdd         1375289      0.05%     46.33% # Type of FU issued
219system.cpu.iq.FU_type_0::SimdFloatAlu               0      0.00%     46.33% # Type of FU issued
220system.cpu.iq.FU_type_0::SimdFloatCmp         6876476      0.26%     46.59% # Type of FU issued
221system.cpu.iq.FU_type_0::SimdFloatCvt         5505406      0.21%     46.80% # Type of FU issued
222system.cpu.iq.FU_type_0::SimdFloatDiv               0      0.00%     46.80% # Type of FU issued
223system.cpu.iq.FU_type_0::SimdFloatMisc       24362118      0.93%     47.73% # Type of FU issued
224system.cpu.iq.FU_type_0::SimdFloatMult              0      0.00%     47.73% # Type of FU issued
225system.cpu.iq.FU_type_0::SimdFloatMultAcc            0      0.00%     47.73% # Type of FU issued
226system.cpu.iq.FU_type_0::SimdFloatSqrt              0      0.00%     47.73% # Type of FU issued
227system.cpu.iq.FU_type_0::MemRead            895924024     34.20%     81.94% # Type of FU issued
228system.cpu.iq.FU_type_0::MemWrite           473094394     18.06%    100.00% # Type of FU issued
229system.cpu.iq.FU_type_0::IprAccess                  0      0.00%    100.00% # Type of FU issued
230system.cpu.iq.FU_type_0::InstPrefetch               0      0.00%    100.00% # Type of FU issued
231system.cpu.iq.FU_type_0::total             2619291842                       # Type of FU issued
232system.cpu.iq.rate                           1.848729                       # Inst issue rate
233system.cpu.iq.fu_busy_cnt                    90602814                       # FU busy when requested
234system.cpu.iq.fu_busy_rate                   0.034591                       # FU busy rate (busy events/executed inst)
235system.cpu.iq.int_inst_queue_reads         6584849993                       # Number of integer instruction queue reads
236system.cpu.iq.int_inst_queue_writes        4170838685                       # Number of integer instruction queue writes
237system.cpu.iq.int_inst_queue_wakeup_accesses   2409550549                       # Number of integer instruction queue wakeup accesses
238system.cpu.iq.fp_inst_queue_reads           128504537                       # Number of floating instruction queue reads
239system.cpu.iq.fp_inst_queue_writes           99358414                       # Number of floating instruction queue writes
240system.cpu.iq.fp_inst_queue_wakeup_accesses     57073276                       # Number of floating instruction queue wakeup accesses
241system.cpu.iq.int_alu_accesses             2644267181                       # Number of integer alu accesses
242system.cpu.iq.fp_alu_accesses                65627475                       # Number of floating point alu accesses
243system.cpu.iew.lsq.thread0.forwLoads         71974387                       # Number of loads that had data forwarded from stores
244system.cpu.iew.lsq.thread0.invAddrLoads             0                       # Number of loads ignored due to an invalid address
245system.cpu.iew.lsq.thread0.squashedLoads    413748263                       # Number of loads squashed
246system.cpu.iew.lsq.thread0.ignoredResponses       264274                       # Number of memory responses ignored because the instruction is squashed
247system.cpu.iew.lsq.thread0.memOrderViolation      1389738                       # Number of memory ordering violations
248system.cpu.iew.lsq.thread0.squashedStores    250479234                       # Number of stores squashed
249system.cpu.iew.lsq.thread0.invAddrSwpfs             0                       # Number of software prefetches ignored due to an invalid address
250system.cpu.iew.lsq.thread0.blockedLoads             0                       # Number of blocked loads due to partial load-store forwarding
251system.cpu.iew.lsq.thread0.rescheduledLoads           88                       # Number of loads that were rescheduled
252system.cpu.iew.lsq.thread0.cacheBlocked            24                       # Number of times an access to memory failed due to the cache being blocked
253system.cpu.iew.iewIdleCycles                        0                       # Number of cycles IEW is idle
254system.cpu.iew.iewSquashCycles              166530034                       # Number of cycles IEW is squashing
255system.cpu.iew.iewBlockCycles                16377218                       # Number of cycles IEW is blocking
256system.cpu.iew.iewUnblockCycles               1473925                       # Number of cycles IEW is unblocking
257system.cpu.iew.iewDispatchedInsts          3078126585                       # Number of instructions dispatched to IQ
258system.cpu.iew.iewDispSquashedInsts          12745051                       # Number of squashed instructions skipped by dispatch
259system.cpu.iew.iewDispLoadInsts            1045137132                       # Number of dispatched load instructions
260system.cpu.iew.iewDispStoreInsts            527476218                       # Number of dispatched store instructions
261system.cpu.iew.iewDispNonSpecInsts             292477                       # Number of dispatched non-speculative instructions
262system.cpu.iew.iewIQFullEvents                1470662                       # Number of times the IQ has become full, causing a stall
263system.cpu.iew.iewLSQFullEvents                   212                       # Number of times the LSQ has become full, causing a stall
264system.cpu.iew.memOrderViolationEvents        1389738                       # Number of memory order violations
265system.cpu.iew.predictedTakenIncorrect       34580674                       # Number of branches that were predicted taken incorrectly
266system.cpu.iew.predictedNotTakenIncorrect      8873578                       # Number of branches that were predicted not taken incorrectly
267system.cpu.iew.branchMispredicts             43454252                       # Number of branch mispredicts detected at execute
268system.cpu.iew.iewExecutedInsts            2534450261                       # Number of executed instructions
269system.cpu.iew.iewExecLoadInsts             842463670                       # Number of load instructions executed
270system.cpu.iew.iewExecSquashedInsts          84841581                       # Number of squashed instructions skipped in execute
271system.cpu.iew.exec_swp                             0                       # number of swp insts executed
272system.cpu.iew.exec_nop                         68452                       # number of nop insts executed
273system.cpu.iew.exec_refs                   1294415982                       # number of memory reference insts executed
274system.cpu.iew.exec_branches                344601931                       # Number of branches executed
275system.cpu.iew.exec_stores                  451952312                       # Number of stores executed
276system.cpu.iew.exec_rate                     1.788847                       # Inst execution rate
277system.cpu.iew.wb_sent                     2495608341                       # cumulative count of insts sent to commit
278system.cpu.iew.wb_count                    2466623825                       # cumulative count of insts written-back
279system.cpu.iew.wb_producers                1448525550                       # num instructions producing a value
280system.cpu.iew.wb_consumers                2707902616                       # num instructions consuming a value
281system.cpu.iew.wb_penalized                         0                       # number of instrctions required to write to 'other' IQ
282system.cpu.iew.wb_rate                       1.740974                       # insts written-back per cycle
283system.cpu.iew.wb_fanout                     0.534925                       # average fanout of values written-back
284system.cpu.iew.wb_penalized_rate                    0                       # fraction of instructions written-back that wrote to 'other' IQ
285system.cpu.commit.commitCommittedInsts     1885344802                       # The number of committed instructions
286system.cpu.commit.commitSquashedInsts      1192782047                       # The number of squashed insts skipped by commit
287system.cpu.commit.commitNonSpecStalls          211330                       # The number of times commit has been forced to stall to communicate backwards
288system.cpu.commit.branchMispredicts          38420798                       # The number of times a branch was mispredicted
289system.cpu.commit.committed_per_cycle::samples   1198948133                       # Number of insts commited each cycle
290system.cpu.commit.committed_per_cycle::mean     1.572499                       # Number of insts commited each cycle
291system.cpu.commit.committed_per_cycle::stdev     2.256451                       # Number of insts commited each cycle
292system.cpu.commit.committed_per_cycle::underflows            0      0.00%      0.00% # Number of insts commited each cycle
293system.cpu.commit.committed_per_cycle::0    532143962     44.38%     44.38% # Number of insts commited each cycle
294system.cpu.commit.committed_per_cycle::1    299077946     24.95%     69.33% # Number of insts commited each cycle
295system.cpu.commit.committed_per_cycle::2    106761313      8.90%     78.23% # Number of insts commited each cycle
296system.cpu.commit.committed_per_cycle::3     77538501      6.47%     84.70% # Number of insts commited each cycle
297system.cpu.commit.committed_per_cycle::4     53400435      4.45%     89.15% # Number of insts commited each cycle
298system.cpu.commit.committed_per_cycle::5     23357302      1.95%     91.10% # Number of insts commited each cycle
299system.cpu.commit.committed_per_cycle::6     17130441      1.43%     92.53% # Number of insts commited each cycle
300system.cpu.commit.committed_per_cycle::7      9348033      0.78%     93.31% # Number of insts commited each cycle
301system.cpu.commit.committed_per_cycle::8     80190200      6.69%    100.00% # Number of insts commited each cycle
302system.cpu.commit.committed_per_cycle::overflows            0      0.00%    100.00% # Number of insts commited each cycle
303system.cpu.commit.committed_per_cycle::min_value            0                       # Number of insts commited each cycle
304system.cpu.commit.committed_per_cycle::max_value            8                       # Number of insts commited each cycle
305system.cpu.commit.committed_per_cycle::total   1198948133                       # Number of insts commited each cycle
306system.cpu.commit.count                    1885344802                       # Number of instructions committed
307system.cpu.commit.swp_count                         0                       # Number of s/w prefetches committed
308system.cpu.commit.refs                      908385853                       # Number of memory references committed
309system.cpu.commit.loads                     631388869                       # Number of loads committed
310system.cpu.commit.membars                        9986                       # Number of memory barriers committed
311system.cpu.commit.branches                  291350232                       # Number of branches committed
312system.cpu.commit.fp_insts                   52289415                       # Number of committed floating point instructions.
313system.cpu.commit.int_insts                1653705623                       # Number of committed integer instructions.
314system.cpu.commit.function_calls             41577833                       # Number of function calls committed.
315system.cpu.commit.bw_lim_events              80190200                       # number cycles where commit BW limit reached
316system.cpu.commit.bw_limited                        0                       # number of insts not committed due to BW limits
317system.cpu.rob.rob_reads                   4196866437                       # The number of ROB reads
318system.cpu.rob.rob_writes                  6322804382                       # The number of ROB writes
319system.cpu.timesIdled                         1340913                       # Number of times that the entire CPU went into an idle state and unscheduled itself
320system.cpu.idleCycles                        51328463                       # Total number of cycles that the CPU has spent unscheduled due to idling
321system.cpu.committedInsts                  1885333786                       # Number of Instructions Simulated
322system.cpu.committedInsts_total            1885333786                       # Number of Instructions Simulated
323system.cpu.cpi                               0.751488                       # CPI: Cycles Per Instruction
324system.cpu.cpi_total                         0.751488                       # CPI: Total CPI of All Threads
325system.cpu.ipc                               1.330692                       # IPC: Instructions Per Cycle
326system.cpu.ipc_total                         1.330692                       # IPC: Total IPC of All Threads
327system.cpu.int_regfile_reads              12567203807                       # number of integer regfile reads
328system.cpu.int_regfile_writes              2360160094                       # number of integer regfile writes
329system.cpu.fp_regfile_reads                  68800597                       # number of floating regfile reads
330system.cpu.fp_regfile_writes                 50187558                       # number of floating regfile writes
331system.cpu.misc_regfile_reads              3980455481                       # number of misc regfile reads
332system.cpu.misc_regfile_writes               13776276                       # number of misc regfile writes
333system.cpu.icache.replacements                  27305                       # number of replacements
334system.cpu.icache.tagsinuse               1638.856970                       # Cycle average of tags in use
335system.cpu.icache.total_refs                384199729                       # Total number of references to valid blocks.
336system.cpu.icache.sampled_refs                  28984                       # Sample count of references to valid blocks.
337system.cpu.icache.avg_refs               13255.579941                       # Average number of references to valid blocks.
338system.cpu.icache.warmup_cycle                      0                       # Cycle when the warmup percentage was hit.
339system.cpu.icache.occ_blocks::0           1638.856970                       # Average occupied blocks per context
340system.cpu.icache.occ_percent::0             0.800223                       # Average percentage of cache occupancy
341system.cpu.icache.ReadReq_hits              384199814                       # number of ReadReq hits
342system.cpu.icache.demand_hits               384199814                       # number of demand (read+write) hits
343system.cpu.icache.overall_hits              384199814                       # number of overall hits
344system.cpu.icache.ReadReq_misses                34151                       # number of ReadReq misses
345system.cpu.icache.demand_misses                 34151                       # number of demand (read+write) misses
346system.cpu.icache.overall_misses                34151                       # number of overall misses
347system.cpu.icache.ReadReq_miss_latency      301141000                       # number of ReadReq miss cycles
348system.cpu.icache.demand_miss_latency       301141000                       # number of demand (read+write) miss cycles
349system.cpu.icache.overall_miss_latency      301141000                       # number of overall miss cycles
350system.cpu.icache.ReadReq_accesses          384233965                       # number of ReadReq accesses(hits+misses)
351system.cpu.icache.demand_accesses           384233965                       # number of demand (read+write) accesses
352system.cpu.icache.overall_accesses          384233965                       # number of overall (read+write) accesses
353system.cpu.icache.ReadReq_miss_rate          0.000089                       # miss rate for ReadReq accesses
354system.cpu.icache.demand_miss_rate           0.000089                       # miss rate for demand accesses
355system.cpu.icache.overall_miss_rate          0.000089                       # miss rate for overall accesses
356system.cpu.icache.ReadReq_avg_miss_latency  8817.926269                       # average ReadReq miss latency
357system.cpu.icache.demand_avg_miss_latency  8817.926269                       # average overall miss latency
358system.cpu.icache.overall_avg_miss_latency  8817.926269                       # average overall miss latency
359system.cpu.icache.blocked_cycles::no_mshrs            0                       # number of cycles access was blocked
360system.cpu.icache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
361system.cpu.icache.blocked::no_mshrs                 0                       # number of cycles access was blocked
362system.cpu.icache.blocked::no_targets               0                       # number of cycles access was blocked
363system.cpu.icache.avg_blocked_cycles::no_mshrs     no_value                       # average number of cycles each access was blocked
364system.cpu.icache.avg_blocked_cycles::no_targets     no_value                       # average number of cycles each access was blocked
365system.cpu.icache.fast_writes                       0                       # number of fast writes performed
366system.cpu.icache.cache_copies                      0                       # number of cache copies performed
367system.cpu.icache.writebacks                        0                       # number of writebacks
368system.cpu.icache.ReadReq_mshr_hits               772                       # number of ReadReq MSHR hits
369system.cpu.icache.demand_mshr_hits                772                       # number of demand (read+write) MSHR hits
370system.cpu.icache.overall_mshr_hits               772                       # number of overall MSHR hits
371system.cpu.icache.ReadReq_mshr_misses           33379                       # number of ReadReq MSHR misses
372system.cpu.icache.demand_mshr_misses            33379                       # number of demand (read+write) MSHR misses
373system.cpu.icache.overall_mshr_misses           33379                       # number of overall MSHR misses
374system.cpu.icache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
375system.cpu.icache.ReadReq_mshr_miss_latency    180850500                       # number of ReadReq MSHR miss cycles
376system.cpu.icache.demand_mshr_miss_latency    180850500                       # number of demand (read+write) MSHR miss cycles
377system.cpu.icache.overall_mshr_miss_latency    180850500                       # number of overall MSHR miss cycles
378system.cpu.icache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
379system.cpu.icache.ReadReq_mshr_miss_rate     0.000087                       # mshr miss rate for ReadReq accesses
380system.cpu.icache.demand_mshr_miss_rate      0.000087                       # mshr miss rate for demand accesses
381system.cpu.icache.overall_mshr_miss_rate     0.000087                       # mshr miss rate for overall accesses
382system.cpu.icache.ReadReq_avg_mshr_miss_latency  5418.092214                       # average ReadReq mshr miss latency
383system.cpu.icache.demand_avg_mshr_miss_latency  5418.092214                       # average overall mshr miss latency
384system.cpu.icache.overall_avg_mshr_miss_latency  5418.092214                       # average overall mshr miss latency
385system.cpu.icache.overall_avg_mshr_uncacheable_latency     no_value                       # average overall mshr uncacheable latency
386system.cpu.icache.mshr_cap_events                   0                       # number of times MSHR cap was activated
387system.cpu.icache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
388system.cpu.icache.no_allocate_misses                0                       # Number of misses that were no-allocate
389system.cpu.dcache.replacements                1531788                       # number of replacements
390system.cpu.dcache.tagsinuse               4094.791932                       # Cycle average of tags in use
391system.cpu.dcache.total_refs               1029449306                       # Total number of references to valid blocks.
392system.cpu.dcache.sampled_refs                1535884                       # Sample count of references to valid blocks.
393system.cpu.dcache.avg_refs                 670.265011                       # Average number of references to valid blocks.
394system.cpu.dcache.warmup_cycle              305577000                       # Cycle when the warmup percentage was hit.
395system.cpu.dcache.occ_blocks::0           4094.791932                       # Average occupied blocks per context
396system.cpu.dcache.occ_percent::0             0.999705                       # Average percentage of cache occupancy
397system.cpu.dcache.ReadReq_hits              753290045                       # number of ReadReq hits
398system.cpu.dcache.WriteReq_hits             276118528                       # number of WriteReq hits
399system.cpu.dcache.LoadLockedReq_hits            15313                       # number of LoadLockedReq hits
400system.cpu.dcache.StoreCondReq_hits             11672                       # number of StoreCondReq hits
401system.cpu.dcache.demand_hits              1029408573                       # number of demand (read+write) hits
402system.cpu.dcache.overall_hits             1029408573                       # number of overall hits
403system.cpu.dcache.ReadReq_misses              1938158                       # number of ReadReq misses
404system.cpu.dcache.WriteReq_misses              817150                       # number of WriteReq misses
405system.cpu.dcache.LoadLockedReq_misses              3                       # number of LoadLockedReq misses
406system.cpu.dcache.demand_misses               2755308                       # number of demand (read+write) misses
407system.cpu.dcache.overall_misses              2755308                       # number of overall misses
408system.cpu.dcache.ReadReq_miss_latency    69348240500                       # number of ReadReq miss cycles
409system.cpu.dcache.WriteReq_miss_latency   28488261000                       # number of WriteReq miss cycles
410system.cpu.dcache.LoadLockedReq_miss_latency       108500                       # number of LoadLockedReq miss cycles
411system.cpu.dcache.demand_miss_latency     97836501500                       # number of demand (read+write) miss cycles
412system.cpu.dcache.overall_miss_latency    97836501500                       # number of overall miss cycles
413system.cpu.dcache.ReadReq_accesses          755228203                       # number of ReadReq accesses(hits+misses)
414system.cpu.dcache.WriteReq_accesses         276935678                       # number of WriteReq accesses(hits+misses)
415system.cpu.dcache.LoadLockedReq_accesses        15316                       # number of LoadLockedReq accesses(hits+misses)
416system.cpu.dcache.StoreCondReq_accesses         11672                       # number of StoreCondReq accesses(hits+misses)
417system.cpu.dcache.demand_accesses          1032163881                       # number of demand (read+write) accesses
418system.cpu.dcache.overall_accesses         1032163881                       # number of overall (read+write) accesses
419system.cpu.dcache.ReadReq_miss_rate          0.002566                       # miss rate for ReadReq accesses
420system.cpu.dcache.WriteReq_miss_rate         0.002951                       # miss rate for WriteReq accesses
421system.cpu.dcache.LoadLockedReq_miss_rate     0.000196                       # miss rate for LoadLockedReq accesses
422system.cpu.dcache.demand_miss_rate           0.002669                       # miss rate for demand accesses
423system.cpu.dcache.overall_miss_rate          0.002669                       # miss rate for overall accesses
424system.cpu.dcache.ReadReq_avg_miss_latency 35780.488742                       # average ReadReq miss latency
425system.cpu.dcache.WriteReq_avg_miss_latency 34862.951722                       # average WriteReq miss latency
426system.cpu.dcache.LoadLockedReq_avg_miss_latency 36166.666667                       # average LoadLockedReq miss latency
427system.cpu.dcache.demand_avg_miss_latency 35508.372022                       # average overall miss latency
428system.cpu.dcache.overall_avg_miss_latency 35508.372022                       # average overall miss latency
429system.cpu.dcache.blocked_cycles::no_mshrs            0                       # number of cycles access was blocked
430system.cpu.dcache.blocked_cycles::no_targets        62000                       # number of cycles access was blocked
431system.cpu.dcache.blocked::no_mshrs                 0                       # number of cycles access was blocked
432system.cpu.dcache.blocked::no_targets               4                       # number of cycles access was blocked
433system.cpu.dcache.avg_blocked_cycles::no_mshrs     no_value                       # average number of cycles each access was blocked
434system.cpu.dcache.avg_blocked_cycles::no_targets        15500                       # average number of cycles each access was blocked
435system.cpu.dcache.fast_writes                       0                       # number of fast writes performed
436system.cpu.dcache.cache_copies                      0                       # number of cache copies performed
437system.cpu.dcache.writebacks                   106544                       # number of writebacks
438system.cpu.dcache.ReadReq_mshr_hits            474971                       # number of ReadReq MSHR hits
439system.cpu.dcache.WriteReq_mshr_hits           740057                       # number of WriteReq MSHR hits
440system.cpu.dcache.LoadLockedReq_mshr_hits            3                       # number of LoadLockedReq MSHR hits
441system.cpu.dcache.demand_mshr_hits            1215028                       # number of demand (read+write) MSHR hits
442system.cpu.dcache.overall_mshr_hits           1215028                       # number of overall MSHR hits
443system.cpu.dcache.ReadReq_mshr_misses         1463187                       # number of ReadReq MSHR misses
444system.cpu.dcache.WriteReq_mshr_misses          77093                       # number of WriteReq MSHR misses
445system.cpu.dcache.demand_mshr_misses          1540280                       # number of demand (read+write) MSHR misses
446system.cpu.dcache.overall_mshr_misses         1540280                       # number of overall MSHR misses
447system.cpu.dcache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
448system.cpu.dcache.ReadReq_mshr_miss_latency  50020048000                       # number of ReadReq MSHR miss cycles
449system.cpu.dcache.WriteReq_mshr_miss_latency   2484862000                       # number of WriteReq MSHR miss cycles
450system.cpu.dcache.demand_mshr_miss_latency  52504910000                       # number of demand (read+write) MSHR miss cycles
451system.cpu.dcache.overall_mshr_miss_latency  52504910000                       # number of overall MSHR miss cycles
452system.cpu.dcache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
453system.cpu.dcache.ReadReq_mshr_miss_rate     0.001937                       # mshr miss rate for ReadReq accesses
454system.cpu.dcache.WriteReq_mshr_miss_rate     0.000278                       # mshr miss rate for WriteReq accesses
455system.cpu.dcache.demand_mshr_miss_rate      0.001492                       # mshr miss rate for demand accesses
456system.cpu.dcache.overall_mshr_miss_rate     0.001492                       # mshr miss rate for overall accesses
457system.cpu.dcache.ReadReq_avg_mshr_miss_latency 34185.683716                       # average ReadReq mshr miss latency
458system.cpu.dcache.WriteReq_avg_mshr_miss_latency 32232.005500                       # average WriteReq mshr miss latency
459system.cpu.dcache.demand_avg_mshr_miss_latency 34087.899603                       # average overall mshr miss latency
460system.cpu.dcache.overall_avg_mshr_miss_latency 34087.899603                       # average overall mshr miss latency
461system.cpu.dcache.overall_avg_mshr_uncacheable_latency     no_value                       # average overall mshr uncacheable latency
462system.cpu.dcache.mshr_cap_events                   0                       # number of times MSHR cap was activated
463system.cpu.dcache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
464system.cpu.dcache.no_allocate_misses                0                       # Number of misses that were no-allocate
465system.cpu.l2cache.replacements               1480006                       # number of replacements
466system.cpu.l2cache.tagsinuse             31970.917218                       # Cycle average of tags in use
467system.cpu.l2cache.total_refs                   84924                       # Total number of references to valid blocks.
468system.cpu.l2cache.sampled_refs               1512726                       # Sample count of references to valid blocks.
469system.cpu.l2cache.avg_refs                  0.056140                       # Average number of references to valid blocks.
470system.cpu.l2cache.warmup_cycle                     0                       # Cycle when the warmup percentage was hit.
471system.cpu.l2cache.occ_blocks::0         29008.328912                       # Average occupied blocks per context
472system.cpu.l2cache.occ_blocks::1          2962.588306                       # Average occupied blocks per context
473system.cpu.l2cache.occ_percent::0            0.885264                       # Average percentage of cache occupancy
474system.cpu.l2cache.occ_percent::1            0.090411                       # Average percentage of cache occupancy
475system.cpu.l2cache.ReadReq_hits                 76788                       # number of ReadReq hits
476system.cpu.l2cache.Writeback_hits              106544                       # number of Writeback hits
477system.cpu.l2cache.UpgradeReq_hits                  4                       # number of UpgradeReq hits
478system.cpu.l2cache.ReadExReq_hits                6616                       # number of ReadExReq hits
479system.cpu.l2cache.demand_hits                  83404                       # number of demand (read+write) hits
480system.cpu.l2cache.overall_hits                 83404                       # number of overall hits
481system.cpu.l2cache.ReadReq_misses             1415384                       # number of ReadReq misses
482system.cpu.l2cache.UpgradeReq_misses             4391                       # number of UpgradeReq misses
483system.cpu.l2cache.ReadExReq_misses             66082                       # number of ReadExReq misses
484system.cpu.l2cache.demand_misses              1481466                       # number of demand (read+write) misses
485system.cpu.l2cache.overall_misses             1481466                       # number of overall misses
486system.cpu.l2cache.ReadReq_miss_latency   48555371000                       # number of ReadReq miss cycles
487system.cpu.l2cache.ReadExReq_miss_latency   2252634000                       # number of ReadExReq miss cycles
488system.cpu.l2cache.demand_miss_latency    50808005000                       # number of demand (read+write) miss cycles
489system.cpu.l2cache.overall_miss_latency   50808005000                       # number of overall miss cycles
490system.cpu.l2cache.ReadReq_accesses           1492172                       # number of ReadReq accesses(hits+misses)
491system.cpu.l2cache.Writeback_accesses          106544                       # number of Writeback accesses(hits+misses)
492system.cpu.l2cache.UpgradeReq_accesses           4395                       # number of UpgradeReq accesses(hits+misses)
493system.cpu.l2cache.ReadExReq_accesses           72698                       # number of ReadExReq accesses(hits+misses)
494system.cpu.l2cache.demand_accesses            1564870                       # number of demand (read+write) accesses
495system.cpu.l2cache.overall_accesses           1564870                       # number of overall (read+write) accesses
496system.cpu.l2cache.ReadReq_miss_rate         0.948539                       # miss rate for ReadReq accesses
497system.cpu.l2cache.UpgradeReq_miss_rate      0.999090                       # miss rate for UpgradeReq accesses
498system.cpu.l2cache.ReadExReq_miss_rate       0.908993                       # miss rate for ReadExReq accesses
499system.cpu.l2cache.demand_miss_rate          0.946702                       # miss rate for demand accesses
500system.cpu.l2cache.overall_miss_rate         0.946702                       # miss rate for overall accesses
501system.cpu.l2cache.ReadReq_avg_miss_latency 34305.440078                       # average ReadReq miss latency
502system.cpu.l2cache.ReadExReq_avg_miss_latency 34088.465845                       # average ReadExReq miss latency
503system.cpu.l2cache.demand_avg_miss_latency 34295.761766                       # average overall miss latency
504system.cpu.l2cache.overall_avg_miss_latency 34295.761766                       # average overall miss latency
505system.cpu.l2cache.blocked_cycles::no_mshrs            0                       # number of cycles access was blocked
506system.cpu.l2cache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
507system.cpu.l2cache.blocked::no_mshrs                0                       # number of cycles access was blocked
508system.cpu.l2cache.blocked::no_targets              0                       # number of cycles access was blocked
509system.cpu.l2cache.avg_blocked_cycles::no_mshrs     no_value                       # average number of cycles each access was blocked
510system.cpu.l2cache.avg_blocked_cycles::no_targets     no_value                       # average number of cycles each access was blocked
511system.cpu.l2cache.fast_writes                      0                       # number of fast writes performed
512system.cpu.l2cache.cache_copies                     0                       # number of cache copies performed
513system.cpu.l2cache.writebacks                   66099                       # number of writebacks
514system.cpu.l2cache.ReadReq_mshr_hits               28                       # number of ReadReq MSHR hits
515system.cpu.l2cache.demand_mshr_hits                28                       # number of demand (read+write) MSHR hits
516system.cpu.l2cache.overall_mshr_hits               28                       # number of overall MSHR hits
517system.cpu.l2cache.ReadReq_mshr_misses        1415356                       # number of ReadReq MSHR misses
518system.cpu.l2cache.UpgradeReq_mshr_misses         4391                       # number of UpgradeReq MSHR misses
519system.cpu.l2cache.ReadExReq_mshr_misses        66082                       # number of ReadExReq MSHR misses
520system.cpu.l2cache.demand_mshr_misses         1481438                       # number of demand (read+write) MSHR misses
521system.cpu.l2cache.overall_mshr_misses        1481438                       # number of overall MSHR misses
522system.cpu.l2cache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
523system.cpu.l2cache.ReadReq_mshr_miss_latency  43973863500                       # number of ReadReq MSHR miss cycles
524system.cpu.l2cache.UpgradeReq_mshr_miss_latency    136121000                       # number of UpgradeReq MSHR miss cycles
525system.cpu.l2cache.ReadExReq_mshr_miss_latency   2048597500                       # number of ReadExReq MSHR miss cycles
526system.cpu.l2cache.demand_mshr_miss_latency  46022461000                       # number of demand (read+write) MSHR miss cycles
527system.cpu.l2cache.overall_mshr_miss_latency  46022461000                       # number of overall MSHR miss cycles
528system.cpu.l2cache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
529system.cpu.l2cache.ReadReq_mshr_miss_rate     0.948521                       # mshr miss rate for ReadReq accesses
530system.cpu.l2cache.UpgradeReq_mshr_miss_rate     0.999090                       # mshr miss rate for UpgradeReq accesses
531system.cpu.l2cache.ReadExReq_mshr_miss_rate     0.908993                       # mshr miss rate for ReadExReq accesses
532system.cpu.l2cache.demand_mshr_miss_rate     0.946684                       # mshr miss rate for demand accesses
533system.cpu.l2cache.overall_mshr_miss_rate     0.946684                       # mshr miss rate for overall accesses
534system.cpu.l2cache.ReadReq_avg_mshr_miss_latency 31069.118653                       # average ReadReq mshr miss latency
535system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency        31000                       # average UpgradeReq mshr miss latency
536system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency 31000.839866                       # average ReadExReq mshr miss latency
537system.cpu.l2cache.demand_avg_mshr_miss_latency 31066.072964                       # average overall mshr miss latency
538system.cpu.l2cache.overall_avg_mshr_miss_latency 31066.072964                       # average overall mshr miss latency
539system.cpu.l2cache.overall_avg_mshr_uncacheable_latency     no_value                       # average overall mshr uncacheable latency
540system.cpu.l2cache.mshr_cap_events                  0                       # number of times MSHR cap was activated
541system.cpu.l2cache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
542system.cpu.l2cache.no_allocate_misses               0                       # Number of misses that were no-allocate
543
544---------- End Simulation Statistics   ----------
545