stats.txt revision 10242:cb4e86c17767
1 2---------- Begin Simulation Statistics ---------- 3sim_seconds 0.634728 # Number of seconds simulated 4sim_ticks 634728078000 # Number of ticks simulated 5final_tick 634728078000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset) 6sim_freq 1000000000000 # Frequency of simulated ticks 7host_inst_rate 97161 # Simulator instruction rate (inst/s) 8host_op_rate 132320 # Simulator op (including micro ops) rate (op/s) 9host_tick_rate 44547849 # Simulator tick rate (ticks/s) 10host_mem_usage 267228 # Number of bytes of host memory used 11host_seconds 14248.23 # Real time elapsed on the host 12sim_insts 1384370590 # Number of instructions simulated 13sim_ops 1885325342 # Number of ops (including micro ops) simulated 14system.voltage_domain.voltage 1 # Voltage in Volts 15system.clk_domain.clock 1000 # Clock period in ticks 16system.physmem.bytes_read::cpu.inst 156032 # Number of bytes read from this memory 17system.physmem.bytes_read::cpu.data 30243456 # Number of bytes read from this memory 18system.physmem.bytes_read::total 30399488 # Number of bytes read from this memory 19system.physmem.bytes_inst_read::cpu.inst 156032 # Number of instructions bytes read from this memory 20system.physmem.bytes_inst_read::total 156032 # Number of instructions bytes read from this memory 21system.physmem.bytes_written::writebacks 4230272 # Number of bytes written to this memory 22system.physmem.bytes_written::total 4230272 # Number of bytes written to this memory 23system.physmem.num_reads::cpu.inst 2438 # Number of read requests responded to by this memory 24system.physmem.num_reads::cpu.data 472554 # Number of read requests responded to by this memory 25system.physmem.num_reads::total 474992 # Number of read requests responded to by this memory 26system.physmem.num_writes::writebacks 66098 # Number of write requests responded to by this memory 27system.physmem.num_writes::total 66098 # Number of write requests responded to by this memory 28system.physmem.bw_read::cpu.inst 245825 # Total read bandwidth from this memory (bytes/s) 29system.physmem.bw_read::cpu.data 47647894 # Total read bandwidth from this memory (bytes/s) 30system.physmem.bw_read::total 47893719 # Total read bandwidth from this memory (bytes/s) 31system.physmem.bw_inst_read::cpu.inst 245825 # Instruction read bandwidth from this memory (bytes/s) 32system.physmem.bw_inst_read::total 245825 # Instruction read bandwidth from this memory (bytes/s) 33system.physmem.bw_write::writebacks 6664700 # Write bandwidth from this memory (bytes/s) 34system.physmem.bw_write::total 6664700 # Write bandwidth from this memory (bytes/s) 35system.physmem.bw_total::writebacks 6664700 # Total bandwidth to/from this memory (bytes/s) 36system.physmem.bw_total::cpu.inst 245825 # Total bandwidth to/from this memory (bytes/s) 37system.physmem.bw_total::cpu.data 47647894 # Total bandwidth to/from this memory (bytes/s) 38system.physmem.bw_total::total 54558418 # Total bandwidth to/from this memory (bytes/s) 39system.physmem.readReqs 474992 # Number of read requests accepted 40system.physmem.writeReqs 66098 # Number of write requests accepted 41system.physmem.readBursts 474992 # Number of DRAM read bursts, including those serviced by the write queue 42system.physmem.writeBursts 66098 # Number of DRAM write bursts, including those merged in the write queue 43system.physmem.bytesReadDRAM 30375808 # Total number of bytes read from DRAM 44system.physmem.bytesReadWrQ 23680 # Total number of bytes read from write queue 45system.physmem.bytesWritten 4229120 # Total number of bytes written to DRAM 46system.physmem.bytesReadSys 30399488 # Total read bytes from the system interface side 47system.physmem.bytesWrittenSys 4230272 # Total written bytes from the system interface side 48system.physmem.servicedByWrQ 370 # Number of DRAM read bursts serviced by the write queue 49system.physmem.mergedWrBursts 0 # Number of DRAM write bursts merged with an existing one 50system.physmem.neitherReadNorWriteReqs 4530 # Number of requests that are neither read nor write 51system.physmem.perBankRdBursts::0 29868 # Per bank write bursts 52system.physmem.perBankRdBursts::1 29664 # Per bank write bursts 53system.physmem.perBankRdBursts::2 29737 # Per bank write bursts 54system.physmem.perBankRdBursts::3 29712 # Per bank write bursts 55system.physmem.perBankRdBursts::4 29799 # Per bank write bursts 56system.physmem.perBankRdBursts::5 29810 # Per bank write bursts 57system.physmem.perBankRdBursts::6 29625 # Per bank write bursts 58system.physmem.perBankRdBursts::7 29426 # Per bank write bursts 59system.physmem.perBankRdBursts::8 29475 # Per bank write bursts 60system.physmem.perBankRdBursts::9 29463 # Per bank write bursts 61system.physmem.perBankRdBursts::10 29528 # Per bank write bursts 62system.physmem.perBankRdBursts::11 29636 # Per bank write bursts 63system.physmem.perBankRdBursts::12 29682 # Per bank write bursts 64system.physmem.perBankRdBursts::13 29788 # Per bank write bursts 65system.physmem.perBankRdBursts::14 29619 # Per bank write bursts 66system.physmem.perBankRdBursts::15 29790 # Per bank write bursts 67system.physmem.perBankWrBursts::0 4174 # Per bank write bursts 68system.physmem.perBankWrBursts::1 4102 # Per bank write bursts 69system.physmem.perBankWrBursts::2 4137 # Per bank write bursts 70system.physmem.perBankWrBursts::3 4147 # Per bank write bursts 71system.physmem.perBankWrBursts::4 4225 # Per bank write bursts 72system.physmem.perBankWrBursts::5 4224 # Per bank write bursts 73system.physmem.perBankWrBursts::6 4171 # Per bank write bursts 74system.physmem.perBankWrBursts::7 4094 # Per bank write bursts 75system.physmem.perBankWrBursts::8 4096 # Per bank write bursts 76system.physmem.perBankWrBursts::9 4090 # Per bank write bursts 77system.physmem.perBankWrBursts::10 4093 # Per bank write bursts 78system.physmem.perBankWrBursts::11 4097 # Per bank write bursts 79system.physmem.perBankWrBursts::12 4098 # Per bank write bursts 80system.physmem.perBankWrBursts::13 4096 # Per bank write bursts 81system.physmem.perBankWrBursts::14 4096 # Per bank write bursts 82system.physmem.perBankWrBursts::15 4140 # Per bank write bursts 83system.physmem.numRdRetry 0 # Number of times read queue was full causing retry 84system.physmem.numWrRetry 0 # Number of times write queue was full causing retry 85system.physmem.totGap 634728009000 # Total gap between requests 86system.physmem.readPktSize::0 0 # Read request sizes (log2) 87system.physmem.readPktSize::1 0 # Read request sizes (log2) 88system.physmem.readPktSize::2 0 # Read request sizes (log2) 89system.physmem.readPktSize::3 0 # Read request sizes (log2) 90system.physmem.readPktSize::4 0 # Read request sizes (log2) 91system.physmem.readPktSize::5 0 # Read request sizes (log2) 92system.physmem.readPktSize::6 474992 # Read request sizes (log2) 93system.physmem.writePktSize::0 0 # Write request sizes (log2) 94system.physmem.writePktSize::1 0 # Write request sizes (log2) 95system.physmem.writePktSize::2 0 # Write request sizes (log2) 96system.physmem.writePktSize::3 0 # Write request sizes (log2) 97system.physmem.writePktSize::4 0 # Write request sizes (log2) 98system.physmem.writePktSize::5 0 # Write request sizes (log2) 99system.physmem.writePktSize::6 66098 # Write request sizes (log2) 100system.physmem.rdQLenPdf::0 407642 # What read queue length does an incoming req see 101system.physmem.rdQLenPdf::1 66616 # What read queue length does an incoming req see 102system.physmem.rdQLenPdf::2 276 # What read queue length does an incoming req see 103system.physmem.rdQLenPdf::3 68 # What read queue length does an incoming req see 104system.physmem.rdQLenPdf::4 17 # What read queue length does an incoming req see 105system.physmem.rdQLenPdf::5 3 # What read queue length does an incoming req see 106system.physmem.rdQLenPdf::6 0 # What read queue length does an incoming req see 107system.physmem.rdQLenPdf::7 0 # What read queue length does an incoming req see 108system.physmem.rdQLenPdf::8 0 # What read queue length does an incoming req see 109system.physmem.rdQLenPdf::9 0 # What read queue length does an incoming req see 110system.physmem.rdQLenPdf::10 0 # What read queue length does an incoming req see 111system.physmem.rdQLenPdf::11 0 # What read queue length does an incoming req see 112system.physmem.rdQLenPdf::12 0 # What read queue length does an incoming req see 113system.physmem.rdQLenPdf::13 0 # What read queue length does an incoming req see 114system.physmem.rdQLenPdf::14 0 # What read queue length does an incoming req see 115system.physmem.rdQLenPdf::15 0 # What read queue length does an incoming req see 116system.physmem.rdQLenPdf::16 0 # What read queue length does an incoming req see 117system.physmem.rdQLenPdf::17 0 # What read queue length does an incoming req see 118system.physmem.rdQLenPdf::18 0 # What read queue length does an incoming req see 119system.physmem.rdQLenPdf::19 0 # What read queue length does an incoming req see 120system.physmem.rdQLenPdf::20 0 # What read queue length does an incoming req see 121system.physmem.rdQLenPdf::21 0 # What read queue length does an incoming req see 122system.physmem.rdQLenPdf::22 0 # What read queue length does an incoming req see 123system.physmem.rdQLenPdf::23 0 # What read queue length does an incoming req see 124system.physmem.rdQLenPdf::24 0 # What read queue length does an incoming req see 125system.physmem.rdQLenPdf::25 0 # What read queue length does an incoming req see 126system.physmem.rdQLenPdf::26 0 # What read queue length does an incoming req see 127system.physmem.rdQLenPdf::27 0 # What read queue length does an incoming req see 128system.physmem.rdQLenPdf::28 0 # What read queue length does an incoming req see 129system.physmem.rdQLenPdf::29 0 # What read queue length does an incoming req see 130system.physmem.rdQLenPdf::30 0 # What read queue length does an incoming req see 131system.physmem.rdQLenPdf::31 0 # What read queue length does an incoming req see 132system.physmem.wrQLenPdf::0 1 # What write queue length does an incoming req see 133system.physmem.wrQLenPdf::1 1 # What write queue length does an incoming req see 134system.physmem.wrQLenPdf::2 1 # What write queue length does an incoming req see 135system.physmem.wrQLenPdf::3 1 # What write queue length does an incoming req see 136system.physmem.wrQLenPdf::4 1 # What write queue length does an incoming req see 137system.physmem.wrQLenPdf::5 1 # What write queue length does an incoming req see 138system.physmem.wrQLenPdf::6 1 # What write queue length does an incoming req see 139system.physmem.wrQLenPdf::7 1 # What write queue length does an incoming req see 140system.physmem.wrQLenPdf::8 1 # What write queue length does an incoming req see 141system.physmem.wrQLenPdf::9 1 # What write queue length does an incoming req see 142system.physmem.wrQLenPdf::10 1 # What write queue length does an incoming req see 143system.physmem.wrQLenPdf::11 1 # What write queue length does an incoming req see 144system.physmem.wrQLenPdf::12 1 # What write queue length does an incoming req see 145system.physmem.wrQLenPdf::13 1 # What write queue length does an incoming req see 146system.physmem.wrQLenPdf::14 1 # What write queue length does an incoming req see 147system.physmem.wrQLenPdf::15 981 # What write queue length does an incoming req see 148system.physmem.wrQLenPdf::16 983 # What write queue length does an incoming req see 149system.physmem.wrQLenPdf::17 3992 # What write queue length does an incoming req see 150system.physmem.wrQLenPdf::18 4008 # What write queue length does an incoming req see 151system.physmem.wrQLenPdf::19 4007 # What write queue length does an incoming req see 152system.physmem.wrQLenPdf::20 4009 # What write queue length does an incoming req see 153system.physmem.wrQLenPdf::21 4008 # What write queue length does an incoming req see 154system.physmem.wrQLenPdf::22 4007 # What write queue length does an incoming req see 155system.physmem.wrQLenPdf::23 4008 # What write queue length does an incoming req see 156system.physmem.wrQLenPdf::24 4014 # What write queue length does an incoming req see 157system.physmem.wrQLenPdf::25 4008 # What write queue length does an incoming req see 158system.physmem.wrQLenPdf::26 4008 # What write queue length does an incoming req see 159system.physmem.wrQLenPdf::27 4013 # What write queue length does an incoming req see 160system.physmem.wrQLenPdf::28 4007 # What write queue length does an incoming req see 161system.physmem.wrQLenPdf::29 4007 # What write queue length does an incoming req see 162system.physmem.wrQLenPdf::30 4008 # What write queue length does an incoming req see 163system.physmem.wrQLenPdf::31 4007 # What write queue length does an incoming req see 164system.physmem.wrQLenPdf::32 4008 # What write queue length does an incoming req see 165system.physmem.wrQLenPdf::33 0 # What write queue length does an incoming req see 166system.physmem.wrQLenPdf::34 0 # What write queue length does an incoming req see 167system.physmem.wrQLenPdf::35 0 # What write queue length does an incoming req see 168system.physmem.wrQLenPdf::36 0 # What write queue length does an incoming req see 169system.physmem.wrQLenPdf::37 0 # What write queue length does an incoming req see 170system.physmem.wrQLenPdf::38 0 # What write queue length does an incoming req see 171system.physmem.wrQLenPdf::39 0 # What write queue length does an incoming req see 172system.physmem.wrQLenPdf::40 0 # What write queue length does an incoming req see 173system.physmem.wrQLenPdf::41 0 # What write queue length does an incoming req see 174system.physmem.wrQLenPdf::42 0 # What write queue length does an incoming req see 175system.physmem.wrQLenPdf::43 0 # What write queue length does an incoming req see 176system.physmem.wrQLenPdf::44 0 # What write queue length does an incoming req see 177system.physmem.wrQLenPdf::45 0 # What write queue length does an incoming req see 178system.physmem.wrQLenPdf::46 0 # What write queue length does an incoming req see 179system.physmem.wrQLenPdf::47 0 # What write queue length does an incoming req see 180system.physmem.wrQLenPdf::48 0 # What write queue length does an incoming req see 181system.physmem.wrQLenPdf::49 0 # What write queue length does an incoming req see 182system.physmem.wrQLenPdf::50 0 # What write queue length does an incoming req see 183system.physmem.wrQLenPdf::51 0 # What write queue length does an incoming req see 184system.physmem.wrQLenPdf::52 0 # What write queue length does an incoming req see 185system.physmem.wrQLenPdf::53 0 # What write queue length does an incoming req see 186system.physmem.wrQLenPdf::54 0 # What write queue length does an incoming req see 187system.physmem.wrQLenPdf::55 0 # What write queue length does an incoming req see 188system.physmem.wrQLenPdf::56 0 # What write queue length does an incoming req see 189system.physmem.wrQLenPdf::57 0 # What write queue length does an incoming req see 190system.physmem.wrQLenPdf::58 0 # What write queue length does an incoming req see 191system.physmem.wrQLenPdf::59 0 # What write queue length does an incoming req see 192system.physmem.wrQLenPdf::60 0 # What write queue length does an incoming req see 193system.physmem.wrQLenPdf::61 0 # What write queue length does an incoming req see 194system.physmem.wrQLenPdf::62 0 # What write queue length does an incoming req see 195system.physmem.wrQLenPdf::63 0 # What write queue length does an incoming req see 196system.physmem.bytesPerActivate::samples 192766 # Bytes accessed per row activation 197system.physmem.bytesPerActivate::mean 179.514147 # Bytes accessed per row activation 198system.physmem.bytesPerActivate::gmean 129.738688 # Bytes accessed per row activation 199system.physmem.bytesPerActivate::stdev 208.062403 # Bytes accessed per row activation 200system.physmem.bytesPerActivate::0-127 72454 37.59% 37.59% # Bytes accessed per row activation 201system.physmem.bytesPerActivate::128-255 88147 45.73% 83.31% # Bytes accessed per row activation 202system.physmem.bytesPerActivate::256-383 20712 10.74% 94.06% # Bytes accessed per row activation 203system.physmem.bytesPerActivate::384-511 450 0.23% 94.29% # Bytes accessed per row activation 204system.physmem.bytesPerActivate::512-639 454 0.24% 94.53% # Bytes accessed per row activation 205system.physmem.bytesPerActivate::640-767 512 0.27% 94.79% # Bytes accessed per row activation 206system.physmem.bytesPerActivate::768-895 512 0.27% 95.06% # Bytes accessed per row activation 207system.physmem.bytesPerActivate::896-1023 605 0.31% 95.37% # Bytes accessed per row activation 208system.physmem.bytesPerActivate::1024-1151 8920 4.63% 100.00% # Bytes accessed per row activation 209system.physmem.bytesPerActivate::total 192766 # Bytes accessed per row activation 210system.physmem.rdPerTurnAround::samples 4007 # Reads before turning the bus around for writes 211system.physmem.rdPerTurnAround::mean 48.628151 # Reads before turning the bus around for writes 212system.physmem.rdPerTurnAround::gmean 36.096624 # Reads before turning the bus around for writes 213system.physmem.rdPerTurnAround::stdev 506.030557 # Reads before turning the bus around for writes 214system.physmem.rdPerTurnAround::0-1023 4004 99.93% 99.93% # Reads before turning the bus around for writes 215system.physmem.rdPerTurnAround::1024-2047 1 0.02% 99.95% # Reads before turning the bus around for writes 216system.physmem.rdPerTurnAround::2048-3071 1 0.02% 99.98% # Reads before turning the bus around for writes 217system.physmem.rdPerTurnAround::31744-32767 1 0.02% 100.00% # Reads before turning the bus around for writes 218system.physmem.rdPerTurnAround::total 4007 # Reads before turning the bus around for writes 219system.physmem.wrPerTurnAround::samples 4007 # Writes before turning the bus around for reads 220system.physmem.wrPerTurnAround::mean 16.491141 # Writes before turning the bus around for reads 221system.physmem.wrPerTurnAround::gmean 16.469437 # Writes before turning the bus around for reads 222system.physmem.wrPerTurnAround::stdev 0.863273 # Writes before turning the bus around for reads 223system.physmem.wrPerTurnAround::16 3025 75.49% 75.49% # Writes before turning the bus around for reads 224system.physmem.wrPerTurnAround::17 2 0.05% 75.54% # Writes before turning the bus around for reads 225system.physmem.wrPerTurnAround::18 974 24.31% 99.85% # Writes before turning the bus around for reads 226system.physmem.wrPerTurnAround::19 6 0.15% 100.00% # Writes before turning the bus around for reads 227system.physmem.wrPerTurnAround::total 4007 # Writes before turning the bus around for reads 228system.physmem.totQLat 4985394000 # Total ticks spent queuing 229system.physmem.totMemAccLat 13884556500 # Total ticks spent from burst creation until serviced by the DRAM 230system.physmem.totBusLat 2373110000 # Total ticks spent in databus transfers 231system.physmem.avgQLat 10503.93 # Average queueing delay per DRAM burst 232system.physmem.avgBusLat 5000.00 # Average bus latency per DRAM burst 233system.physmem.avgMemAccLat 29253.93 # Average memory access latency per DRAM burst 234system.physmem.avgRdBW 47.86 # Average DRAM read bandwidth in MiByte/s 235system.physmem.avgWrBW 6.66 # Average achieved write bandwidth in MiByte/s 236system.physmem.avgRdBWSys 47.89 # Average system read bandwidth in MiByte/s 237system.physmem.avgWrBWSys 6.66 # Average system write bandwidth in MiByte/s 238system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MiByte/s 239system.physmem.busUtil 0.43 # Data bus utilization in percentage 240system.physmem.busUtilRead 0.37 # Data bus utilization in percentage for reads 241system.physmem.busUtilWrite 0.05 # Data bus utilization in percentage for writes 242system.physmem.avgRdQLen 1.01 # Average read queue length when enqueuing 243system.physmem.avgWrQLen 19.25 # Average write queue length when enqueuing 244system.physmem.readRowHits 298015 # Number of row buffer hits during reads 245system.physmem.writeRowHits 49917 # Number of row buffer hits during writes 246system.physmem.readRowHitRate 62.79 # Row buffer hit rate for reads 247system.physmem.writeRowHitRate 75.52 # Row buffer hit rate for writes 248system.physmem.avgGap 1173054.41 # Average gap between requests 249system.physmem.pageHitRate 64.35 # Row buffer hit rate, read and write combined 250system.physmem.memoryStateTime::IDLE 171675355500 # Time in different power states 251system.physmem.memoryStateTime::REF 21194940000 # Time in different power states 252system.physmem.memoryStateTime::PRE_PDN 0 # Time in different power states 253system.physmem.memoryStateTime::ACT 441857292000 # Time in different power states 254system.physmem.memoryStateTime::ACT_PDN 0 # Time in different power states 255system.membus.throughput 54558418 # Throughput (bytes/s) 256system.membus.trans_dist::ReadReq 408916 # Transaction distribution 257system.membus.trans_dist::ReadResp 408916 # Transaction distribution 258system.membus.trans_dist::Writeback 66098 # Transaction distribution 259system.membus.trans_dist::UpgradeReq 4530 # Transaction distribution 260system.membus.trans_dist::UpgradeResp 4530 # Transaction distribution 261system.membus.trans_dist::ReadExReq 66076 # Transaction distribution 262system.membus.trans_dist::ReadExResp 66076 # Transaction distribution 263system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 1025142 # Packet count per connected master and slave (bytes) 264system.membus.pkt_count::total 1025142 # Packet count per connected master and slave (bytes) 265system.membus.tot_pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 34629760 # Cumulative packet size per connected master and slave (bytes) 266system.membus.tot_pkt_size::total 34629760 # Cumulative packet size per connected master and slave (bytes) 267system.membus.data_through_bus 34629760 # Total data (bytes) 268system.membus.snoop_data_through_bus 0 # Total snoop data (bytes) 269system.membus.reqLayer0.occupancy 1216030000 # Layer occupancy (ticks) 270system.membus.reqLayer0.utilization 0.2 # Layer utilization (%) 271system.membus.respLayer1.occupancy 4441818720 # Layer occupancy (ticks) 272system.membus.respLayer1.utilization 0.7 # Layer utilization (%) 273system.cpu_clk_domain.clock 500 # Clock period in ticks 274system.cpu.branchPred.lookups 478607550 # Number of BP lookups 275system.cpu.branchPred.condPredicted 378292816 # Number of conditional branches predicted 276system.cpu.branchPred.condIncorrect 30666231 # Number of conditional branches incorrect 277system.cpu.branchPred.BTBLookups 334166811 # Number of BTB lookups 278system.cpu.branchPred.BTBHits 254063804 # Number of BTB hits 279system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly. 280system.cpu.branchPred.BTBHitPct 76.029036 # BTB Hit Percentage 281system.cpu.branchPred.usedRAS 60780885 # Number of times the RAS was used to get a target. 282system.cpu.branchPred.RASInCorrect 2806336 # Number of incorrect RAS predictions. 283system.cpu.dstage2_mmu.stage2_tlb.inst_hits 0 # ITB inst hits 284system.cpu.dstage2_mmu.stage2_tlb.inst_misses 0 # ITB inst misses 285system.cpu.dstage2_mmu.stage2_tlb.read_hits 0 # DTB read hits 286system.cpu.dstage2_mmu.stage2_tlb.read_misses 0 # DTB read misses 287system.cpu.dstage2_mmu.stage2_tlb.write_hits 0 # DTB write hits 288system.cpu.dstage2_mmu.stage2_tlb.write_misses 0 # DTB write misses 289system.cpu.dstage2_mmu.stage2_tlb.flush_tlb 0 # Number of times complete TLB was flushed 290system.cpu.dstage2_mmu.stage2_tlb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA 291system.cpu.dstage2_mmu.stage2_tlb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID 292system.cpu.dstage2_mmu.stage2_tlb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID 293system.cpu.dstage2_mmu.stage2_tlb.flush_entries 0 # Number of entries that have been flushed from TLB 294system.cpu.dstage2_mmu.stage2_tlb.align_faults 0 # Number of TLB faults due to alignment restrictions 295system.cpu.dstage2_mmu.stage2_tlb.prefetch_faults 0 # Number of TLB faults due to prefetch 296system.cpu.dstage2_mmu.stage2_tlb.domain_faults 0 # Number of TLB faults due to domain restrictions 297system.cpu.dstage2_mmu.stage2_tlb.perms_faults 0 # Number of TLB faults due to permissions restrictions 298system.cpu.dstage2_mmu.stage2_tlb.read_accesses 0 # DTB read accesses 299system.cpu.dstage2_mmu.stage2_tlb.write_accesses 0 # DTB write accesses 300system.cpu.dstage2_mmu.stage2_tlb.inst_accesses 0 # ITB inst accesses 301system.cpu.dstage2_mmu.stage2_tlb.hits 0 # DTB hits 302system.cpu.dstage2_mmu.stage2_tlb.misses 0 # DTB misses 303system.cpu.dstage2_mmu.stage2_tlb.accesses 0 # DTB accesses 304system.cpu.dtb.inst_hits 0 # ITB inst hits 305system.cpu.dtb.inst_misses 0 # ITB inst misses 306system.cpu.dtb.read_hits 0 # DTB read hits 307system.cpu.dtb.read_misses 0 # DTB read misses 308system.cpu.dtb.write_hits 0 # DTB write hits 309system.cpu.dtb.write_misses 0 # DTB write misses 310system.cpu.dtb.flush_tlb 0 # Number of times complete TLB was flushed 311system.cpu.dtb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA 312system.cpu.dtb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID 313system.cpu.dtb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID 314system.cpu.dtb.flush_entries 0 # Number of entries that have been flushed from TLB 315system.cpu.dtb.align_faults 0 # Number of TLB faults due to alignment restrictions 316system.cpu.dtb.prefetch_faults 0 # Number of TLB faults due to prefetch 317system.cpu.dtb.domain_faults 0 # Number of TLB faults due to domain restrictions 318system.cpu.dtb.perms_faults 0 # Number of TLB faults due to permissions restrictions 319system.cpu.dtb.read_accesses 0 # DTB read accesses 320system.cpu.dtb.write_accesses 0 # DTB write accesses 321system.cpu.dtb.inst_accesses 0 # ITB inst accesses 322system.cpu.dtb.hits 0 # DTB hits 323system.cpu.dtb.misses 0 # DTB misses 324system.cpu.dtb.accesses 0 # DTB accesses 325system.cpu.istage2_mmu.stage2_tlb.inst_hits 0 # ITB inst hits 326system.cpu.istage2_mmu.stage2_tlb.inst_misses 0 # ITB inst misses 327system.cpu.istage2_mmu.stage2_tlb.read_hits 0 # DTB read hits 328system.cpu.istage2_mmu.stage2_tlb.read_misses 0 # DTB read misses 329system.cpu.istage2_mmu.stage2_tlb.write_hits 0 # DTB write hits 330system.cpu.istage2_mmu.stage2_tlb.write_misses 0 # DTB write misses 331system.cpu.istage2_mmu.stage2_tlb.flush_tlb 0 # Number of times complete TLB was flushed 332system.cpu.istage2_mmu.stage2_tlb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA 333system.cpu.istage2_mmu.stage2_tlb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID 334system.cpu.istage2_mmu.stage2_tlb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID 335system.cpu.istage2_mmu.stage2_tlb.flush_entries 0 # Number of entries that have been flushed from TLB 336system.cpu.istage2_mmu.stage2_tlb.align_faults 0 # Number of TLB faults due to alignment restrictions 337system.cpu.istage2_mmu.stage2_tlb.prefetch_faults 0 # Number of TLB faults due to prefetch 338system.cpu.istage2_mmu.stage2_tlb.domain_faults 0 # Number of TLB faults due to domain restrictions 339system.cpu.istage2_mmu.stage2_tlb.perms_faults 0 # Number of TLB faults due to permissions restrictions 340system.cpu.istage2_mmu.stage2_tlb.read_accesses 0 # DTB read accesses 341system.cpu.istage2_mmu.stage2_tlb.write_accesses 0 # DTB write accesses 342system.cpu.istage2_mmu.stage2_tlb.inst_accesses 0 # ITB inst accesses 343system.cpu.istage2_mmu.stage2_tlb.hits 0 # DTB hits 344system.cpu.istage2_mmu.stage2_tlb.misses 0 # DTB misses 345system.cpu.istage2_mmu.stage2_tlb.accesses 0 # DTB accesses 346system.cpu.itb.inst_hits 0 # ITB inst hits 347system.cpu.itb.inst_misses 0 # ITB inst misses 348system.cpu.itb.read_hits 0 # DTB read hits 349system.cpu.itb.read_misses 0 # DTB read misses 350system.cpu.itb.write_hits 0 # DTB write hits 351system.cpu.itb.write_misses 0 # DTB write misses 352system.cpu.itb.flush_tlb 0 # Number of times complete TLB was flushed 353system.cpu.itb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA 354system.cpu.itb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID 355system.cpu.itb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID 356system.cpu.itb.flush_entries 0 # Number of entries that have been flushed from TLB 357system.cpu.itb.align_faults 0 # Number of TLB faults due to alignment restrictions 358system.cpu.itb.prefetch_faults 0 # Number of TLB faults due to prefetch 359system.cpu.itb.domain_faults 0 # Number of TLB faults due to domain restrictions 360system.cpu.itb.perms_faults 0 # Number of TLB faults due to permissions restrictions 361system.cpu.itb.read_accesses 0 # DTB read accesses 362system.cpu.itb.write_accesses 0 # DTB write accesses 363system.cpu.itb.inst_accesses 0 # ITB inst accesses 364system.cpu.itb.hits 0 # DTB hits 365system.cpu.itb.misses 0 # DTB misses 366system.cpu.itb.accesses 0 # DTB accesses 367system.cpu.workload.num_syscalls 1411 # Number of system calls 368system.cpu.numCycles 1269456157 # number of cpu cycles simulated 369system.cpu.numWorkItemsStarted 0 # number of work items this cpu started 370system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed 371system.cpu.fetch.icacheStallCycles 382172768 # Number of cycles fetch is stalled on an Icache miss 372system.cpu.fetch.Insts 2398528075 # Number of instructions fetch has processed 373system.cpu.fetch.Branches 478607550 # Number of branches that fetch encountered 374system.cpu.fetch.predictedBranches 314844689 # Number of branches that fetch has predicted taken 375system.cpu.fetch.Cycles 646500630 # Number of cycles fetch has run and was not squashing or blocked 376system.cpu.fetch.SquashCycles 176126555 # Number of cycles fetch has spent squashing 377system.cpu.fetch.BlockedCycles 55590458 # Number of cycles fetch has spent blocked 378system.cpu.fetch.MiscStallCycles 599 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs 379system.cpu.fetch.PendingTrapStallCycles 12318 # Number of stall cycles due to pending traps 380system.cpu.fetch.IcacheWaitRetryStallCycles 120 # Number of stall cycles due to full MSHR 381system.cpu.fetch.CacheLines 358033766 # Number of cache lines fetched 382system.cpu.fetch.IcacheSquashes 6993732 # Number of outstanding Icache misses that were squashed 383system.cpu.fetch.rateDist::samples 1229682095 # Number of instructions fetched each cycle (Total) 384system.cpu.fetch.rateDist::mean 2.711139 # Number of instructions fetched each cycle (Total) 385system.cpu.fetch.rateDist::stdev 3.182068 # Number of instructions fetched each cycle (Total) 386system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total) 387system.cpu.fetch.rateDist::0 583226842 47.43% 47.43% # Number of instructions fetched each cycle (Total) 388system.cpu.fetch.rateDist::1 47324489 3.85% 51.28% # Number of instructions fetched each cycle (Total) 389system.cpu.fetch.rateDist::2 105202734 8.56% 59.83% # Number of instructions fetched each cycle (Total) 390system.cpu.fetch.rateDist::3 59348034 4.83% 64.66% # Number of instructions fetched each cycle (Total) 391system.cpu.fetch.rateDist::4 82117278 6.68% 71.34% # Number of instructions fetched each cycle (Total) 392system.cpu.fetch.rateDist::5 49221552 4.00% 75.34% # Number of instructions fetched each cycle (Total) 393system.cpu.fetch.rateDist::6 36109976 2.94% 78.28% # Number of instructions fetched each cycle (Total) 394system.cpu.fetch.rateDist::7 30221135 2.46% 80.73% # Number of instructions fetched each cycle (Total) 395system.cpu.fetch.rateDist::8 236910055 19.27% 100.00% # Number of instructions fetched each cycle (Total) 396system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total) 397system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total) 398system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total) 399system.cpu.fetch.rateDist::total 1229682095 # Number of instructions fetched each cycle (Total) 400system.cpu.fetch.branchRate 0.377018 # Number of branch fetches per cycle 401system.cpu.fetch.rate 1.889414 # Number of inst fetches per cycle 402system.cpu.decode.IdleCycles 407354221 # Number of cycles decode is idle 403system.cpu.decode.BlockedCycles 47938688 # Number of cycles decode is blocked 404system.cpu.decode.RunCycles 625726372 # Number of cycles decode is running 405system.cpu.decode.UnblockCycles 3270610 # Number of cycles decode is unblocking 406system.cpu.decode.SquashCycles 145392204 # Number of cycles decode is squashing 407system.cpu.decode.BranchResolved 52977001 # Number of times decode resolved a branch 408system.cpu.decode.BranchMispred 97525 # Number of times decode detected a branch misprediction 409system.cpu.decode.DecodedInsts 3244658117 # Number of instructions handled by decode 410system.cpu.decode.SquashedInsts 31782 # Number of squashed instructions handled by decode 411system.cpu.rename.SquashCycles 145392204 # Number of cycles rename is squashing 412system.cpu.rename.IdleCycles 431843071 # Number of cycles rename is idle 413system.cpu.rename.BlockCycles 21602754 # Number of cycles rename is blocking 414system.cpu.rename.serializeStallCycles 464275 # count of cycles rename stalled for serializing inst 415system.cpu.rename.RunCycles 603219561 # Number of cycles rename is running 416system.cpu.rename.UnblockCycles 27160230 # Number of cycles rename is unblocking 417system.cpu.rename.RenamedInsts 3179170609 # Number of instructions processed by rename 418system.cpu.rename.ROBFullEvents 171 # Number of times rename has blocked due to ROB full 419system.cpu.rename.IQFullEvents 6664902 # Number of times rename has blocked due to IQ full 420system.cpu.rename.LQFullEvents 18155043 # Number of times rename has blocked due to LQ full 421system.cpu.rename.SQFullEvents 78588 # Number of times rename has blocked due to SQ full 422system.cpu.rename.FullRegisterEvents 2271 # Number of times there has been no free registers 423system.cpu.rename.RenamedOperands 3142601872 # Number of destination operands rename has renamed 424system.cpu.rename.RenameLookups 15333387016 # Number of register rename lookups that rename has made 425system.cpu.rename.int_rename_lookups 13133730346 # Number of integer rename lookups 426system.cpu.rename.fp_rename_lookups 83988681 # Number of floating rename lookups 427system.cpu.rename.CommittedMaps 1993140090 # Number of HB maps that are committed 428system.cpu.rename.UndoneMaps 1149461782 # Number of HB maps that are undone due to squashing 429system.cpu.rename.serializingInsts 21762 # count of serializing insts renamed 430system.cpu.rename.tempSerializingInsts 19092 # count of temporary serializing insts renamed 431system.cpu.rename.skidInsts 48856011 # count of insts added to the skid buffer 432system.cpu.memDep0.insertedLoads 1039047790 # Number of loads inserted to the mem dependence unit. 433system.cpu.memDep0.insertedStores 516447707 # Number of stores inserted to the mem dependence unit. 434system.cpu.memDep0.conflictingLoads 54890431 # Number of conflicting loads. 435system.cpu.memDep0.conflictingStores 57377876 # Number of conflicting stores. 436system.cpu.iq.iqInstsAdded 2969017113 # Number of instructions added to the IQ (excludes non-spec) 437system.cpu.iq.iqNonSpecInstsAdded 28780 # Number of non-speculative instructions added to the IQ 438system.cpu.iq.iqInstsIssued 2494321710 # Number of instructions issued 439system.cpu.iq.iqSquashedInstsIssued 29655363 # Number of squashed instructions issued 440system.cpu.iq.iqSquashedInstsExamined 1083496611 # Number of squashed instructions iterated over during squash; mainly for profiling 441system.cpu.iq.iqSquashedOperandsExamined 2947742555 # Number of squashed operands that are examined and possibly removed from graph 442system.cpu.iq.iqSquashedNonSpecRemoved 7396 # Number of squashed non-spec instructions that were removed 443system.cpu.iq.issued_per_cycle::samples 1229682095 # Number of insts issued each cycle 444system.cpu.iq.issued_per_cycle::mean 2.028428 # Number of insts issued each cycle 445system.cpu.iq.issued_per_cycle::stdev 1.901891 # Number of insts issued each cycle 446system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle 447system.cpu.iq.issued_per_cycle::0 391713450 31.85% 31.85% # Number of insts issued each cycle 448system.cpu.iq.issued_per_cycle::1 177167826 14.41% 46.26% # Number of insts issued each cycle 449system.cpu.iq.issued_per_cycle::2 194208889 15.79% 62.06% # Number of insts issued each cycle 450system.cpu.iq.issued_per_cycle::3 164750014 13.40% 75.45% # Number of insts issued each cycle 451system.cpu.iq.issued_per_cycle::4 152000166 12.36% 87.81% # Number of insts issued each cycle 452system.cpu.iq.issued_per_cycle::5 91333270 7.43% 95.24% # Number of insts issued each cycle 453system.cpu.iq.issued_per_cycle::6 42323460 3.44% 98.68% # Number of insts issued each cycle 454system.cpu.iq.issued_per_cycle::7 13601870 1.11% 99.79% # Number of insts issued each cycle 455system.cpu.iq.issued_per_cycle::8 2583150 0.21% 100.00% # Number of insts issued each cycle 456system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle 457system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle 458system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle 459system.cpu.iq.issued_per_cycle::total 1229682095 # Number of insts issued each cycle 460system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available 461system.cpu.iq.fu_full::IntAlu 1141867 1.24% 1.24% # attempts to use FU when none available 462system.cpu.iq.fu_full::IntMult 24392 0.03% 1.27% # attempts to use FU when none available 463system.cpu.iq.fu_full::IntDiv 0 0.00% 1.27% # attempts to use FU when none available 464system.cpu.iq.fu_full::FloatAdd 0 0.00% 1.27% # attempts to use FU when none available 465system.cpu.iq.fu_full::FloatCmp 0 0.00% 1.27% # attempts to use FU when none available 466system.cpu.iq.fu_full::FloatCvt 0 0.00% 1.27% # attempts to use FU when none available 467system.cpu.iq.fu_full::FloatMult 0 0.00% 1.27% # attempts to use FU when none available 468system.cpu.iq.fu_full::FloatDiv 0 0.00% 1.27% # attempts to use FU when none available 469system.cpu.iq.fu_full::FloatSqrt 0 0.00% 1.27% # attempts to use FU when none available 470system.cpu.iq.fu_full::SimdAdd 0 0.00% 1.27% # attempts to use FU when none available 471system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 1.27% # attempts to use FU when none available 472system.cpu.iq.fu_full::SimdAlu 0 0.00% 1.27% # attempts to use FU when none available 473system.cpu.iq.fu_full::SimdCmp 0 0.00% 1.27% # attempts to use FU when none available 474system.cpu.iq.fu_full::SimdCvt 0 0.00% 1.27% # attempts to use FU when none available 475system.cpu.iq.fu_full::SimdMisc 0 0.00% 1.27% # attempts to use FU when none available 476system.cpu.iq.fu_full::SimdMult 0 0.00% 1.27% # attempts to use FU when none available 477system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 1.27% # attempts to use FU when none available 478system.cpu.iq.fu_full::SimdShift 0 0.00% 1.27% # attempts to use FU when none available 479system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 1.27% # attempts to use FU when none available 480system.cpu.iq.fu_full::SimdSqrt 0 0.00% 1.27% # attempts to use FU when none available 481system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 1.27% # attempts to use FU when none available 482system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 1.27% # attempts to use FU when none available 483system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 1.27% # attempts to use FU when none available 484system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 1.27% # attempts to use FU when none available 485system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 1.27% # attempts to use FU when none available 486system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 1.27% # attempts to use FU when none available 487system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 1.27% # attempts to use FU when none available 488system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 1.27% # attempts to use FU when none available 489system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 1.27% # attempts to use FU when none available 490system.cpu.iq.fu_full::MemRead 58632065 63.67% 64.94% # attempts to use FU when none available 491system.cpu.iq.fu_full::MemWrite 32290785 35.06% 100.00% # attempts to use FU when none available 492system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available 493system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available 494system.cpu.iq.FU_type_0::No_OpClass 0 0.00% 0.00% # Type of FU issued 495system.cpu.iq.FU_type_0::IntAlu 1135683319 45.53% 45.53% # Type of FU issued 496system.cpu.iq.FU_type_0::IntMult 11247917 0.45% 45.98% # Type of FU issued 497system.cpu.iq.FU_type_0::IntDiv 0 0.00% 45.98% # Type of FU issued 498system.cpu.iq.FU_type_0::FloatAdd 3 0.00% 45.98% # Type of FU issued 499system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 45.98% # Type of FU issued 500system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 45.98% # Type of FU issued 501system.cpu.iq.FU_type_0::FloatMult 0 0.00% 45.98% # Type of FU issued 502system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 45.98% # Type of FU issued 503system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 45.98% # Type of FU issued 504system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 45.98% # Type of FU issued 505system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 45.98% # Type of FU issued 506system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 45.98% # Type of FU issued 507system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 45.98% # Type of FU issued 508system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 45.98% # Type of FU issued 509system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 45.98% # Type of FU issued 510system.cpu.iq.FU_type_0::SimdMult 0 0.00% 45.98% # Type of FU issued 511system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 45.98% # Type of FU issued 512system.cpu.iq.FU_type_0::SimdShift 0 0.00% 45.98% # Type of FU issued 513system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 45.98% # Type of FU issued 514system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 45.98% # Type of FU issued 515system.cpu.iq.FU_type_0::SimdFloatAdd 1375289 0.06% 46.04% # Type of FU issued 516system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 46.04% # Type of FU issued 517system.cpu.iq.FU_type_0::SimdFloatCmp 6876475 0.28% 46.31% # Type of FU issued 518system.cpu.iq.FU_type_0::SimdFloatCvt 5502263 0.22% 46.53% # Type of FU issued 519system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 46.53% # Type of FU issued 520system.cpu.iq.FU_type_0::SimdFloatMisc 23390431 0.94% 47.47% # Type of FU issued 521system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 47.47% # Type of FU issued 522system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 47.47% # Type of FU issued 523system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 47.47% # Type of FU issued 524system.cpu.iq.FU_type_0::MemRead 860090981 34.48% 81.95% # Type of FU issued 525system.cpu.iq.FU_type_0::MemWrite 450155032 18.05% 100.00% # Type of FU issued 526system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued 527system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued 528system.cpu.iq.FU_type_0::total 2494321710 # Type of FU issued 529system.cpu.iq.rate 1.964874 # Inst issue rate 530system.cpu.iq.fu_busy_cnt 92089109 # FU busy when requested 531system.cpu.iq.fu_busy_rate 0.036919 # FU busy rate (busy events/executed inst) 532system.cpu.iq.int_inst_queue_reads 6216205899 # Number of integer instruction queue reads 533system.cpu.iq.int_inst_queue_writes 3969996640 # Number of integer instruction queue writes 534system.cpu.iq.int_inst_queue_wakeup_accesses 2305202146 # Number of integer instruction queue wakeup accesses 535system.cpu.iq.fp_inst_queue_reads 123864088 # Number of floating instruction queue reads 536system.cpu.iq.fp_inst_queue_writes 82618605 # Number of floating instruction queue writes 537system.cpu.iq.fp_inst_queue_wakeup_accesses 56425277 # Number of floating instruction queue wakeup accesses 538system.cpu.iq.int_alu_accesses 2521728263 # Number of integer alu accesses 539system.cpu.iq.fp_alu_accesses 64682556 # Number of floating point alu accesses 540system.cpu.iew.lsq.thread0.forwLoads 98529432 # Number of loads that had data forwarded from stores 541system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address 542system.cpu.iew.lsq.thread0.squashedLoads 407660609 # Number of loads squashed 543system.cpu.iew.lsq.thread0.ignoredResponses 5276533 # Number of memory responses ignored because the instruction is squashed 544system.cpu.iew.lsq.thread0.memOrderViolation 2500816 # Number of memory ordering violations 545system.cpu.iew.lsq.thread0.squashedStores 239452410 # Number of stores squashed 546system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address 547system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding 548system.cpu.iew.lsq.thread0.rescheduledLoads 6 # Number of loads that were rescheduled 549system.cpu.iew.lsq.thread0.cacheBlocked 420 # Number of times an access to memory failed due to the cache being blocked 550system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle 551system.cpu.iew.iewSquashCycles 145392204 # Number of cycles IEW is squashing 552system.cpu.iew.iewBlockCycles 15914893 # Number of cycles IEW is blocking 553system.cpu.iew.iewUnblockCycles 1611898 # Number of cycles IEW is unblocking 554system.cpu.iew.iewDispatchedInsts 2969058590 # Number of instructions dispatched to IQ 555system.cpu.iew.iewDispSquashedInsts 2618613 # Number of squashed instructions skipped by dispatch 556system.cpu.iew.iewDispLoadInsts 1039047790 # Number of dispatched load instructions 557system.cpu.iew.iewDispStoreInsts 516447707 # Number of dispatched store instructions 558system.cpu.iew.iewDispNonSpecInsts 18794 # Number of dispatched non-speculative instructions 559system.cpu.iew.iewIQFullEvents 1555522 # Number of times the IQ has become full, causing a stall 560system.cpu.iew.iewLSQFullEvents 56228 # Number of times the LSQ has become full, causing a stall 561system.cpu.iew.memOrderViolationEvents 2500816 # Number of memory order violations 562system.cpu.iew.predictedTakenIncorrect 33181152 # Number of branches that were predicted taken incorrectly 563system.cpu.iew.predictedNotTakenIncorrect 1519240 # Number of branches that were predicted not taken incorrectly 564system.cpu.iew.branchMispredicts 34700392 # Number of branch mispredicts detected at execute 565system.cpu.iew.iewExecutedInsts 2424200983 # Number of executed instructions 566system.cpu.iew.iewExecLoadInsts 818208051 # Number of load instructions executed 567system.cpu.iew.iewExecSquashedInsts 70120727 # Number of squashed instructions skipped in execute 568system.cpu.iew.exec_swp 0 # number of swp insts executed 569system.cpu.iew.exec_nop 12697 # number of nop insts executed 570system.cpu.iew.exec_refs 1248100004 # number of memory reference insts executed 571system.cpu.iew.exec_branches 329019811 # Number of branches executed 572system.cpu.iew.exec_stores 429891953 # Number of stores executed 573system.cpu.iew.exec_rate 1.909637 # Inst execution rate 574system.cpu.iew.wb_sent 2388820620 # cumulative count of insts sent to commit 575system.cpu.iew.wb_count 2361627423 # cumulative count of insts written-back 576system.cpu.iew.wb_producers 1389701712 # num instructions producing a value 577system.cpu.iew.wb_consumers 2644997142 # num instructions consuming a value 578system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ 579system.cpu.iew.wb_rate 1.860346 # insts written-back per cycle 580system.cpu.iew.wb_fanout 0.525408 # average fanout of values written-back 581system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ 582system.cpu.commit.commitSquashedInsts 1083730173 # The number of squashed insts skipped by commit 583system.cpu.commit.commitNonSpecStalls 21384 # The number of times commit has been forced to stall to communicate backwards 584system.cpu.commit.branchMispredicts 30653233 # The number of times a branch was mispredicted 585system.cpu.commit.committed_per_cycle::samples 1084289891 # Number of insts commited each cycle 586system.cpu.commit.committed_per_cycle::mean 1.738775 # Number of insts commited each cycle 587system.cpu.commit.committed_per_cycle::stdev 2.404247 # Number of insts commited each cycle 588system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle 589system.cpu.commit.committed_per_cycle::0 445713482 41.11% 41.11% # Number of insts commited each cycle 590system.cpu.commit.committed_per_cycle::1 287271007 26.49% 67.60% # Number of insts commited each cycle 591system.cpu.commit.committed_per_cycle::2 94862412 8.75% 76.35% # Number of insts commited each cycle 592system.cpu.commit.committed_per_cycle::3 69719327 6.43% 82.78% # Number of insts commited each cycle 593system.cpu.commit.committed_per_cycle::4 46233776 4.26% 87.04% # Number of insts commited each cycle 594system.cpu.commit.committed_per_cycle::5 22314720 2.06% 89.10% # Number of insts commited each cycle 595system.cpu.commit.committed_per_cycle::6 15854088 1.46% 90.56% # Number of insts commited each cycle 596system.cpu.commit.committed_per_cycle::7 11019318 1.02% 91.58% # Number of insts commited each cycle 597system.cpu.commit.committed_per_cycle::8 91301761 8.42% 100.00% # Number of insts commited each cycle 598system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle 599system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle 600system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle 601system.cpu.commit.committed_per_cycle::total 1084289891 # Number of insts commited each cycle 602system.cpu.commit.committedInsts 1384381606 # Number of instructions committed 603system.cpu.commit.committedOps 1885336358 # Number of ops (including micro ops) committed 604system.cpu.commit.swp_count 0 # Number of s/w prefetches committed 605system.cpu.commit.refs 908382478 # Number of memory references committed 606system.cpu.commit.loads 631387181 # Number of loads committed 607system.cpu.commit.membars 9986 # Number of memory barriers committed 608system.cpu.commit.branches 298259106 # Number of branches committed 609system.cpu.commit.fp_insts 52289415 # Number of committed floating point instructions. 610system.cpu.commit.int_insts 1653698867 # Number of committed integer instructions. 611system.cpu.commit.function_calls 41577833 # Number of function calls committed. 612system.cpu.commit.op_class_0::No_OpClass 0 0.00% 0.00% # Class of committed instruction 613system.cpu.commit.op_class_0::IntAlu 930022484 49.33% 49.33% # Class of committed instruction 614system.cpu.commit.op_class_0::IntMult 11168279 0.59% 49.92% # Class of committed instruction 615system.cpu.commit.op_class_0::IntDiv 0 0.00% 49.92% # Class of committed instruction 616system.cpu.commit.op_class_0::FloatAdd 0 0.00% 49.92% # Class of committed instruction 617system.cpu.commit.op_class_0::FloatCmp 0 0.00% 49.92% # Class of committed instruction 618system.cpu.commit.op_class_0::FloatCvt 0 0.00% 49.92% # Class of committed instruction 619system.cpu.commit.op_class_0::FloatMult 0 0.00% 49.92% # Class of committed instruction 620system.cpu.commit.op_class_0::FloatDiv 0 0.00% 49.92% # Class of committed instruction 621system.cpu.commit.op_class_0::FloatSqrt 0 0.00% 49.92% # Class of committed instruction 622system.cpu.commit.op_class_0::SimdAdd 0 0.00% 49.92% # Class of committed instruction 623system.cpu.commit.op_class_0::SimdAddAcc 0 0.00% 49.92% # Class of committed instruction 624system.cpu.commit.op_class_0::SimdAlu 0 0.00% 49.92% # Class of committed instruction 625system.cpu.commit.op_class_0::SimdCmp 0 0.00% 49.92% # Class of committed instruction 626system.cpu.commit.op_class_0::SimdCvt 0 0.00% 49.92% # Class of committed instruction 627system.cpu.commit.op_class_0::SimdMisc 0 0.00% 49.92% # Class of committed instruction 628system.cpu.commit.op_class_0::SimdMult 0 0.00% 49.92% # Class of committed instruction 629system.cpu.commit.op_class_0::SimdMultAcc 0 0.00% 49.92% # Class of committed instruction 630system.cpu.commit.op_class_0::SimdShift 0 0.00% 49.92% # Class of committed instruction 631system.cpu.commit.op_class_0::SimdShiftAcc 0 0.00% 49.92% # Class of committed instruction 632system.cpu.commit.op_class_0::SimdSqrt 0 0.00% 49.92% # Class of committed instruction 633system.cpu.commit.op_class_0::SimdFloatAdd 1375288 0.07% 49.99% # Class of committed instruction 634system.cpu.commit.op_class_0::SimdFloatAlu 0 0.00% 49.99% # Class of committed instruction 635system.cpu.commit.op_class_0::SimdFloatCmp 6876469 0.36% 50.36% # Class of committed instruction 636system.cpu.commit.op_class_0::SimdFloatCvt 5501172 0.29% 50.65% # Class of committed instruction 637system.cpu.commit.op_class_0::SimdFloatDiv 0 0.00% 50.65% # Class of committed instruction 638system.cpu.commit.op_class_0::SimdFloatMisc 22010188 1.17% 51.82% # Class of committed instruction 639system.cpu.commit.op_class_0::SimdFloatMult 0 0.00% 51.82% # Class of committed instruction 640system.cpu.commit.op_class_0::SimdFloatMultAcc 0 0.00% 51.82% # Class of committed instruction 641system.cpu.commit.op_class_0::SimdFloatSqrt 0 0.00% 51.82% # Class of committed instruction 642system.cpu.commit.op_class_0::MemRead 631387181 33.49% 85.31% # Class of committed instruction 643system.cpu.commit.op_class_0::MemWrite 276995297 14.69% 100.00% # Class of committed instruction 644system.cpu.commit.op_class_0::IprAccess 0 0.00% 100.00% # Class of committed instruction 645system.cpu.commit.op_class_0::InstPrefetch 0 0.00% 100.00% # Class of committed instruction 646system.cpu.commit.op_class_0::total 1885336358 # Class of committed instruction 647system.cpu.commit.bw_lim_events 91301761 # number cycles where commit BW limit reached 648system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits 649system.cpu.rob.rob_reads 3962036316 # The number of ROB reads 650system.cpu.rob.rob_writes 6083536675 # The number of ROB writes 651system.cpu.timesIdled 355726 # Number of times that the entire CPU went into an idle state and unscheduled itself 652system.cpu.idleCycles 39774062 # Total number of cycles that the CPU has spent unscheduled due to idling 653system.cpu.committedInsts 1384370590 # Number of Instructions Simulated 654system.cpu.committedOps 1885325342 # Number of Ops (including micro ops) Simulated 655system.cpu.cpi 0.916992 # CPI: Cycles Per Instruction 656system.cpu.cpi_total 0.916992 # CPI: Total CPI of All Threads 657system.cpu.ipc 1.090523 # IPC: Instructions Per Cycle 658system.cpu.ipc_total 1.090523 # IPC: Total IPC of All Threads 659system.cpu.int_regfile_reads 12060176633 # number of integer regfile reads 660system.cpu.int_regfile_writes 2272688052 # number of integer regfile writes 661system.cpu.fp_regfile_reads 68797676 # number of floating regfile reads 662system.cpu.fp_regfile_writes 49536165 # number of floating regfile writes 663system.cpu.misc_regfile_reads 1701422665 # number of misc regfile reads 664system.cpu.misc_regfile_writes 13772902 # number of misc regfile writes 665system.cpu.toL2Bus.throughput 167841675 # Throughput (bytes/s) 666system.cpu.toL2Bus.trans_dist::ReadReq 1495790 # Transaction distribution 667system.cpu.toL2Bus.trans_dist::ReadResp 1495789 # Transaction distribution 668system.cpu.toL2Bus.trans_dist::Writeback 96290 # Transaction distribution 669system.cpu.toL2Bus.trans_dist::UpgradeReq 4533 # Transaction distribution 670system.cpu.toL2Bus.trans_dist::UpgradeResp 4533 # Transaction distribution 671system.cpu.toL2Bus.trans_dist::ReadExReq 72512 # Transaction distribution 672system.cpu.toL2Bus.trans_dist::ReadExResp 72512 # Transaction distribution 673system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 57900 # Packet count per connected master and slave (bytes) 674system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 3179527 # Packet count per connected master and slave (bytes) 675system.cpu.toL2Bus.pkt_count::total 3237427 # Packet count per connected master and slave (bytes) 676system.cpu.toL2Bus.tot_pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 1707776 # Cumulative packet size per connected master and slave (bytes) 677system.cpu.toL2Bus.tot_pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 104536000 # Cumulative packet size per connected master and slave (bytes) 678system.cpu.toL2Bus.tot_pkt_size::total 106243776 # Cumulative packet size per connected master and slave (bytes) 679system.cpu.toL2Bus.data_through_bus 106243776 # Total data (bytes) 680system.cpu.toL2Bus.snoop_data_through_bus 290048 # Total snoop data (bytes) 681system.cpu.toL2Bus.reqLayer0.occupancy 930852999 # Layer occupancy (ticks) 682system.cpu.toL2Bus.reqLayer0.utilization 0.1 # Layer utilization (%) 683system.cpu.toL2Bus.respLayer0.occupancy 47253245 # Layer occupancy (ticks) 684system.cpu.toL2Bus.respLayer0.utilization 0.0 # Layer utilization (%) 685system.cpu.toL2Bus.respLayer1.occupancy 2371526007 # Layer occupancy (ticks) 686system.cpu.toL2Bus.respLayer1.utilization 0.4 # Layer utilization (%) 687system.cpu.icache.tags.replacements 24993 # number of replacements 688system.cpu.icache.tags.tagsinuse 1647.783456 # Cycle average of tags in use 689system.cpu.icache.tags.total_refs 357995053 # Total number of references to valid blocks. 690system.cpu.icache.tags.sampled_refs 26684 # Sample count of references to valid blocks. 691system.cpu.icache.tags.avg_refs 13416.094026 # Average number of references to valid blocks. 692system.cpu.icache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit. 693system.cpu.icache.tags.occ_blocks::cpu.inst 1647.783456 # Average occupied blocks per requestor 694system.cpu.icache.tags.occ_percent::cpu.inst 0.804582 # Average percentage of cache occupancy 695system.cpu.icache.tags.occ_percent::total 0.804582 # Average percentage of cache occupancy 696system.cpu.icache.tags.occ_task_id_blocks::1024 1691 # Occupied blocks per task id 697system.cpu.icache.tags.age_task_id_blocks_1024::0 64 # Occupied blocks per task id 698system.cpu.icache.tags.age_task_id_blocks_1024::1 70 # Occupied blocks per task id 699system.cpu.icache.tags.age_task_id_blocks_1024::2 2 # Occupied blocks per task id 700system.cpu.icache.tags.age_task_id_blocks_1024::3 4 # Occupied blocks per task id 701system.cpu.icache.tags.age_task_id_blocks_1024::4 1551 # Occupied blocks per task id 702system.cpu.icache.tags.occ_task_id_percent::1024 0.825684 # Percentage of cache occupancy per task id 703system.cpu.icache.tags.tag_accesses 716098748 # Number of tag accesses 704system.cpu.icache.tags.data_accesses 716098748 # Number of data accesses 705system.cpu.icache.ReadReq_hits::cpu.inst 357999320 # number of ReadReq hits 706system.cpu.icache.ReadReq_hits::total 357999320 # number of ReadReq hits 707system.cpu.icache.demand_hits::cpu.inst 357999320 # number of demand (read+write) hits 708system.cpu.icache.demand_hits::total 357999320 # number of demand (read+write) hits 709system.cpu.icache.overall_hits::cpu.inst 357999320 # number of overall hits 710system.cpu.icache.overall_hits::total 357999320 # number of overall hits 711system.cpu.icache.ReadReq_misses::cpu.inst 34446 # number of ReadReq misses 712system.cpu.icache.ReadReq_misses::total 34446 # number of ReadReq misses 713system.cpu.icache.demand_misses::cpu.inst 34446 # number of demand (read+write) misses 714system.cpu.icache.demand_misses::total 34446 # number of demand (read+write) misses 715system.cpu.icache.overall_misses::cpu.inst 34446 # number of overall misses 716system.cpu.icache.overall_misses::total 34446 # number of overall misses 717system.cpu.icache.ReadReq_miss_latency::cpu.inst 570147243 # number of ReadReq miss cycles 718system.cpu.icache.ReadReq_miss_latency::total 570147243 # number of ReadReq miss cycles 719system.cpu.icache.demand_miss_latency::cpu.inst 570147243 # number of demand (read+write) miss cycles 720system.cpu.icache.demand_miss_latency::total 570147243 # number of demand (read+write) miss cycles 721system.cpu.icache.overall_miss_latency::cpu.inst 570147243 # number of overall miss cycles 722system.cpu.icache.overall_miss_latency::total 570147243 # number of overall miss cycles 723system.cpu.icache.ReadReq_accesses::cpu.inst 358033766 # number of ReadReq accesses(hits+misses) 724system.cpu.icache.ReadReq_accesses::total 358033766 # number of ReadReq accesses(hits+misses) 725system.cpu.icache.demand_accesses::cpu.inst 358033766 # number of demand (read+write) accesses 726system.cpu.icache.demand_accesses::total 358033766 # number of demand (read+write) accesses 727system.cpu.icache.overall_accesses::cpu.inst 358033766 # number of overall (read+write) accesses 728system.cpu.icache.overall_accesses::total 358033766 # number of overall (read+write) accesses 729system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000096 # miss rate for ReadReq accesses 730system.cpu.icache.ReadReq_miss_rate::total 0.000096 # miss rate for ReadReq accesses 731system.cpu.icache.demand_miss_rate::cpu.inst 0.000096 # miss rate for demand accesses 732system.cpu.icache.demand_miss_rate::total 0.000096 # miss rate for demand accesses 733system.cpu.icache.overall_miss_rate::cpu.inst 0.000096 # miss rate for overall accesses 734system.cpu.icache.overall_miss_rate::total 0.000096 # miss rate for overall accesses 735system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 16551.914388 # average ReadReq miss latency 736system.cpu.icache.ReadReq_avg_miss_latency::total 16551.914388 # average ReadReq miss latency 737system.cpu.icache.demand_avg_miss_latency::cpu.inst 16551.914388 # average overall miss latency 738system.cpu.icache.demand_avg_miss_latency::total 16551.914388 # average overall miss latency 739system.cpu.icache.overall_avg_miss_latency::cpu.inst 16551.914388 # average overall miss latency 740system.cpu.icache.overall_avg_miss_latency::total 16551.914388 # average overall miss latency 741system.cpu.icache.blocked_cycles::no_mshrs 1683 # number of cycles access was blocked 742system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked 743system.cpu.icache.blocked::no_mshrs 28 # number of cycles access was blocked 744system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked 745system.cpu.icache.avg_blocked_cycles::no_mshrs 60.107143 # average number of cycles each access was blocked 746system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked 747system.cpu.icache.fast_writes 0 # number of fast writes performed 748system.cpu.icache.cache_copies 0 # number of cache copies performed 749system.cpu.icache.ReadReq_mshr_hits::cpu.inst 3230 # number of ReadReq MSHR hits 750system.cpu.icache.ReadReq_mshr_hits::total 3230 # number of ReadReq MSHR hits 751system.cpu.icache.demand_mshr_hits::cpu.inst 3230 # number of demand (read+write) MSHR hits 752system.cpu.icache.demand_mshr_hits::total 3230 # number of demand (read+write) MSHR hits 753system.cpu.icache.overall_mshr_hits::cpu.inst 3230 # number of overall MSHR hits 754system.cpu.icache.overall_mshr_hits::total 3230 # number of overall MSHR hits 755system.cpu.icache.ReadReq_mshr_misses::cpu.inst 31216 # number of ReadReq MSHR misses 756system.cpu.icache.ReadReq_mshr_misses::total 31216 # number of ReadReq MSHR misses 757system.cpu.icache.demand_mshr_misses::cpu.inst 31216 # number of demand (read+write) MSHR misses 758system.cpu.icache.demand_mshr_misses::total 31216 # number of demand (read+write) MSHR misses 759system.cpu.icache.overall_mshr_misses::cpu.inst 31216 # number of overall MSHR misses 760system.cpu.icache.overall_mshr_misses::total 31216 # number of overall MSHR misses 761system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 454582253 # number of ReadReq MSHR miss cycles 762system.cpu.icache.ReadReq_mshr_miss_latency::total 454582253 # number of ReadReq MSHR miss cycles 763system.cpu.icache.demand_mshr_miss_latency::cpu.inst 454582253 # number of demand (read+write) MSHR miss cycles 764system.cpu.icache.demand_mshr_miss_latency::total 454582253 # number of demand (read+write) MSHR miss cycles 765system.cpu.icache.overall_mshr_miss_latency::cpu.inst 454582253 # number of overall MSHR miss cycles 766system.cpu.icache.overall_mshr_miss_latency::total 454582253 # number of overall MSHR miss cycles 767system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000087 # mshr miss rate for ReadReq accesses 768system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000087 # mshr miss rate for ReadReq accesses 769system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000087 # mshr miss rate for demand accesses 770system.cpu.icache.demand_mshr_miss_rate::total 0.000087 # mshr miss rate for demand accesses 771system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000087 # mshr miss rate for overall accesses 772system.cpu.icache.overall_mshr_miss_rate::total 0.000087 # mshr miss rate for overall accesses 773system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 14562.476070 # average ReadReq mshr miss latency 774system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 14562.476070 # average ReadReq mshr miss latency 775system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 14562.476070 # average overall mshr miss latency 776system.cpu.icache.demand_avg_mshr_miss_latency::total 14562.476070 # average overall mshr miss latency 777system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 14562.476070 # average overall mshr miss latency 778system.cpu.icache.overall_avg_mshr_miss_latency::total 14562.476070 # average overall mshr miss latency 779system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate 780system.cpu.l2cache.tags.replacements 442210 # number of replacements 781system.cpu.l2cache.tags.tagsinuse 32678.682015 # Cycle average of tags in use 782system.cpu.l2cache.tags.total_refs 1111317 # Total number of references to valid blocks. 783system.cpu.l2cache.tags.sampled_refs 474958 # Sample count of references to valid blocks. 784system.cpu.l2cache.tags.avg_refs 2.339822 # Average number of references to valid blocks. 785system.cpu.l2cache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit. 786system.cpu.l2cache.tags.occ_blocks::writebacks 1315.086004 # Average occupied blocks per requestor 787system.cpu.l2cache.tags.occ_blocks::cpu.inst 50.777344 # Average occupied blocks per requestor 788system.cpu.l2cache.tags.occ_blocks::cpu.data 31312.818667 # Average occupied blocks per requestor 789system.cpu.l2cache.tags.occ_percent::writebacks 0.040133 # Average percentage of cache occupancy 790system.cpu.l2cache.tags.occ_percent::cpu.inst 0.001550 # Average percentage of cache occupancy 791system.cpu.l2cache.tags.occ_percent::cpu.data 0.955591 # Average percentage of cache occupancy 792system.cpu.l2cache.tags.occ_percent::total 0.997274 # Average percentage of cache occupancy 793system.cpu.l2cache.tags.occ_task_id_blocks::1024 32748 # Occupied blocks per task id 794system.cpu.l2cache.tags.age_task_id_blocks_1024::0 98 # Occupied blocks per task id 795system.cpu.l2cache.tags.age_task_id_blocks_1024::1 159 # Occupied blocks per task id 796system.cpu.l2cache.tags.age_task_id_blocks_1024::2 497 # Occupied blocks per task id 797system.cpu.l2cache.tags.age_task_id_blocks_1024::3 4974 # Occupied blocks per task id 798system.cpu.l2cache.tags.age_task_id_blocks_1024::4 27020 # Occupied blocks per task id 799system.cpu.l2cache.tags.occ_task_id_percent::1024 0.999390 # Percentage of cache occupancy per task id 800system.cpu.l2cache.tags.tag_accesses 13864217 # Number of tag accesses 801system.cpu.l2cache.tags.data_accesses 13864217 # Number of data accesses 802system.cpu.l2cache.ReadReq_hits::cpu.inst 24244 # number of ReadReq hits 803system.cpu.l2cache.ReadReq_hits::cpu.data 1058074 # number of ReadReq hits 804system.cpu.l2cache.ReadReq_hits::total 1082318 # number of ReadReq hits 805system.cpu.l2cache.Writeback_hits::writebacks 96290 # number of Writeback hits 806system.cpu.l2cache.Writeback_hits::total 96290 # number of Writeback hits 807system.cpu.l2cache.UpgradeReq_hits::cpu.data 3 # number of UpgradeReq hits 808system.cpu.l2cache.UpgradeReq_hits::total 3 # number of UpgradeReq hits 809system.cpu.l2cache.ReadExReq_hits::cpu.data 6436 # number of ReadExReq hits 810system.cpu.l2cache.ReadExReq_hits::total 6436 # number of ReadExReq hits 811system.cpu.l2cache.demand_hits::cpu.inst 24244 # number of demand (read+write) hits 812system.cpu.l2cache.demand_hits::cpu.data 1064510 # number of demand (read+write) hits 813system.cpu.l2cache.demand_hits::total 1088754 # number of demand (read+write) hits 814system.cpu.l2cache.overall_hits::cpu.inst 24244 # number of overall hits 815system.cpu.l2cache.overall_hits::cpu.data 1064510 # number of overall hits 816system.cpu.l2cache.overall_hits::total 1088754 # number of overall hits 817system.cpu.l2cache.ReadReq_misses::cpu.inst 2440 # number of ReadReq misses 818system.cpu.l2cache.ReadReq_misses::cpu.data 406500 # number of ReadReq misses 819system.cpu.l2cache.ReadReq_misses::total 408940 # number of ReadReq misses 820system.cpu.l2cache.UpgradeReq_misses::cpu.data 4530 # number of UpgradeReq misses 821system.cpu.l2cache.UpgradeReq_misses::total 4530 # number of UpgradeReq misses 822system.cpu.l2cache.ReadExReq_misses::cpu.data 66076 # number of ReadExReq misses 823system.cpu.l2cache.ReadExReq_misses::total 66076 # number of ReadExReq misses 824system.cpu.l2cache.demand_misses::cpu.inst 2440 # number of demand (read+write) misses 825system.cpu.l2cache.demand_misses::cpu.data 472576 # number of demand (read+write) misses 826system.cpu.l2cache.demand_misses::total 475016 # number of demand (read+write) misses 827system.cpu.l2cache.overall_misses::cpu.inst 2440 # number of overall misses 828system.cpu.l2cache.overall_misses::cpu.data 472576 # number of overall misses 829system.cpu.l2cache.overall_misses::total 475016 # number of overall misses 830system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 176349750 # number of ReadReq miss cycles 831system.cpu.l2cache.ReadReq_miss_latency::cpu.data 29369544500 # number of ReadReq miss cycles 832system.cpu.l2cache.ReadReq_miss_latency::total 29545894250 # number of ReadReq miss cycles 833system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 4756102500 # number of ReadExReq miss cycles 834system.cpu.l2cache.ReadExReq_miss_latency::total 4756102500 # number of ReadExReq miss cycles 835system.cpu.l2cache.demand_miss_latency::cpu.inst 176349750 # number of demand (read+write) miss cycles 836system.cpu.l2cache.demand_miss_latency::cpu.data 34125647000 # number of demand (read+write) miss cycles 837system.cpu.l2cache.demand_miss_latency::total 34301996750 # number of demand (read+write) miss cycles 838system.cpu.l2cache.overall_miss_latency::cpu.inst 176349750 # number of overall miss cycles 839system.cpu.l2cache.overall_miss_latency::cpu.data 34125647000 # number of overall miss cycles 840system.cpu.l2cache.overall_miss_latency::total 34301996750 # number of overall miss cycles 841system.cpu.l2cache.ReadReq_accesses::cpu.inst 26684 # number of ReadReq accesses(hits+misses) 842system.cpu.l2cache.ReadReq_accesses::cpu.data 1464574 # number of ReadReq accesses(hits+misses) 843system.cpu.l2cache.ReadReq_accesses::total 1491258 # number of ReadReq accesses(hits+misses) 844system.cpu.l2cache.Writeback_accesses::writebacks 96290 # number of Writeback accesses(hits+misses) 845system.cpu.l2cache.Writeback_accesses::total 96290 # number of Writeback accesses(hits+misses) 846system.cpu.l2cache.UpgradeReq_accesses::cpu.data 4533 # number of UpgradeReq accesses(hits+misses) 847system.cpu.l2cache.UpgradeReq_accesses::total 4533 # number of UpgradeReq accesses(hits+misses) 848system.cpu.l2cache.ReadExReq_accesses::cpu.data 72512 # number of ReadExReq accesses(hits+misses) 849system.cpu.l2cache.ReadExReq_accesses::total 72512 # number of ReadExReq accesses(hits+misses) 850system.cpu.l2cache.demand_accesses::cpu.inst 26684 # number of demand (read+write) accesses 851system.cpu.l2cache.demand_accesses::cpu.data 1537086 # number of demand (read+write) accesses 852system.cpu.l2cache.demand_accesses::total 1563770 # number of demand (read+write) accesses 853system.cpu.l2cache.overall_accesses::cpu.inst 26684 # number of overall (read+write) accesses 854system.cpu.l2cache.overall_accesses::cpu.data 1537086 # number of overall (read+write) accesses 855system.cpu.l2cache.overall_accesses::total 1563770 # number of overall (read+write) accesses 856system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.091441 # miss rate for ReadReq accesses 857system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.277555 # miss rate for ReadReq accesses 858system.cpu.l2cache.ReadReq_miss_rate::total 0.274225 # miss rate for ReadReq accesses 859system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data 0.999338 # miss rate for UpgradeReq accesses 860system.cpu.l2cache.UpgradeReq_miss_rate::total 0.999338 # miss rate for UpgradeReq accesses 861system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.911242 # miss rate for ReadExReq accesses 862system.cpu.l2cache.ReadExReq_miss_rate::total 0.911242 # miss rate for ReadExReq accesses 863system.cpu.l2cache.demand_miss_rate::cpu.inst 0.091441 # miss rate for demand accesses 864system.cpu.l2cache.demand_miss_rate::cpu.data 0.307449 # miss rate for demand accesses 865system.cpu.l2cache.demand_miss_rate::total 0.303763 # miss rate for demand accesses 866system.cpu.l2cache.overall_miss_rate::cpu.inst 0.091441 # miss rate for overall accesses 867system.cpu.l2cache.overall_miss_rate::cpu.data 0.307449 # miss rate for overall accesses 868system.cpu.l2cache.overall_miss_rate::total 0.303763 # miss rate for overall accesses 869system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 72274.487705 # average ReadReq miss latency 870system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 72249.801968 # average ReadReq miss latency 871system.cpu.l2cache.ReadReq_avg_miss_latency::total 72249.949259 # average ReadReq miss latency 872system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 71979.273866 # average ReadExReq miss latency 873system.cpu.l2cache.ReadExReq_avg_miss_latency::total 71979.273866 # average ReadExReq miss latency 874system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 72274.487705 # average overall miss latency 875system.cpu.l2cache.demand_avg_miss_latency::cpu.data 72211.976486 # average overall miss latency 876system.cpu.l2cache.demand_avg_miss_latency::total 72212.297586 # average overall miss latency 877system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 72274.487705 # average overall miss latency 878system.cpu.l2cache.overall_avg_miss_latency::cpu.data 72211.976486 # average overall miss latency 879system.cpu.l2cache.overall_avg_miss_latency::total 72212.297586 # average overall miss latency 880system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked 881system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked 882system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked 883system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked 884system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked 885system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked 886system.cpu.l2cache.fast_writes 0 # number of fast writes performed 887system.cpu.l2cache.cache_copies 0 # number of cache copies performed 888system.cpu.l2cache.writebacks::writebacks 66098 # number of writebacks 889system.cpu.l2cache.writebacks::total 66098 # number of writebacks 890system.cpu.l2cache.ReadReq_mshr_hits::cpu.inst 2 # number of ReadReq MSHR hits 891system.cpu.l2cache.ReadReq_mshr_hits::cpu.data 22 # number of ReadReq MSHR hits 892system.cpu.l2cache.ReadReq_mshr_hits::total 24 # number of ReadReq MSHR hits 893system.cpu.l2cache.demand_mshr_hits::cpu.inst 2 # number of demand (read+write) MSHR hits 894system.cpu.l2cache.demand_mshr_hits::cpu.data 22 # number of demand (read+write) MSHR hits 895system.cpu.l2cache.demand_mshr_hits::total 24 # number of demand (read+write) MSHR hits 896system.cpu.l2cache.overall_mshr_hits::cpu.inst 2 # number of overall MSHR hits 897system.cpu.l2cache.overall_mshr_hits::cpu.data 22 # number of overall MSHR hits 898system.cpu.l2cache.overall_mshr_hits::total 24 # number of overall MSHR hits 899system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 2438 # number of ReadReq MSHR misses 900system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 406478 # number of ReadReq MSHR misses 901system.cpu.l2cache.ReadReq_mshr_misses::total 408916 # number of ReadReq MSHR misses 902system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data 4530 # number of UpgradeReq MSHR misses 903system.cpu.l2cache.UpgradeReq_mshr_misses::total 4530 # number of UpgradeReq MSHR misses 904system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 66076 # number of ReadExReq MSHR misses 905system.cpu.l2cache.ReadExReq_mshr_misses::total 66076 # number of ReadExReq MSHR misses 906system.cpu.l2cache.demand_mshr_misses::cpu.inst 2438 # number of demand (read+write) MSHR misses 907system.cpu.l2cache.demand_mshr_misses::cpu.data 472554 # number of demand (read+write) MSHR misses 908system.cpu.l2cache.demand_mshr_misses::total 474992 # number of demand (read+write) MSHR misses 909system.cpu.l2cache.overall_mshr_misses::cpu.inst 2438 # number of overall MSHR misses 910system.cpu.l2cache.overall_mshr_misses::cpu.data 472554 # number of overall MSHR misses 911system.cpu.l2cache.overall_mshr_misses::total 474992 # number of overall MSHR misses 912system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 145569750 # number of ReadReq MSHR miss cycles 913system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 24308392500 # number of ReadReq MSHR miss cycles 914system.cpu.l2cache.ReadReq_mshr_miss_latency::total 24453962250 # number of ReadReq MSHR miss cycles 915system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data 45304530 # number of UpgradeReq MSHR miss cycles 916system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total 45304530 # number of UpgradeReq MSHR miss cycles 917system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 3923643500 # number of ReadExReq MSHR miss cycles 918system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 3923643500 # number of ReadExReq MSHR miss cycles 919system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 145569750 # number of demand (read+write) MSHR miss cycles 920system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 28232036000 # number of demand (read+write) MSHR miss cycles 921system.cpu.l2cache.demand_mshr_miss_latency::total 28377605750 # number of demand (read+write) MSHR miss cycles 922system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 145569750 # number of overall MSHR miss cycles 923system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 28232036000 # number of overall MSHR miss cycles 924system.cpu.l2cache.overall_mshr_miss_latency::total 28377605750 # number of overall MSHR miss cycles 925system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.091366 # mshr miss rate for ReadReq accesses 926system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.277540 # mshr miss rate for ReadReq accesses 927system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.274209 # mshr miss rate for ReadReq accesses 928system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data 0.999338 # mshr miss rate for UpgradeReq accesses 929system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total 0.999338 # mshr miss rate for UpgradeReq accesses 930system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.911242 # mshr miss rate for ReadExReq accesses 931system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.911242 # mshr miss rate for ReadExReq accesses 932system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.091366 # mshr miss rate for demand accesses 933system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.307435 # mshr miss rate for demand accesses 934system.cpu.l2cache.demand_mshr_miss_rate::total 0.303748 # mshr miss rate for demand accesses 935system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.091366 # mshr miss rate for overall accesses 936system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.307435 # mshr miss rate for overall accesses 937system.cpu.l2cache.overall_mshr_miss_rate::total 0.303748 # mshr miss rate for overall accesses 938system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 59708.675144 # average ReadReq mshr miss latency 939system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 59802.480085 # average ReadReq mshr miss latency 940system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 59801.920810 # average ReadReq mshr miss latency 941system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 10001 # average UpgradeReq mshr miss latency 942system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total 10001 # average UpgradeReq mshr miss latency 943system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 59380.766088 # average ReadExReq mshr miss latency 944system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 59380.766088 # average ReadExReq mshr miss latency 945system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 59708.675144 # average overall mshr miss latency 946system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 59743.512911 # average overall mshr miss latency 947system.cpu.l2cache.demand_avg_mshr_miss_latency::total 59743.334098 # average overall mshr miss latency 948system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 59708.675144 # average overall mshr miss latency 949system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 59743.512911 # average overall mshr miss latency 950system.cpu.l2cache.overall_avg_mshr_miss_latency::total 59743.334098 # average overall mshr miss latency 951system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate 952system.cpu.dcache.tags.replacements 1532989 # number of replacements 953system.cpu.dcache.tags.tagsinuse 4094.399228 # Cycle average of tags in use 954system.cpu.dcache.tags.total_refs 981387634 # Total number of references to valid blocks. 955system.cpu.dcache.tags.sampled_refs 1537085 # Sample count of references to valid blocks. 956system.cpu.dcache.tags.avg_refs 638.473236 # Average number of references to valid blocks. 957system.cpu.dcache.tags.warmup_cycle 399634250 # Cycle when the warmup percentage was hit. 958system.cpu.dcache.tags.occ_blocks::cpu.data 4094.399228 # Average occupied blocks per requestor 959system.cpu.dcache.tags.occ_percent::cpu.data 0.999609 # Average percentage of cache occupancy 960system.cpu.dcache.tags.occ_percent::total 0.999609 # Average percentage of cache occupancy 961system.cpu.dcache.tags.occ_task_id_blocks::1024 4096 # Occupied blocks per task id 962system.cpu.dcache.tags.age_task_id_blocks_1024::0 42 # Occupied blocks per task id 963system.cpu.dcache.tags.age_task_id_blocks_1024::1 264 # Occupied blocks per task id 964system.cpu.dcache.tags.age_task_id_blocks_1024::2 980 # Occupied blocks per task id 965system.cpu.dcache.tags.age_task_id_blocks_1024::3 2382 # Occupied blocks per task id 966system.cpu.dcache.tags.age_task_id_blocks_1024::4 428 # Occupied blocks per task id 967system.cpu.dcache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id 968system.cpu.dcache.tags.tag_accesses 1969885597 # Number of tag accesses 969system.cpu.dcache.tags.data_accesses 1969885597 # Number of data accesses 970system.cpu.dcache.ReadReq_hits::cpu.data 705264252 # number of ReadReq hits 971system.cpu.dcache.ReadReq_hits::total 705264252 # number of ReadReq hits 972system.cpu.dcache.WriteReq_hits::cpu.data 276089331 # number of WriteReq hits 973system.cpu.dcache.WriteReq_hits::total 276089331 # number of WriteReq hits 974system.cpu.dcache.LoadLockedReq_hits::cpu.data 9999 # number of LoadLockedReq hits 975system.cpu.dcache.LoadLockedReq_hits::total 9999 # number of LoadLockedReq hits 976system.cpu.dcache.StoreCondReq_hits::cpu.data 9985 # number of StoreCondReq hits 977system.cpu.dcache.StoreCondReq_hits::total 9985 # number of StoreCondReq hits 978system.cpu.dcache.demand_hits::cpu.data 981353583 # number of demand (read+write) hits 979system.cpu.dcache.demand_hits::total 981353583 # number of demand (read+write) hits 980system.cpu.dcache.overall_hits::cpu.data 981353583 # number of overall hits 981system.cpu.dcache.overall_hits::total 981353583 # number of overall hits 982system.cpu.dcache.ReadReq_misses::cpu.data 1954339 # number of ReadReq misses 983system.cpu.dcache.ReadReq_misses::total 1954339 # number of ReadReq misses 984system.cpu.dcache.WriteReq_misses::cpu.data 846347 # number of WriteReq misses 985system.cpu.dcache.WriteReq_misses::total 846347 # number of WriteReq misses 986system.cpu.dcache.LoadLockedReq_misses::cpu.data 3 # number of LoadLockedReq misses 987system.cpu.dcache.LoadLockedReq_misses::total 3 # number of LoadLockedReq misses 988system.cpu.dcache.demand_misses::cpu.data 2800686 # number of demand (read+write) misses 989system.cpu.dcache.demand_misses::total 2800686 # number of demand (read+write) misses 990system.cpu.dcache.overall_misses::cpu.data 2800686 # number of overall misses 991system.cpu.dcache.overall_misses::total 2800686 # number of overall misses 992system.cpu.dcache.ReadReq_miss_latency::cpu.data 78948283141 # number of ReadReq miss cycles 993system.cpu.dcache.ReadReq_miss_latency::total 78948283141 # number of ReadReq miss cycles 994system.cpu.dcache.WriteReq_miss_latency::cpu.data 58782925343 # number of WriteReq miss cycles 995system.cpu.dcache.WriteReq_miss_latency::total 58782925343 # number of WriteReq miss cycles 996system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 464000 # number of LoadLockedReq miss cycles 997system.cpu.dcache.LoadLockedReq_miss_latency::total 464000 # number of LoadLockedReq miss cycles 998system.cpu.dcache.demand_miss_latency::cpu.data 137731208484 # number of demand (read+write) miss cycles 999system.cpu.dcache.demand_miss_latency::total 137731208484 # number of demand (read+write) miss cycles 1000system.cpu.dcache.overall_miss_latency::cpu.data 137731208484 # number of overall miss cycles 1001system.cpu.dcache.overall_miss_latency::total 137731208484 # number of overall miss cycles 1002system.cpu.dcache.ReadReq_accesses::cpu.data 707218591 # number of ReadReq accesses(hits+misses) 1003system.cpu.dcache.ReadReq_accesses::total 707218591 # number of ReadReq accesses(hits+misses) 1004system.cpu.dcache.WriteReq_accesses::cpu.data 276935678 # number of WriteReq accesses(hits+misses) 1005system.cpu.dcache.WriteReq_accesses::total 276935678 # number of WriteReq accesses(hits+misses) 1006system.cpu.dcache.LoadLockedReq_accesses::cpu.data 10002 # number of LoadLockedReq accesses(hits+misses) 1007system.cpu.dcache.LoadLockedReq_accesses::total 10002 # number of LoadLockedReq accesses(hits+misses) 1008system.cpu.dcache.StoreCondReq_accesses::cpu.data 9985 # number of StoreCondReq accesses(hits+misses) 1009system.cpu.dcache.StoreCondReq_accesses::total 9985 # number of StoreCondReq accesses(hits+misses) 1010system.cpu.dcache.demand_accesses::cpu.data 984154269 # number of demand (read+write) accesses 1011system.cpu.dcache.demand_accesses::total 984154269 # number of demand (read+write) accesses 1012system.cpu.dcache.overall_accesses::cpu.data 984154269 # number of overall (read+write) accesses 1013system.cpu.dcache.overall_accesses::total 984154269 # number of overall (read+write) accesses 1014system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.002763 # miss rate for ReadReq accesses 1015system.cpu.dcache.ReadReq_miss_rate::total 0.002763 # miss rate for ReadReq accesses 1016system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.003056 # miss rate for WriteReq accesses 1017system.cpu.dcache.WriteReq_miss_rate::total 0.003056 # miss rate for WriteReq accesses 1018system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.000300 # miss rate for LoadLockedReq accesses 1019system.cpu.dcache.LoadLockedReq_miss_rate::total 0.000300 # miss rate for LoadLockedReq accesses 1020system.cpu.dcache.demand_miss_rate::cpu.data 0.002846 # miss rate for demand accesses 1021system.cpu.dcache.demand_miss_rate::total 0.002846 # miss rate for demand accesses 1022system.cpu.dcache.overall_miss_rate::cpu.data 0.002846 # miss rate for overall accesses 1023system.cpu.dcache.overall_miss_rate::total 0.002846 # miss rate for overall accesses 1024system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 40396.411851 # average ReadReq miss latency 1025system.cpu.dcache.ReadReq_avg_miss_latency::total 40396.411851 # average ReadReq miss latency 1026system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 69454.875297 # average WriteReq miss latency 1027system.cpu.dcache.WriteReq_avg_miss_latency::total 69454.875297 # average WriteReq miss latency 1028system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 154666.666667 # average LoadLockedReq miss latency 1029system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 154666.666667 # average LoadLockedReq miss latency 1030system.cpu.dcache.demand_avg_miss_latency::cpu.data 49177.668787 # average overall miss latency 1031system.cpu.dcache.demand_avg_miss_latency::total 49177.668787 # average overall miss latency 1032system.cpu.dcache.overall_avg_miss_latency::cpu.data 49177.668787 # average overall miss latency 1033system.cpu.dcache.overall_avg_miss_latency::total 49177.668787 # average overall miss latency 1034system.cpu.dcache.blocked_cycles::no_mshrs 2986 # number of cycles access was blocked 1035system.cpu.dcache.blocked_cycles::no_targets 861 # number of cycles access was blocked 1036system.cpu.dcache.blocked::no_mshrs 60 # number of cycles access was blocked 1037system.cpu.dcache.blocked::no_targets 79 # number of cycles access was blocked 1038system.cpu.dcache.avg_blocked_cycles::no_mshrs 49.766667 # average number of cycles each access was blocked 1039system.cpu.dcache.avg_blocked_cycles::no_targets 10.898734 # average number of cycles each access was blocked 1040system.cpu.dcache.fast_writes 0 # number of fast writes performed 1041system.cpu.dcache.cache_copies 0 # number of cache copies performed 1042system.cpu.dcache.writebacks::writebacks 96290 # number of writebacks 1043system.cpu.dcache.writebacks::total 96290 # number of writebacks 1044system.cpu.dcache.ReadReq_mshr_hits::cpu.data 489763 # number of ReadReq MSHR hits 1045system.cpu.dcache.ReadReq_mshr_hits::total 489763 # number of ReadReq MSHR hits 1046system.cpu.dcache.WriteReq_mshr_hits::cpu.data 769304 # number of WriteReq MSHR hits 1047system.cpu.dcache.WriteReq_mshr_hits::total 769304 # number of WriteReq MSHR hits 1048system.cpu.dcache.LoadLockedReq_mshr_hits::cpu.data 3 # number of LoadLockedReq MSHR hits 1049system.cpu.dcache.LoadLockedReq_mshr_hits::total 3 # number of LoadLockedReq MSHR hits 1050system.cpu.dcache.demand_mshr_hits::cpu.data 1259067 # number of demand (read+write) MSHR hits 1051system.cpu.dcache.demand_mshr_hits::total 1259067 # number of demand (read+write) MSHR hits 1052system.cpu.dcache.overall_mshr_hits::cpu.data 1259067 # number of overall MSHR hits 1053system.cpu.dcache.overall_mshr_hits::total 1259067 # number of overall MSHR hits 1054system.cpu.dcache.ReadReq_mshr_misses::cpu.data 1464576 # number of ReadReq MSHR misses 1055system.cpu.dcache.ReadReq_mshr_misses::total 1464576 # number of ReadReq MSHR misses 1056system.cpu.dcache.WriteReq_mshr_misses::cpu.data 77043 # number of WriteReq MSHR misses 1057system.cpu.dcache.WriteReq_mshr_misses::total 77043 # number of WriteReq MSHR misses 1058system.cpu.dcache.demand_mshr_misses::cpu.data 1541619 # number of demand (read+write) MSHR misses 1059system.cpu.dcache.demand_mshr_misses::total 1541619 # number of demand (read+write) MSHR misses 1060system.cpu.dcache.overall_mshr_misses::cpu.data 1541619 # number of overall MSHR misses 1061system.cpu.dcache.overall_mshr_misses::total 1541619 # number of overall MSHR misses 1062system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 41415183522 # number of ReadReq MSHR miss cycles 1063system.cpu.dcache.ReadReq_mshr_miss_latency::total 41415183522 # number of ReadReq MSHR miss cycles 1064system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 4998292971 # number of WriteReq MSHR miss cycles 1065system.cpu.dcache.WriteReq_mshr_miss_latency::total 4998292971 # number of WriteReq MSHR miss cycles 1066system.cpu.dcache.demand_mshr_miss_latency::cpu.data 46413476493 # number of demand (read+write) MSHR miss cycles 1067system.cpu.dcache.demand_mshr_miss_latency::total 46413476493 # number of demand (read+write) MSHR miss cycles 1068system.cpu.dcache.overall_mshr_miss_latency::cpu.data 46413476493 # number of overall MSHR miss cycles 1069system.cpu.dcache.overall_mshr_miss_latency::total 46413476493 # number of overall MSHR miss cycles 1070system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.002071 # mshr miss rate for ReadReq accesses 1071system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.002071 # mshr miss rate for ReadReq accesses 1072system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.000278 # mshr miss rate for WriteReq accesses 1073system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.000278 # mshr miss rate for WriteReq accesses 1074system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.001566 # mshr miss rate for demand accesses 1075system.cpu.dcache.demand_mshr_miss_rate::total 0.001566 # mshr miss rate for demand accesses 1076system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.001566 # mshr miss rate for overall accesses 1077system.cpu.dcache.overall_mshr_miss_rate::total 0.001566 # mshr miss rate for overall accesses 1078system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 28277.934038 # average ReadReq mshr miss latency 1079system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 28277.934038 # average ReadReq mshr miss latency 1080system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 64876.665901 # average WriteReq mshr miss latency 1081system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 64876.665901 # average WriteReq mshr miss latency 1082system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 30106.969681 # average overall mshr miss latency 1083system.cpu.dcache.demand_avg_mshr_miss_latency::total 30106.969681 # average overall mshr miss latency 1084system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 30106.969681 # average overall mshr miss latency 1085system.cpu.dcache.overall_avg_mshr_miss_latency::total 30106.969681 # average overall mshr miss latency 1086system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate 1087 1088---------- End Simulation Statistics ---------- 1089