stats.txt revision 10798:74e3c7359393
1
2---------- Begin Simulation Statistics ----------
3sim_seconds                                  0.455715                       # Number of seconds simulated
4sim_ticks                                455715234500                       # Number of ticks simulated
5final_tick                               455715234500                       # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
6sim_freq                                 1000000000000                       # Frequency of simulated ticks
7host_inst_rate                                  95556                       # Simulator instruction rate (inst/s)
8host_op_rate                                   176693                       # Simulator op (including micro ops) rate (op/s)
9host_tick_rate                               52663419                       # Simulator tick rate (ticks/s)
10host_mem_usage                                 364636                       # Number of bytes of host memory used
11host_seconds                                  8653.35                       # Real time elapsed on the host
12sim_insts                                   826877109                       # Number of instructions simulated
13sim_ops                                    1528988701                       # Number of ops (including micro ops) simulated
14system.voltage_domain.voltage                       1                       # Voltage in Volts
15system.clk_domain.clock                          1000                       # Clock period in ticks
16system.physmem.bytes_read::cpu.inst            225856                       # Number of bytes read from this memory
17system.physmem.bytes_read::cpu.data          24534720                       # Number of bytes read from this memory
18system.physmem.bytes_read::total             24760576                       # Number of bytes read from this memory
19system.physmem.bytes_inst_read::cpu.inst       225856                       # Number of instructions bytes read from this memory
20system.physmem.bytes_inst_read::total          225856                       # Number of instructions bytes read from this memory
21system.physmem.bytes_written::writebacks     18815424                       # Number of bytes written to this memory
22system.physmem.bytes_written::total          18815424                       # Number of bytes written to this memory
23system.physmem.num_reads::cpu.inst               3529                       # Number of read requests responded to by this memory
24system.physmem.num_reads::cpu.data             383355                       # Number of read requests responded to by this memory
25system.physmem.num_reads::total                386884                       # Number of read requests responded to by this memory
26system.physmem.num_writes::writebacks          293991                       # Number of write requests responded to by this memory
27system.physmem.num_writes::total               293991                       # Number of write requests responded to by this memory
28system.physmem.bw_read::cpu.inst               495608                       # Total read bandwidth from this memory (bytes/s)
29system.physmem.bw_read::cpu.data             53837831                       # Total read bandwidth from this memory (bytes/s)
30system.physmem.bw_read::total                54333439                       # Total read bandwidth from this memory (bytes/s)
31system.physmem.bw_inst_read::cpu.inst          495608                       # Instruction read bandwidth from this memory (bytes/s)
32system.physmem.bw_inst_read::total             495608                       # Instruction read bandwidth from this memory (bytes/s)
33system.physmem.bw_write::writebacks          41287678                       # Write bandwidth from this memory (bytes/s)
34system.physmem.bw_write::total               41287678                       # Write bandwidth from this memory (bytes/s)
35system.physmem.bw_total::writebacks          41287678                       # Total bandwidth to/from this memory (bytes/s)
36system.physmem.bw_total::cpu.inst              495608                       # Total bandwidth to/from this memory (bytes/s)
37system.physmem.bw_total::cpu.data            53837831                       # Total bandwidth to/from this memory (bytes/s)
38system.physmem.bw_total::total               95621118                       # Total bandwidth to/from this memory (bytes/s)
39system.physmem.readReqs                        386885                       # Number of read requests accepted
40system.physmem.writeReqs                       293991                       # Number of write requests accepted
41system.physmem.readBursts                      386885                       # Number of DRAM read bursts, including those serviced by the write queue
42system.physmem.writeBursts                     293991                       # Number of DRAM write bursts, including those merged in the write queue
43system.physmem.bytesReadDRAM                 24739328                       # Total number of bytes read from DRAM
44system.physmem.bytesReadWrQ                     21248                       # Total number of bytes read from write queue
45system.physmem.bytesWritten                  18814144                       # Total number of bytes written to DRAM
46system.physmem.bytesReadSys                  24760640                       # Total read bytes from the system interface side
47system.physmem.bytesWrittenSys               18815424                       # Total written bytes from the system interface side
48system.physmem.servicedByWrQ                      332                       # Number of DRAM read bursts serviced by the write queue
49system.physmem.mergedWrBursts                       0                       # Number of DRAM write bursts merged with an existing one
50system.physmem.neitherReadNorWriteReqs         191853                       # Number of requests that are neither read nor write
51system.physmem.perBankRdBursts::0               24085                       # Per bank write bursts
52system.physmem.perBankRdBursts::1               26442                       # Per bank write bursts
53system.physmem.perBankRdBursts::2               24611                       # Per bank write bursts
54system.physmem.perBankRdBursts::3               24606                       # Per bank write bursts
55system.physmem.perBankRdBursts::4               23306                       # Per bank write bursts
56system.physmem.perBankRdBursts::5               23756                       # Per bank write bursts
57system.physmem.perBankRdBursts::6               24486                       # Per bank write bursts
58system.physmem.perBankRdBursts::7               24652                       # Per bank write bursts
59system.physmem.perBankRdBursts::8               23681                       # Per bank write bursts
60system.physmem.perBankRdBursts::9               23594                       # Per bank write bursts
61system.physmem.perBankRdBursts::10              24798                       # Per bank write bursts
62system.physmem.perBankRdBursts::11              24077                       # Per bank write bursts
63system.physmem.perBankRdBursts::12              23369                       # Per bank write bursts
64system.physmem.perBankRdBursts::13              23004                       # Per bank write bursts
65system.physmem.perBankRdBursts::14              24109                       # Per bank write bursts
66system.physmem.perBankRdBursts::15              23976                       # Per bank write bursts
67system.physmem.perBankWrBursts::0               18564                       # Per bank write bursts
68system.physmem.perBankWrBursts::1               19853                       # Per bank write bursts
69system.physmem.perBankWrBursts::2               18919                       # Per bank write bursts
70system.physmem.perBankWrBursts::3               18930                       # Per bank write bursts
71system.physmem.perBankWrBursts::4               18043                       # Per bank write bursts
72system.physmem.perBankWrBursts::5               18450                       # Per bank write bursts
73system.physmem.perBankWrBursts::6               18985                       # Per bank write bursts
74system.physmem.perBankWrBursts::7               19190                       # Per bank write bursts
75system.physmem.perBankWrBursts::8               18567                       # Per bank write bursts
76system.physmem.perBankWrBursts::9               17917                       # Per bank write bursts
77system.physmem.perBankWrBursts::10              18839                       # Per bank write bursts
78system.physmem.perBankWrBursts::11              17726                       # Per bank write bursts
79system.physmem.perBankWrBursts::12              17379                       # Per bank write bursts
80system.physmem.perBankWrBursts::13              16983                       # Per bank write bursts
81system.physmem.perBankWrBursts::14              17822                       # Per bank write bursts
82system.physmem.perBankWrBursts::15              17804                       # Per bank write bursts
83system.physmem.numRdRetry                           0                       # Number of times read queue was full causing retry
84system.physmem.numWrRetry                           0                       # Number of times write queue was full causing retry
85system.physmem.totGap                    455715219000                       # Total gap between requests
86system.physmem.readPktSize::0                       0                       # Read request sizes (log2)
87system.physmem.readPktSize::1                       0                       # Read request sizes (log2)
88system.physmem.readPktSize::2                       0                       # Read request sizes (log2)
89system.physmem.readPktSize::3                       0                       # Read request sizes (log2)
90system.physmem.readPktSize::4                       0                       # Read request sizes (log2)
91system.physmem.readPktSize::5                       0                       # Read request sizes (log2)
92system.physmem.readPktSize::6                  386885                       # Read request sizes (log2)
93system.physmem.writePktSize::0                      0                       # Write request sizes (log2)
94system.physmem.writePktSize::1                      0                       # Write request sizes (log2)
95system.physmem.writePktSize::2                      0                       # Write request sizes (log2)
96system.physmem.writePktSize::3                      0                       # Write request sizes (log2)
97system.physmem.writePktSize::4                      0                       # Write request sizes (log2)
98system.physmem.writePktSize::5                      0                       # Write request sizes (log2)
99system.physmem.writePktSize::6                 293991                       # Write request sizes (log2)
100system.physmem.rdQLenPdf::0                    381599                       # What read queue length does an incoming req see
101system.physmem.rdQLenPdf::1                      4552                       # What read queue length does an incoming req see
102system.physmem.rdQLenPdf::2                       347                       # What read queue length does an incoming req see
103system.physmem.rdQLenPdf::3                        43                       # What read queue length does an incoming req see
104system.physmem.rdQLenPdf::4                         9                       # What read queue length does an incoming req see
105system.physmem.rdQLenPdf::5                         3                       # What read queue length does an incoming req see
106system.physmem.rdQLenPdf::6                         0                       # What read queue length does an incoming req see
107system.physmem.rdQLenPdf::7                         0                       # What read queue length does an incoming req see
108system.physmem.rdQLenPdf::8                         0                       # What read queue length does an incoming req see
109system.physmem.rdQLenPdf::9                         0                       # What read queue length does an incoming req see
110system.physmem.rdQLenPdf::10                        0                       # What read queue length does an incoming req see
111system.physmem.rdQLenPdf::11                        0                       # What read queue length does an incoming req see
112system.physmem.rdQLenPdf::12                        0                       # What read queue length does an incoming req see
113system.physmem.rdQLenPdf::13                        0                       # What read queue length does an incoming req see
114system.physmem.rdQLenPdf::14                        0                       # What read queue length does an incoming req see
115system.physmem.rdQLenPdf::15                        0                       # What read queue length does an incoming req see
116system.physmem.rdQLenPdf::16                        0                       # What read queue length does an incoming req see
117system.physmem.rdQLenPdf::17                        0                       # What read queue length does an incoming req see
118system.physmem.rdQLenPdf::18                        0                       # What read queue length does an incoming req see
119system.physmem.rdQLenPdf::19                        0                       # What read queue length does an incoming req see
120system.physmem.rdQLenPdf::20                        0                       # What read queue length does an incoming req see
121system.physmem.rdQLenPdf::21                        0                       # What read queue length does an incoming req see
122system.physmem.rdQLenPdf::22                        0                       # What read queue length does an incoming req see
123system.physmem.rdQLenPdf::23                        0                       # What read queue length does an incoming req see
124system.physmem.rdQLenPdf::24                        0                       # What read queue length does an incoming req see
125system.physmem.rdQLenPdf::25                        0                       # What read queue length does an incoming req see
126system.physmem.rdQLenPdf::26                        0                       # What read queue length does an incoming req see
127system.physmem.rdQLenPdf::27                        0                       # What read queue length does an incoming req see
128system.physmem.rdQLenPdf::28                        0                       # What read queue length does an incoming req see
129system.physmem.rdQLenPdf::29                        0                       # What read queue length does an incoming req see
130system.physmem.rdQLenPdf::30                        0                       # What read queue length does an incoming req see
131system.physmem.rdQLenPdf::31                        0                       # What read queue length does an incoming req see
132system.physmem.wrQLenPdf::0                         1                       # What write queue length does an incoming req see
133system.physmem.wrQLenPdf::1                         1                       # What write queue length does an incoming req see
134system.physmem.wrQLenPdf::2                         1                       # What write queue length does an incoming req see
135system.physmem.wrQLenPdf::3                         1                       # What write queue length does an incoming req see
136system.physmem.wrQLenPdf::4                         1                       # What write queue length does an incoming req see
137system.physmem.wrQLenPdf::5                         1                       # What write queue length does an incoming req see
138system.physmem.wrQLenPdf::6                         1                       # What write queue length does an incoming req see
139system.physmem.wrQLenPdf::7                         1                       # What write queue length does an incoming req see
140system.physmem.wrQLenPdf::8                         1                       # What write queue length does an incoming req see
141system.physmem.wrQLenPdf::9                         1                       # What write queue length does an incoming req see
142system.physmem.wrQLenPdf::10                        1                       # What write queue length does an incoming req see
143system.physmem.wrQLenPdf::11                        1                       # What write queue length does an incoming req see
144system.physmem.wrQLenPdf::12                        1                       # What write queue length does an incoming req see
145system.physmem.wrQLenPdf::13                        1                       # What write queue length does an incoming req see
146system.physmem.wrQLenPdf::14                        1                       # What write queue length does an incoming req see
147system.physmem.wrQLenPdf::15                     6246                       # What write queue length does an incoming req see
148system.physmem.wrQLenPdf::16                     6677                       # What write queue length does an incoming req see
149system.physmem.wrQLenPdf::17                    16930                       # What write queue length does an incoming req see
150system.physmem.wrQLenPdf::18                    17476                       # What write queue length does an incoming req see
151system.physmem.wrQLenPdf::19                    17572                       # What write queue length does an incoming req see
152system.physmem.wrQLenPdf::20                    17558                       # What write queue length does an incoming req see
153system.physmem.wrQLenPdf::21                    17557                       # What write queue length does an incoming req see
154system.physmem.wrQLenPdf::22                    17577                       # What write queue length does an incoming req see
155system.physmem.wrQLenPdf::23                    17595                       # What write queue length does an incoming req see
156system.physmem.wrQLenPdf::24                    17611                       # What write queue length does an incoming req see
157system.physmem.wrQLenPdf::25                    17644                       # What write queue length does an incoming req see
158system.physmem.wrQLenPdf::26                    17593                       # What write queue length does an incoming req see
159system.physmem.wrQLenPdf::27                    17697                       # What write queue length does an incoming req see
160system.physmem.wrQLenPdf::28                    17591                       # What write queue length does an incoming req see
161system.physmem.wrQLenPdf::29                    17646                       # What write queue length does an incoming req see
162system.physmem.wrQLenPdf::30                    17825                       # What write queue length does an incoming req see
163system.physmem.wrQLenPdf::31                    17535                       # What write queue length does an incoming req see
164system.physmem.wrQLenPdf::32                    17475                       # What write queue length does an incoming req see
165system.physmem.wrQLenPdf::33                       52                       # What write queue length does an incoming req see
166system.physmem.wrQLenPdf::34                       31                       # What write queue length does an incoming req see
167system.physmem.wrQLenPdf::35                       24                       # What write queue length does an incoming req see
168system.physmem.wrQLenPdf::36                       17                       # What write queue length does an incoming req see
169system.physmem.wrQLenPdf::37                       14                       # What write queue length does an incoming req see
170system.physmem.wrQLenPdf::38                       14                       # What write queue length does an incoming req see
171system.physmem.wrQLenPdf::39                        9                       # What write queue length does an incoming req see
172system.physmem.wrQLenPdf::40                        5                       # What write queue length does an incoming req see
173system.physmem.wrQLenPdf::41                        3                       # What write queue length does an incoming req see
174system.physmem.wrQLenPdf::42                        2                       # What write queue length does an incoming req see
175system.physmem.wrQLenPdf::43                        0                       # What write queue length does an incoming req see
176system.physmem.wrQLenPdf::44                        0                       # What write queue length does an incoming req see
177system.physmem.wrQLenPdf::45                        0                       # What write queue length does an incoming req see
178system.physmem.wrQLenPdf::46                        0                       # What write queue length does an incoming req see
179system.physmem.wrQLenPdf::47                        0                       # What write queue length does an incoming req see
180system.physmem.wrQLenPdf::48                        0                       # What write queue length does an incoming req see
181system.physmem.wrQLenPdf::49                        0                       # What write queue length does an incoming req see
182system.physmem.wrQLenPdf::50                        0                       # What write queue length does an incoming req see
183system.physmem.wrQLenPdf::51                        0                       # What write queue length does an incoming req see
184system.physmem.wrQLenPdf::52                        0                       # What write queue length does an incoming req see
185system.physmem.wrQLenPdf::53                        0                       # What write queue length does an incoming req see
186system.physmem.wrQLenPdf::54                        0                       # What write queue length does an incoming req see
187system.physmem.wrQLenPdf::55                        0                       # What write queue length does an incoming req see
188system.physmem.wrQLenPdf::56                        0                       # What write queue length does an incoming req see
189system.physmem.wrQLenPdf::57                        0                       # What write queue length does an incoming req see
190system.physmem.wrQLenPdf::58                        0                       # What write queue length does an incoming req see
191system.physmem.wrQLenPdf::59                        0                       # What write queue length does an incoming req see
192system.physmem.wrQLenPdf::60                        0                       # What write queue length does an incoming req see
193system.physmem.wrQLenPdf::61                        0                       # What write queue length does an incoming req see
194system.physmem.wrQLenPdf::62                        0                       # What write queue length does an incoming req see
195system.physmem.wrQLenPdf::63                        0                       # What write queue length does an incoming req see
196system.physmem.bytesPerActivate::samples       147989                       # Bytes accessed per row activation
197system.physmem.bytesPerActivate::mean      294.299928                       # Bytes accessed per row activation
198system.physmem.bytesPerActivate::gmean     173.923079                       # Bytes accessed per row activation
199system.physmem.bytesPerActivate::stdev     321.799681                       # Bytes accessed per row activation
200system.physmem.bytesPerActivate::0-127          54958     37.14%     37.14% # Bytes accessed per row activation
201system.physmem.bytesPerActivate::128-255        40521     27.38%     64.52% # Bytes accessed per row activation
202system.physmem.bytesPerActivate::256-383        13835      9.35%     73.87% # Bytes accessed per row activation
203system.physmem.bytesPerActivate::384-511         7266      4.91%     78.78% # Bytes accessed per row activation
204system.physmem.bytesPerActivate::512-639         5442      3.68%     82.45% # Bytes accessed per row activation
205system.physmem.bytesPerActivate::640-767         4031      2.72%     85.18% # Bytes accessed per row activation
206system.physmem.bytesPerActivate::768-895         3118      2.11%     87.28% # Bytes accessed per row activation
207system.physmem.bytesPerActivate::896-1023         2726      1.84%     89.13% # Bytes accessed per row activation
208system.physmem.bytesPerActivate::1024-1151        16092     10.87%    100.00% # Bytes accessed per row activation
209system.physmem.bytesPerActivate::total         147989                       # Bytes accessed per row activation
210system.physmem.rdPerTurnAround::samples         17431                       # Reads before turning the bus around for writes
211system.physmem.rdPerTurnAround::mean        22.176123                       # Reads before turning the bus around for writes
212system.physmem.rdPerTurnAround::stdev      209.527519                       # Reads before turning the bus around for writes
213system.physmem.rdPerTurnAround::0-1023          17419     99.93%     99.93% # Reads before turning the bus around for writes
214system.physmem.rdPerTurnAround::1024-2047            7      0.04%     99.97% # Reads before turning the bus around for writes
215system.physmem.rdPerTurnAround::2048-3071            3      0.02%     99.99% # Reads before turning the bus around for writes
216system.physmem.rdPerTurnAround::3072-4095            1      0.01%     99.99% # Reads before turning the bus around for writes
217system.physmem.rdPerTurnAround::26624-27647            1      0.01%    100.00% # Reads before turning the bus around for writes
218system.physmem.rdPerTurnAround::total           17431                       # Reads before turning the bus around for writes
219system.physmem.wrPerTurnAround::samples         17430                       # Writes before turning the bus around for reads
220system.physmem.wrPerTurnAround::mean        16.865060                       # Writes before turning the bus around for reads
221system.physmem.wrPerTurnAround::gmean       16.791911                       # Writes before turning the bus around for reads
222system.physmem.wrPerTurnAround::stdev        2.512995                       # Writes before turning the bus around for reads
223system.physmem.wrPerTurnAround::16-19           17223     98.81%     98.81% # Writes before turning the bus around for reads
224system.physmem.wrPerTurnAround::20-23             149      0.85%     99.67% # Writes before turning the bus around for reads
225system.physmem.wrPerTurnAround::24-27              30      0.17%     99.84% # Writes before turning the bus around for reads
226system.physmem.wrPerTurnAround::28-31               9      0.05%     99.89% # Writes before turning the bus around for reads
227system.physmem.wrPerTurnAround::32-35               3      0.02%     99.91% # Writes before turning the bus around for reads
228system.physmem.wrPerTurnAround::36-39               1      0.01%     99.91% # Writes before turning the bus around for reads
229system.physmem.wrPerTurnAround::44-47               3      0.02%     99.93% # Writes before turning the bus around for reads
230system.physmem.wrPerTurnAround::52-55               1      0.01%     99.94% # Writes before turning the bus around for reads
231system.physmem.wrPerTurnAround::60-63               1      0.01%     99.94% # Writes before turning the bus around for reads
232system.physmem.wrPerTurnAround::64-67               1      0.01%     99.95% # Writes before turning the bus around for reads
233system.physmem.wrPerTurnAround::68-71               2      0.01%     99.96% # Writes before turning the bus around for reads
234system.physmem.wrPerTurnAround::76-79               1      0.01%     99.97% # Writes before turning the bus around for reads
235system.physmem.wrPerTurnAround::92-95               1      0.01%     99.97% # Writes before turning the bus around for reads
236system.physmem.wrPerTurnAround::100-103             1      0.01%     99.98% # Writes before turning the bus around for reads
237system.physmem.wrPerTurnAround::104-107             2      0.01%     99.99% # Writes before turning the bus around for reads
238system.physmem.wrPerTurnAround::132-135             1      0.01%     99.99% # Writes before turning the bus around for reads
239system.physmem.wrPerTurnAround::180-183             1      0.01%    100.00% # Writes before turning the bus around for reads
240system.physmem.wrPerTurnAround::total           17430                       # Writes before turning the bus around for reads
241system.physmem.totQLat                     4293065000                       # Total ticks spent queuing
242system.physmem.totMemAccLat               11540915000                       # Total ticks spent from burst creation until serviced by the DRAM
243system.physmem.totBusLat                   1932760000                       # Total ticks spent in databus transfers
244system.physmem.avgQLat                       11106.02                       # Average queueing delay per DRAM burst
245system.physmem.avgBusLat                      4999.99                       # Average bus latency per DRAM burst
246system.physmem.avgMemAccLat                  29855.97                       # Average memory access latency per DRAM burst
247system.physmem.avgRdBW                          54.29                       # Average DRAM read bandwidth in MiByte/s
248system.physmem.avgWrBW                          41.28                       # Average achieved write bandwidth in MiByte/s
249system.physmem.avgRdBWSys                       54.33                       # Average system read bandwidth in MiByte/s
250system.physmem.avgWrBWSys                       41.29                       # Average system write bandwidth in MiByte/s
251system.physmem.peakBW                        12800.00                       # Theoretical peak bandwidth in MiByte/s
252system.physmem.busUtil                           0.75                       # Data bus utilization in percentage
253system.physmem.busUtilRead                       0.42                       # Data bus utilization in percentage for reads
254system.physmem.busUtilWrite                      0.32                       # Data bus utilization in percentage for writes
255system.physmem.avgRdQLen                         1.03                       # Average read queue length when enqueuing
256system.physmem.avgWrQLen                        21.65                       # Average write queue length when enqueuing
257system.physmem.readRowHits                     317463                       # Number of row buffer hits during reads
258system.physmem.writeRowHits                    215067                       # Number of row buffer hits during writes
259system.physmem.readRowHitRate                   82.13                       # Row buffer hit rate for reads
260system.physmem.writeRowHitRate                  73.15                       # Row buffer hit rate for writes
261system.physmem.avgGap                       669307.21                       # Average gap between requests
262system.physmem.pageHitRate                      78.25                       # Row buffer hit rate, read and write combined
263system.physmem_0.actEnergy                  572420520                       # Energy for activate commands per rank (pJ)
264system.physmem_0.preEnergy                  312332625                       # Energy for precharge commands per rank (pJ)
265system.physmem_0.readEnergy                1528355400                       # Energy for read commands per rank (pJ)
266system.physmem_0.writeEnergy                977968080                       # Energy for write commands per rank (pJ)
267system.physmem_0.refreshEnergy            29764999680                       # Energy for refresh commands per rank (pJ)
268system.physmem_0.actBackEnergy            65726366265                       # Energy for active background per rank (pJ)
269system.physmem_0.preBackEnergy           215773632750                       # Energy for precharge background per rank (pJ)
270system.physmem_0.totalEnergy             314656075320                       # Total energy per rank (pJ)
271system.physmem_0.averagePower              690.468461                       # Core power per rank (mW)
272system.physmem_0.memoryStateTime::IDLE   358390621750                       # Time in different power states
273system.physmem_0.memoryStateTime::REF     15217280000                       # Time in different power states
274system.physmem_0.memoryStateTime::PRE_PDN            0                       # Time in different power states
275system.physmem_0.memoryStateTime::ACT     82106088250                       # Time in different power states
276system.physmem_0.memoryStateTime::ACT_PDN            0                       # Time in different power states
277system.physmem_1.actEnergy                  546247800                       # Energy for activate commands per rank (pJ)
278system.physmem_1.preEnergy                  298051875                       # Energy for precharge commands per rank (pJ)
279system.physmem_1.readEnergy                1486602000                       # Energy for read commands per rank (pJ)
280system.physmem_1.writeEnergy                926776080                       # Energy for write commands per rank (pJ)
281system.physmem_1.refreshEnergy            29764999680                       # Energy for refresh commands per rank (pJ)
282system.physmem_1.actBackEnergy            63297439515                       # Energy for active background per rank (pJ)
283system.physmem_1.preBackEnergy           217904270250                       # Energy for precharge background per rank (pJ)
284system.physmem_1.totalEnergy             314224387200                       # Total energy per rank (pJ)
285system.physmem_1.averagePower              689.521182                       # Core power per rank (mW)
286system.physmem_1.memoryStateTime::IDLE   361949321250                       # Time in different power states
287system.physmem_1.memoryStateTime::REF     15217280000                       # Time in different power states
288system.physmem_1.memoryStateTime::PRE_PDN            0                       # Time in different power states
289system.physmem_1.memoryStateTime::ACT     78547312500                       # Time in different power states
290system.physmem_1.memoryStateTime::ACT_PDN            0                       # Time in different power states
291system.cpu.branchPred.lookups               231695087                       # Number of BP lookups
292system.cpu.branchPred.condPredicted         231695087                       # Number of conditional branches predicted
293system.cpu.branchPred.condIncorrect           9749161                       # Number of conditional branches incorrect
294system.cpu.branchPred.BTBLookups            132117764                       # Number of BTB lookups
295system.cpu.branchPred.BTBHits               129359921                       # Number of BTB hits
296system.cpu.branchPred.BTBCorrect                    0                       # Number of correct BTB predictions (this stat may not work properly.
297system.cpu.branchPred.BTBHitPct             97.912587                       # BTB Hit Percentage
298system.cpu.branchPred.usedRAS                28019082                       # Number of times the RAS was used to get a target.
299system.cpu.branchPred.RASInCorrect            1472513                       # Number of incorrect RAS predictions.
300system.cpu_clk_domain.clock                       500                       # Clock period in ticks
301system.cpu.apic_clk_domain.clock                 8000                       # Clock period in ticks
302system.cpu.workload.num_syscalls                  551                       # Number of system calls
303system.cpu.numCycles                        911430498                       # number of cpu cycles simulated
304system.cpu.numWorkItemsStarted                      0                       # number of work items this cpu started
305system.cpu.numWorkItemsCompleted                    0                       # number of work items this cpu completed
306system.cpu.fetch.icacheStallCycles          186296226                       # Number of cycles fetch is stalled on an Icache miss
307system.cpu.fetch.Insts                     1278949517                       # Number of instructions fetch has processed
308system.cpu.fetch.Branches                   231695087                       # Number of branches that fetch encountered
309system.cpu.fetch.predictedBranches          157379003                       # Number of branches that fetch has predicted taken
310system.cpu.fetch.Cycles                     713875771                       # Number of cycles fetch has run and was not squashing or blocked
311system.cpu.fetch.SquashCycles                20236911                       # Number of cycles fetch has spent squashing
312system.cpu.fetch.TlbCycles                        843                       # Number of cycles fetch has spent waiting for tlb
313system.cpu.fetch.MiscStallCycles                99453                       # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
314system.cpu.fetch.PendingTrapStallCycles        835728                       # Number of stall cycles due to pending traps
315system.cpu.fetch.PendingQuiesceStallCycles         1660                       # Number of stall cycles due to pending quiesce instructions
316system.cpu.fetch.IcacheWaitRetryStallCycles           72                       # Number of stall cycles due to full MSHR
317system.cpu.fetch.CacheLines                 180582964                       # Number of cache lines fetched
318system.cpu.fetch.IcacheSquashes               2713511                       # Number of outstanding Icache misses that were squashed
319system.cpu.fetch.ItlbSquashes                       2                       # Number of outstanding ITLB misses that were squashed
320system.cpu.fetch.rateDist::samples          911228208                       # Number of instructions fetched each cycle (Total)
321system.cpu.fetch.rateDist::mean              2.609913                       # Number of instructions fetched each cycle (Total)
322system.cpu.fetch.rateDist::stdev             3.335178                       # Number of instructions fetched each cycle (Total)
323system.cpu.fetch.rateDist::underflows               0      0.00%      0.00% # Number of instructions fetched each cycle (Total)
324system.cpu.fetch.rateDist::0                500401689     54.92%     54.92% # Number of instructions fetched each cycle (Total)
325system.cpu.fetch.rateDist::1                 34125690      3.75%     58.66% # Number of instructions fetched each cycle (Total)
326system.cpu.fetch.rateDist::2                 33332463      3.66%     62.32% # Number of instructions fetched each cycle (Total)
327system.cpu.fetch.rateDist::3                 33617134      3.69%     66.01% # Number of instructions fetched each cycle (Total)
328system.cpu.fetch.rateDist::4                 27404429      3.01%     69.01% # Number of instructions fetched each cycle (Total)
329system.cpu.fetch.rateDist::5                 27784633      3.05%     72.06% # Number of instructions fetched each cycle (Total)
330system.cpu.fetch.rateDist::6                 37330287      4.10%     76.16% # Number of instructions fetched each cycle (Total)
331system.cpu.fetch.rateDist::7                 33792897      3.71%     79.87% # Number of instructions fetched each cycle (Total)
332system.cpu.fetch.rateDist::8                183438986     20.13%    100.00% # Number of instructions fetched each cycle (Total)
333system.cpu.fetch.rateDist::overflows                0      0.00%    100.00% # Number of instructions fetched each cycle (Total)
334system.cpu.fetch.rateDist::min_value                0                       # Number of instructions fetched each cycle (Total)
335system.cpu.fetch.rateDist::max_value                8                       # Number of instructions fetched each cycle (Total)
336system.cpu.fetch.rateDist::total            911228208                       # Number of instructions fetched each cycle (Total)
337system.cpu.fetch.branchRate                  0.254210                       # Number of branch fetches per cycle
338system.cpu.fetch.rate                        1.403233                       # Number of inst fetches per cycle
339system.cpu.decode.IdleCycles                127697766                       # Number of cycles decode is idle
340system.cpu.decode.BlockedCycles             450696701                       # Number of cycles decode is blocked
341system.cpu.decode.RunCycles                 239651398                       # Number of cycles decode is running
342system.cpu.decode.UnblockCycles              83063888                       # Number of cycles decode is unblocking
343system.cpu.decode.SquashCycles               10118455                       # Number of cycles decode is squashing
344system.cpu.decode.DecodedInsts             2233614820                       # Number of instructions handled by decode
345system.cpu.rename.SquashCycles               10118455                       # Number of cycles rename is squashing
346system.cpu.rename.IdleCycles                159982570                       # Number of cycles rename is idle
347system.cpu.rename.BlockCycles               230664398                       # Number of cycles rename is blocking
348system.cpu.rename.serializeStallCycles          40764                       # count of cycles rename stalled for serializing inst
349system.cpu.rename.RunCycles                 285690426                       # Number of cycles rename is running
350system.cpu.rename.UnblockCycles             224731595                       # Number of cycles rename is unblocking
351system.cpu.rename.RenamedInsts             2183551679                       # Number of instructions processed by rename
352system.cpu.rename.ROBFullEvents                177689                       # Number of times rename has blocked due to ROB full
353system.cpu.rename.IQFullEvents              141075901                       # Number of times rename has blocked due to IQ full
354system.cpu.rename.LQFullEvents               24311507                       # Number of times rename has blocked due to LQ full
355system.cpu.rename.SQFullEvents               48530126                       # Number of times rename has blocked due to SQ full
356system.cpu.rename.RenamedOperands          2288986524                       # Number of destination operands rename has renamed
357system.cpu.rename.RenameLookups            5525749346                       # Number of register rename lookups that rename has made
358system.cpu.rename.int_rename_lookups       3513986925                       # Number of integer rename lookups
359system.cpu.rename.fp_rename_lookups             64934                       # Number of floating rename lookups
360system.cpu.rename.CommittedMaps            1614040854                       # Number of HB maps that are committed
361system.cpu.rename.UndoneMaps                674945670                       # Number of HB maps that are undone due to squashing
362system.cpu.rename.serializingInsts               3353                       # count of serializing insts renamed
363system.cpu.rename.tempSerializingInsts           3126                       # count of temporary serializing insts renamed
364system.cpu.rename.skidInsts                 428782866                       # count of insts added to the skid buffer
365system.cpu.memDep0.insertedLoads            530734595                       # Number of loads inserted to the mem dependence unit.
366system.cpu.memDep0.insertedStores           210445129                       # Number of stores inserted to the mem dependence unit.
367system.cpu.memDep0.conflictingLoads         240719653                       # Number of conflicting loads.
368system.cpu.memDep0.conflictingStores         72347559                       # Number of conflicting stores.
369system.cpu.iq.iqInstsAdded                 2112788093                       # Number of instructions added to the IQ (excludes non-spec)
370system.cpu.iq.iqNonSpecInstsAdded               24468                       # Number of non-speculative instructions added to the IQ
371system.cpu.iq.iqInstsIssued                1829137533                       # Number of instructions issued
372system.cpu.iq.iqSquashedInstsIssued            426447                       # Number of squashed instructions issued
373system.cpu.iq.iqSquashedInstsExamined       583823860                       # Number of squashed instructions iterated over during squash; mainly for profiling
374system.cpu.iq.iqSquashedOperandsExamined   1007575077                       # Number of squashed operands that are examined and possibly removed from graph
375system.cpu.iq.iqSquashedNonSpecRemoved          23916                       # Number of squashed non-spec instructions that were removed
376system.cpu.iq.issued_per_cycle::samples     911228208                       # Number of insts issued each cycle
377system.cpu.iq.issued_per_cycle::mean         2.007332                       # Number of insts issued each cycle
378system.cpu.iq.issued_per_cycle::stdev        2.067633                       # Number of insts issued each cycle
379system.cpu.iq.issued_per_cycle::underflows            0      0.00%      0.00% # Number of insts issued each cycle
380system.cpu.iq.issued_per_cycle::0           325992359     35.78%     35.78% # Number of insts issued each cycle
381system.cpu.iq.issued_per_cycle::1           131250522     14.40%     50.18% # Number of insts issued each cycle
382system.cpu.iq.issued_per_cycle::2           120537234     13.23%     63.41% # Number of insts issued each cycle
383system.cpu.iq.issued_per_cycle::3           111169469     12.20%     75.61% # Number of insts issued each cycle
384system.cpu.iq.issued_per_cycle::4            91475128     10.04%     85.65% # Number of insts issued each cycle
385system.cpu.iq.issued_per_cycle::5            61217160      6.72%     92.36% # Number of insts issued each cycle
386system.cpu.iq.issued_per_cycle::6            43196755      4.74%     97.10% # Number of insts issued each cycle
387system.cpu.iq.issued_per_cycle::7            18979354      2.08%     99.19% # Number of insts issued each cycle
388system.cpu.iq.issued_per_cycle::8             7410227      0.81%    100.00% # Number of insts issued each cycle
389system.cpu.iq.issued_per_cycle::overflows            0      0.00%    100.00% # Number of insts issued each cycle
390system.cpu.iq.issued_per_cycle::min_value            0                       # Number of insts issued each cycle
391system.cpu.iq.issued_per_cycle::max_value            8                       # Number of insts issued each cycle
392system.cpu.iq.issued_per_cycle::total       911228208                       # Number of insts issued each cycle
393system.cpu.iq.fu_full::No_OpClass                   0      0.00%      0.00% # attempts to use FU when none available
394system.cpu.iq.fu_full::IntAlu                11335968     42.56%     42.56% # attempts to use FU when none available
395system.cpu.iq.fu_full::IntMult                      0      0.00%     42.56% # attempts to use FU when none available
396system.cpu.iq.fu_full::IntDiv                       0      0.00%     42.56% # attempts to use FU when none available
397system.cpu.iq.fu_full::FloatAdd                     0      0.00%     42.56% # attempts to use FU when none available
398system.cpu.iq.fu_full::FloatCmp                     0      0.00%     42.56% # attempts to use FU when none available
399system.cpu.iq.fu_full::FloatCvt                     0      0.00%     42.56% # attempts to use FU when none available
400system.cpu.iq.fu_full::FloatMult                    0      0.00%     42.56% # attempts to use FU when none available
401system.cpu.iq.fu_full::FloatDiv                     0      0.00%     42.56% # attempts to use FU when none available
402system.cpu.iq.fu_full::FloatSqrt                    0      0.00%     42.56% # attempts to use FU when none available
403system.cpu.iq.fu_full::SimdAdd                      0      0.00%     42.56% # attempts to use FU when none available
404system.cpu.iq.fu_full::SimdAddAcc                   0      0.00%     42.56% # attempts to use FU when none available
405system.cpu.iq.fu_full::SimdAlu                      0      0.00%     42.56% # attempts to use FU when none available
406system.cpu.iq.fu_full::SimdCmp                      0      0.00%     42.56% # attempts to use FU when none available
407system.cpu.iq.fu_full::SimdCvt                      0      0.00%     42.56% # attempts to use FU when none available
408system.cpu.iq.fu_full::SimdMisc                     0      0.00%     42.56% # attempts to use FU when none available
409system.cpu.iq.fu_full::SimdMult                     0      0.00%     42.56% # attempts to use FU when none available
410system.cpu.iq.fu_full::SimdMultAcc                  0      0.00%     42.56% # attempts to use FU when none available
411system.cpu.iq.fu_full::SimdShift                    0      0.00%     42.56% # attempts to use FU when none available
412system.cpu.iq.fu_full::SimdShiftAcc                 0      0.00%     42.56% # attempts to use FU when none available
413system.cpu.iq.fu_full::SimdSqrt                     0      0.00%     42.56% # attempts to use FU when none available
414system.cpu.iq.fu_full::SimdFloatAdd                 0      0.00%     42.56% # attempts to use FU when none available
415system.cpu.iq.fu_full::SimdFloatAlu                 0      0.00%     42.56% # attempts to use FU when none available
416system.cpu.iq.fu_full::SimdFloatCmp                 0      0.00%     42.56% # attempts to use FU when none available
417system.cpu.iq.fu_full::SimdFloatCvt                 0      0.00%     42.56% # attempts to use FU when none available
418system.cpu.iq.fu_full::SimdFloatDiv                 0      0.00%     42.56% # attempts to use FU when none available
419system.cpu.iq.fu_full::SimdFloatMisc                0      0.00%     42.56% # attempts to use FU when none available
420system.cpu.iq.fu_full::SimdFloatMult                0      0.00%     42.56% # attempts to use FU when none available
421system.cpu.iq.fu_full::SimdFloatMultAcc             0      0.00%     42.56% # attempts to use FU when none available
422system.cpu.iq.fu_full::SimdFloatSqrt                0      0.00%     42.56% # attempts to use FU when none available
423system.cpu.iq.fu_full::MemRead               12226894     45.90%     88.46% # attempts to use FU when none available
424system.cpu.iq.fu_full::MemWrite               3075179     11.54%    100.00% # attempts to use FU when none available
425system.cpu.iq.fu_full::IprAccess                    0      0.00%    100.00% # attempts to use FU when none available
426system.cpu.iq.fu_full::InstPrefetch                 0      0.00%    100.00% # attempts to use FU when none available
427system.cpu.iq.FU_type_0::No_OpClass           2719775      0.15%      0.15% # Type of FU issued
428system.cpu.iq.FU_type_0::IntAlu            1213037771     66.32%     66.47% # Type of FU issued
429system.cpu.iq.FU_type_0::IntMult               388267      0.02%     66.49% # Type of FU issued
430system.cpu.iq.FU_type_0::IntDiv               3880871      0.21%     66.70% # Type of FU issued
431system.cpu.iq.FU_type_0::FloatAdd                 112      0.00%     66.70% # Type of FU issued
432system.cpu.iq.FU_type_0::FloatCmp                   0      0.00%     66.70% # Type of FU issued
433system.cpu.iq.FU_type_0::FloatCvt                   0      0.00%     66.70% # Type of FU issued
434system.cpu.iq.FU_type_0::FloatMult                 48      0.00%     66.70% # Type of FU issued
435system.cpu.iq.FU_type_0::FloatDiv                 465      0.00%     66.70% # Type of FU issued
436system.cpu.iq.FU_type_0::FloatSqrt                  0      0.00%     66.70% # Type of FU issued
437system.cpu.iq.FU_type_0::SimdAdd                    0      0.00%     66.70% # Type of FU issued
438system.cpu.iq.FU_type_0::SimdAddAcc                 0      0.00%     66.70% # Type of FU issued
439system.cpu.iq.FU_type_0::SimdAlu                    0      0.00%     66.70% # Type of FU issued
440system.cpu.iq.FU_type_0::SimdCmp                    0      0.00%     66.70% # Type of FU issued
441system.cpu.iq.FU_type_0::SimdCvt                    0      0.00%     66.70% # Type of FU issued
442system.cpu.iq.FU_type_0::SimdMisc                   0      0.00%     66.70% # Type of FU issued
443system.cpu.iq.FU_type_0::SimdMult                   0      0.00%     66.70% # Type of FU issued
444system.cpu.iq.FU_type_0::SimdMultAcc                0      0.00%     66.70% # Type of FU issued
445system.cpu.iq.FU_type_0::SimdShift                  0      0.00%     66.70% # Type of FU issued
446system.cpu.iq.FU_type_0::SimdShiftAcc               0      0.00%     66.70% # Type of FU issued
447system.cpu.iq.FU_type_0::SimdSqrt                   0      0.00%     66.70% # Type of FU issued
448system.cpu.iq.FU_type_0::SimdFloatAdd               0      0.00%     66.70% # Type of FU issued
449system.cpu.iq.FU_type_0::SimdFloatAlu               0      0.00%     66.70% # Type of FU issued
450system.cpu.iq.FU_type_0::SimdFloatCmp               0      0.00%     66.70% # Type of FU issued
451system.cpu.iq.FU_type_0::SimdFloatCvt               0      0.00%     66.70% # Type of FU issued
452system.cpu.iq.FU_type_0::SimdFloatDiv               0      0.00%     66.70% # Type of FU issued
453system.cpu.iq.FU_type_0::SimdFloatMisc              0      0.00%     66.70% # Type of FU issued
454system.cpu.iq.FU_type_0::SimdFloatMult              0      0.00%     66.70% # Type of FU issued
455system.cpu.iq.FU_type_0::SimdFloatMultAcc            0      0.00%     66.70% # Type of FU issued
456system.cpu.iq.FU_type_0::SimdFloatSqrt              0      0.00%     66.70% # Type of FU issued
457system.cpu.iq.FU_type_0::MemRead            435424012     23.80%     90.50% # Type of FU issued
458system.cpu.iq.FU_type_0::MemWrite           173686212      9.50%    100.00% # Type of FU issued
459system.cpu.iq.FU_type_0::IprAccess                  0      0.00%    100.00% # Type of FU issued
460system.cpu.iq.FU_type_0::InstPrefetch               0      0.00%    100.00% # Type of FU issued
461system.cpu.iq.FU_type_0::total             1829137533                       # Type of FU issued
462system.cpu.iq.rate                           2.006886                       # Inst issue rate
463system.cpu.iq.fu_busy_cnt                    26638041                       # FU busy when requested
464system.cpu.iq.fu_busy_rate                   0.014563                       # FU busy rate (busy events/executed inst)
465system.cpu.iq.int_inst_queue_reads         4596535787                       # Number of integer instruction queue reads
466system.cpu.iq.int_inst_queue_writes        2696900293                       # Number of integer instruction queue writes
467system.cpu.iq.int_inst_queue_wakeup_accesses   1799537822                       # Number of integer instruction queue wakeup accesses
468system.cpu.iq.fp_inst_queue_reads               31975                       # Number of floating instruction queue reads
469system.cpu.iq.fp_inst_queue_writes              69902                       # Number of floating instruction queue writes
470system.cpu.iq.fp_inst_queue_wakeup_accesses         6901                       # Number of floating instruction queue wakeup accesses
471system.cpu.iq.int_alu_accesses             1853040947                       # Number of integer alu accesses
472system.cpu.iq.fp_alu_accesses                   14852                       # Number of floating point alu accesses
473system.cpu.iew.lsq.thread0.forwLoads        185563330                       # Number of loads that had data forwarded from stores
474system.cpu.iew.lsq.thread0.invAddrLoads             0                       # Number of loads ignored due to an invalid address
475system.cpu.iew.lsq.thread0.squashedLoads    146635930                       # Number of loads squashed
476system.cpu.iew.lsq.thread0.ignoredResponses       210802                       # Number of memory responses ignored because the instruction is squashed
477system.cpu.iew.lsq.thread0.memOrderViolation       388472                       # Number of memory ordering violations
478system.cpu.iew.lsq.thread0.squashedStores     61284943                       # Number of stores squashed
479system.cpu.iew.lsq.thread0.invAddrSwpfs             0                       # Number of software prefetches ignored due to an invalid address
480system.cpu.iew.lsq.thread0.blockedLoads             0                       # Number of blocked loads due to partial load-store forwarding
481system.cpu.iew.lsq.thread0.rescheduledLoads        18850                       # Number of loads that were rescheduled
482system.cpu.iew.lsq.thread0.cacheBlocked           952                       # Number of times an access to memory failed due to the cache being blocked
483system.cpu.iew.iewIdleCycles                        0                       # Number of cycles IEW is idle
484system.cpu.iew.iewSquashCycles               10118455                       # Number of cycles IEW is squashing
485system.cpu.iew.iewBlockCycles               169584093                       # Number of cycles IEW is blocking
486system.cpu.iew.iewUnblockCycles              10386937                       # Number of cycles IEW is unblocking
487system.cpu.iew.iewDispatchedInsts          2112812561                       # Number of instructions dispatched to IQ
488system.cpu.iew.iewDispSquashedInsts            394512                       # Number of squashed instructions skipped by dispatch
489system.cpu.iew.iewDispLoadInsts             530738087                       # Number of dispatched load instructions
490system.cpu.iew.iewDispStoreInsts            210445129                       # Number of dispatched store instructions
491system.cpu.iew.iewDispNonSpecInsts               7053                       # Number of dispatched non-speculative instructions
492system.cpu.iew.iewIQFullEvents                4503089                       # Number of times the IQ has become full, causing a stall
493system.cpu.iew.iewLSQFullEvents               3731660                       # Number of times the LSQ has become full, causing a stall
494system.cpu.iew.memOrderViolationEvents         388472                       # Number of memory order violations
495system.cpu.iew.predictedTakenIncorrect        5744189                       # Number of branches that were predicted taken incorrectly
496system.cpu.iew.predictedNotTakenIncorrect      4593759                       # Number of branches that were predicted not taken incorrectly
497system.cpu.iew.branchMispredicts             10337948                       # Number of branch mispredicts detected at execute
498system.cpu.iew.iewExecutedInsts            1808033307                       # Number of executed instructions
499system.cpu.iew.iewExecLoadInsts             429361199                       # Number of load instructions executed
500system.cpu.iew.iewExecSquashedInsts          21104226                       # Number of squashed instructions skipped in execute
501system.cpu.iew.exec_swp                             0                       # number of swp insts executed
502system.cpu.iew.exec_nop                             0                       # number of nop insts executed
503system.cpu.iew.exec_refs                    599489274                       # number of memory reference insts executed
504system.cpu.iew.exec_branches                171937546                       # Number of branches executed
505system.cpu.iew.exec_stores                  170128075                       # Number of stores executed
506system.cpu.iew.exec_rate                     1.983731                       # Inst execution rate
507system.cpu.iew.wb_sent                     1804836297                       # cumulative count of insts sent to commit
508system.cpu.iew.wb_count                    1799544723                       # cumulative count of insts written-back
509system.cpu.iew.wb_producers                1369264226                       # num instructions producing a value
510system.cpu.iew.wb_consumers                2092761334                       # num instructions consuming a value
511system.cpu.iew.wb_penalized                         0                       # number of instrctions required to write to 'other' IQ
512system.cpu.iew.wb_rate                       1.974418                       # insts written-back per cycle
513system.cpu.iew.wb_fanout                     0.654286                       # average fanout of values written-back
514system.cpu.iew.wb_penalized_rate                    0                       # fraction of instructions written-back that wrote to 'other' IQ
515system.cpu.commit.commitSquashedInsts       584053108                       # The number of squashed insts skipped by commit
516system.cpu.commit.commitNonSpecStalls             552                       # The number of times commit has been forced to stall to communicate backwards
517system.cpu.commit.branchMispredicts           9837261                       # The number of times a branch was mispredicted
518system.cpu.commit.committed_per_cycle::samples    832077003                       # Number of insts commited each cycle
519system.cpu.commit.committed_per_cycle::mean     1.837557                       # Number of insts commited each cycle
520system.cpu.commit.committed_per_cycle::stdev     2.497071                       # Number of insts commited each cycle
521system.cpu.commit.committed_per_cycle::underflows            0      0.00%      0.00% # Number of insts commited each cycle
522system.cpu.commit.committed_per_cycle::0    362943344     43.62%     43.62% # Number of insts commited each cycle
523system.cpu.commit.committed_per_cycle::1    175693429     21.12%     64.73% # Number of insts commited each cycle
524system.cpu.commit.committed_per_cycle::2     57310072      6.89%     71.62% # Number of insts commited each cycle
525system.cpu.commit.committed_per_cycle::3     86390127     10.38%     82.00% # Number of insts commited each cycle
526system.cpu.commit.committed_per_cycle::4     27179123      3.27%     85.27% # Number of insts commited each cycle
527system.cpu.commit.committed_per_cycle::5     27109381      3.26%     88.53% # Number of insts commited each cycle
528system.cpu.commit.committed_per_cycle::6      9762579      1.17%     89.70% # Number of insts commited each cycle
529system.cpu.commit.committed_per_cycle::7      8845708      1.06%     90.76% # Number of insts commited each cycle
530system.cpu.commit.committed_per_cycle::8     76843240      9.24%    100.00% # Number of insts commited each cycle
531system.cpu.commit.committed_per_cycle::overflows            0      0.00%    100.00% # Number of insts commited each cycle
532system.cpu.commit.committed_per_cycle::min_value            0                       # Number of insts commited each cycle
533system.cpu.commit.committed_per_cycle::max_value            8                       # Number of insts commited each cycle
534system.cpu.commit.committed_per_cycle::total    832077003                       # Number of insts commited each cycle
535system.cpu.commit.committedInsts            826877109                       # Number of instructions committed
536system.cpu.commit.committedOps             1528988701                       # Number of ops (including micro ops) committed
537system.cpu.commit.swp_count                         0                       # Number of s/w prefetches committed
538system.cpu.commit.refs                      533262343                       # Number of memory references committed
539system.cpu.commit.loads                     384102157                       # Number of loads committed
540system.cpu.commit.membars                           0                       # Number of memory barriers committed
541system.cpu.commit.branches                  149758583                       # Number of branches committed
542system.cpu.commit.fp_insts                          0                       # Number of committed floating point instructions.
543system.cpu.commit.int_insts                1526605509                       # Number of committed integer instructions.
544system.cpu.commit.function_calls             17673145                       # Number of function calls committed.
545system.cpu.commit.op_class_0::No_OpClass      1819099      0.12%      0.12% # Class of committed instruction
546system.cpu.commit.op_class_0::IntAlu        989721889     64.73%     64.85% # Class of committed instruction
547system.cpu.commit.op_class_0::IntMult          306834      0.02%     64.87% # Class of committed instruction
548system.cpu.commit.op_class_0::IntDiv          3878536      0.25%     65.12% # Class of committed instruction
549system.cpu.commit.op_class_0::FloatAdd              0      0.00%     65.12% # Class of committed instruction
550system.cpu.commit.op_class_0::FloatCmp              0      0.00%     65.12% # Class of committed instruction
551system.cpu.commit.op_class_0::FloatCvt              0      0.00%     65.12% # Class of committed instruction
552system.cpu.commit.op_class_0::FloatMult             0      0.00%     65.12% # Class of committed instruction
553system.cpu.commit.op_class_0::FloatDiv              0      0.00%     65.12% # Class of committed instruction
554system.cpu.commit.op_class_0::FloatSqrt             0      0.00%     65.12% # Class of committed instruction
555system.cpu.commit.op_class_0::SimdAdd               0      0.00%     65.12% # Class of committed instruction
556system.cpu.commit.op_class_0::SimdAddAcc            0      0.00%     65.12% # Class of committed instruction
557system.cpu.commit.op_class_0::SimdAlu               0      0.00%     65.12% # Class of committed instruction
558system.cpu.commit.op_class_0::SimdCmp               0      0.00%     65.12% # Class of committed instruction
559system.cpu.commit.op_class_0::SimdCvt               0      0.00%     65.12% # Class of committed instruction
560system.cpu.commit.op_class_0::SimdMisc              0      0.00%     65.12% # Class of committed instruction
561system.cpu.commit.op_class_0::SimdMult              0      0.00%     65.12% # Class of committed instruction
562system.cpu.commit.op_class_0::SimdMultAcc            0      0.00%     65.12% # Class of committed instruction
563system.cpu.commit.op_class_0::SimdShift             0      0.00%     65.12% # Class of committed instruction
564system.cpu.commit.op_class_0::SimdShiftAcc            0      0.00%     65.12% # Class of committed instruction
565system.cpu.commit.op_class_0::SimdSqrt              0      0.00%     65.12% # Class of committed instruction
566system.cpu.commit.op_class_0::SimdFloatAdd            0      0.00%     65.12% # Class of committed instruction
567system.cpu.commit.op_class_0::SimdFloatAlu            0      0.00%     65.12% # Class of committed instruction
568system.cpu.commit.op_class_0::SimdFloatCmp            0      0.00%     65.12% # Class of committed instruction
569system.cpu.commit.op_class_0::SimdFloatCvt            0      0.00%     65.12% # Class of committed instruction
570system.cpu.commit.op_class_0::SimdFloatDiv            0      0.00%     65.12% # Class of committed instruction
571system.cpu.commit.op_class_0::SimdFloatMisc            0      0.00%     65.12% # Class of committed instruction
572system.cpu.commit.op_class_0::SimdFloatMult            0      0.00%     65.12% # Class of committed instruction
573system.cpu.commit.op_class_0::SimdFloatMultAcc            0      0.00%     65.12% # Class of committed instruction
574system.cpu.commit.op_class_0::SimdFloatSqrt            0      0.00%     65.12% # Class of committed instruction
575system.cpu.commit.op_class_0::MemRead       384102157     25.12%     90.24% # Class of committed instruction
576system.cpu.commit.op_class_0::MemWrite      149160186      9.76%    100.00% # Class of committed instruction
577system.cpu.commit.op_class_0::IprAccess             0      0.00%    100.00% # Class of committed instruction
578system.cpu.commit.op_class_0::InstPrefetch            0      0.00%    100.00% # Class of committed instruction
579system.cpu.commit.op_class_0::total        1528988701                       # Class of committed instruction
580system.cpu.commit.bw_lim_events              76843240                       # number cycles where commit BW limit reached
581system.cpu.rob.rob_reads                   2868275572                       # The number of ROB reads
582system.cpu.rob.rob_writes                  4305421890                       # The number of ROB writes
583system.cpu.timesIdled                            2629                       # Number of times that the entire CPU went into an idle state and unscheduled itself
584system.cpu.idleCycles                          202290                       # Total number of cycles that the CPU has spent unscheduled due to idling
585system.cpu.committedInsts                   826877109                       # Number of Instructions Simulated
586system.cpu.committedOps                    1528988701                       # Number of Ops (including micro ops) Simulated
587system.cpu.cpi                               1.102256                       # CPI: Cycles Per Instruction
588system.cpu.cpi_total                         1.102256                       # CPI: Total CPI of All Threads
589system.cpu.ipc                               0.907230                       # IPC: Instructions Per Cycle
590system.cpu.ipc_total                         0.907230                       # IPC: Total IPC of All Threads
591system.cpu.int_regfile_reads               2763463473                       # number of integer regfile reads
592system.cpu.int_regfile_writes              1467615781                       # number of integer regfile writes
593system.cpu.fp_regfile_reads                      7179                       # number of floating regfile reads
594system.cpu.fp_regfile_writes                      441                       # number of floating regfile writes
595system.cpu.cc_regfile_reads                 600951276                       # number of cc regfile reads
596system.cpu.cc_regfile_writes                409693961                       # number of cc regfile writes
597system.cpu.misc_regfile_reads               991720731                       # number of misc regfile reads
598system.cpu.misc_regfile_writes                      1                       # number of misc regfile writes
599system.cpu.dcache.tags.replacements           2532518                       # number of replacements
600system.cpu.dcache.tags.tagsinuse          4088.661230                       # Cycle average of tags in use
601system.cpu.dcache.tags.total_refs           388324970                       # Total number of references to valid blocks.
602system.cpu.dcache.tags.sampled_refs           2536614                       # Sample count of references to valid blocks.
603system.cpu.dcache.tags.avg_refs            153.087924                       # Average number of references to valid blocks.
604system.cpu.dcache.tags.warmup_cycle        1688557250                       # Cycle when the warmup percentage was hit.
605system.cpu.dcache.tags.occ_blocks::cpu.data  4088.661230                       # Average occupied blocks per requestor
606system.cpu.dcache.tags.occ_percent::cpu.data     0.998208                       # Average percentage of cache occupancy
607system.cpu.dcache.tags.occ_percent::total     0.998208                       # Average percentage of cache occupancy
608system.cpu.dcache.tags.occ_task_id_blocks::1024         4096                       # Occupied blocks per task id
609system.cpu.dcache.tags.age_task_id_blocks_1024::0           25                       # Occupied blocks per task id
610system.cpu.dcache.tags.age_task_id_blocks_1024::1           21                       # Occupied blocks per task id
611system.cpu.dcache.tags.age_task_id_blocks_1024::2          783                       # Occupied blocks per task id
612system.cpu.dcache.tags.age_task_id_blocks_1024::3         3267                       # Occupied blocks per task id
613system.cpu.dcache.tags.occ_task_id_percent::1024            1                       # Percentage of cache occupancy per task id
614system.cpu.dcache.tags.tag_accesses         785768584                       # Number of tag accesses
615system.cpu.dcache.tags.data_accesses        785768584                       # Number of data accesses
616system.cpu.dcache.ReadReq_hits::cpu.data    239673208                       # number of ReadReq hits
617system.cpu.dcache.ReadReq_hits::total       239673208                       # number of ReadReq hits
618system.cpu.dcache.WriteReq_hits::cpu.data    148177372                       # number of WriteReq hits
619system.cpu.dcache.WriteReq_hits::total      148177372                       # number of WriteReq hits
620system.cpu.dcache.demand_hits::cpu.data     387850580                       # number of demand (read+write) hits
621system.cpu.dcache.demand_hits::total        387850580                       # number of demand (read+write) hits
622system.cpu.dcache.overall_hits::cpu.data    387850580                       # number of overall hits
623system.cpu.dcache.overall_hits::total       387850580                       # number of overall hits
624system.cpu.dcache.ReadReq_misses::cpu.data      2782575                       # number of ReadReq misses
625system.cpu.dcache.ReadReq_misses::total       2782575                       # number of ReadReq misses
626system.cpu.dcache.WriteReq_misses::cpu.data       982830                       # number of WriteReq misses
627system.cpu.dcache.WriteReq_misses::total       982830                       # number of WriteReq misses
628system.cpu.dcache.demand_misses::cpu.data      3765405                       # number of demand (read+write) misses
629system.cpu.dcache.demand_misses::total        3765405                       # number of demand (read+write) misses
630system.cpu.dcache.overall_misses::cpu.data      3765405                       # number of overall misses
631system.cpu.dcache.overall_misses::total       3765405                       # number of overall misses
632system.cpu.dcache.ReadReq_miss_latency::cpu.data  60028359597                       # number of ReadReq miss cycles
633system.cpu.dcache.ReadReq_miss_latency::total  60028359597                       # number of ReadReq miss cycles
634system.cpu.dcache.WriteReq_miss_latency::cpu.data  31203952015                       # number of WriteReq miss cycles
635system.cpu.dcache.WriteReq_miss_latency::total  31203952015                       # number of WriteReq miss cycles
636system.cpu.dcache.demand_miss_latency::cpu.data  91232311612                       # number of demand (read+write) miss cycles
637system.cpu.dcache.demand_miss_latency::total  91232311612                       # number of demand (read+write) miss cycles
638system.cpu.dcache.overall_miss_latency::cpu.data  91232311612                       # number of overall miss cycles
639system.cpu.dcache.overall_miss_latency::total  91232311612                       # number of overall miss cycles
640system.cpu.dcache.ReadReq_accesses::cpu.data    242455783                       # number of ReadReq accesses(hits+misses)
641system.cpu.dcache.ReadReq_accesses::total    242455783                       # number of ReadReq accesses(hits+misses)
642system.cpu.dcache.WriteReq_accesses::cpu.data    149160202                       # number of WriteReq accesses(hits+misses)
643system.cpu.dcache.WriteReq_accesses::total    149160202                       # number of WriteReq accesses(hits+misses)
644system.cpu.dcache.demand_accesses::cpu.data    391615985                       # number of demand (read+write) accesses
645system.cpu.dcache.demand_accesses::total    391615985                       # number of demand (read+write) accesses
646system.cpu.dcache.overall_accesses::cpu.data    391615985                       # number of overall (read+write) accesses
647system.cpu.dcache.overall_accesses::total    391615985                       # number of overall (read+write) accesses
648system.cpu.dcache.ReadReq_miss_rate::cpu.data     0.011477                       # miss rate for ReadReq accesses
649system.cpu.dcache.ReadReq_miss_rate::total     0.011477                       # miss rate for ReadReq accesses
650system.cpu.dcache.WriteReq_miss_rate::cpu.data     0.006589                       # miss rate for WriteReq accesses
651system.cpu.dcache.WriteReq_miss_rate::total     0.006589                       # miss rate for WriteReq accesses
652system.cpu.dcache.demand_miss_rate::cpu.data     0.009615                       # miss rate for demand accesses
653system.cpu.dcache.demand_miss_rate::total     0.009615                       # miss rate for demand accesses
654system.cpu.dcache.overall_miss_rate::cpu.data     0.009615                       # miss rate for overall accesses
655system.cpu.dcache.overall_miss_rate::total     0.009615                       # miss rate for overall accesses
656system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 21572.952965                       # average ReadReq miss latency
657system.cpu.dcache.ReadReq_avg_miss_latency::total 21572.952965                       # average ReadReq miss latency
658system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 31749.083784                       # average WriteReq miss latency
659system.cpu.dcache.WriteReq_avg_miss_latency::total 31749.083784                       # average WriteReq miss latency
660system.cpu.dcache.demand_avg_miss_latency::cpu.data 24229.083355                       # average overall miss latency
661system.cpu.dcache.demand_avg_miss_latency::total 24229.083355                       # average overall miss latency
662system.cpu.dcache.overall_avg_miss_latency::cpu.data 24229.083355                       # average overall miss latency
663system.cpu.dcache.overall_avg_miss_latency::total 24229.083355                       # average overall miss latency
664system.cpu.dcache.blocked_cycles::no_mshrs        10901                       # number of cycles access was blocked
665system.cpu.dcache.blocked_cycles::no_targets            5                       # number of cycles access was blocked
666system.cpu.dcache.blocked::no_mshrs              1090                       # number of cycles access was blocked
667system.cpu.dcache.blocked::no_targets               2                       # number of cycles access was blocked
668system.cpu.dcache.avg_blocked_cycles::no_mshrs    10.000917                       # average number of cycles each access was blocked
669system.cpu.dcache.avg_blocked_cycles::no_targets     2.500000                       # average number of cycles each access was blocked
670system.cpu.dcache.fast_writes                       0                       # number of fast writes performed
671system.cpu.dcache.cache_copies                      0                       # number of cache copies performed
672system.cpu.dcache.writebacks::writebacks      2331746                       # number of writebacks
673system.cpu.dcache.writebacks::total           2331746                       # number of writebacks
674system.cpu.dcache.ReadReq_mshr_hits::cpu.data      1016736                       # number of ReadReq MSHR hits
675system.cpu.dcache.ReadReq_mshr_hits::total      1016736                       # number of ReadReq MSHR hits
676system.cpu.dcache.WriteReq_mshr_hits::cpu.data        18354                       # number of WriteReq MSHR hits
677system.cpu.dcache.WriteReq_mshr_hits::total        18354                       # number of WriteReq MSHR hits
678system.cpu.dcache.demand_mshr_hits::cpu.data      1035090                       # number of demand (read+write) MSHR hits
679system.cpu.dcache.demand_mshr_hits::total      1035090                       # number of demand (read+write) MSHR hits
680system.cpu.dcache.overall_mshr_hits::cpu.data      1035090                       # number of overall MSHR hits
681system.cpu.dcache.overall_mshr_hits::total      1035090                       # number of overall MSHR hits
682system.cpu.dcache.ReadReq_mshr_misses::cpu.data      1765839                       # number of ReadReq MSHR misses
683system.cpu.dcache.ReadReq_mshr_misses::total      1765839                       # number of ReadReq MSHR misses
684system.cpu.dcache.WriteReq_mshr_misses::cpu.data       964476                       # number of WriteReq MSHR misses
685system.cpu.dcache.WriteReq_mshr_misses::total       964476                       # number of WriteReq MSHR misses
686system.cpu.dcache.demand_mshr_misses::cpu.data      2730315                       # number of demand (read+write) MSHR misses
687system.cpu.dcache.demand_mshr_misses::total      2730315                       # number of demand (read+write) MSHR misses
688system.cpu.dcache.overall_mshr_misses::cpu.data      2730315                       # number of overall MSHR misses
689system.cpu.dcache.overall_mshr_misses::total      2730315                       # number of overall MSHR misses
690system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data  32758208252                       # number of ReadReq MSHR miss cycles
691system.cpu.dcache.ReadReq_mshr_miss_latency::total  32758208252                       # number of ReadReq MSHR miss cycles
692system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data  29421929982                       # number of WriteReq MSHR miss cycles
693system.cpu.dcache.WriteReq_mshr_miss_latency::total  29421929982                       # number of WriteReq MSHR miss cycles
694system.cpu.dcache.demand_mshr_miss_latency::cpu.data  62180138234                       # number of demand (read+write) MSHR miss cycles
695system.cpu.dcache.demand_mshr_miss_latency::total  62180138234                       # number of demand (read+write) MSHR miss cycles
696system.cpu.dcache.overall_mshr_miss_latency::cpu.data  62180138234                       # number of overall MSHR miss cycles
697system.cpu.dcache.overall_mshr_miss_latency::total  62180138234                       # number of overall MSHR miss cycles
698system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data     0.007283                       # mshr miss rate for ReadReq accesses
699system.cpu.dcache.ReadReq_mshr_miss_rate::total     0.007283                       # mshr miss rate for ReadReq accesses
700system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data     0.006466                       # mshr miss rate for WriteReq accesses
701system.cpu.dcache.WriteReq_mshr_miss_rate::total     0.006466                       # mshr miss rate for WriteReq accesses
702system.cpu.dcache.demand_mshr_miss_rate::cpu.data     0.006972                       # mshr miss rate for demand accesses
703system.cpu.dcache.demand_mshr_miss_rate::total     0.006972                       # mshr miss rate for demand accesses
704system.cpu.dcache.overall_mshr_miss_rate::cpu.data     0.006972                       # mshr miss rate for overall accesses
705system.cpu.dcache.overall_mshr_miss_rate::total     0.006972                       # mshr miss rate for overall accesses
706system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 18551.073032                       # average ReadReq mshr miss latency
707system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 18551.073032                       # average ReadReq mshr miss latency
708system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 30505.611318                       # average WriteReq mshr miss latency
709system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 30505.611318                       # average WriteReq mshr miss latency
710system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 22773.979645                       # average overall mshr miss latency
711system.cpu.dcache.demand_avg_mshr_miss_latency::total 22773.979645                       # average overall mshr miss latency
712system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 22773.979645                       # average overall mshr miss latency
713system.cpu.dcache.overall_avg_mshr_miss_latency::total 22773.979645                       # average overall mshr miss latency
714system.cpu.dcache.no_allocate_misses                0                       # Number of misses that were no-allocate
715system.cpu.icache.tags.replacements              7158                       # number of replacements
716system.cpu.icache.tags.tagsinuse          1086.852590                       # Cycle average of tags in use
717system.cpu.icache.tags.total_refs           180374777                       # Total number of references to valid blocks.
718system.cpu.icache.tags.sampled_refs              8766                       # Sample count of references to valid blocks.
719system.cpu.icache.tags.avg_refs          20576.634383                       # Average number of references to valid blocks.
720system.cpu.icache.tags.warmup_cycle                 0                       # Cycle when the warmup percentage was hit.
721system.cpu.icache.tags.occ_blocks::cpu.inst  1086.852590                       # Average occupied blocks per requestor
722system.cpu.icache.tags.occ_percent::cpu.inst     0.530690                       # Average percentage of cache occupancy
723system.cpu.icache.tags.occ_percent::total     0.530690                       # Average percentage of cache occupancy
724system.cpu.icache.tags.occ_task_id_blocks::1024         1608                       # Occupied blocks per task id
725system.cpu.icache.tags.age_task_id_blocks_1024::0           62                       # Occupied blocks per task id
726system.cpu.icache.tags.age_task_id_blocks_1024::1           11                       # Occupied blocks per task id
727system.cpu.icache.tags.age_task_id_blocks_1024::2           56                       # Occupied blocks per task id
728system.cpu.icache.tags.age_task_id_blocks_1024::3          291                       # Occupied blocks per task id
729system.cpu.icache.tags.age_task_id_blocks_1024::4         1188                       # Occupied blocks per task id
730system.cpu.icache.tags.occ_task_id_percent::1024     0.785156                       # Percentage of cache occupancy per task id
731system.cpu.icache.tags.tag_accesses         361368535                       # Number of tag accesses
732system.cpu.icache.tags.data_accesses        361368535                       # Number of data accesses
733system.cpu.icache.ReadReq_hits::cpu.inst    180377818                       # number of ReadReq hits
734system.cpu.icache.ReadReq_hits::total       180377818                       # number of ReadReq hits
735system.cpu.icache.demand_hits::cpu.inst     180377818                       # number of demand (read+write) hits
736system.cpu.icache.demand_hits::total        180377818                       # number of demand (read+write) hits
737system.cpu.icache.overall_hits::cpu.inst    180377818                       # number of overall hits
738system.cpu.icache.overall_hits::total       180377818                       # number of overall hits
739system.cpu.icache.ReadReq_misses::cpu.inst       205146                       # number of ReadReq misses
740system.cpu.icache.ReadReq_misses::total        205146                       # number of ReadReq misses
741system.cpu.icache.demand_misses::cpu.inst       205146                       # number of demand (read+write) misses
742system.cpu.icache.demand_misses::total         205146                       # number of demand (read+write) misses
743system.cpu.icache.overall_misses::cpu.inst       205146                       # number of overall misses
744system.cpu.icache.overall_misses::total        205146                       # number of overall misses
745system.cpu.icache.ReadReq_miss_latency::cpu.inst   1309293240                       # number of ReadReq miss cycles
746system.cpu.icache.ReadReq_miss_latency::total   1309293240                       # number of ReadReq miss cycles
747system.cpu.icache.demand_miss_latency::cpu.inst   1309293240                       # number of demand (read+write) miss cycles
748system.cpu.icache.demand_miss_latency::total   1309293240                       # number of demand (read+write) miss cycles
749system.cpu.icache.overall_miss_latency::cpu.inst   1309293240                       # number of overall miss cycles
750system.cpu.icache.overall_miss_latency::total   1309293240                       # number of overall miss cycles
751system.cpu.icache.ReadReq_accesses::cpu.inst    180582964                       # number of ReadReq accesses(hits+misses)
752system.cpu.icache.ReadReq_accesses::total    180582964                       # number of ReadReq accesses(hits+misses)
753system.cpu.icache.demand_accesses::cpu.inst    180582964                       # number of demand (read+write) accesses
754system.cpu.icache.demand_accesses::total    180582964                       # number of demand (read+write) accesses
755system.cpu.icache.overall_accesses::cpu.inst    180582964                       # number of overall (read+write) accesses
756system.cpu.icache.overall_accesses::total    180582964                       # number of overall (read+write) accesses
757system.cpu.icache.ReadReq_miss_rate::cpu.inst     0.001136                       # miss rate for ReadReq accesses
758system.cpu.icache.ReadReq_miss_rate::total     0.001136                       # miss rate for ReadReq accesses
759system.cpu.icache.demand_miss_rate::cpu.inst     0.001136                       # miss rate for demand accesses
760system.cpu.icache.demand_miss_rate::total     0.001136                       # miss rate for demand accesses
761system.cpu.icache.overall_miss_rate::cpu.inst     0.001136                       # miss rate for overall accesses
762system.cpu.icache.overall_miss_rate::total     0.001136                       # miss rate for overall accesses
763system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst  6382.250885                       # average ReadReq miss latency
764system.cpu.icache.ReadReq_avg_miss_latency::total  6382.250885                       # average ReadReq miss latency
765system.cpu.icache.demand_avg_miss_latency::cpu.inst  6382.250885                       # average overall miss latency
766system.cpu.icache.demand_avg_miss_latency::total  6382.250885                       # average overall miss latency
767system.cpu.icache.overall_avg_miss_latency::cpu.inst  6382.250885                       # average overall miss latency
768system.cpu.icache.overall_avg_miss_latency::total  6382.250885                       # average overall miss latency
769system.cpu.icache.blocked_cycles::no_mshrs         1556                       # number of cycles access was blocked
770system.cpu.icache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
771system.cpu.icache.blocked::no_mshrs                23                       # number of cycles access was blocked
772system.cpu.icache.blocked::no_targets               0                       # number of cycles access was blocked
773system.cpu.icache.avg_blocked_cycles::no_mshrs    67.652174                       # average number of cycles each access was blocked
774system.cpu.icache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
775system.cpu.icache.fast_writes                       0                       # number of fast writes performed
776system.cpu.icache.cache_copies                      0                       # number of cache copies performed
777system.cpu.icache.ReadReq_mshr_hits::cpu.inst         2537                       # number of ReadReq MSHR hits
778system.cpu.icache.ReadReq_mshr_hits::total         2537                       # number of ReadReq MSHR hits
779system.cpu.icache.demand_mshr_hits::cpu.inst         2537                       # number of demand (read+write) MSHR hits
780system.cpu.icache.demand_mshr_hits::total         2537                       # number of demand (read+write) MSHR hits
781system.cpu.icache.overall_mshr_hits::cpu.inst         2537                       # number of overall MSHR hits
782system.cpu.icache.overall_mshr_hits::total         2537                       # number of overall MSHR hits
783system.cpu.icache.ReadReq_mshr_misses::cpu.inst       202609                       # number of ReadReq MSHR misses
784system.cpu.icache.ReadReq_mshr_misses::total       202609                       # number of ReadReq MSHR misses
785system.cpu.icache.demand_mshr_misses::cpu.inst       202609                       # number of demand (read+write) MSHR misses
786system.cpu.icache.demand_mshr_misses::total       202609                       # number of demand (read+write) MSHR misses
787system.cpu.icache.overall_mshr_misses::cpu.inst       202609                       # number of overall MSHR misses
788system.cpu.icache.overall_mshr_misses::total       202609                       # number of overall MSHR misses
789system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst    890830010                       # number of ReadReq MSHR miss cycles
790system.cpu.icache.ReadReq_mshr_miss_latency::total    890830010                       # number of ReadReq MSHR miss cycles
791system.cpu.icache.demand_mshr_miss_latency::cpu.inst    890830010                       # number of demand (read+write) MSHR miss cycles
792system.cpu.icache.demand_mshr_miss_latency::total    890830010                       # number of demand (read+write) MSHR miss cycles
793system.cpu.icache.overall_mshr_miss_latency::cpu.inst    890830010                       # number of overall MSHR miss cycles
794system.cpu.icache.overall_mshr_miss_latency::total    890830010                       # number of overall MSHR miss cycles
795system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst     0.001122                       # mshr miss rate for ReadReq accesses
796system.cpu.icache.ReadReq_mshr_miss_rate::total     0.001122                       # mshr miss rate for ReadReq accesses
797system.cpu.icache.demand_mshr_miss_rate::cpu.inst     0.001122                       # mshr miss rate for demand accesses
798system.cpu.icache.demand_mshr_miss_rate::total     0.001122                       # mshr miss rate for demand accesses
799system.cpu.icache.overall_mshr_miss_rate::cpu.inst     0.001122                       # mshr miss rate for overall accesses
800system.cpu.icache.overall_mshr_miss_rate::total     0.001122                       # mshr miss rate for overall accesses
801system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst  4396.793874                       # average ReadReq mshr miss latency
802system.cpu.icache.ReadReq_avg_mshr_miss_latency::total  4396.793874                       # average ReadReq mshr miss latency
803system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst  4396.793874                       # average overall mshr miss latency
804system.cpu.icache.demand_avg_mshr_miss_latency::total  4396.793874                       # average overall mshr miss latency
805system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst  4396.793874                       # average overall mshr miss latency
806system.cpu.icache.overall_avg_mshr_miss_latency::total  4396.793874                       # average overall mshr miss latency
807system.cpu.icache.no_allocate_misses                0                       # Number of misses that were no-allocate
808system.cpu.l2cache.tags.replacements           354201                       # number of replacements
809system.cpu.l2cache.tags.tagsinuse        29695.160220                       # Cycle average of tags in use
810system.cpu.l2cache.tags.total_refs            3700802                       # Total number of references to valid blocks.
811system.cpu.l2cache.tags.sampled_refs           386532                       # Sample count of references to valid blocks.
812system.cpu.l2cache.tags.avg_refs             9.574374                       # Average number of references to valid blocks.
813system.cpu.l2cache.tags.warmup_cycle     197848612000                       # Cycle when the warmup percentage was hit.
814system.cpu.l2cache.tags.occ_blocks::writebacks 21110.060927                       # Average occupied blocks per requestor
815system.cpu.l2cache.tags.occ_blocks::cpu.inst   253.708059                       # Average occupied blocks per requestor
816system.cpu.l2cache.tags.occ_blocks::cpu.data  8331.391234                       # Average occupied blocks per requestor
817system.cpu.l2cache.tags.occ_percent::writebacks     0.644228                       # Average percentage of cache occupancy
818system.cpu.l2cache.tags.occ_percent::cpu.inst     0.007743                       # Average percentage of cache occupancy
819system.cpu.l2cache.tags.occ_percent::cpu.data     0.254254                       # Average percentage of cache occupancy
820system.cpu.l2cache.tags.occ_percent::total     0.906224                       # Average percentage of cache occupancy
821system.cpu.l2cache.tags.occ_task_id_blocks::1024        32331                       # Occupied blocks per task id
822system.cpu.l2cache.tags.age_task_id_blocks_1024::0           80                       # Occupied blocks per task id
823system.cpu.l2cache.tags.age_task_id_blocks_1024::2          224                       # Occupied blocks per task id
824system.cpu.l2cache.tags.age_task_id_blocks_1024::3        11729                       # Occupied blocks per task id
825system.cpu.l2cache.tags.age_task_id_blocks_1024::4        20298                       # Occupied blocks per task id
826system.cpu.l2cache.tags.occ_task_id_percent::1024     0.986664                       # Percentage of cache occupancy per task id
827system.cpu.l2cache.tags.tag_accesses         41726644                       # Number of tag accesses
828system.cpu.l2cache.tags.data_accesses        41726644                       # Number of data accesses
829system.cpu.l2cache.ReadReq_hits::cpu.inst         5259                       # number of ReadReq hits
830system.cpu.l2cache.ReadReq_hits::cpu.data      1589230                       # number of ReadReq hits
831system.cpu.l2cache.ReadReq_hits::total        1594489                       # number of ReadReq hits
832system.cpu.l2cache.Writeback_hits::writebacks      2331746                       # number of Writeback hits
833system.cpu.l2cache.Writeback_hits::total      2331746                       # number of Writeback hits
834system.cpu.l2cache.UpgradeReq_hits::cpu.data         1880                       # number of UpgradeReq hits
835system.cpu.l2cache.UpgradeReq_hits::total         1880                       # number of UpgradeReq hits
836system.cpu.l2cache.ReadExReq_hits::cpu.data       563997                       # number of ReadExReq hits
837system.cpu.l2cache.ReadExReq_hits::total       563997                       # number of ReadExReq hits
838system.cpu.l2cache.demand_hits::cpu.inst         5259                       # number of demand (read+write) hits
839system.cpu.l2cache.demand_hits::cpu.data      2153227                       # number of demand (read+write) hits
840system.cpu.l2cache.demand_hits::total         2158486                       # number of demand (read+write) hits
841system.cpu.l2cache.overall_hits::cpu.inst         5259                       # number of overall hits
842system.cpu.l2cache.overall_hits::cpu.data      2153227                       # number of overall hits
843system.cpu.l2cache.overall_hits::total        2158486                       # number of overall hits
844system.cpu.l2cache.ReadReq_misses::cpu.inst         3532                       # number of ReadReq misses
845system.cpu.l2cache.ReadReq_misses::cpu.data       176392                       # number of ReadReq misses
846system.cpu.l2cache.ReadReq_misses::total       179924                       # number of ReadReq misses
847system.cpu.l2cache.UpgradeReq_misses::cpu.data       191821                       # number of UpgradeReq misses
848system.cpu.l2cache.UpgradeReq_misses::total       191821                       # number of UpgradeReq misses
849system.cpu.l2cache.ReadExReq_misses::cpu.data       206995                       # number of ReadExReq misses
850system.cpu.l2cache.ReadExReq_misses::total       206995                       # number of ReadExReq misses
851system.cpu.l2cache.demand_misses::cpu.inst         3532                       # number of demand (read+write) misses
852system.cpu.l2cache.demand_misses::cpu.data       383387                       # number of demand (read+write) misses
853system.cpu.l2cache.demand_misses::total        386919                       # number of demand (read+write) misses
854system.cpu.l2cache.overall_misses::cpu.inst         3532                       # number of overall misses
855system.cpu.l2cache.overall_misses::cpu.data       383387                       # number of overall misses
856system.cpu.l2cache.overall_misses::total       386919                       # number of overall misses
857system.cpu.l2cache.ReadReq_miss_latency::cpu.inst    291122000                       # number of ReadReq miss cycles
858system.cpu.l2cache.ReadReq_miss_latency::cpu.data  14268096000                       # number of ReadReq miss cycles
859system.cpu.l2cache.ReadReq_miss_latency::total  14559218000                       # number of ReadReq miss cycles
860system.cpu.l2cache.UpgradeReq_miss_latency::cpu.data     13253076                       # number of UpgradeReq miss cycles
861system.cpu.l2cache.UpgradeReq_miss_latency::total     13253076                       # number of UpgradeReq miss cycles
862system.cpu.l2cache.ReadExReq_miss_latency::cpu.data  16447945218                       # number of ReadExReq miss cycles
863system.cpu.l2cache.ReadExReq_miss_latency::total  16447945218                       # number of ReadExReq miss cycles
864system.cpu.l2cache.demand_miss_latency::cpu.inst    291122000                       # number of demand (read+write) miss cycles
865system.cpu.l2cache.demand_miss_latency::cpu.data  30716041218                       # number of demand (read+write) miss cycles
866system.cpu.l2cache.demand_miss_latency::total  31007163218                       # number of demand (read+write) miss cycles
867system.cpu.l2cache.overall_miss_latency::cpu.inst    291122000                       # number of overall miss cycles
868system.cpu.l2cache.overall_miss_latency::cpu.data  30716041218                       # number of overall miss cycles
869system.cpu.l2cache.overall_miss_latency::total  31007163218                       # number of overall miss cycles
870system.cpu.l2cache.ReadReq_accesses::cpu.inst         8791                       # number of ReadReq accesses(hits+misses)
871system.cpu.l2cache.ReadReq_accesses::cpu.data      1765622                       # number of ReadReq accesses(hits+misses)
872system.cpu.l2cache.ReadReq_accesses::total      1774413                       # number of ReadReq accesses(hits+misses)
873system.cpu.l2cache.Writeback_accesses::writebacks      2331746                       # number of Writeback accesses(hits+misses)
874system.cpu.l2cache.Writeback_accesses::total      2331746                       # number of Writeback accesses(hits+misses)
875system.cpu.l2cache.UpgradeReq_accesses::cpu.data       193701                       # number of UpgradeReq accesses(hits+misses)
876system.cpu.l2cache.UpgradeReq_accesses::total       193701                       # number of UpgradeReq accesses(hits+misses)
877system.cpu.l2cache.ReadExReq_accesses::cpu.data       770992                       # number of ReadExReq accesses(hits+misses)
878system.cpu.l2cache.ReadExReq_accesses::total       770992                       # number of ReadExReq accesses(hits+misses)
879system.cpu.l2cache.demand_accesses::cpu.inst         8791                       # number of demand (read+write) accesses
880system.cpu.l2cache.demand_accesses::cpu.data      2536614                       # number of demand (read+write) accesses
881system.cpu.l2cache.demand_accesses::total      2545405                       # number of demand (read+write) accesses
882system.cpu.l2cache.overall_accesses::cpu.inst         8791                       # number of overall (read+write) accesses
883system.cpu.l2cache.overall_accesses::cpu.data      2536614                       # number of overall (read+write) accesses
884system.cpu.l2cache.overall_accesses::total      2545405                       # number of overall (read+write) accesses
885system.cpu.l2cache.ReadReq_miss_rate::cpu.inst     0.401775                       # miss rate for ReadReq accesses
886system.cpu.l2cache.ReadReq_miss_rate::cpu.data     0.099904                       # miss rate for ReadReq accesses
887system.cpu.l2cache.ReadReq_miss_rate::total     0.101399                       # miss rate for ReadReq accesses
888system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data     0.990294                       # miss rate for UpgradeReq accesses
889system.cpu.l2cache.UpgradeReq_miss_rate::total     0.990294                       # miss rate for UpgradeReq accesses
890system.cpu.l2cache.ReadExReq_miss_rate::cpu.data     0.268479                       # miss rate for ReadExReq accesses
891system.cpu.l2cache.ReadExReq_miss_rate::total     0.268479                       # miss rate for ReadExReq accesses
892system.cpu.l2cache.demand_miss_rate::cpu.inst     0.401775                       # miss rate for demand accesses
893system.cpu.l2cache.demand_miss_rate::cpu.data     0.151141                       # miss rate for demand accesses
894system.cpu.l2cache.demand_miss_rate::total     0.152007                       # miss rate for demand accesses
895system.cpu.l2cache.overall_miss_rate::cpu.inst     0.401775                       # miss rate for overall accesses
896system.cpu.l2cache.overall_miss_rate::cpu.data     0.151141                       # miss rate for overall accesses
897system.cpu.l2cache.overall_miss_rate::total     0.152007                       # miss rate for overall accesses
898system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 82424.122310                       # average ReadReq miss latency
899system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 80888.566375                       # average ReadReq miss latency
900system.cpu.l2cache.ReadReq_avg_miss_latency::total 80918.710122                       # average ReadReq miss latency
901system.cpu.l2cache.UpgradeReq_avg_miss_latency::cpu.data    69.090850                       # average UpgradeReq miss latency
902system.cpu.l2cache.UpgradeReq_avg_miss_latency::total    69.090850                       # average UpgradeReq miss latency
903system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 79460.591889                       # average ReadExReq miss latency
904system.cpu.l2cache.ReadExReq_avg_miss_latency::total 79460.591889                       # average ReadExReq miss latency
905system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 82424.122310                       # average overall miss latency
906system.cpu.l2cache.demand_avg_miss_latency::cpu.data 80117.586715                       # average overall miss latency
907system.cpu.l2cache.demand_avg_miss_latency::total 80138.641984                       # average overall miss latency
908system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 82424.122310                       # average overall miss latency
909system.cpu.l2cache.overall_avg_miss_latency::cpu.data 80117.586715                       # average overall miss latency
910system.cpu.l2cache.overall_avg_miss_latency::total 80138.641984                       # average overall miss latency
911system.cpu.l2cache.blocked_cycles::no_mshrs            0                       # number of cycles access was blocked
912system.cpu.l2cache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
913system.cpu.l2cache.blocked::no_mshrs                0                       # number of cycles access was blocked
914system.cpu.l2cache.blocked::no_targets              0                       # number of cycles access was blocked
915system.cpu.l2cache.avg_blocked_cycles::no_mshrs          nan                       # average number of cycles each access was blocked
916system.cpu.l2cache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
917system.cpu.l2cache.fast_writes                      0                       # number of fast writes performed
918system.cpu.l2cache.cache_copies                     0                       # number of cache copies performed
919system.cpu.l2cache.writebacks::writebacks       293991                       # number of writebacks
920system.cpu.l2cache.writebacks::total           293991                       # number of writebacks
921system.cpu.l2cache.ReadReq_mshr_hits::cpu.inst            1                       # number of ReadReq MSHR hits
922system.cpu.l2cache.ReadReq_mshr_hits::total            1                       # number of ReadReq MSHR hits
923system.cpu.l2cache.demand_mshr_hits::cpu.inst            1                       # number of demand (read+write) MSHR hits
924system.cpu.l2cache.demand_mshr_hits::total            1                       # number of demand (read+write) MSHR hits
925system.cpu.l2cache.overall_mshr_hits::cpu.inst            1                       # number of overall MSHR hits
926system.cpu.l2cache.overall_mshr_hits::total            1                       # number of overall MSHR hits
927system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst         3531                       # number of ReadReq MSHR misses
928system.cpu.l2cache.ReadReq_mshr_misses::cpu.data       176392                       # number of ReadReq MSHR misses
929system.cpu.l2cache.ReadReq_mshr_misses::total       179923                       # number of ReadReq MSHR misses
930system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data       191821                       # number of UpgradeReq MSHR misses
931system.cpu.l2cache.UpgradeReq_mshr_misses::total       191821                       # number of UpgradeReq MSHR misses
932system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data       206995                       # number of ReadExReq MSHR misses
933system.cpu.l2cache.ReadExReq_mshr_misses::total       206995                       # number of ReadExReq MSHR misses
934system.cpu.l2cache.demand_mshr_misses::cpu.inst         3531                       # number of demand (read+write) MSHR misses
935system.cpu.l2cache.demand_mshr_misses::cpu.data       383387                       # number of demand (read+write) MSHR misses
936system.cpu.l2cache.demand_mshr_misses::total       386918                       # number of demand (read+write) MSHR misses
937system.cpu.l2cache.overall_mshr_misses::cpu.inst         3531                       # number of overall MSHR misses
938system.cpu.l2cache.overall_mshr_misses::cpu.data       383387                       # number of overall MSHR misses
939system.cpu.l2cache.overall_mshr_misses::total       386918                       # number of overall MSHR misses
940system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst    246937500                       # number of ReadReq MSHR miss cycles
941system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data  12060771500                       # number of ReadReq MSHR miss cycles
942system.cpu.l2cache.ReadReq_mshr_miss_latency::total  12307709000                       # number of ReadReq MSHR miss cycles
943system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data   3460977638                       # number of UpgradeReq MSHR miss cycles
944system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total   3460977638                       # number of UpgradeReq MSHR miss cycles
945system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data  13859464782                       # number of ReadExReq MSHR miss cycles
946system.cpu.l2cache.ReadExReq_mshr_miss_latency::total  13859464782                       # number of ReadExReq MSHR miss cycles
947system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst    246937500                       # number of demand (read+write) MSHR miss cycles
948system.cpu.l2cache.demand_mshr_miss_latency::cpu.data  25920236282                       # number of demand (read+write) MSHR miss cycles
949system.cpu.l2cache.demand_mshr_miss_latency::total  26167173782                       # number of demand (read+write) MSHR miss cycles
950system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst    246937500                       # number of overall MSHR miss cycles
951system.cpu.l2cache.overall_mshr_miss_latency::cpu.data  25920236282                       # number of overall MSHR miss cycles
952system.cpu.l2cache.overall_mshr_miss_latency::total  26167173782                       # number of overall MSHR miss cycles
953system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst     0.401661                       # mshr miss rate for ReadReq accesses
954system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data     0.099904                       # mshr miss rate for ReadReq accesses
955system.cpu.l2cache.ReadReq_mshr_miss_rate::total     0.101399                       # mshr miss rate for ReadReq accesses
956system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data     0.990294                       # mshr miss rate for UpgradeReq accesses
957system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total     0.990294                       # mshr miss rate for UpgradeReq accesses
958system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data     0.268479                       # mshr miss rate for ReadExReq accesses
959system.cpu.l2cache.ReadExReq_mshr_miss_rate::total     0.268479                       # mshr miss rate for ReadExReq accesses
960system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst     0.401661                       # mshr miss rate for demand accesses
961system.cpu.l2cache.demand_mshr_miss_rate::cpu.data     0.151141                       # mshr miss rate for demand accesses
962system.cpu.l2cache.demand_mshr_miss_rate::total     0.152006                       # mshr miss rate for demand accesses
963system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst     0.401661                       # mshr miss rate for overall accesses
964system.cpu.l2cache.overall_mshr_miss_rate::cpu.data     0.151141                       # mshr miss rate for overall accesses
965system.cpu.l2cache.overall_mshr_miss_rate::total     0.152006                       # mshr miss rate for overall accesses
966system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 69934.154630                       # average ReadReq mshr miss latency
967system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 68374.821420                       # average ReadReq mshr miss latency
968system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 68405.423431                       # average ReadReq mshr miss latency
969system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 18042.746300                       # average UpgradeReq mshr miss latency
970system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total 18042.746300                       # average UpgradeReq mshr miss latency
971system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 66955.553429                       # average ReadExReq mshr miss latency
972system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 66955.553429                       # average ReadExReq mshr miss latency
973system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 69934.154630                       # average overall mshr miss latency
974system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 67608.542496                       # average overall mshr miss latency
975system.cpu.l2cache.demand_avg_mshr_miss_latency::total 67629.765950                       # average overall mshr miss latency
976system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 69934.154630                       # average overall mshr miss latency
977system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 67608.542496                       # average overall mshr miss latency
978system.cpu.l2cache.overall_avg_mshr_miss_latency::total 67629.765950                       # average overall mshr miss latency
979system.cpu.l2cache.no_allocate_misses               0                       # Number of misses that were no-allocate
980system.cpu.toL2Bus.trans_dist::ReadReq        1968231                       # Transaction distribution
981system.cpu.toL2Bus.trans_dist::ReadResp       1968229                       # Transaction distribution
982system.cpu.toL2Bus.trans_dist::Writeback      2331746                       # Transaction distribution
983system.cpu.toL2Bus.trans_dist::UpgradeReq       193701                       # Transaction distribution
984system.cpu.toL2Bus.trans_dist::UpgradeResp       193701                       # Transaction distribution
985system.cpu.toL2Bus.trans_dist::ReadExReq       770992                       # Transaction distribution
986system.cpu.toL2Bus.trans_dist::ReadExResp       770992                       # Transaction distribution
987system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side       211398                       # Packet count per connected master and slave (bytes)
988system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side      7792376                       # Packet count per connected master and slave (bytes)
989system.cpu.toL2Bus.pkt_count::total           8003774                       # Packet count per connected master and slave (bytes)
990system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side       562496                       # Cumulative packet size per connected master and slave (bytes)
991system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side    311575040                       # Cumulative packet size per connected master and slave (bytes)
992system.cpu.toL2Bus.pkt_size::total          312137536                       # Cumulative packet size per connected master and slave (bytes)
993system.cpu.toL2Bus.snoops                      193818                       # Total snoops (count)
994system.cpu.toL2Bus.snoop_fanout::samples      5264670                       # Request fanout histogram
995system.cpu.toL2Bus.snoop_fanout::mean               3                       # Request fanout histogram
996system.cpu.toL2Bus.snoop_fanout::stdev              0                       # Request fanout histogram
997system.cpu.toL2Bus.snoop_fanout::underflows            0      0.00%      0.00% # Request fanout histogram
998system.cpu.toL2Bus.snoop_fanout::0                  0      0.00%      0.00% # Request fanout histogram
999system.cpu.toL2Bus.snoop_fanout::1                  0      0.00%      0.00% # Request fanout histogram
1000system.cpu.toL2Bus.snoop_fanout::2                  0      0.00%      0.00% # Request fanout histogram
1001system.cpu.toL2Bus.snoop_fanout::3            5264670    100.00%    100.00% # Request fanout histogram
1002system.cpu.toL2Bus.snoop_fanout::4                  0      0.00%    100.00% # Request fanout histogram
1003system.cpu.toL2Bus.snoop_fanout::overflows            0      0.00%    100.00% # Request fanout histogram
1004system.cpu.toL2Bus.snoop_fanout::min_value            3                       # Request fanout histogram
1005system.cpu.toL2Bus.snoop_fanout::max_value            3                       # Request fanout histogram
1006system.cpu.toL2Bus.snoop_fanout::total        5264670                       # Request fanout histogram
1007system.cpu.toL2Bus.reqLayer0.occupancy     4991624303                       # Layer occupancy (ticks)
1008system.cpu.toL2Bus.reqLayer0.utilization          1.1                       # Layer utilization (%)
1009system.cpu.toL2Bus.respLayer0.occupancy     304450990                       # Layer occupancy (ticks)
1010system.cpu.toL2Bus.respLayer0.utilization          0.1                       # Layer utilization (%)
1011system.cpu.toL2Bus.respLayer1.occupancy    3984789765                       # Layer occupancy (ticks)
1012system.cpu.toL2Bus.respLayer1.utilization          0.9                       # Layer utilization (%)
1013system.membus.trans_dist::ReadReq              179922                       # Transaction distribution
1014system.membus.trans_dist::ReadResp             179921                       # Transaction distribution
1015system.membus.trans_dist::Writeback            293991                       # Transaction distribution
1016system.membus.trans_dist::UpgradeReq           191853                       # Transaction distribution
1017system.membus.trans_dist::UpgradeResp          191853                       # Transaction distribution
1018system.membus.trans_dist::ReadExReq            206963                       # Transaction distribution
1019system.membus.trans_dist::ReadExResp           206963                       # Transaction distribution
1020system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port      1451466                       # Packet count per connected master and slave (bytes)
1021system.membus.pkt_count_system.cpu.l2cache.mem_side::total      1451466                       # Packet count per connected master and slave (bytes)
1022system.membus.pkt_count::total                1451466                       # Packet count per connected master and slave (bytes)
1023system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port     43576000                       # Cumulative packet size per connected master and slave (bytes)
1024system.membus.pkt_size_system.cpu.l2cache.mem_side::total     43576000                       # Cumulative packet size per connected master and slave (bytes)
1025system.membus.pkt_size::total                43576000                       # Cumulative packet size per connected master and slave (bytes)
1026system.membus.snoops                                0                       # Total snoops (count)
1027system.membus.snoop_fanout::samples            872729                       # Request fanout histogram
1028system.membus.snoop_fanout::mean                    0                       # Request fanout histogram
1029system.membus.snoop_fanout::stdev                   0                       # Request fanout histogram
1030system.membus.snoop_fanout::underflows              0      0.00%      0.00% # Request fanout histogram
1031system.membus.snoop_fanout::0                  872729    100.00%    100.00% # Request fanout histogram
1032system.membus.snoop_fanout::1                       0      0.00%    100.00% # Request fanout histogram
1033system.membus.snoop_fanout::overflows               0      0.00%    100.00% # Request fanout histogram
1034system.membus.snoop_fanout::min_value               0                       # Request fanout histogram
1035system.membus.snoop_fanout::max_value               0                       # Request fanout histogram
1036system.membus.snoop_fanout::total              872729                       # Request fanout histogram
1037system.membus.reqLayer0.occupancy          2240390129                       # Layer occupancy (ticks)
1038system.membus.reqLayer0.utilization               0.5                       # Layer utilization (%)
1039system.membus.respLayer1.occupancy         2431381451                       # Layer occupancy (ticks)
1040system.membus.respLayer1.utilization              0.5                       # Layer utilization (%)
1041
1042---------- End Simulation Statistics   ----------
1043