stats.txt revision 10242:cb4e86c17767
1 2---------- Begin Simulation Statistics ---------- 3sim_seconds 0.201640 # Number of seconds simulated 4sim_ticks 201639641000 # Number of ticks simulated 5final_tick 201639641000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset) 6sim_freq 1000000000000 # Frequency of simulated ticks 7host_inst_rate 135689 # Simulator instruction rate (inst/s) 8host_op_rate 152980 # Simulator op (including micro ops) rate (op/s) 9host_tick_rate 54153116 # Simulator tick rate (ticks/s) 10host_mem_usage 265540 # Number of bytes of host memory used 11host_seconds 3723.51 # Real time elapsed on the host 12sim_insts 505237723 # Number of instructions simulated 13sim_ops 569624283 # Number of ops (including micro ops) simulated 14system.voltage_domain.voltage 1 # Voltage in Volts 15system.clk_domain.clock 1000 # Clock period in ticks 16system.physmem.bytes_read::cpu.inst 217344 # Number of bytes read from this memory 17system.physmem.bytes_read::cpu.data 9271296 # Number of bytes read from this memory 18system.physmem.bytes_read::total 9488640 # Number of bytes read from this memory 19system.physmem.bytes_inst_read::cpu.inst 217344 # Number of instructions bytes read from this memory 20system.physmem.bytes_inst_read::total 217344 # Number of instructions bytes read from this memory 21system.physmem.bytes_written::writebacks 6252864 # Number of bytes written to this memory 22system.physmem.bytes_written::total 6252864 # Number of bytes written to this memory 23system.physmem.num_reads::cpu.inst 3396 # Number of read requests responded to by this memory 24system.physmem.num_reads::cpu.data 144864 # Number of read requests responded to by this memory 25system.physmem.num_reads::total 148260 # Number of read requests responded to by this memory 26system.physmem.num_writes::writebacks 97701 # Number of write requests responded to by this memory 27system.physmem.num_writes::total 97701 # Number of write requests responded to by this memory 28system.physmem.bw_read::cpu.inst 1077883 # Total read bandwidth from this memory (bytes/s) 29system.physmem.bw_read::cpu.data 45979530 # Total read bandwidth from this memory (bytes/s) 30system.physmem.bw_read::total 47057414 # Total read bandwidth from this memory (bytes/s) 31system.physmem.bw_inst_read::cpu.inst 1077883 # Instruction read bandwidth from this memory (bytes/s) 32system.physmem.bw_inst_read::total 1077883 # Instruction read bandwidth from this memory (bytes/s) 33system.physmem.bw_write::writebacks 31010093 # Write bandwidth from this memory (bytes/s) 34system.physmem.bw_write::total 31010093 # Write bandwidth from this memory (bytes/s) 35system.physmem.bw_total::writebacks 31010093 # Total bandwidth to/from this memory (bytes/s) 36system.physmem.bw_total::cpu.inst 1077883 # Total bandwidth to/from this memory (bytes/s) 37system.physmem.bw_total::cpu.data 45979530 # Total bandwidth to/from this memory (bytes/s) 38system.physmem.bw_total::total 78067507 # Total bandwidth to/from this memory (bytes/s) 39system.physmem.readReqs 148261 # Number of read requests accepted 40system.physmem.writeReqs 97701 # Number of write requests accepted 41system.physmem.readBursts 148261 # Number of DRAM read bursts, including those serviced by the write queue 42system.physmem.writeBursts 97701 # Number of DRAM write bursts, including those merged in the write queue 43system.physmem.bytesReadDRAM 9478784 # Total number of bytes read from DRAM 44system.physmem.bytesReadWrQ 9920 # Total number of bytes read from write queue 45system.physmem.bytesWritten 6251328 # Total number of bytes written to DRAM 46system.physmem.bytesReadSys 9488704 # Total read bytes from the system interface side 47system.physmem.bytesWrittenSys 6252864 # Total written bytes from the system interface side 48system.physmem.servicedByWrQ 155 # Number of DRAM read bursts serviced by the write queue 49system.physmem.mergedWrBursts 0 # Number of DRAM write bursts merged with an existing one 50system.physmem.neitherReadNorWriteReqs 8 # Number of requests that are neither read nor write 51system.physmem.perBankRdBursts::0 9600 # Per bank write bursts 52system.physmem.perBankRdBursts::1 9245 # Per bank write bursts 53system.physmem.perBankRdBursts::2 9272 # Per bank write bursts 54system.physmem.perBankRdBursts::3 9002 # Per bank write bursts 55system.physmem.perBankRdBursts::4 9776 # Per bank write bursts 56system.physmem.perBankRdBursts::5 9633 # Per bank write bursts 57system.physmem.perBankRdBursts::6 9118 # Per bank write bursts 58system.physmem.perBankRdBursts::7 8324 # Per bank write bursts 59system.physmem.perBankRdBursts::8 8782 # Per bank write bursts 60system.physmem.perBankRdBursts::9 8907 # Per bank write bursts 61system.physmem.perBankRdBursts::10 8927 # Per bank write bursts 62system.physmem.perBankRdBursts::11 9740 # Per bank write bursts 63system.physmem.perBankRdBursts::12 9612 # Per bank write bursts 64system.physmem.perBankRdBursts::13 9774 # Per bank write bursts 65system.physmem.perBankRdBursts::14 8952 # Per bank write bursts 66system.physmem.perBankRdBursts::15 9442 # Per bank write bursts 67system.physmem.perBankWrBursts::0 6262 # Per bank write bursts 68system.physmem.perBankWrBursts::1 6157 # Per bank write bursts 69system.physmem.perBankWrBursts::2 6103 # Per bank write bursts 70system.physmem.perBankWrBursts::3 5900 # Per bank write bursts 71system.physmem.perBankWrBursts::4 6261 # Per bank write bursts 72system.physmem.perBankWrBursts::5 6280 # Per bank write bursts 73system.physmem.perBankWrBursts::6 6052 # Per bank write bursts 74system.physmem.perBankWrBursts::7 5550 # Per bank write bursts 75system.physmem.perBankWrBursts::8 5797 # Per bank write bursts 76system.physmem.perBankWrBursts::9 5910 # Per bank write bursts 77system.physmem.perBankWrBursts::10 5990 # Per bank write bursts 78system.physmem.perBankWrBursts::11 6523 # Per bank write bursts 79system.physmem.perBankWrBursts::12 6359 # Per bank write bursts 80system.physmem.perBankWrBursts::13 6344 # Per bank write bursts 81system.physmem.perBankWrBursts::14 6057 # Per bank write bursts 82system.physmem.perBankWrBursts::15 6132 # Per bank write bursts 83system.physmem.numRdRetry 0 # Number of times read queue was full causing retry 84system.physmem.numWrRetry 0 # Number of times write queue was full causing retry 85system.physmem.totGap 201639615000 # Total gap between requests 86system.physmem.readPktSize::0 0 # Read request sizes (log2) 87system.physmem.readPktSize::1 0 # Read request sizes (log2) 88system.physmem.readPktSize::2 0 # Read request sizes (log2) 89system.physmem.readPktSize::3 0 # Read request sizes (log2) 90system.physmem.readPktSize::4 0 # Read request sizes (log2) 91system.physmem.readPktSize::5 0 # Read request sizes (log2) 92system.physmem.readPktSize::6 148261 # Read request sizes (log2) 93system.physmem.writePktSize::0 0 # Write request sizes (log2) 94system.physmem.writePktSize::1 0 # Write request sizes (log2) 95system.physmem.writePktSize::2 0 # Write request sizes (log2) 96system.physmem.writePktSize::3 0 # Write request sizes (log2) 97system.physmem.writePktSize::4 0 # Write request sizes (log2) 98system.physmem.writePktSize::5 0 # Write request sizes (log2) 99system.physmem.writePktSize::6 97701 # Write request sizes (log2) 100system.physmem.rdQLenPdf::0 138302 # What read queue length does an incoming req see 101system.physmem.rdQLenPdf::1 9255 # What read queue length does an incoming req see 102system.physmem.rdQLenPdf::2 486 # What read queue length does an incoming req see 103system.physmem.rdQLenPdf::3 54 # What read queue length does an incoming req see 104system.physmem.rdQLenPdf::4 7 # What read queue length does an incoming req see 105system.physmem.rdQLenPdf::5 2 # What read queue length does an incoming req see 106system.physmem.rdQLenPdf::6 0 # What read queue length does an incoming req see 107system.physmem.rdQLenPdf::7 0 # What read queue length does an incoming req see 108system.physmem.rdQLenPdf::8 0 # What read queue length does an incoming req see 109system.physmem.rdQLenPdf::9 0 # What read queue length does an incoming req see 110system.physmem.rdQLenPdf::10 0 # What read queue length does an incoming req see 111system.physmem.rdQLenPdf::11 0 # What read queue length does an incoming req see 112system.physmem.rdQLenPdf::12 0 # What read queue length does an incoming req see 113system.physmem.rdQLenPdf::13 0 # What read queue length does an incoming req see 114system.physmem.rdQLenPdf::14 0 # What read queue length does an incoming req see 115system.physmem.rdQLenPdf::15 0 # What read queue length does an incoming req see 116system.physmem.rdQLenPdf::16 0 # What read queue length does an incoming req see 117system.physmem.rdQLenPdf::17 0 # What read queue length does an incoming req see 118system.physmem.rdQLenPdf::18 0 # What read queue length does an incoming req see 119system.physmem.rdQLenPdf::19 0 # What read queue length does an incoming req see 120system.physmem.rdQLenPdf::20 0 # What read queue length does an incoming req see 121system.physmem.rdQLenPdf::21 0 # What read queue length does an incoming req see 122system.physmem.rdQLenPdf::22 0 # What read queue length does an incoming req see 123system.physmem.rdQLenPdf::23 0 # What read queue length does an incoming req see 124system.physmem.rdQLenPdf::24 0 # What read queue length does an incoming req see 125system.physmem.rdQLenPdf::25 0 # What read queue length does an incoming req see 126system.physmem.rdQLenPdf::26 0 # What read queue length does an incoming req see 127system.physmem.rdQLenPdf::27 0 # What read queue length does an incoming req see 128system.physmem.rdQLenPdf::28 0 # What read queue length does an incoming req see 129system.physmem.rdQLenPdf::29 0 # What read queue length does an incoming req see 130system.physmem.rdQLenPdf::30 0 # What read queue length does an incoming req see 131system.physmem.rdQLenPdf::31 0 # What read queue length does an incoming req see 132system.physmem.wrQLenPdf::0 1 # What write queue length does an incoming req see 133system.physmem.wrQLenPdf::1 1 # What write queue length does an incoming req see 134system.physmem.wrQLenPdf::2 1 # What write queue length does an incoming req see 135system.physmem.wrQLenPdf::3 1 # What write queue length does an incoming req see 136system.physmem.wrQLenPdf::4 1 # What write queue length does an incoming req see 137system.physmem.wrQLenPdf::5 1 # What write queue length does an incoming req see 138system.physmem.wrQLenPdf::6 1 # What write queue length does an incoming req see 139system.physmem.wrQLenPdf::7 1 # What write queue length does an incoming req see 140system.physmem.wrQLenPdf::8 1 # What write queue length does an incoming req see 141system.physmem.wrQLenPdf::9 1 # What write queue length does an incoming req see 142system.physmem.wrQLenPdf::10 1 # What write queue length does an incoming req see 143system.physmem.wrQLenPdf::11 1 # What write queue length does an incoming req see 144system.physmem.wrQLenPdf::12 1 # What write queue length does an incoming req see 145system.physmem.wrQLenPdf::13 1 # What write queue length does an incoming req see 146system.physmem.wrQLenPdf::14 1 # What write queue length does an incoming req see 147system.physmem.wrQLenPdf::15 2250 # What write queue length does an incoming req see 148system.physmem.wrQLenPdf::16 2402 # What write queue length does an incoming req see 149system.physmem.wrQLenPdf::17 5292 # What write queue length does an incoming req see 150system.physmem.wrQLenPdf::18 5790 # What write queue length does an incoming req see 151system.physmem.wrQLenPdf::19 5812 # What write queue length does an incoming req see 152system.physmem.wrQLenPdf::20 5837 # What write queue length does an incoming req see 153system.physmem.wrQLenPdf::21 5844 # What write queue length does an incoming req see 154system.physmem.wrQLenPdf::22 5837 # What write queue length does an incoming req see 155system.physmem.wrQLenPdf::23 5855 # What write queue length does an incoming req see 156system.physmem.wrQLenPdf::24 5847 # What write queue length does an incoming req see 157system.physmem.wrQLenPdf::25 5870 # What write queue length does an incoming req see 158system.physmem.wrQLenPdf::26 5853 # What write queue length does an incoming req see 159system.physmem.wrQLenPdf::27 5913 # What write queue length does an incoming req see 160system.physmem.wrQLenPdf::28 6010 # What write queue length does an incoming req see 161system.physmem.wrQLenPdf::29 5828 # What write queue length does an incoming req see 162system.physmem.wrQLenPdf::30 5851 # What write queue length does an incoming req see 163system.physmem.wrQLenPdf::31 5805 # What write queue length does an incoming req see 164system.physmem.wrQLenPdf::32 5732 # What write queue length does an incoming req see 165system.physmem.wrQLenPdf::33 18 # What write queue length does an incoming req see 166system.physmem.wrQLenPdf::34 11 # What write queue length does an incoming req see 167system.physmem.wrQLenPdf::35 8 # What write queue length does an incoming req see 168system.physmem.wrQLenPdf::36 7 # What write queue length does an incoming req see 169system.physmem.wrQLenPdf::37 8 # What write queue length does an incoming req see 170system.physmem.wrQLenPdf::38 3 # What write queue length does an incoming req see 171system.physmem.wrQLenPdf::39 2 # What write queue length does an incoming req see 172system.physmem.wrQLenPdf::40 1 # What write queue length does an incoming req see 173system.physmem.wrQLenPdf::41 0 # What write queue length does an incoming req see 174system.physmem.wrQLenPdf::42 0 # What write queue length does an incoming req see 175system.physmem.wrQLenPdf::43 0 # What write queue length does an incoming req see 176system.physmem.wrQLenPdf::44 0 # What write queue length does an incoming req see 177system.physmem.wrQLenPdf::45 0 # What write queue length does an incoming req see 178system.physmem.wrQLenPdf::46 0 # What write queue length does an incoming req see 179system.physmem.wrQLenPdf::47 0 # What write queue length does an incoming req see 180system.physmem.wrQLenPdf::48 0 # What write queue length does an incoming req see 181system.physmem.wrQLenPdf::49 0 # What write queue length does an incoming req see 182system.physmem.wrQLenPdf::50 0 # What write queue length does an incoming req see 183system.physmem.wrQLenPdf::51 0 # What write queue length does an incoming req see 184system.physmem.wrQLenPdf::52 0 # What write queue length does an incoming req see 185system.physmem.wrQLenPdf::53 0 # What write queue length does an incoming req see 186system.physmem.wrQLenPdf::54 0 # What write queue length does an incoming req see 187system.physmem.wrQLenPdf::55 0 # What write queue length does an incoming req see 188system.physmem.wrQLenPdf::56 0 # What write queue length does an incoming req see 189system.physmem.wrQLenPdf::57 0 # What write queue length does an incoming req see 190system.physmem.wrQLenPdf::58 0 # What write queue length does an incoming req see 191system.physmem.wrQLenPdf::59 0 # What write queue length does an incoming req see 192system.physmem.wrQLenPdf::60 0 # What write queue length does an incoming req see 193system.physmem.wrQLenPdf::61 0 # What write queue length does an incoming req see 194system.physmem.wrQLenPdf::62 0 # What write queue length does an incoming req see 195system.physmem.wrQLenPdf::63 0 # What write queue length does an incoming req see 196system.physmem.bytesPerActivate::samples 65483 # Bytes accessed per row activation 197system.physmem.bytesPerActivate::mean 240.203045 # Bytes accessed per row activation 198system.physmem.bytesPerActivate::gmean 153.557671 # Bytes accessed per row activation 199system.physmem.bytesPerActivate::stdev 255.515687 # Bytes accessed per row activation 200system.physmem.bytesPerActivate::0-127 26845 41.00% 41.00% # Bytes accessed per row activation 201system.physmem.bytesPerActivate::128-255 17105 26.12% 67.12% # Bytes accessed per row activation 202system.physmem.bytesPerActivate::256-383 6057 9.25% 76.37% # Bytes accessed per row activation 203system.physmem.bytesPerActivate::384-511 6227 9.51% 85.88% # Bytes accessed per row activation 204system.physmem.bytesPerActivate::512-639 3215 4.91% 90.79% # Bytes accessed per row activation 205system.physmem.bytesPerActivate::640-767 1344 2.05% 92.84% # Bytes accessed per row activation 206system.physmem.bytesPerActivate::768-895 866 1.32% 94.16% # Bytes accessed per row activation 207system.physmem.bytesPerActivate::896-1023 634 0.97% 95.13% # Bytes accessed per row activation 208system.physmem.bytesPerActivate::1024-1151 3190 4.87% 100.00% # Bytes accessed per row activation 209system.physmem.bytesPerActivate::total 65483 # Bytes accessed per row activation 210system.physmem.rdPerTurnAround::samples 5723 # Reads before turning the bus around for writes 211system.physmem.rdPerTurnAround::mean 25.877861 # Reads before turning the bus around for writes 212system.physmem.rdPerTurnAround::stdev 376.772634 # Reads before turning the bus around for writes 213system.physmem.rdPerTurnAround::0-1023 5719 99.93% 99.93% # Reads before turning the bus around for writes 214system.physmem.rdPerTurnAround::1024-2047 3 0.05% 99.98% # Reads before turning the bus around for writes 215system.physmem.rdPerTurnAround::27648-28671 1 0.02% 100.00% # Reads before turning the bus around for writes 216system.physmem.rdPerTurnAround::total 5723 # Reads before turning the bus around for writes 217system.physmem.wrPerTurnAround::samples 5723 # Writes before turning the bus around for reads 218system.physmem.wrPerTurnAround::mean 17.067447 # Writes before turning the bus around for reads 219system.physmem.wrPerTurnAround::gmean 16.968448 # Writes before turning the bus around for reads 220system.physmem.wrPerTurnAround::stdev 2.305335 # Writes before turning the bus around for reads 221system.physmem.wrPerTurnAround::16-17 3462 60.49% 60.49% # Writes before turning the bus around for reads 222system.physmem.wrPerTurnAround::18-19 2077 36.29% 96.78% # Writes before turning the bus around for reads 223system.physmem.wrPerTurnAround::20-21 88 1.54% 98.32% # Writes before turning the bus around for reads 224system.physmem.wrPerTurnAround::22-23 26 0.45% 98.78% # Writes before turning the bus around for reads 225system.physmem.wrPerTurnAround::24-25 19 0.33% 99.11% # Writes before turning the bus around for reads 226system.physmem.wrPerTurnAround::26-27 9 0.16% 99.27% # Writes before turning the bus around for reads 227system.physmem.wrPerTurnAround::28-29 14 0.24% 99.51% # Writes before turning the bus around for reads 228system.physmem.wrPerTurnAround::30-31 5 0.09% 99.60% # Writes before turning the bus around for reads 229system.physmem.wrPerTurnAround::32-33 2 0.03% 99.63% # Writes before turning the bus around for reads 230system.physmem.wrPerTurnAround::34-35 1 0.02% 99.65% # Writes before turning the bus around for reads 231system.physmem.wrPerTurnAround::36-37 6 0.10% 99.76% # Writes before turning the bus around for reads 232system.physmem.wrPerTurnAround::38-39 2 0.03% 99.79% # Writes before turning the bus around for reads 233system.physmem.wrPerTurnAround::40-41 3 0.05% 99.84% # Writes before turning the bus around for reads 234system.physmem.wrPerTurnAround::44-45 2 0.03% 99.88% # Writes before turning the bus around for reads 235system.physmem.wrPerTurnAround::46-47 1 0.02% 99.90% # Writes before turning the bus around for reads 236system.physmem.wrPerTurnAround::52-53 2 0.03% 99.93% # Writes before turning the bus around for reads 237system.physmem.wrPerTurnAround::54-55 2 0.03% 99.97% # Writes before turning the bus around for reads 238system.physmem.wrPerTurnAround::56-57 1 0.02% 99.98% # Writes before turning the bus around for reads 239system.physmem.wrPerTurnAround::72-73 1 0.02% 100.00% # Writes before turning the bus around for reads 240system.physmem.wrPerTurnAround::total 5723 # Writes before turning the bus around for reads 241system.physmem.totQLat 1816896000 # Total ticks spent queuing 242system.physmem.totMemAccLat 4593883500 # Total ticks spent from burst creation until serviced by the DRAM 243system.physmem.totBusLat 740530000 # Total ticks spent in databus transfers 244system.physmem.avgQLat 12267.54 # Average queueing delay per DRAM burst 245system.physmem.avgBusLat 5000.00 # Average bus latency per DRAM burst 246system.physmem.avgMemAccLat 31017.54 # Average memory access latency per DRAM burst 247system.physmem.avgRdBW 47.01 # Average DRAM read bandwidth in MiByte/s 248system.physmem.avgWrBW 31.00 # Average achieved write bandwidth in MiByte/s 249system.physmem.avgRdBWSys 47.06 # Average system read bandwidth in MiByte/s 250system.physmem.avgWrBWSys 31.01 # Average system write bandwidth in MiByte/s 251system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MiByte/s 252system.physmem.busUtil 0.61 # Data bus utilization in percentage 253system.physmem.busUtilRead 0.37 # Data bus utilization in percentage for reads 254system.physmem.busUtilWrite 0.24 # Data bus utilization in percentage for writes 255system.physmem.avgRdQLen 1.05 # Average read queue length when enqueuing 256system.physmem.avgWrQLen 19.04 # Average write queue length when enqueuing 257system.physmem.readRowHits 116026 # Number of row buffer hits during reads 258system.physmem.writeRowHits 64266 # Number of row buffer hits during writes 259system.physmem.readRowHitRate 78.34 # Row buffer hit rate for reads 260system.physmem.writeRowHitRate 65.78 # Row buffer hit rate for writes 261system.physmem.avgGap 819799.87 # Average gap between requests 262system.physmem.pageHitRate 73.35 # Row buffer hit rate, read and write combined 263system.physmem.memoryStateTime::IDLE 120286035750 # Time in different power states 264system.physmem.memoryStateTime::REF 6732960000 # Time in different power states 265system.physmem.memoryStateTime::PRE_PDN 0 # Time in different power states 266system.physmem.memoryStateTime::ACT 74617456750 # Time in different power states 267system.physmem.memoryStateTime::ACT_PDN 0 # Time in different power states 268system.membus.throughput 78067507 # Throughput (bytes/s) 269system.membus.trans_dist::ReadReq 46965 # Transaction distribution 270system.membus.trans_dist::ReadResp 46964 # Transaction distribution 271system.membus.trans_dist::Writeback 97701 # Transaction distribution 272system.membus.trans_dist::UpgradeReq 8 # Transaction distribution 273system.membus.trans_dist::UpgradeResp 8 # Transaction distribution 274system.membus.trans_dist::ReadExReq 101296 # Transaction distribution 275system.membus.trans_dist::ReadExResp 101296 # Transaction distribution 276system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 394238 # Packet count per connected master and slave (bytes) 277system.membus.pkt_count::total 394238 # Packet count per connected master and slave (bytes) 278system.membus.tot_pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 15741504 # Cumulative packet size per connected master and slave (bytes) 279system.membus.tot_pkt_size::total 15741504 # Cumulative packet size per connected master and slave (bytes) 280system.membus.data_through_bus 15741504 # Total data (bytes) 281system.membus.snoop_data_through_bus 0 # Total snoop data (bytes) 282system.membus.reqLayer0.occupancy 1079764000 # Layer occupancy (ticks) 283system.membus.reqLayer0.utilization 0.5 # Layer utilization (%) 284system.membus.respLayer1.occupancy 1396376742 # Layer occupancy (ticks) 285system.membus.respLayer1.utilization 0.7 # Layer utilization (%) 286system.cpu_clk_domain.clock 500 # Clock period in ticks 287system.cpu.branchPred.lookups 185905498 # Number of BP lookups 288system.cpu.branchPred.condPredicted 145717903 # Number of conditional branches predicted 289system.cpu.branchPred.condIncorrect 7288959 # Number of conditional branches incorrect 290system.cpu.branchPred.BTBLookups 95047377 # Number of BTB lookups 291system.cpu.branchPred.BTBHits 88827374 # Number of BTB hits 292system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly. 293system.cpu.branchPred.BTBHitPct 93.455892 # BTB Hit Percentage 294system.cpu.branchPred.usedRAS 12842646 # Number of times the RAS was used to get a target. 295system.cpu.branchPred.RASInCorrect 117058 # Number of incorrect RAS predictions. 296system.cpu.dstage2_mmu.stage2_tlb.inst_hits 0 # ITB inst hits 297system.cpu.dstage2_mmu.stage2_tlb.inst_misses 0 # ITB inst misses 298system.cpu.dstage2_mmu.stage2_tlb.read_hits 0 # DTB read hits 299system.cpu.dstage2_mmu.stage2_tlb.read_misses 0 # DTB read misses 300system.cpu.dstage2_mmu.stage2_tlb.write_hits 0 # DTB write hits 301system.cpu.dstage2_mmu.stage2_tlb.write_misses 0 # DTB write misses 302system.cpu.dstage2_mmu.stage2_tlb.flush_tlb 0 # Number of times complete TLB was flushed 303system.cpu.dstage2_mmu.stage2_tlb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA 304system.cpu.dstage2_mmu.stage2_tlb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID 305system.cpu.dstage2_mmu.stage2_tlb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID 306system.cpu.dstage2_mmu.stage2_tlb.flush_entries 0 # Number of entries that have been flushed from TLB 307system.cpu.dstage2_mmu.stage2_tlb.align_faults 0 # Number of TLB faults due to alignment restrictions 308system.cpu.dstage2_mmu.stage2_tlb.prefetch_faults 0 # Number of TLB faults due to prefetch 309system.cpu.dstage2_mmu.stage2_tlb.domain_faults 0 # Number of TLB faults due to domain restrictions 310system.cpu.dstage2_mmu.stage2_tlb.perms_faults 0 # Number of TLB faults due to permissions restrictions 311system.cpu.dstage2_mmu.stage2_tlb.read_accesses 0 # DTB read accesses 312system.cpu.dstage2_mmu.stage2_tlb.write_accesses 0 # DTB write accesses 313system.cpu.dstage2_mmu.stage2_tlb.inst_accesses 0 # ITB inst accesses 314system.cpu.dstage2_mmu.stage2_tlb.hits 0 # DTB hits 315system.cpu.dstage2_mmu.stage2_tlb.misses 0 # DTB misses 316system.cpu.dstage2_mmu.stage2_tlb.accesses 0 # DTB accesses 317system.cpu.dtb.inst_hits 0 # ITB inst hits 318system.cpu.dtb.inst_misses 0 # ITB inst misses 319system.cpu.dtb.read_hits 0 # DTB read hits 320system.cpu.dtb.read_misses 0 # DTB read misses 321system.cpu.dtb.write_hits 0 # DTB write hits 322system.cpu.dtb.write_misses 0 # DTB write misses 323system.cpu.dtb.flush_tlb 0 # Number of times complete TLB was flushed 324system.cpu.dtb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA 325system.cpu.dtb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID 326system.cpu.dtb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID 327system.cpu.dtb.flush_entries 0 # Number of entries that have been flushed from TLB 328system.cpu.dtb.align_faults 0 # Number of TLB faults due to alignment restrictions 329system.cpu.dtb.prefetch_faults 0 # Number of TLB faults due to prefetch 330system.cpu.dtb.domain_faults 0 # Number of TLB faults due to domain restrictions 331system.cpu.dtb.perms_faults 0 # Number of TLB faults due to permissions restrictions 332system.cpu.dtb.read_accesses 0 # DTB read accesses 333system.cpu.dtb.write_accesses 0 # DTB write accesses 334system.cpu.dtb.inst_accesses 0 # ITB inst accesses 335system.cpu.dtb.hits 0 # DTB hits 336system.cpu.dtb.misses 0 # DTB misses 337system.cpu.dtb.accesses 0 # DTB accesses 338system.cpu.istage2_mmu.stage2_tlb.inst_hits 0 # ITB inst hits 339system.cpu.istage2_mmu.stage2_tlb.inst_misses 0 # ITB inst misses 340system.cpu.istage2_mmu.stage2_tlb.read_hits 0 # DTB read hits 341system.cpu.istage2_mmu.stage2_tlb.read_misses 0 # DTB read misses 342system.cpu.istage2_mmu.stage2_tlb.write_hits 0 # DTB write hits 343system.cpu.istage2_mmu.stage2_tlb.write_misses 0 # DTB write misses 344system.cpu.istage2_mmu.stage2_tlb.flush_tlb 0 # Number of times complete TLB was flushed 345system.cpu.istage2_mmu.stage2_tlb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA 346system.cpu.istage2_mmu.stage2_tlb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID 347system.cpu.istage2_mmu.stage2_tlb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID 348system.cpu.istage2_mmu.stage2_tlb.flush_entries 0 # Number of entries that have been flushed from TLB 349system.cpu.istage2_mmu.stage2_tlb.align_faults 0 # Number of TLB faults due to alignment restrictions 350system.cpu.istage2_mmu.stage2_tlb.prefetch_faults 0 # Number of TLB faults due to prefetch 351system.cpu.istage2_mmu.stage2_tlb.domain_faults 0 # Number of TLB faults due to domain restrictions 352system.cpu.istage2_mmu.stage2_tlb.perms_faults 0 # Number of TLB faults due to permissions restrictions 353system.cpu.istage2_mmu.stage2_tlb.read_accesses 0 # DTB read accesses 354system.cpu.istage2_mmu.stage2_tlb.write_accesses 0 # DTB write accesses 355system.cpu.istage2_mmu.stage2_tlb.inst_accesses 0 # ITB inst accesses 356system.cpu.istage2_mmu.stage2_tlb.hits 0 # DTB hits 357system.cpu.istage2_mmu.stage2_tlb.misses 0 # DTB misses 358system.cpu.istage2_mmu.stage2_tlb.accesses 0 # DTB accesses 359system.cpu.itb.inst_hits 0 # ITB inst hits 360system.cpu.itb.inst_misses 0 # ITB inst misses 361system.cpu.itb.read_hits 0 # DTB read hits 362system.cpu.itb.read_misses 0 # DTB read misses 363system.cpu.itb.write_hits 0 # DTB write hits 364system.cpu.itb.write_misses 0 # DTB write misses 365system.cpu.itb.flush_tlb 0 # Number of times complete TLB was flushed 366system.cpu.itb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA 367system.cpu.itb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID 368system.cpu.itb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID 369system.cpu.itb.flush_entries 0 # Number of entries that have been flushed from TLB 370system.cpu.itb.align_faults 0 # Number of TLB faults due to alignment restrictions 371system.cpu.itb.prefetch_faults 0 # Number of TLB faults due to prefetch 372system.cpu.itb.domain_faults 0 # Number of TLB faults due to domain restrictions 373system.cpu.itb.perms_faults 0 # Number of TLB faults due to permissions restrictions 374system.cpu.itb.read_accesses 0 # DTB read accesses 375system.cpu.itb.write_accesses 0 # DTB write accesses 376system.cpu.itb.inst_accesses 0 # ITB inst accesses 377system.cpu.itb.hits 0 # DTB hits 378system.cpu.itb.misses 0 # DTB misses 379system.cpu.itb.accesses 0 # DTB accesses 380system.cpu.workload.num_syscalls 548 # Number of system calls 381system.cpu.numCycles 403279283 # number of cpu cycles simulated 382system.cpu.numWorkItemsStarted 0 # number of work items this cpu started 383system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed 384system.cpu.fetch.icacheStallCycles 120682752 # Number of cycles fetch is stalled on an Icache miss 385system.cpu.fetch.Insts 776131290 # Number of instructions fetch has processed 386system.cpu.fetch.Branches 185905498 # Number of branches that fetch encountered 387system.cpu.fetch.predictedBranches 101670020 # Number of branches that fetch has predicted taken 388system.cpu.fetch.Cycles 172998904 # Number of cycles fetch has run and was not squashing or blocked 389system.cpu.fetch.SquashCycles 37503258 # Number of cycles fetch has spent squashing 390system.cpu.fetch.BlockedCycles 68039482 # Number of cycles fetch has spent blocked 391system.cpu.fetch.MiscStallCycles 86 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs 392system.cpu.fetch.PendingTrapStallCycles 481 # Number of stall cycles due to pending traps 393system.cpu.fetch.IcacheWaitRetryStallCycles 57 # Number of stall cycles due to full MSHR 394system.cpu.fetch.CacheLines 115897812 # Number of cache lines fetched 395system.cpu.fetch.IcacheSquashes 2525334 # Number of outstanding Icache misses that were squashed 396system.cpu.fetch.rateDist::samples 391132406 # Number of instructions fetched each cycle (Total) 397system.cpu.fetch.rateDist::mean 2.225985 # Number of instructions fetched each cycle (Total) 398system.cpu.fetch.rateDist::stdev 3.009732 # Number of instructions fetched each cycle (Total) 399system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total) 400system.cpu.fetch.rateDist::0 218146201 55.77% 55.77% # Number of instructions fetched each cycle (Total) 401system.cpu.fetch.rateDist::1 14394493 3.68% 59.45% # Number of instructions fetched each cycle (Total) 402system.cpu.fetch.rateDist::2 23167694 5.92% 65.38% # Number of instructions fetched each cycle (Total) 403system.cpu.fetch.rateDist::3 22933314 5.86% 71.24% # Number of instructions fetched each cycle (Total) 404system.cpu.fetch.rateDist::4 21066439 5.39% 76.63% # Number of instructions fetched each cycle (Total) 405system.cpu.fetch.rateDist::5 11728153 3.00% 79.62% # Number of instructions fetched each cycle (Total) 406system.cpu.fetch.rateDist::6 13552888 3.47% 83.09% # Number of instructions fetched each cycle (Total) 407system.cpu.fetch.rateDist::7 12244725 3.13% 86.22% # Number of instructions fetched each cycle (Total) 408system.cpu.fetch.rateDist::8 53898499 13.78% 100.00% # Number of instructions fetched each cycle (Total) 409system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total) 410system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total) 411system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total) 412system.cpu.fetch.rateDist::total 391132406 # Number of instructions fetched each cycle (Total) 413system.cpu.fetch.branchRate 0.460984 # Number of branch fetches per cycle 414system.cpu.fetch.rate 1.924550 # Number of inst fetches per cycle 415system.cpu.decode.IdleCycles 127941260 # Number of cycles decode is idle 416system.cpu.decode.BlockedCycles 66012107 # Number of cycles decode is blocked 417system.cpu.decode.RunCycles 164309835 # Number of cycles decode is running 418system.cpu.decode.UnblockCycles 3533487 # Number of cycles decode is unblocking 419system.cpu.decode.SquashCycles 29335717 # Number of cycles decode is squashing 420system.cpu.decode.BranchResolved 26533351 # Number of times decode resolved a branch 421system.cpu.decode.BranchMispred 77647 # Number of times decode detected a branch misprediction 422system.cpu.decode.DecodedInsts 841607037 # Number of instructions handled by decode 423system.cpu.decode.SquashedInsts 303900 # Number of squashed instructions handled by decode 424system.cpu.rename.SquashCycles 29335717 # Number of cycles rename is squashing 425system.cpu.rename.IdleCycles 132935936 # Number of cycles rename is idle 426system.cpu.rename.BlockCycles 7523486 # Number of cycles rename is blocking 427system.cpu.rename.serializeStallCycles 48032128 # count of cycles rename stalled for serializing inst 428system.cpu.rename.RunCycles 162776327 # Number of cycles rename is running 429system.cpu.rename.UnblockCycles 10528812 # Number of cycles rename is unblocking 430system.cpu.rename.RenamedInsts 816179204 # Number of instructions processed by rename 431system.cpu.rename.ROBFullEvents 4868 # Number of times rename has blocked due to ROB full 432system.cpu.rename.IQFullEvents 4457827 # Number of times rename has blocked due to IQ full 433system.cpu.rename.LQFullEvents 3314300 # Number of times rename has blocked due to LQ full 434system.cpu.rename.SQFullEvents 1212194 # Number of times rename has blocked due to SQ full 435system.cpu.rename.FullRegisterEvents 4787 # Number of times there has been no free registers 436system.cpu.rename.RenamedOperands 972434380 # Number of destination operands rename has renamed 437system.cpu.rename.RenameLookups 3587695415 # Number of register rename lookups that rename has made 438system.cpu.rename.int_rename_lookups 3300630013 # Number of integer rename lookups 439system.cpu.rename.fp_rename_lookups 432 # Number of floating rename lookups 440system.cpu.rename.CommittedMaps 666252291 # Number of HB maps that are committed 441system.cpu.rename.UndoneMaps 306182089 # Number of HB maps that are undone due to squashing 442system.cpu.rename.serializingInsts 2293511 # count of serializing insts renamed 443system.cpu.rename.tempSerializingInsts 2293509 # count of temporary serializing insts renamed 444system.cpu.rename.skidInsts 23291983 # count of insts added to the skid buffer 445system.cpu.memDep0.insertedLoads 173719051 # Number of loads inserted to the mem dependence unit. 446system.cpu.memDep0.insertedStores 74905434 # Number of stores inserted to the mem dependence unit. 447system.cpu.memDep0.conflictingLoads 30225729 # Number of conflicting loads. 448system.cpu.memDep0.conflictingStores 17207987 # Number of conflicting stores. 449system.cpu.iq.iqInstsAdded 768522572 # Number of instructions added to the IQ (excludes non-spec) 450system.cpu.iq.iqNonSpecInstsAdded 3775769 # Number of non-speculative instructions added to the IQ 451system.cpu.iq.iqInstsIssued 668800812 # Number of instructions issued 452system.cpu.iq.iqSquashedInstsIssued 1727981 # Number of squashed instructions issued 453system.cpu.iq.iqSquashedInstsExamined 200793138 # Number of squashed instructions iterated over during squash; mainly for profiling 454system.cpu.iq.iqSquashedOperandsExamined 527082191 # Number of squashed operands that are examined and possibly removed from graph 455system.cpu.iq.iqSquashedNonSpecRemoved 798137 # Number of squashed non-spec instructions that were removed 456system.cpu.iq.issued_per_cycle::samples 391132406 # Number of insts issued each cycle 457system.cpu.iq.issued_per_cycle::mean 1.709909 # Number of insts issued each cycle 458system.cpu.iq.issued_per_cycle::stdev 1.765965 # Number of insts issued each cycle 459system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle 460system.cpu.iq.issued_per_cycle::0 138616997 35.44% 35.44% # Number of insts issued each cycle 461system.cpu.iq.issued_per_cycle::1 67517265 17.26% 52.70% # Number of insts issued each cycle 462system.cpu.iq.issued_per_cycle::2 69869307 17.86% 70.57% # Number of insts issued each cycle 463system.cpu.iq.issued_per_cycle::3 51755005 13.23% 83.80% # Number of insts issued each cycle 464system.cpu.iq.issued_per_cycle::4 32440287 8.29% 92.09% # Number of insts issued each cycle 465system.cpu.iq.issued_per_cycle::5 16135836 4.13% 96.22% # Number of insts issued each cycle 466system.cpu.iq.issued_per_cycle::6 9617335 2.46% 98.68% # Number of insts issued each cycle 467system.cpu.iq.issued_per_cycle::7 3307412 0.85% 99.52% # Number of insts issued each cycle 468system.cpu.iq.issued_per_cycle::8 1872962 0.48% 100.00% # Number of insts issued each cycle 469system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle 470system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle 471system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle 472system.cpu.iq.issued_per_cycle::total 391132406 # Number of insts issued each cycle 473system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available 474system.cpu.iq.fu_full::IntAlu 630442 6.26% 6.26% # attempts to use FU when none available 475system.cpu.iq.fu_full::IntMult 0 0.00% 6.26% # attempts to use FU when none available 476system.cpu.iq.fu_full::IntDiv 0 0.00% 6.26% # attempts to use FU when none available 477system.cpu.iq.fu_full::FloatAdd 0 0.00% 6.26% # attempts to use FU when none available 478system.cpu.iq.fu_full::FloatCmp 0 0.00% 6.26% # attempts to use FU when none available 479system.cpu.iq.fu_full::FloatCvt 0 0.00% 6.26% # attempts to use FU when none available 480system.cpu.iq.fu_full::FloatMult 0 0.00% 6.26% # attempts to use FU when none available 481system.cpu.iq.fu_full::FloatDiv 0 0.00% 6.26% # attempts to use FU when none available 482system.cpu.iq.fu_full::FloatSqrt 0 0.00% 6.26% # attempts to use FU when none available 483system.cpu.iq.fu_full::SimdAdd 0 0.00% 6.26% # attempts to use FU when none available 484system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 6.26% # attempts to use FU when none available 485system.cpu.iq.fu_full::SimdAlu 0 0.00% 6.26% # attempts to use FU when none available 486system.cpu.iq.fu_full::SimdCmp 0 0.00% 6.26% # attempts to use FU when none available 487system.cpu.iq.fu_full::SimdCvt 0 0.00% 6.26% # attempts to use FU when none available 488system.cpu.iq.fu_full::SimdMisc 0 0.00% 6.26% # attempts to use FU when none available 489system.cpu.iq.fu_full::SimdMult 0 0.00% 6.26% # attempts to use FU when none available 490system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 6.26% # attempts to use FU when none available 491system.cpu.iq.fu_full::SimdShift 0 0.00% 6.26% # attempts to use FU when none available 492system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 6.26% # attempts to use FU when none available 493system.cpu.iq.fu_full::SimdSqrt 0 0.00% 6.26% # attempts to use FU when none available 494system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 6.26% # attempts to use FU when none available 495system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 6.26% # attempts to use FU when none available 496system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 6.26% # attempts to use FU when none available 497system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 6.26% # attempts to use FU when none available 498system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 6.26% # attempts to use FU when none available 499system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 6.26% # attempts to use FU when none available 500system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 6.26% # attempts to use FU when none available 501system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 6.26% # attempts to use FU when none available 502system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 6.26% # attempts to use FU when none available 503system.cpu.iq.fu_full::MemRead 6879641 68.30% 74.56% # attempts to use FU when none available 504system.cpu.iq.fu_full::MemWrite 2562211 25.44% 100.00% # attempts to use FU when none available 505system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available 506system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available 507system.cpu.iq.FU_type_0::No_OpClass 0 0.00% 0.00% # Type of FU issued 508system.cpu.iq.FU_type_0::IntAlu 449864838 67.26% 67.26% # Type of FU issued 509system.cpu.iq.FU_type_0::IntMult 383889 0.06% 67.32% # Type of FU issued 510system.cpu.iq.FU_type_0::IntDiv 0 0.00% 67.32% # Type of FU issued 511system.cpu.iq.FU_type_0::FloatAdd 102 0.00% 67.32% # Type of FU issued 512system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 67.32% # Type of FU issued 513system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 67.32% # Type of FU issued 514system.cpu.iq.FU_type_0::FloatMult 0 0.00% 67.32% # Type of FU issued 515system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 67.32% # Type of FU issued 516system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 67.32% # Type of FU issued 517system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 67.32% # Type of FU issued 518system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 67.32% # Type of FU issued 519system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 67.32% # Type of FU issued 520system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 67.32% # Type of FU issued 521system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 67.32% # Type of FU issued 522system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 67.32% # Type of FU issued 523system.cpu.iq.FU_type_0::SimdMult 0 0.00% 67.32% # Type of FU issued 524system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 67.32% # Type of FU issued 525system.cpu.iq.FU_type_0::SimdShift 0 0.00% 67.32% # Type of FU issued 526system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 67.32% # Type of FU issued 527system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 67.32% # Type of FU issued 528system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 67.32% # Type of FU issued 529system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 67.32% # Type of FU issued 530system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 67.32% # Type of FU issued 531system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 67.32% # Type of FU issued 532system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 67.32% # Type of FU issued 533system.cpu.iq.FU_type_0::SimdFloatMisc 3 0.00% 67.32% # Type of FU issued 534system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 67.32% # Type of FU issued 535system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 67.32% # Type of FU issued 536system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 67.32% # Type of FU issued 537system.cpu.iq.FU_type_0::MemRead 154509639 23.10% 90.42% # Type of FU issued 538system.cpu.iq.FU_type_0::MemWrite 64042341 9.58% 100.00% # Type of FU issued 539system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued 540system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued 541system.cpu.iq.FU_type_0::total 668800812 # Type of FU issued 542system.cpu.iq.rate 1.658406 # Inst issue rate 543system.cpu.iq.fu_busy_cnt 10072294 # FU busy when requested 544system.cpu.iq.fu_busy_rate 0.015060 # FU busy rate (busy events/executed inst) 545system.cpu.iq.int_inst_queue_reads 1740534066 # Number of integer instruction queue reads 546system.cpu.iq.int_inst_queue_writes 973902079 # Number of integer instruction queue writes 547system.cpu.iq.int_inst_queue_wakeup_accesses 649227410 # Number of integer instruction queue wakeup accesses 548system.cpu.iq.fp_inst_queue_reads 239 # Number of floating instruction queue reads 549system.cpu.iq.fp_inst_queue_writes 322 # Number of floating instruction queue writes 550system.cpu.iq.fp_inst_queue_wakeup_accesses 16 # Number of floating instruction queue wakeup accesses 551system.cpu.iq.int_alu_accesses 678872985 # Number of integer alu accesses 552system.cpu.iq.fp_alu_accesses 121 # Number of floating point alu accesses 553system.cpu.iew.lsq.thread0.forwLoads 9444118 # Number of loads that had data forwarded from stores 554system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address 555system.cpu.iew.lsq.thread0.squashedLoads 47689496 # Number of loads squashed 556system.cpu.iew.lsq.thread0.ignoredResponses 34046 # Number of memory responses ignored because the instruction is squashed 557system.cpu.iew.lsq.thread0.memOrderViolation 814715 # Number of memory ordering violations 558system.cpu.iew.lsq.thread0.squashedStores 18044957 # Number of stores squashed 559system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address 560system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding 561system.cpu.iew.lsq.thread0.rescheduledLoads 19567 # Number of loads that were rescheduled 562system.cpu.iew.lsq.thread0.cacheBlocked 5233 # Number of times an access to memory failed due to the cache being blocked 563system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle 564system.cpu.iew.iewSquashCycles 29335717 # Number of cycles IEW is squashing 565system.cpu.iew.iewBlockCycles 3955691 # Number of cycles IEW is blocking 566system.cpu.iew.iewUnblockCycles 1178658 # Number of cycles IEW is unblocking 567system.cpu.iew.iewDispatchedInsts 773883644 # Number of instructions dispatched to IQ 568system.cpu.iew.iewDispSquashedInsts 1025688 # Number of squashed instructions skipped by dispatch 569system.cpu.iew.iewDispLoadInsts 173719051 # Number of dispatched load instructions 570system.cpu.iew.iewDispStoreInsts 74905434 # Number of dispatched store instructions 571system.cpu.iew.iewDispNonSpecInsts 2287227 # Number of dispatched non-speculative instructions 572system.cpu.iew.iewIQFullEvents 242970 # Number of times the IQ has become full, causing a stall 573system.cpu.iew.iewLSQFullEvents 870100 # Number of times the LSQ has become full, causing a stall 574system.cpu.iew.memOrderViolationEvents 814715 # Number of memory order violations 575system.cpu.iew.predictedTakenIncorrect 4363839 # Number of branches that were predicted taken incorrectly 576system.cpu.iew.predictedNotTakenIncorrect 4034750 # Number of branches that were predicted not taken incorrectly 577system.cpu.iew.branchMispredicts 8398589 # Number of branch mispredicts detected at execute 578system.cpu.iew.iewExecutedInsts 659340001 # Number of executed instructions 579system.cpu.iew.iewExecLoadInsts 151050186 # Number of load instructions executed 580system.cpu.iew.iewExecSquashedInsts 9460811 # Number of squashed instructions skipped in execute 581system.cpu.iew.exec_swp 0 # number of swp insts executed 582system.cpu.iew.exec_nop 1585303 # number of nop insts executed 583system.cpu.iew.exec_refs 213740794 # number of memory reference insts executed 584system.cpu.iew.exec_branches 139088077 # Number of branches executed 585system.cpu.iew.exec_stores 62690608 # Number of stores executed 586system.cpu.iew.exec_rate 1.634946 # Inst execution rate 587system.cpu.iew.wb_sent 654323635 # cumulative count of insts sent to commit 588system.cpu.iew.wb_count 649227426 # cumulative count of insts written-back 589system.cpu.iew.wb_producers 378014910 # num instructions producing a value 590system.cpu.iew.wb_consumers 657704988 # num instructions consuming a value 591system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ 592system.cpu.iew.wb_rate 1.609871 # insts written-back per cycle 593system.cpu.iew.wb_fanout 0.574748 # average fanout of values written-back 594system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ 595system.cpu.commit.commitSquashedInsts 202955681 # The number of squashed insts skipped by commit 596system.cpu.commit.commitNonSpecStalls 2977632 # The number of times commit has been forced to stall to communicate backwards 597system.cpu.commit.branchMispredicts 7214032 # The number of times a branch was mispredicted 598system.cpu.commit.committed_per_cycle::samples 361796689 # Number of insts commited each cycle 599system.cpu.commit.committed_per_cycle::mean 1.578146 # Number of insts commited each cycle 600system.cpu.commit.committed_per_cycle::stdev 2.256071 # Number of insts commited each cycle 601system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle 602system.cpu.commit.committed_per_cycle::0 156712744 43.32% 43.32% # Number of insts commited each cycle 603system.cpu.commit.committed_per_cycle::1 96319147 26.62% 69.94% # Number of insts commited each cycle 604system.cpu.commit.committed_per_cycle::2 33326252 9.21% 79.15% # Number of insts commited each cycle 605system.cpu.commit.committed_per_cycle::3 17957546 4.96% 84.11% # Number of insts commited each cycle 606system.cpu.commit.committed_per_cycle::4 16748053 4.63% 88.74% # Number of insts commited each cycle 607system.cpu.commit.committed_per_cycle::5 7262749 2.01% 90.75% # Number of insts commited each cycle 608system.cpu.commit.committed_per_cycle::6 6923592 1.91% 92.66% # Number of insts commited each cycle 609system.cpu.commit.committed_per_cycle::7 3096479 0.86% 93.52% # Number of insts commited each cycle 610system.cpu.commit.committed_per_cycle::8 23450127 6.48% 100.00% # Number of insts commited each cycle 611system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle 612system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle 613system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle 614system.cpu.commit.committed_per_cycle::total 361796689 # Number of insts commited each cycle 615system.cpu.commit.committedInsts 506581607 # Number of instructions committed 616system.cpu.commit.committedOps 570968167 # Number of ops (including micro ops) committed 617system.cpu.commit.swp_count 0 # Number of s/w prefetches committed 618system.cpu.commit.refs 182890032 # Number of memory references committed 619system.cpu.commit.loads 126029555 # Number of loads committed 620system.cpu.commit.membars 1488542 # Number of memory barriers committed 621system.cpu.commit.branches 121548301 # Number of branches committed 622system.cpu.commit.fp_insts 16 # Number of committed floating point instructions. 623system.cpu.commit.int_insts 470727693 # Number of committed integer instructions. 624system.cpu.commit.function_calls 9757362 # Number of function calls committed. 625system.cpu.commit.op_class_0::No_OpClass 0 0.00% 0.00% # Class of committed instruction 626system.cpu.commit.op_class_0::IntAlu 387738913 67.91% 67.91% # Class of committed instruction 627system.cpu.commit.op_class_0::IntMult 339219 0.06% 67.97% # Class of committed instruction 628system.cpu.commit.op_class_0::IntDiv 0 0.00% 67.97% # Class of committed instruction 629system.cpu.commit.op_class_0::FloatAdd 0 0.00% 67.97% # Class of committed instruction 630system.cpu.commit.op_class_0::FloatCmp 0 0.00% 67.97% # Class of committed instruction 631system.cpu.commit.op_class_0::FloatCvt 0 0.00% 67.97% # Class of committed instruction 632system.cpu.commit.op_class_0::FloatMult 0 0.00% 67.97% # Class of committed instruction 633system.cpu.commit.op_class_0::FloatDiv 0 0.00% 67.97% # Class of committed instruction 634system.cpu.commit.op_class_0::FloatSqrt 0 0.00% 67.97% # Class of committed instruction 635system.cpu.commit.op_class_0::SimdAdd 0 0.00% 67.97% # Class of committed instruction 636system.cpu.commit.op_class_0::SimdAddAcc 0 0.00% 67.97% # Class of committed instruction 637system.cpu.commit.op_class_0::SimdAlu 0 0.00% 67.97% # Class of committed instruction 638system.cpu.commit.op_class_0::SimdCmp 0 0.00% 67.97% # Class of committed instruction 639system.cpu.commit.op_class_0::SimdCvt 0 0.00% 67.97% # Class of committed instruction 640system.cpu.commit.op_class_0::SimdMisc 0 0.00% 67.97% # Class of committed instruction 641system.cpu.commit.op_class_0::SimdMult 0 0.00% 67.97% # Class of committed instruction 642system.cpu.commit.op_class_0::SimdMultAcc 0 0.00% 67.97% # Class of committed instruction 643system.cpu.commit.op_class_0::SimdShift 0 0.00% 67.97% # Class of committed instruction 644system.cpu.commit.op_class_0::SimdShiftAcc 0 0.00% 67.97% # Class of committed instruction 645system.cpu.commit.op_class_0::SimdSqrt 0 0.00% 67.97% # Class of committed instruction 646system.cpu.commit.op_class_0::SimdFloatAdd 0 0.00% 67.97% # Class of committed instruction 647system.cpu.commit.op_class_0::SimdFloatAlu 0 0.00% 67.97% # Class of committed instruction 648system.cpu.commit.op_class_0::SimdFloatCmp 0 0.00% 67.97% # Class of committed instruction 649system.cpu.commit.op_class_0::SimdFloatCvt 0 0.00% 67.97% # Class of committed instruction 650system.cpu.commit.op_class_0::SimdFloatDiv 0 0.00% 67.97% # Class of committed instruction 651system.cpu.commit.op_class_0::SimdFloatMisc 3 0.00% 67.97% # Class of committed instruction 652system.cpu.commit.op_class_0::SimdFloatMult 0 0.00% 67.97% # Class of committed instruction 653system.cpu.commit.op_class_0::SimdFloatMultAcc 0 0.00% 67.97% # Class of committed instruction 654system.cpu.commit.op_class_0::SimdFloatSqrt 0 0.00% 67.97% # Class of committed instruction 655system.cpu.commit.op_class_0::MemRead 126029555 22.07% 90.04% # Class of committed instruction 656system.cpu.commit.op_class_0::MemWrite 56860477 9.96% 100.00% # Class of committed instruction 657system.cpu.commit.op_class_0::IprAccess 0 0.00% 100.00% # Class of committed instruction 658system.cpu.commit.op_class_0::InstPrefetch 0 0.00% 100.00% # Class of committed instruction 659system.cpu.commit.op_class_0::total 570968167 # Class of committed instruction 660system.cpu.commit.bw_lim_events 23450127 # number cycles where commit BW limit reached 661system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits 662system.cpu.rob.rob_reads 1112263272 # The number of ROB reads 663system.cpu.rob.rob_writes 1577313182 # The number of ROB writes 664system.cpu.timesIdled 375340 # Number of times that the entire CPU went into an idle state and unscheduled itself 665system.cpu.idleCycles 12146877 # Total number of cycles that the CPU has spent unscheduled due to idling 666system.cpu.committedInsts 505237723 # Number of Instructions Simulated 667system.cpu.committedOps 569624283 # Number of Ops (including micro ops) Simulated 668system.cpu.cpi 0.798197 # CPI: Cycles Per Instruction 669system.cpu.cpi_total 0.798197 # CPI: Total CPI of All Threads 670system.cpu.ipc 1.252823 # IPC: Instructions Per Cycle 671system.cpu.ipc_total 1.252823 # IPC: Total IPC of All Threads 672system.cpu.int_regfile_reads 3074448522 # number of integer regfile reads 673system.cpu.int_regfile_writes 755651134 # number of integer regfile writes 674system.cpu.fp_regfile_reads 16 # number of floating regfile reads 675system.cpu.misc_regfile_reads 238959520 # number of misc regfile reads 676system.cpu.misc_regfile_writes 2977084 # number of misc regfile writes 677system.cpu.toL2Bus.throughput 738060588 # Throughput (bytes/s) 678system.cpu.toL2Bus.trans_dist::ReadReq 865494 # Transaction distribution 679system.cpu.toL2Bus.trans_dist::ReadResp 865493 # Transaction distribution 680system.cpu.toL2Bus.trans_dist::Writeback 1111057 # Transaction distribution 681system.cpu.toL2Bus.trans_dist::UpgradeReq 86 # Transaction distribution 682system.cpu.toL2Bus.trans_dist::UpgradeResp 86 # Transaction distribution 683system.cpu.toL2Bus.trans_dist::ReadExReq 348798 # Transaction distribution 684system.cpu.toL2Bus.trans_dist::ReadExResp 348798 # Transaction distribution 685system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 34444 # Packet count per connected master and slave (bytes) 686system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 3505273 # Packet count per connected master and slave (bytes) 687system.cpu.toL2Bus.pkt_count::total 3539717 # Packet count per connected master and slave (bytes) 688system.cpu.toL2Bus.tot_pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 1099136 # Cumulative packet size per connected master and slave (bytes) 689system.cpu.toL2Bus.tot_pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 147717056 # Cumulative packet size per connected master and slave (bytes) 690system.cpu.toL2Bus.tot_pkt_size::total 148816192 # Cumulative packet size per connected master and slave (bytes) 691system.cpu.toL2Bus.data_through_bus 148816192 # Total data (bytes) 692system.cpu.toL2Bus.snoop_data_through_bus 6080 # Total snoop data (bytes) 693system.cpu.toL2Bus.reqLayer0.occupancy 2273774999 # Layer occupancy (ticks) 694system.cpu.toL2Bus.reqLayer0.utilization 1.1 # Layer utilization (%) 695system.cpu.toL2Bus.respLayer0.occupancy 26477230 # Layer occupancy (ticks) 696system.cpu.toL2Bus.respLayer0.utilization 0.0 # Layer utilization (%) 697system.cpu.toL2Bus.respLayer1.occupancy 1825044731 # Layer occupancy (ticks) 698system.cpu.toL2Bus.respLayer1.utilization 0.9 # Layer utilization (%) 699system.cpu.icache.tags.replacements 15336 # number of replacements 700system.cpu.icache.tags.tagsinuse 1096.367650 # Cycle average of tags in use 701system.cpu.icache.tags.total_refs 115876238 # Total number of references to valid blocks. 702system.cpu.icache.tags.sampled_refs 17184 # Sample count of references to valid blocks. 703system.cpu.icache.tags.avg_refs 6743.263385 # Average number of references to valid blocks. 704system.cpu.icache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit. 705system.cpu.icache.tags.occ_blocks::cpu.inst 1096.367650 # Average occupied blocks per requestor 706system.cpu.icache.tags.occ_percent::cpu.inst 0.535336 # Average percentage of cache occupancy 707system.cpu.icache.tags.occ_percent::total 0.535336 # Average percentage of cache occupancy 708system.cpu.icache.tags.occ_task_id_blocks::1024 1848 # Occupied blocks per task id 709system.cpu.icache.tags.age_task_id_blocks_1024::0 37 # Occupied blocks per task id 710system.cpu.icache.tags.age_task_id_blocks_1024::1 57 # Occupied blocks per task id 711system.cpu.icache.tags.age_task_id_blocks_1024::2 81 # Occupied blocks per task id 712system.cpu.icache.tags.age_task_id_blocks_1024::3 301 # Occupied blocks per task id 713system.cpu.icache.tags.age_task_id_blocks_1024::4 1372 # Occupied blocks per task id 714system.cpu.icache.tags.occ_task_id_percent::1024 0.902344 # Percentage of cache occupancy per task id 715system.cpu.icache.tags.tag_accesses 231812889 # Number of tag accesses 716system.cpu.icache.tags.data_accesses 231812889 # Number of data accesses 717system.cpu.icache.ReadReq_hits::cpu.inst 115876248 # number of ReadReq hits 718system.cpu.icache.ReadReq_hits::total 115876248 # number of ReadReq hits 719system.cpu.icache.demand_hits::cpu.inst 115876248 # number of demand (read+write) hits 720system.cpu.icache.demand_hits::total 115876248 # number of demand (read+write) hits 721system.cpu.icache.overall_hits::cpu.inst 115876248 # number of overall hits 722system.cpu.icache.overall_hits::total 115876248 # number of overall hits 723system.cpu.icache.ReadReq_misses::cpu.inst 21562 # number of ReadReq misses 724system.cpu.icache.ReadReq_misses::total 21562 # number of ReadReq misses 725system.cpu.icache.demand_misses::cpu.inst 21562 # number of demand (read+write) misses 726system.cpu.icache.demand_misses::total 21562 # number of demand (read+write) misses 727system.cpu.icache.overall_misses::cpu.inst 21562 # number of overall misses 728system.cpu.icache.overall_misses::total 21562 # number of overall misses 729system.cpu.icache.ReadReq_miss_latency::cpu.inst 560819979 # number of ReadReq miss cycles 730system.cpu.icache.ReadReq_miss_latency::total 560819979 # number of ReadReq miss cycles 731system.cpu.icache.demand_miss_latency::cpu.inst 560819979 # number of demand (read+write) miss cycles 732system.cpu.icache.demand_miss_latency::total 560819979 # number of demand (read+write) miss cycles 733system.cpu.icache.overall_miss_latency::cpu.inst 560819979 # number of overall miss cycles 734system.cpu.icache.overall_miss_latency::total 560819979 # number of overall miss cycles 735system.cpu.icache.ReadReq_accesses::cpu.inst 115897810 # number of ReadReq accesses(hits+misses) 736system.cpu.icache.ReadReq_accesses::total 115897810 # number of ReadReq accesses(hits+misses) 737system.cpu.icache.demand_accesses::cpu.inst 115897810 # number of demand (read+write) accesses 738system.cpu.icache.demand_accesses::total 115897810 # number of demand (read+write) accesses 739system.cpu.icache.overall_accesses::cpu.inst 115897810 # number of overall (read+write) accesses 740system.cpu.icache.overall_accesses::total 115897810 # number of overall (read+write) accesses 741system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000186 # miss rate for ReadReq accesses 742system.cpu.icache.ReadReq_miss_rate::total 0.000186 # miss rate for ReadReq accesses 743system.cpu.icache.demand_miss_rate::cpu.inst 0.000186 # miss rate for demand accesses 744system.cpu.icache.demand_miss_rate::total 0.000186 # miss rate for demand accesses 745system.cpu.icache.overall_miss_rate::cpu.inst 0.000186 # miss rate for overall accesses 746system.cpu.icache.overall_miss_rate::total 0.000186 # miss rate for overall accesses 747system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 26009.645627 # average ReadReq miss latency 748system.cpu.icache.ReadReq_avg_miss_latency::total 26009.645627 # average ReadReq miss latency 749system.cpu.icache.demand_avg_miss_latency::cpu.inst 26009.645627 # average overall miss latency 750system.cpu.icache.demand_avg_miss_latency::total 26009.645627 # average overall miss latency 751system.cpu.icache.overall_avg_miss_latency::cpu.inst 26009.645627 # average overall miss latency 752system.cpu.icache.overall_avg_miss_latency::total 26009.645627 # average overall miss latency 753system.cpu.icache.blocked_cycles::no_mshrs 1208 # number of cycles access was blocked 754system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked 755system.cpu.icache.blocked::no_mshrs 16 # number of cycles access was blocked 756system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked 757system.cpu.icache.avg_blocked_cycles::no_mshrs 75.500000 # average number of cycles each access was blocked 758system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked 759system.cpu.icache.fast_writes 0 # number of fast writes performed 760system.cpu.icache.cache_copies 0 # number of cache copies performed 761system.cpu.icache.ReadReq_mshr_hits::cpu.inst 4292 # number of ReadReq MSHR hits 762system.cpu.icache.ReadReq_mshr_hits::total 4292 # number of ReadReq MSHR hits 763system.cpu.icache.demand_mshr_hits::cpu.inst 4292 # number of demand (read+write) MSHR hits 764system.cpu.icache.demand_mshr_hits::total 4292 # number of demand (read+write) MSHR hits 765system.cpu.icache.overall_mshr_hits::cpu.inst 4292 # number of overall MSHR hits 766system.cpu.icache.overall_mshr_hits::total 4292 # number of overall MSHR hits 767system.cpu.icache.ReadReq_mshr_misses::cpu.inst 17270 # number of ReadReq MSHR misses 768system.cpu.icache.ReadReq_mshr_misses::total 17270 # number of ReadReq MSHR misses 769system.cpu.icache.demand_mshr_misses::cpu.inst 17270 # number of demand (read+write) MSHR misses 770system.cpu.icache.demand_mshr_misses::total 17270 # number of demand (read+write) MSHR misses 771system.cpu.icache.overall_mshr_misses::cpu.inst 17270 # number of overall MSHR misses 772system.cpu.icache.overall_mshr_misses::total 17270 # number of overall MSHR misses 773system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 408247770 # number of ReadReq MSHR miss cycles 774system.cpu.icache.ReadReq_mshr_miss_latency::total 408247770 # number of ReadReq MSHR miss cycles 775system.cpu.icache.demand_mshr_miss_latency::cpu.inst 408247770 # number of demand (read+write) MSHR miss cycles 776system.cpu.icache.demand_mshr_miss_latency::total 408247770 # number of demand (read+write) MSHR miss cycles 777system.cpu.icache.overall_mshr_miss_latency::cpu.inst 408247770 # number of overall MSHR miss cycles 778system.cpu.icache.overall_mshr_miss_latency::total 408247770 # number of overall MSHR miss cycles 779system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000149 # mshr miss rate for ReadReq accesses 780system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000149 # mshr miss rate for ReadReq accesses 781system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000149 # mshr miss rate for demand accesses 782system.cpu.icache.demand_mshr_miss_rate::total 0.000149 # mshr miss rate for demand accesses 783system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000149 # mshr miss rate for overall accesses 784system.cpu.icache.overall_mshr_miss_rate::total 0.000149 # mshr miss rate for overall accesses 785system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 23639.129705 # average ReadReq mshr miss latency 786system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 23639.129705 # average ReadReq mshr miss latency 787system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 23639.129705 # average overall mshr miss latency 788system.cpu.icache.demand_avg_mshr_miss_latency::total 23639.129705 # average overall mshr miss latency 789system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 23639.129705 # average overall mshr miss latency 790system.cpu.icache.overall_avg_mshr_miss_latency::total 23639.129705 # average overall mshr miss latency 791system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate 792system.cpu.l2cache.tags.replacements 115515 # number of replacements 793system.cpu.l2cache.tags.tagsinuse 27068.910861 # Cycle average of tags in use 794system.cpu.l2cache.tags.total_refs 1781873 # Total number of references to valid blocks. 795system.cpu.l2cache.tags.sampled_refs 146764 # Sample count of references to valid blocks. 796system.cpu.l2cache.tags.avg_refs 12.141077 # Average number of references to valid blocks. 797system.cpu.l2cache.tags.warmup_cycle 90165895500 # Cycle when the warmup percentage was hit. 798system.cpu.l2cache.tags.occ_blocks::writebacks 22998.912938 # Average occupied blocks per requestor 799system.cpu.l2cache.tags.occ_blocks::cpu.inst 364.941054 # Average occupied blocks per requestor 800system.cpu.l2cache.tags.occ_blocks::cpu.data 3705.056868 # Average occupied blocks per requestor 801system.cpu.l2cache.tags.occ_percent::writebacks 0.701871 # Average percentage of cache occupancy 802system.cpu.l2cache.tags.occ_percent::cpu.inst 0.011137 # Average percentage of cache occupancy 803system.cpu.l2cache.tags.occ_percent::cpu.data 0.113069 # Average percentage of cache occupancy 804system.cpu.l2cache.tags.occ_percent::total 0.826078 # Average percentage of cache occupancy 805system.cpu.l2cache.tags.occ_task_id_blocks::1024 31249 # Occupied blocks per task id 806system.cpu.l2cache.tags.age_task_id_blocks_1024::0 64 # Occupied blocks per task id 807system.cpu.l2cache.tags.age_task_id_blocks_1024::1 1 # Occupied blocks per task id 808system.cpu.l2cache.tags.age_task_id_blocks_1024::2 2187 # Occupied blocks per task id 809system.cpu.l2cache.tags.age_task_id_blocks_1024::3 7697 # Occupied blocks per task id 810system.cpu.l2cache.tags.age_task_id_blocks_1024::4 21300 # Occupied blocks per task id 811system.cpu.l2cache.tags.occ_task_id_percent::1024 0.953644 # Percentage of cache occupancy per task id 812system.cpu.l2cache.tags.tag_accesses 19098361 # Number of tag accesses 813system.cpu.l2cache.tags.data_accesses 19098361 # Number of data accesses 814system.cpu.l2cache.ReadReq_hits::cpu.inst 13774 # number of ReadReq hits 815system.cpu.l2cache.ReadReq_hits::cpu.data 804634 # number of ReadReq hits 816system.cpu.l2cache.ReadReq_hits::total 818408 # number of ReadReq hits 817system.cpu.l2cache.Writeback_hits::writebacks 1111057 # number of Writeback hits 818system.cpu.l2cache.Writeback_hits::total 1111057 # number of Writeback hits 819system.cpu.l2cache.UpgradeReq_hits::cpu.data 79 # number of UpgradeReq hits 820system.cpu.l2cache.UpgradeReq_hits::total 79 # number of UpgradeReq hits 821system.cpu.l2cache.ReadExReq_hits::cpu.data 247501 # number of ReadExReq hits 822system.cpu.l2cache.ReadExReq_hits::total 247501 # number of ReadExReq hits 823system.cpu.l2cache.demand_hits::cpu.inst 13774 # number of demand (read+write) hits 824system.cpu.l2cache.demand_hits::cpu.data 1052135 # number of demand (read+write) hits 825system.cpu.l2cache.demand_hits::total 1065909 # number of demand (read+write) hits 826system.cpu.l2cache.overall_hits::cpu.inst 13774 # number of overall hits 827system.cpu.l2cache.overall_hits::cpu.data 1052135 # number of overall hits 828system.cpu.l2cache.overall_hits::total 1065909 # number of overall hits 829system.cpu.l2cache.ReadReq_misses::cpu.inst 3401 # number of ReadReq misses 830system.cpu.l2cache.ReadReq_misses::cpu.data 43590 # number of ReadReq misses 831system.cpu.l2cache.ReadReq_misses::total 46991 # number of ReadReq misses 832system.cpu.l2cache.UpgradeReq_misses::cpu.data 7 # number of UpgradeReq misses 833system.cpu.l2cache.UpgradeReq_misses::total 7 # number of UpgradeReq misses 834system.cpu.l2cache.ReadExReq_misses::cpu.data 101297 # number of ReadExReq misses 835system.cpu.l2cache.ReadExReq_misses::total 101297 # number of ReadExReq misses 836system.cpu.l2cache.demand_misses::cpu.inst 3401 # number of demand (read+write) misses 837system.cpu.l2cache.demand_misses::cpu.data 144887 # number of demand (read+write) misses 838system.cpu.l2cache.demand_misses::total 148288 # number of demand (read+write) misses 839system.cpu.l2cache.overall_misses::cpu.inst 3401 # number of overall misses 840system.cpu.l2cache.overall_misses::cpu.data 144887 # number of overall misses 841system.cpu.l2cache.overall_misses::total 148288 # number of overall misses 842system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 252890250 # number of ReadReq miss cycles 843system.cpu.l2cache.ReadReq_miss_latency::cpu.data 3330417250 # number of ReadReq miss cycles 844system.cpu.l2cache.ReadReq_miss_latency::total 3583307500 # number of ReadReq miss cycles 845system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 7356301749 # number of ReadExReq miss cycles 846system.cpu.l2cache.ReadExReq_miss_latency::total 7356301749 # number of ReadExReq miss cycles 847system.cpu.l2cache.demand_miss_latency::cpu.inst 252890250 # number of demand (read+write) miss cycles 848system.cpu.l2cache.demand_miss_latency::cpu.data 10686718999 # number of demand (read+write) miss cycles 849system.cpu.l2cache.demand_miss_latency::total 10939609249 # number of demand (read+write) miss cycles 850system.cpu.l2cache.overall_miss_latency::cpu.inst 252890250 # number of overall miss cycles 851system.cpu.l2cache.overall_miss_latency::cpu.data 10686718999 # number of overall miss cycles 852system.cpu.l2cache.overall_miss_latency::total 10939609249 # number of overall miss cycles 853system.cpu.l2cache.ReadReq_accesses::cpu.inst 17175 # number of ReadReq accesses(hits+misses) 854system.cpu.l2cache.ReadReq_accesses::cpu.data 848224 # number of ReadReq accesses(hits+misses) 855system.cpu.l2cache.ReadReq_accesses::total 865399 # number of ReadReq accesses(hits+misses) 856system.cpu.l2cache.Writeback_accesses::writebacks 1111057 # number of Writeback accesses(hits+misses) 857system.cpu.l2cache.Writeback_accesses::total 1111057 # number of Writeback accesses(hits+misses) 858system.cpu.l2cache.UpgradeReq_accesses::cpu.data 86 # number of UpgradeReq accesses(hits+misses) 859system.cpu.l2cache.UpgradeReq_accesses::total 86 # number of UpgradeReq accesses(hits+misses) 860system.cpu.l2cache.ReadExReq_accesses::cpu.data 348798 # number of ReadExReq accesses(hits+misses) 861system.cpu.l2cache.ReadExReq_accesses::total 348798 # number of ReadExReq accesses(hits+misses) 862system.cpu.l2cache.demand_accesses::cpu.inst 17175 # number of demand (read+write) accesses 863system.cpu.l2cache.demand_accesses::cpu.data 1197022 # number of demand (read+write) accesses 864system.cpu.l2cache.demand_accesses::total 1214197 # number of demand (read+write) accesses 865system.cpu.l2cache.overall_accesses::cpu.inst 17175 # number of overall (read+write) accesses 866system.cpu.l2cache.overall_accesses::cpu.data 1197022 # number of overall (read+write) accesses 867system.cpu.l2cache.overall_accesses::total 1214197 # number of overall (read+write) accesses 868system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.198020 # miss rate for ReadReq accesses 869system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.051390 # miss rate for ReadReq accesses 870system.cpu.l2cache.ReadReq_miss_rate::total 0.054300 # miss rate for ReadReq accesses 871system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data 0.081395 # miss rate for UpgradeReq accesses 872system.cpu.l2cache.UpgradeReq_miss_rate::total 0.081395 # miss rate for UpgradeReq accesses 873system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.290417 # miss rate for ReadExReq accesses 874system.cpu.l2cache.ReadExReq_miss_rate::total 0.290417 # miss rate for ReadExReq accesses 875system.cpu.l2cache.demand_miss_rate::cpu.inst 0.198020 # miss rate for demand accesses 876system.cpu.l2cache.demand_miss_rate::cpu.data 0.121040 # miss rate for demand accesses 877system.cpu.l2cache.demand_miss_rate::total 0.122128 # miss rate for demand accesses 878system.cpu.l2cache.overall_miss_rate::cpu.inst 0.198020 # miss rate for overall accesses 879system.cpu.l2cache.overall_miss_rate::cpu.data 0.121040 # miss rate for overall accesses 880system.cpu.l2cache.overall_miss_rate::total 0.122128 # miss rate for overall accesses 881system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 74357.615407 # average ReadReq miss latency 882system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 76403.240422 # average ReadReq miss latency 883system.cpu.l2cache.ReadReq_avg_miss_latency::total 76255.187163 # average ReadReq miss latency 884system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 72621.121544 # average ReadExReq miss latency 885system.cpu.l2cache.ReadExReq_avg_miss_latency::total 72621.121544 # average ReadExReq miss latency 886system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 74357.615407 # average overall miss latency 887system.cpu.l2cache.demand_avg_miss_latency::cpu.data 73758.991483 # average overall miss latency 888system.cpu.l2cache.demand_avg_miss_latency::total 73772.720982 # average overall miss latency 889system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 74357.615407 # average overall miss latency 890system.cpu.l2cache.overall_avg_miss_latency::cpu.data 73758.991483 # average overall miss latency 891system.cpu.l2cache.overall_avg_miss_latency::total 73772.720982 # average overall miss latency 892system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked 893system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked 894system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked 895system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked 896system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked 897system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked 898system.cpu.l2cache.fast_writes 0 # number of fast writes performed 899system.cpu.l2cache.cache_copies 0 # number of cache copies performed 900system.cpu.l2cache.writebacks::writebacks 97701 # number of writebacks 901system.cpu.l2cache.writebacks::total 97701 # number of writebacks 902system.cpu.l2cache.ReadReq_mshr_hits::cpu.inst 4 # number of ReadReq MSHR hits 903system.cpu.l2cache.ReadReq_mshr_hits::cpu.data 22 # number of ReadReq MSHR hits 904system.cpu.l2cache.ReadReq_mshr_hits::total 26 # number of ReadReq MSHR hits 905system.cpu.l2cache.demand_mshr_hits::cpu.inst 4 # number of demand (read+write) MSHR hits 906system.cpu.l2cache.demand_mshr_hits::cpu.data 22 # number of demand (read+write) MSHR hits 907system.cpu.l2cache.demand_mshr_hits::total 26 # number of demand (read+write) MSHR hits 908system.cpu.l2cache.overall_mshr_hits::cpu.inst 4 # number of overall MSHR hits 909system.cpu.l2cache.overall_mshr_hits::cpu.data 22 # number of overall MSHR hits 910system.cpu.l2cache.overall_mshr_hits::total 26 # number of overall MSHR hits 911system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 3397 # number of ReadReq MSHR misses 912system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 43568 # number of ReadReq MSHR misses 913system.cpu.l2cache.ReadReq_mshr_misses::total 46965 # number of ReadReq MSHR misses 914system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data 7 # number of UpgradeReq MSHR misses 915system.cpu.l2cache.UpgradeReq_mshr_misses::total 7 # number of UpgradeReq MSHR misses 916system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 101297 # number of ReadExReq MSHR misses 917system.cpu.l2cache.ReadExReq_mshr_misses::total 101297 # number of ReadExReq MSHR misses 918system.cpu.l2cache.demand_mshr_misses::cpu.inst 3397 # number of demand (read+write) MSHR misses 919system.cpu.l2cache.demand_mshr_misses::cpu.data 144865 # number of demand (read+write) MSHR misses 920system.cpu.l2cache.demand_mshr_misses::total 148262 # number of demand (read+write) MSHR misses 921system.cpu.l2cache.overall_mshr_misses::cpu.inst 3397 # number of overall MSHR misses 922system.cpu.l2cache.overall_mshr_misses::cpu.data 144865 # number of overall MSHR misses 923system.cpu.l2cache.overall_mshr_misses::total 148262 # number of overall MSHR misses 924system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 209923500 # number of ReadReq MSHR miss cycles 925system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 2783807500 # number of ReadReq MSHR miss cycles 926system.cpu.l2cache.ReadReq_mshr_miss_latency::total 2993731000 # number of ReadReq MSHR miss cycles 927system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data 70007 # number of UpgradeReq MSHR miss cycles 928system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total 70007 # number of UpgradeReq MSHR miss cycles 929system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 6072932751 # number of ReadExReq MSHR miss cycles 930system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 6072932751 # number of ReadExReq MSHR miss cycles 931system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 209923500 # number of demand (read+write) MSHR miss cycles 932system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 8856740251 # number of demand (read+write) MSHR miss cycles 933system.cpu.l2cache.demand_mshr_miss_latency::total 9066663751 # number of demand (read+write) MSHR miss cycles 934system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 209923500 # number of overall MSHR miss cycles 935system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 8856740251 # number of overall MSHR miss cycles 936system.cpu.l2cache.overall_mshr_miss_latency::total 9066663751 # number of overall MSHR miss cycles 937system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.197787 # mshr miss rate for ReadReq accesses 938system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.051364 # mshr miss rate for ReadReq accesses 939system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.054270 # mshr miss rate for ReadReq accesses 940system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data 0.081395 # mshr miss rate for UpgradeReq accesses 941system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total 0.081395 # mshr miss rate for UpgradeReq accesses 942system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.290417 # mshr miss rate for ReadExReq accesses 943system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.290417 # mshr miss rate for ReadExReq accesses 944system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.197787 # mshr miss rate for demand accesses 945system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.121021 # mshr miss rate for demand accesses 946system.cpu.l2cache.demand_mshr_miss_rate::total 0.122107 # mshr miss rate for demand accesses 947system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.197787 # mshr miss rate for overall accesses 948system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.121021 # mshr miss rate for overall accesses 949system.cpu.l2cache.overall_mshr_miss_rate::total 0.122107 # mshr miss rate for overall accesses 950system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 61796.732411 # average ReadReq mshr miss latency 951system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 63895.691792 # average ReadReq mshr miss latency 952system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 63743.873097 # average ReadReq mshr miss latency 953system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 10001 # average UpgradeReq mshr miss latency 954system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total 10001 # average UpgradeReq mshr miss latency 955system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 59951.753270 # average ReadExReq mshr miss latency 956system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 59951.753270 # average ReadExReq mshr miss latency 957system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 61796.732411 # average overall mshr miss latency 958system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 61137.888731 # average overall mshr miss latency 959system.cpu.l2cache.demand_avg_mshr_miss_latency::total 61152.984251 # average overall mshr miss latency 960system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 61796.732411 # average overall mshr miss latency 961system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 61137.888731 # average overall mshr miss latency 962system.cpu.l2cache.overall_avg_mshr_miss_latency::total 61152.984251 # average overall mshr miss latency 963system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate 964system.cpu.dcache.tags.replacements 1192926 # number of replacements 965system.cpu.dcache.tags.tagsinuse 4057.383105 # Cycle average of tags in use 966system.cpu.dcache.tags.total_refs 190117545 # Total number of references to valid blocks. 967system.cpu.dcache.tags.sampled_refs 1197022 # Sample count of references to valid blocks. 968system.cpu.dcache.tags.avg_refs 158.825439 # Average number of references to valid blocks. 969system.cpu.dcache.tags.warmup_cycle 4253859250 # Cycle when the warmup percentage was hit. 970system.cpu.dcache.tags.occ_blocks::cpu.data 4057.383105 # Average occupied blocks per requestor 971system.cpu.dcache.tags.occ_percent::cpu.data 0.990572 # Average percentage of cache occupancy 972system.cpu.dcache.tags.occ_percent::total 0.990572 # Average percentage of cache occupancy 973system.cpu.dcache.tags.occ_task_id_blocks::1024 4096 # Occupied blocks per task id 974system.cpu.dcache.tags.age_task_id_blocks_1024::0 30 # Occupied blocks per task id 975system.cpu.dcache.tags.age_task_id_blocks_1024::1 23 # Occupied blocks per task id 976system.cpu.dcache.tags.age_task_id_blocks_1024::2 2354 # Occupied blocks per task id 977system.cpu.dcache.tags.age_task_id_blocks_1024::3 1689 # Occupied blocks per task id 978system.cpu.dcache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id 979system.cpu.dcache.tags.tag_accesses 391573870 # Number of tag accesses 980system.cpu.dcache.tags.data_accesses 391573870 # Number of data accesses 981system.cpu.dcache.ReadReq_hits::cpu.data 136255144 # number of ReadReq hits 982system.cpu.dcache.ReadReq_hits::total 136255144 # number of ReadReq hits 983system.cpu.dcache.WriteReq_hits::cpu.data 50884737 # number of WriteReq hits 984system.cpu.dcache.WriteReq_hits::total 50884737 # number of WriteReq hits 985system.cpu.dcache.LoadLockedReq_hits::cpu.data 1488854 # number of LoadLockedReq hits 986system.cpu.dcache.LoadLockedReq_hits::total 1488854 # number of LoadLockedReq hits 987system.cpu.dcache.StoreCondReq_hits::cpu.data 1488541 # number of StoreCondReq hits 988system.cpu.dcache.StoreCondReq_hits::total 1488541 # number of StoreCondReq hits 989system.cpu.dcache.demand_hits::cpu.data 187139881 # number of demand (read+write) hits 990system.cpu.dcache.demand_hits::total 187139881 # number of demand (read+write) hits 991system.cpu.dcache.overall_hits::cpu.data 187139881 # number of overall hits 992system.cpu.dcache.overall_hits::total 187139881 # number of overall hits 993system.cpu.dcache.ReadReq_misses::cpu.data 1716538 # number of ReadReq misses 994system.cpu.dcache.ReadReq_misses::total 1716538 # number of ReadReq misses 995system.cpu.dcache.WriteReq_misses::cpu.data 3354569 # number of WriteReq misses 996system.cpu.dcache.WriteReq_misses::total 3354569 # number of WriteReq misses 997system.cpu.dcache.LoadLockedReq_misses::cpu.data 41 # number of LoadLockedReq misses 998system.cpu.dcache.LoadLockedReq_misses::total 41 # number of LoadLockedReq misses 999system.cpu.dcache.demand_misses::cpu.data 5071107 # number of demand (read+write) misses 1000system.cpu.dcache.demand_misses::total 5071107 # number of demand (read+write) misses 1001system.cpu.dcache.overall_misses::cpu.data 5071107 # number of overall misses 1002system.cpu.dcache.overall_misses::total 5071107 # number of overall misses 1003system.cpu.dcache.ReadReq_miss_latency::cpu.data 29658271464 # number of ReadReq miss cycles 1004system.cpu.dcache.ReadReq_miss_latency::total 29658271464 # number of ReadReq miss cycles 1005system.cpu.dcache.WriteReq_miss_latency::cpu.data 73164049214 # number of WriteReq miss cycles 1006system.cpu.dcache.WriteReq_miss_latency::total 73164049214 # number of WriteReq miss cycles 1007system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 726000 # number of LoadLockedReq miss cycles 1008system.cpu.dcache.LoadLockedReq_miss_latency::total 726000 # number of LoadLockedReq miss cycles 1009system.cpu.dcache.demand_miss_latency::cpu.data 102822320678 # number of demand (read+write) miss cycles 1010system.cpu.dcache.demand_miss_latency::total 102822320678 # number of demand (read+write) miss cycles 1011system.cpu.dcache.overall_miss_latency::cpu.data 102822320678 # number of overall miss cycles 1012system.cpu.dcache.overall_miss_latency::total 102822320678 # number of overall miss cycles 1013system.cpu.dcache.ReadReq_accesses::cpu.data 137971682 # number of ReadReq accesses(hits+misses) 1014system.cpu.dcache.ReadReq_accesses::total 137971682 # number of ReadReq accesses(hits+misses) 1015system.cpu.dcache.WriteReq_accesses::cpu.data 54239306 # number of WriteReq accesses(hits+misses) 1016system.cpu.dcache.WriteReq_accesses::total 54239306 # number of WriteReq accesses(hits+misses) 1017system.cpu.dcache.LoadLockedReq_accesses::cpu.data 1488895 # number of LoadLockedReq accesses(hits+misses) 1018system.cpu.dcache.LoadLockedReq_accesses::total 1488895 # number of LoadLockedReq accesses(hits+misses) 1019system.cpu.dcache.StoreCondReq_accesses::cpu.data 1488541 # number of StoreCondReq accesses(hits+misses) 1020system.cpu.dcache.StoreCondReq_accesses::total 1488541 # number of StoreCondReq accesses(hits+misses) 1021system.cpu.dcache.demand_accesses::cpu.data 192210988 # number of demand (read+write) accesses 1022system.cpu.dcache.demand_accesses::total 192210988 # number of demand (read+write) accesses 1023system.cpu.dcache.overall_accesses::cpu.data 192210988 # number of overall (read+write) accesses 1024system.cpu.dcache.overall_accesses::total 192210988 # number of overall (read+write) accesses 1025system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.012441 # miss rate for ReadReq accesses 1026system.cpu.dcache.ReadReq_miss_rate::total 0.012441 # miss rate for ReadReq accesses 1027system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.061848 # miss rate for WriteReq accesses 1028system.cpu.dcache.WriteReq_miss_rate::total 0.061848 # miss rate for WriteReq accesses 1029system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.000028 # miss rate for LoadLockedReq accesses 1030system.cpu.dcache.LoadLockedReq_miss_rate::total 0.000028 # miss rate for LoadLockedReq accesses 1031system.cpu.dcache.demand_miss_rate::cpu.data 0.026383 # miss rate for demand accesses 1032system.cpu.dcache.demand_miss_rate::total 0.026383 # miss rate for demand accesses 1033system.cpu.dcache.overall_miss_rate::cpu.data 0.026383 # miss rate for overall accesses 1034system.cpu.dcache.overall_miss_rate::total 0.026383 # miss rate for overall accesses 1035system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 17277.957997 # average ReadReq miss latency 1036system.cpu.dcache.ReadReq_avg_miss_latency::total 17277.957997 # average ReadReq miss latency 1037system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 21810.268089 # average WriteReq miss latency 1038system.cpu.dcache.WriteReq_avg_miss_latency::total 21810.268089 # average WriteReq miss latency 1039system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 17707.317073 # average LoadLockedReq miss latency 1040system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 17707.317073 # average LoadLockedReq miss latency 1041system.cpu.dcache.demand_avg_miss_latency::cpu.data 20276.109472 # average overall miss latency 1042system.cpu.dcache.demand_avg_miss_latency::total 20276.109472 # average overall miss latency 1043system.cpu.dcache.overall_avg_miss_latency::cpu.data 20276.109472 # average overall miss latency 1044system.cpu.dcache.overall_avg_miss_latency::total 20276.109472 # average overall miss latency 1045system.cpu.dcache.blocked_cycles::no_mshrs 17575 # number of cycles access was blocked 1046system.cpu.dcache.blocked_cycles::no_targets 53737 # number of cycles access was blocked 1047system.cpu.dcache.blocked::no_mshrs 1744 # number of cycles access was blocked 1048system.cpu.dcache.blocked::no_targets 663 # number of cycles access was blocked 1049system.cpu.dcache.avg_blocked_cycles::no_mshrs 10.077408 # average number of cycles each access was blocked 1050system.cpu.dcache.avg_blocked_cycles::no_targets 81.051282 # average number of cycles each access was blocked 1051system.cpu.dcache.fast_writes 0 # number of fast writes performed 1052system.cpu.dcache.cache_copies 0 # number of cache copies performed 1053system.cpu.dcache.writebacks::writebacks 1111057 # number of writebacks 1054system.cpu.dcache.writebacks::total 1111057 # number of writebacks 1055system.cpu.dcache.ReadReq_mshr_hits::cpu.data 867776 # number of ReadReq MSHR hits 1056system.cpu.dcache.ReadReq_mshr_hits::total 867776 # number of ReadReq MSHR hits 1057system.cpu.dcache.WriteReq_mshr_hits::cpu.data 3006223 # number of WriteReq MSHR hits 1058system.cpu.dcache.WriteReq_mshr_hits::total 3006223 # number of WriteReq MSHR hits 1059system.cpu.dcache.LoadLockedReq_mshr_hits::cpu.data 41 # number of LoadLockedReq MSHR hits 1060system.cpu.dcache.LoadLockedReq_mshr_hits::total 41 # number of LoadLockedReq MSHR hits 1061system.cpu.dcache.demand_mshr_hits::cpu.data 3873999 # number of demand (read+write) MSHR hits 1062system.cpu.dcache.demand_mshr_hits::total 3873999 # number of demand (read+write) MSHR hits 1063system.cpu.dcache.overall_mshr_hits::cpu.data 3873999 # number of overall MSHR hits 1064system.cpu.dcache.overall_mshr_hits::total 3873999 # number of overall MSHR hits 1065system.cpu.dcache.ReadReq_mshr_misses::cpu.data 848762 # number of ReadReq MSHR misses 1066system.cpu.dcache.ReadReq_mshr_misses::total 848762 # number of ReadReq MSHR misses 1067system.cpu.dcache.WriteReq_mshr_misses::cpu.data 348346 # number of WriteReq MSHR misses 1068system.cpu.dcache.WriteReq_mshr_misses::total 348346 # number of WriteReq MSHR misses 1069system.cpu.dcache.demand_mshr_misses::cpu.data 1197108 # number of demand (read+write) MSHR misses 1070system.cpu.dcache.demand_mshr_misses::total 1197108 # number of demand (read+write) MSHR misses 1071system.cpu.dcache.overall_mshr_misses::cpu.data 1197108 # number of overall MSHR misses 1072system.cpu.dcache.overall_mshr_misses::total 1197108 # number of overall MSHR misses 1073system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 12264084776 # number of ReadReq MSHR miss cycles 1074system.cpu.dcache.ReadReq_mshr_miss_latency::total 12264084776 # number of ReadReq MSHR miss cycles 1075system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 10175822989 # number of WriteReq MSHR miss cycles 1076system.cpu.dcache.WriteReq_mshr_miss_latency::total 10175822989 # number of WriteReq MSHR miss cycles 1077system.cpu.dcache.demand_mshr_miss_latency::cpu.data 22439907765 # number of demand (read+write) MSHR miss cycles 1078system.cpu.dcache.demand_mshr_miss_latency::total 22439907765 # number of demand (read+write) MSHR miss cycles 1079system.cpu.dcache.overall_mshr_miss_latency::cpu.data 22439907765 # number of overall MSHR miss cycles 1080system.cpu.dcache.overall_mshr_miss_latency::total 22439907765 # number of overall MSHR miss cycles 1081system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.006152 # mshr miss rate for ReadReq accesses 1082system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.006152 # mshr miss rate for ReadReq accesses 1083system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.006422 # mshr miss rate for WriteReq accesses 1084system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.006422 # mshr miss rate for WriteReq accesses 1085system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.006228 # mshr miss rate for demand accesses 1086system.cpu.dcache.demand_mshr_miss_rate::total 0.006228 # mshr miss rate for demand accesses 1087system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.006228 # mshr miss rate for overall accesses 1088system.cpu.dcache.overall_mshr_miss_rate::total 0.006228 # mshr miss rate for overall accesses 1089system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 14449.380128 # average ReadReq mshr miss latency 1090system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 14449.380128 # average ReadReq mshr miss latency 1091system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 29211.826715 # average WriteReq mshr miss latency 1092system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 29211.826715 # average WriteReq mshr miss latency 1093system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 18745.098826 # average overall mshr miss latency 1094system.cpu.dcache.demand_avg_mshr_miss_latency::total 18745.098826 # average overall mshr miss latency 1095system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 18745.098826 # average overall mshr miss latency 1096system.cpu.dcache.overall_avg_mshr_miss_latency::total 18745.098826 # average overall mshr miss latency 1097system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate 1098 1099---------- End Simulation Statistics ---------- 1100