111507SCurtis.Dunham@arm.com
211507SCurtis.Dunham@arm.com---------- Begin Simulation Statistics ----------
311860Sandreas.hansson@arm.comsim_seconds                                  0.368651                       # Number of seconds simulated
411860Sandreas.hansson@arm.comsim_ticks                                368651185500                       # Number of ticks simulated
511860Sandreas.hansson@arm.comfinal_tick                               368651185500                       # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
611507SCurtis.Dunham@arm.comsim_freq                                 1000000000000                       # Frequency of simulated ticks
711860Sandreas.hansson@arm.comhost_inst_rate                                 378825                       # Simulator instruction rate (inst/s)
811860Sandreas.hansson@arm.comhost_op_rate                                   410318                       # Simulator op (including micro ops) rate (op/s)
911860Sandreas.hansson@arm.comhost_tick_rate                              275680946                       # Simulator tick rate (ticks/s)
1011860Sandreas.hansson@arm.comhost_mem_usage                                 276920                       # Number of bytes of host memory used
1111860Sandreas.hansson@arm.comhost_seconds                                  1337.24                       # Real time elapsed on the host
1211507SCurtis.Dunham@arm.comsim_insts                                   506579366                       # Number of instructions simulated
1311507SCurtis.Dunham@arm.comsim_ops                                     548692589                       # Number of ops (including micro ops) simulated
1411507SCurtis.Dunham@arm.comsystem.voltage_domain.voltage                       1                       # Voltage in Volts
1511507SCurtis.Dunham@arm.comsystem.clk_domain.clock                          1000                       # Clock period in ticks
1611860Sandreas.hansson@arm.comsystem.physmem.pwrStateResidencyTicks::UNDEFINED 368651185500                       # Cumulative time (in ticks) in various power states
1711860Sandreas.hansson@arm.comsystem.physmem.bytes_read::cpu.inst            179712                       # Number of bytes read from this memory
1811860Sandreas.hansson@arm.comsystem.physmem.bytes_read::cpu.data           9049216                       # Number of bytes read from this memory
1911860Sandreas.hansson@arm.comsystem.physmem.bytes_read::total              9228928                       # Number of bytes read from this memory
2011860Sandreas.hansson@arm.comsystem.physmem.bytes_inst_read::cpu.inst       179712                       # Number of instructions bytes read from this memory
2111860Sandreas.hansson@arm.comsystem.physmem.bytes_inst_read::total          179712                       # Number of instructions bytes read from this memory
2211860Sandreas.hansson@arm.comsystem.physmem.bytes_written::writebacks      6241472                       # Number of bytes written to this memory
2311860Sandreas.hansson@arm.comsystem.physmem.bytes_written::total           6241472                       # Number of bytes written to this memory
2411860Sandreas.hansson@arm.comsystem.physmem.num_reads::cpu.inst               2808                       # Number of read requests responded to by this memory
2511860Sandreas.hansson@arm.comsystem.physmem.num_reads::cpu.data             141394                       # Number of read requests responded to by this memory
2611860Sandreas.hansson@arm.comsystem.physmem.num_reads::total                144202                       # Number of read requests responded to by this memory
2711860Sandreas.hansson@arm.comsystem.physmem.num_writes::writebacks           97523                       # Number of write requests responded to by this memory
2811860Sandreas.hansson@arm.comsystem.physmem.num_writes::total                97523                       # Number of write requests responded to by this memory
2911860Sandreas.hansson@arm.comsystem.physmem.bw_read::cpu.inst               487485                       # Total read bandwidth from this memory (bytes/s)
3011860Sandreas.hansson@arm.comsystem.physmem.bw_read::cpu.data             24546825                       # Total read bandwidth from this memory (bytes/s)
3111860Sandreas.hansson@arm.comsystem.physmem.bw_read::total                25034310                       # Total read bandwidth from this memory (bytes/s)
3211860Sandreas.hansson@arm.comsystem.physmem.bw_inst_read::cpu.inst          487485                       # Instruction read bandwidth from this memory (bytes/s)
3311860Sandreas.hansson@arm.comsystem.physmem.bw_inst_read::total             487485                       # Instruction read bandwidth from this memory (bytes/s)
3411860Sandreas.hansson@arm.comsystem.physmem.bw_write::writebacks          16930563                       # Write bandwidth from this memory (bytes/s)
3511860Sandreas.hansson@arm.comsystem.physmem.bw_write::total               16930563                       # Write bandwidth from this memory (bytes/s)
3611860Sandreas.hansson@arm.comsystem.physmem.bw_total::writebacks          16930563                       # Total bandwidth to/from this memory (bytes/s)
3711860Sandreas.hansson@arm.comsystem.physmem.bw_total::cpu.inst              487485                       # Total bandwidth to/from this memory (bytes/s)
3811860Sandreas.hansson@arm.comsystem.physmem.bw_total::cpu.data            24546825                       # Total bandwidth to/from this memory (bytes/s)
3911860Sandreas.hansson@arm.comsystem.physmem.bw_total::total               41964873                       # Total bandwidth to/from this memory (bytes/s)
4011860Sandreas.hansson@arm.comsystem.physmem.readReqs                        144202                       # Number of read requests accepted
4111860Sandreas.hansson@arm.comsystem.physmem.writeReqs                        97523                       # Number of write requests accepted
4211860Sandreas.hansson@arm.comsystem.physmem.readBursts                      144202                       # Number of DRAM read bursts, including those serviced by the write queue
4311860Sandreas.hansson@arm.comsystem.physmem.writeBursts                      97523                       # Number of DRAM write bursts, including those merged in the write queue
4411860Sandreas.hansson@arm.comsystem.physmem.bytesReadDRAM                  9222208                       # Total number of bytes read from DRAM
4511860Sandreas.hansson@arm.comsystem.physmem.bytesReadWrQ                      6720                       # Total number of bytes read from write queue
4611860Sandreas.hansson@arm.comsystem.physmem.bytesWritten                   6240000                       # Total number of bytes written to DRAM
4711860Sandreas.hansson@arm.comsystem.physmem.bytesReadSys                   9228928                       # Total read bytes from the system interface side
4811860Sandreas.hansson@arm.comsystem.physmem.bytesWrittenSys                6241472                       # Total written bytes from the system interface side
4911860Sandreas.hansson@arm.comsystem.physmem.servicedByWrQ                      105                       # Number of DRAM read bursts serviced by the write queue
5011507SCurtis.Dunham@arm.comsystem.physmem.mergedWrBursts                       0                       # Number of DRAM write bursts merged with an existing one
5111507SCurtis.Dunham@arm.comsystem.physmem.neitherReadNorWriteReqs              0                       # Number of requests that are neither read nor write
5211860Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::0                9327                       # Per bank write bursts
5311860Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::1                8931                       # Per bank write bursts
5411860Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::2                8953                       # Per bank write bursts
5511860Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::3                8672                       # Per bank write bursts
5611860Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::4                9421                       # Per bank write bursts
5711860Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::5                9371                       # Per bank write bursts
5811860Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::6                8975                       # Per bank write bursts
5911860Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::7                8126                       # Per bank write bursts
6011860Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::8                8631                       # Per bank write bursts
6111860Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::9                8699                       # Per bank write bursts
6211860Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::10               8760                       # Per bank write bursts
6311860Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::11               9484                       # Per bank write bursts
6411860Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::12               9351                       # Per bank write bursts
6511860Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::13               9541                       # Per bank write bursts
6611860Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::14               8731                       # Per bank write bursts
6711860Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::15               9124                       # Per bank write bursts
6811860Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::0                6232                       # Per bank write bursts
6911860Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::1                6121                       # Per bank write bursts
7011860Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::2                6045                       # Per bank write bursts
7111860Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::3                5902                       # Per bank write bursts
7211860Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::4                6267                       # Per bank write bursts
7311860Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::5                6264                       # Per bank write bursts
7411860Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::6                6070                       # Per bank write bursts
7511680SCurtis.Dunham@arm.comsystem.physmem.perBankWrBursts::7                5535                       # Per bank write bursts
7611680SCurtis.Dunham@arm.comsystem.physmem.perBankWrBursts::8                5819                       # Per bank write bursts
7711860Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::9                5921                       # Per bank write bursts
7811606Sandreas.sandberg@arm.comsystem.physmem.perBankWrBursts::10               5985                       # Per bank write bursts
7911860Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::11               6509                       # Per bank write bursts
8011860Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::12               6365                       # Per bank write bursts
8111860Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::13               6345                       # Per bank write bursts
8211860Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::14               6018                       # Per bank write bursts
8311606Sandreas.sandberg@arm.comsystem.physmem.perBankWrBursts::15               6102                       # Per bank write bursts
8411507SCurtis.Dunham@arm.comsystem.physmem.numRdRetry                           0                       # Number of times read queue was full causing retry
8511507SCurtis.Dunham@arm.comsystem.physmem.numWrRetry                           0                       # Number of times write queue was full causing retry
8611860Sandreas.hansson@arm.comsystem.physmem.totGap                    368651160000                       # Total gap between requests
8711507SCurtis.Dunham@arm.comsystem.physmem.readPktSize::0                       0                       # Read request sizes (log2)
8811507SCurtis.Dunham@arm.comsystem.physmem.readPktSize::1                       0                       # Read request sizes (log2)
8911507SCurtis.Dunham@arm.comsystem.physmem.readPktSize::2                       0                       # Read request sizes (log2)
9011507SCurtis.Dunham@arm.comsystem.physmem.readPktSize::3                       0                       # Read request sizes (log2)
9111507SCurtis.Dunham@arm.comsystem.physmem.readPktSize::4                       0                       # Read request sizes (log2)
9211507SCurtis.Dunham@arm.comsystem.physmem.readPktSize::5                       0                       # Read request sizes (log2)
9311860Sandreas.hansson@arm.comsystem.physmem.readPktSize::6                  144202                       # Read request sizes (log2)
9411507SCurtis.Dunham@arm.comsystem.physmem.writePktSize::0                      0                       # Write request sizes (log2)
9511507SCurtis.Dunham@arm.comsystem.physmem.writePktSize::1                      0                       # Write request sizes (log2)
9611507SCurtis.Dunham@arm.comsystem.physmem.writePktSize::2                      0                       # Write request sizes (log2)
9711507SCurtis.Dunham@arm.comsystem.physmem.writePktSize::3                      0                       # Write request sizes (log2)
9811507SCurtis.Dunham@arm.comsystem.physmem.writePktSize::4                      0                       # Write request sizes (log2)
9911507SCurtis.Dunham@arm.comsystem.physmem.writePktSize::5                      0                       # Write request sizes (log2)
10011860Sandreas.hansson@arm.comsystem.physmem.writePktSize::6                  97523                       # Write request sizes (log2)
10111860Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::0                    143745                       # What read queue length does an incoming req see
10211680SCurtis.Dunham@arm.comsystem.physmem.rdQLenPdf::1                       333                       # What read queue length does an incoming req see
10311860Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::2                        19                       # What read queue length does an incoming req see
10411507SCurtis.Dunham@arm.comsystem.physmem.rdQLenPdf::3                         0                       # What read queue length does an incoming req see
10511507SCurtis.Dunham@arm.comsystem.physmem.rdQLenPdf::4                         0                       # What read queue length does an incoming req see
10611507SCurtis.Dunham@arm.comsystem.physmem.rdQLenPdf::5                         0                       # What read queue length does an incoming req see
10711507SCurtis.Dunham@arm.comsystem.physmem.rdQLenPdf::6                         0                       # What read queue length does an incoming req see
10811507SCurtis.Dunham@arm.comsystem.physmem.rdQLenPdf::7                         0                       # What read queue length does an incoming req see
10911507SCurtis.Dunham@arm.comsystem.physmem.rdQLenPdf::8                         0                       # What read queue length does an incoming req see
11011507SCurtis.Dunham@arm.comsystem.physmem.rdQLenPdf::9                         0                       # What read queue length does an incoming req see
11111507SCurtis.Dunham@arm.comsystem.physmem.rdQLenPdf::10                        0                       # What read queue length does an incoming req see
11211507SCurtis.Dunham@arm.comsystem.physmem.rdQLenPdf::11                        0                       # What read queue length does an incoming req see
11311507SCurtis.Dunham@arm.comsystem.physmem.rdQLenPdf::12                        0                       # What read queue length does an incoming req see
11411507SCurtis.Dunham@arm.comsystem.physmem.rdQLenPdf::13                        0                       # What read queue length does an incoming req see
11511507SCurtis.Dunham@arm.comsystem.physmem.rdQLenPdf::14                        0                       # What read queue length does an incoming req see
11611507SCurtis.Dunham@arm.comsystem.physmem.rdQLenPdf::15                        0                       # What read queue length does an incoming req see
11711507SCurtis.Dunham@arm.comsystem.physmem.rdQLenPdf::16                        0                       # What read queue length does an incoming req see
11811507SCurtis.Dunham@arm.comsystem.physmem.rdQLenPdf::17                        0                       # What read queue length does an incoming req see
11911507SCurtis.Dunham@arm.comsystem.physmem.rdQLenPdf::18                        0                       # What read queue length does an incoming req see
12011507SCurtis.Dunham@arm.comsystem.physmem.rdQLenPdf::19                        0                       # What read queue length does an incoming req see
12111507SCurtis.Dunham@arm.comsystem.physmem.rdQLenPdf::20                        0                       # What read queue length does an incoming req see
12211507SCurtis.Dunham@arm.comsystem.physmem.rdQLenPdf::21                        0                       # What read queue length does an incoming req see
12311507SCurtis.Dunham@arm.comsystem.physmem.rdQLenPdf::22                        0                       # What read queue length does an incoming req see
12411507SCurtis.Dunham@arm.comsystem.physmem.rdQLenPdf::23                        0                       # What read queue length does an incoming req see
12511507SCurtis.Dunham@arm.comsystem.physmem.rdQLenPdf::24                        0                       # What read queue length does an incoming req see
12611507SCurtis.Dunham@arm.comsystem.physmem.rdQLenPdf::25                        0                       # What read queue length does an incoming req see
12711507SCurtis.Dunham@arm.comsystem.physmem.rdQLenPdf::26                        0                       # What read queue length does an incoming req see
12811507SCurtis.Dunham@arm.comsystem.physmem.rdQLenPdf::27                        0                       # What read queue length does an incoming req see
12911507SCurtis.Dunham@arm.comsystem.physmem.rdQLenPdf::28                        0                       # What read queue length does an incoming req see
13011507SCurtis.Dunham@arm.comsystem.physmem.rdQLenPdf::29                        0                       # What read queue length does an incoming req see
13111507SCurtis.Dunham@arm.comsystem.physmem.rdQLenPdf::30                        0                       # What read queue length does an incoming req see
13211507SCurtis.Dunham@arm.comsystem.physmem.rdQLenPdf::31                        0                       # What read queue length does an incoming req see
13311507SCurtis.Dunham@arm.comsystem.physmem.wrQLenPdf::0                         1                       # What write queue length does an incoming req see
13411507SCurtis.Dunham@arm.comsystem.physmem.wrQLenPdf::1                         1                       # What write queue length does an incoming req see
13511507SCurtis.Dunham@arm.comsystem.physmem.wrQLenPdf::2                         1                       # What write queue length does an incoming req see
13611507SCurtis.Dunham@arm.comsystem.physmem.wrQLenPdf::3                         1                       # What write queue length does an incoming req see
13711507SCurtis.Dunham@arm.comsystem.physmem.wrQLenPdf::4                         1                       # What write queue length does an incoming req see
13811507SCurtis.Dunham@arm.comsystem.physmem.wrQLenPdf::5                         1                       # What write queue length does an incoming req see
13911507SCurtis.Dunham@arm.comsystem.physmem.wrQLenPdf::6                         1                       # What write queue length does an incoming req see
14011507SCurtis.Dunham@arm.comsystem.physmem.wrQLenPdf::7                         1                       # What write queue length does an incoming req see
14111507SCurtis.Dunham@arm.comsystem.physmem.wrQLenPdf::8                         1                       # What write queue length does an incoming req see
14211507SCurtis.Dunham@arm.comsystem.physmem.wrQLenPdf::9                         1                       # What write queue length does an incoming req see
14311507SCurtis.Dunham@arm.comsystem.physmem.wrQLenPdf::10                        1                       # What write queue length does an incoming req see
14411507SCurtis.Dunham@arm.comsystem.physmem.wrQLenPdf::11                        1                       # What write queue length does an incoming req see
14511507SCurtis.Dunham@arm.comsystem.physmem.wrQLenPdf::12                        1                       # What write queue length does an incoming req see
14611507SCurtis.Dunham@arm.comsystem.physmem.wrQLenPdf::13                        1                       # What write queue length does an incoming req see
14711507SCurtis.Dunham@arm.comsystem.physmem.wrQLenPdf::14                        1                       # What write queue length does an incoming req see
14811860Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::15                     2715                       # What write queue length does an incoming req see
14911860Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::16                     2868                       # What write queue length does an incoming req see
15011860Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::17                     5695                       # What write queue length does an incoming req see
15111860Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::18                     5740                       # What write queue length does an incoming req see
15211860Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::19                     5743                       # What write queue length does an incoming req see
15311860Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::20                     5747                       # What write queue length does an incoming req see
15411860Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::21                     5746                       # What write queue length does an incoming req see
15511860Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::22                     5744                       # What write queue length does an incoming req see
15611860Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::23                     5743                       # What write queue length does an incoming req see
15711860Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::24                     5746                       # What write queue length does an incoming req see
15811680SCurtis.Dunham@arm.comsystem.physmem.wrQLenPdf::25                     5746                       # What write queue length does an incoming req see
15911860Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::26                     5753                       # What write queue length does an incoming req see
16011860Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::27                     5746                       # What write queue length does an incoming req see
16111860Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::28                     5752                       # What write queue length does an incoming req see
16211860Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::29                     5766                       # What write queue length does an incoming req see
16311860Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::30                     5758                       # What write queue length does an incoming req see
16411860Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::31                     5756                       # What write queue length does an incoming req see
16511860Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::32                     5742                       # What write queue length does an incoming req see
16611860Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::33                        1                       # What write queue length does an incoming req see
16711860Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::34                        1                       # What write queue length does an incoming req see
16811860Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::35                        0                       # What write queue length does an incoming req see
16911860Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::36                        0                       # What write queue length does an incoming req see
17011860Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::37                        0                       # What write queue length does an incoming req see
17111860Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::38                        0                       # What write queue length does an incoming req see
17211860Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::39                        0                       # What write queue length does an incoming req see
17311860Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::40                        0                       # What write queue length does an incoming req see
17411606Sandreas.sandberg@arm.comsystem.physmem.wrQLenPdf::41                        0                       # What write queue length does an incoming req see
17511606Sandreas.sandberg@arm.comsystem.physmem.wrQLenPdf::42                        0                       # What write queue length does an incoming req see
17611507SCurtis.Dunham@arm.comsystem.physmem.wrQLenPdf::43                        0                       # What write queue length does an incoming req see
17711507SCurtis.Dunham@arm.comsystem.physmem.wrQLenPdf::44                        0                       # What write queue length does an incoming req see
17811507SCurtis.Dunham@arm.comsystem.physmem.wrQLenPdf::45                        0                       # What write queue length does an incoming req see
17911507SCurtis.Dunham@arm.comsystem.physmem.wrQLenPdf::46                        0                       # What write queue length does an incoming req see
18011507SCurtis.Dunham@arm.comsystem.physmem.wrQLenPdf::47                        0                       # What write queue length does an incoming req see
18111507SCurtis.Dunham@arm.comsystem.physmem.wrQLenPdf::48                        0                       # What write queue length does an incoming req see
18211507SCurtis.Dunham@arm.comsystem.physmem.wrQLenPdf::49                        0                       # What write queue length does an incoming req see
18311507SCurtis.Dunham@arm.comsystem.physmem.wrQLenPdf::50                        0                       # What write queue length does an incoming req see
18411507SCurtis.Dunham@arm.comsystem.physmem.wrQLenPdf::51                        0                       # What write queue length does an incoming req see
18511507SCurtis.Dunham@arm.comsystem.physmem.wrQLenPdf::52                        0                       # What write queue length does an incoming req see
18611507SCurtis.Dunham@arm.comsystem.physmem.wrQLenPdf::53                        0                       # What write queue length does an incoming req see
18711507SCurtis.Dunham@arm.comsystem.physmem.wrQLenPdf::54                        0                       # What write queue length does an incoming req see
18811507SCurtis.Dunham@arm.comsystem.physmem.wrQLenPdf::55                        0                       # What write queue length does an incoming req see
18911507SCurtis.Dunham@arm.comsystem.physmem.wrQLenPdf::56                        0                       # What write queue length does an incoming req see
19011507SCurtis.Dunham@arm.comsystem.physmem.wrQLenPdf::57                        0                       # What write queue length does an incoming req see
19111507SCurtis.Dunham@arm.comsystem.physmem.wrQLenPdf::58                        0                       # What write queue length does an incoming req see
19211507SCurtis.Dunham@arm.comsystem.physmem.wrQLenPdf::59                        0                       # What write queue length does an incoming req see
19311507SCurtis.Dunham@arm.comsystem.physmem.wrQLenPdf::60                        0                       # What write queue length does an incoming req see
19411507SCurtis.Dunham@arm.comsystem.physmem.wrQLenPdf::61                        0                       # What write queue length does an incoming req see
19511507SCurtis.Dunham@arm.comsystem.physmem.wrQLenPdf::62                        0                       # What write queue length does an incoming req see
19611507SCurtis.Dunham@arm.comsystem.physmem.wrQLenPdf::63                        0                       # What write queue length does an incoming req see
19711860Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::samples        64014                       # Bytes accessed per row activation
19811860Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::mean      241.533165                       # Bytes accessed per row activation
19911860Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::gmean     161.867212                       # Bytes accessed per row activation
20011860Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::stdev     241.438904                       # Bytes accessed per row activation
20111860Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::0-127          22835     35.67%     35.67% # Bytes accessed per row activation
20211860Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::128-255        18294     28.58%     64.25% # Bytes accessed per row activation
20311860Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::256-383         7516     11.74%     75.99% # Bytes accessed per row activation
20411860Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::384-511         7993     12.49%     88.48% # Bytes accessed per row activation
20511860Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::512-639         2085      3.26%     91.73% # Bytes accessed per row activation
20611860Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::640-767         1176      1.84%     93.57% # Bytes accessed per row activation
20711860Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::768-895          786      1.23%     94.80% # Bytes accessed per row activation
20811860Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::896-1023          642      1.00%     95.80% # Bytes accessed per row activation
20911860Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::1024-1151         2687      4.20%    100.00% # Bytes accessed per row activation
21011860Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::total          64014                       # Bytes accessed per row activation
21111860Sandreas.hansson@arm.comsystem.physmem.rdPerTurnAround::samples          5742                       # Reads before turning the bus around for writes
21211860Sandreas.hansson@arm.comsystem.physmem.rdPerTurnAround::mean        25.094566                       # Reads before turning the bus around for writes
21311860Sandreas.hansson@arm.comsystem.physmem.rdPerTurnAround::stdev      375.615355                       # Reads before turning the bus around for writes
21411860Sandreas.hansson@arm.comsystem.physmem.rdPerTurnAround::0-1023           5739     99.95%     99.95% # Reads before turning the bus around for writes
21511606Sandreas.sandberg@arm.comsystem.physmem.rdPerTurnAround::1024-2047            2      0.03%     99.98% # Reads before turning the bus around for writes
21611507SCurtis.Dunham@arm.comsystem.physmem.rdPerTurnAround::27648-28671            1      0.02%    100.00% # Reads before turning the bus around for writes
21711860Sandreas.hansson@arm.comsystem.physmem.rdPerTurnAround::total            5742                       # Reads before turning the bus around for writes
21811860Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::samples          5742                       # Writes before turning the bus around for reads
21911860Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::mean        16.980146                       # Writes before turning the bus around for reads
22011860Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::gmean       16.950575                       # Writes before turning the bus around for reads
22111860Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::stdev        1.005103                       # Writes before turning the bus around for reads
22211860Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::16               2875     50.07%     50.07% # Writes before turning the bus around for reads
22311860Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::17                152      2.65%     52.72% # Writes before turning the bus around for reads
22411860Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::18               2688     46.81%     99.53% # Writes before turning the bus around for reads
22511860Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::19                 17      0.30%     99.83% # Writes before turning the bus around for reads
22611860Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::20                  6      0.10%     99.93% # Writes before turning the bus around for reads
22711860Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::21                  2      0.03%     99.97% # Writes before turning the bus around for reads
22811860Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::23                  1      0.02%     99.98% # Writes before turning the bus around for reads
22911860Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::24                  1      0.02%    100.00% # Writes before turning the bus around for reads
23011860Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::total            5742                       # Writes before turning the bus around for reads
23111860Sandreas.hansson@arm.comsystem.physmem.totQLat                     3587327500                       # Total ticks spent queuing
23211860Sandreas.hansson@arm.comsystem.physmem.totMemAccLat                6289146250                       # Total ticks spent from burst creation until serviced by the DRAM
23311860Sandreas.hansson@arm.comsystem.physmem.totBusLat                    720485000                       # Total ticks spent in databus transfers
23411860Sandreas.hansson@arm.comsystem.physmem.avgQLat                       24895.23                       # Average queueing delay per DRAM burst
23511507SCurtis.Dunham@arm.comsystem.physmem.avgBusLat                      5000.00                       # Average bus latency per DRAM burst
23611860Sandreas.hansson@arm.comsystem.physmem.avgMemAccLat                  43645.23                       # Average memory access latency per DRAM burst
23711860Sandreas.hansson@arm.comsystem.physmem.avgRdBW                          25.02                       # Average DRAM read bandwidth in MiByte/s
23811680SCurtis.Dunham@arm.comsystem.physmem.avgWrBW                          16.93                       # Average achieved write bandwidth in MiByte/s
23911860Sandreas.hansson@arm.comsystem.physmem.avgRdBWSys                       25.03                       # Average system read bandwidth in MiByte/s
24011680SCurtis.Dunham@arm.comsystem.physmem.avgWrBWSys                       16.93                       # Average system write bandwidth in MiByte/s
24111507SCurtis.Dunham@arm.comsystem.physmem.peakBW                        12800.00                       # Theoretical peak bandwidth in MiByte/s
24211507SCurtis.Dunham@arm.comsystem.physmem.busUtil                           0.33                       # Data bus utilization in percentage
24311507SCurtis.Dunham@arm.comsystem.physmem.busUtilRead                       0.20                       # Data bus utilization in percentage for reads
24411507SCurtis.Dunham@arm.comsystem.physmem.busUtilWrite                      0.13                       # Data bus utilization in percentage for writes
24511507SCurtis.Dunham@arm.comsystem.physmem.avgRdQLen                         1.03                       # Average read queue length when enqueuing
24611860Sandreas.hansson@arm.comsystem.physmem.avgWrQLen                        19.95                       # Average write queue length when enqueuing
24711860Sandreas.hansson@arm.comsystem.physmem.readRowHits                     110436                       # Number of row buffer hits during reads
24811860Sandreas.hansson@arm.comsystem.physmem.writeRowHits                     67138                       # Number of row buffer hits during writes
24911860Sandreas.hansson@arm.comsystem.physmem.readRowHitRate                   76.64                       # Row buffer hit rate for reads
25011680SCurtis.Dunham@arm.comsystem.physmem.writeRowHitRate                  68.84                       # Row buffer hit rate for writes
25111860Sandreas.hansson@arm.comsystem.physmem.avgGap                      1525084.95                       # Average gap between requests
25211860Sandreas.hansson@arm.comsystem.physmem.pageHitRate                      73.49                       # Row buffer hit rate, read and write combined
25311860Sandreas.hansson@arm.comsystem.physmem_0.actEnergy                  229772340                       # Energy for activate commands per rank (pJ)
25411860Sandreas.hansson@arm.comsystem.physmem_0.preEnergy                  122107920                       # Energy for precharge commands per rank (pJ)
25511860Sandreas.hansson@arm.comsystem.physmem_0.readEnergy                 512480640                       # Energy for read commands per rank (pJ)
25611860Sandreas.hansson@arm.comsystem.physmem_0.writeEnergy                252835920                       # Energy for write commands per rank (pJ)
25711860Sandreas.hansson@arm.comsystem.physmem_0.refreshEnergy           7717419840.000002                       # Energy for refresh commands per rank (pJ)
25811860Sandreas.hansson@arm.comsystem.physmem_0.actBackEnergy             4012679730                       # Energy for active background per rank (pJ)
25911860Sandreas.hansson@arm.comsystem.physmem_0.preBackEnergy              354856800                       # Energy for precharge background per rank (pJ)
26011860Sandreas.hansson@arm.comsystem.physmem_0.actPowerDownEnergy       24782953050                       # Energy for active power-down per rank (pJ)
26111860Sandreas.hansson@arm.comsystem.physmem_0.prePowerDownEnergy        8303052480                       # Energy for precharge power-down per rank (pJ)
26211860Sandreas.hansson@arm.comsystem.physmem_0.selfRefreshEnergy        68829850950                       # Energy for self refresh per rank (pJ)
26311860Sandreas.hansson@arm.comsystem.physmem_0.totalEnergy             115120015110                       # Total energy per rank (pJ)
26411860Sandreas.hansson@arm.comsystem.physmem_0.averagePower              312.273551                       # Core power per rank (mW)
26511860Sandreas.hansson@arm.comsystem.physmem_0.totalIdleTime           358922434750                       # Total Idle time Per DRAM Rank
26611860Sandreas.hansson@arm.comsystem.physmem_0.memoryStateTime::IDLE      536706250                       # Time in different power states
26711860Sandreas.hansson@arm.comsystem.physmem_0.memoryStateTime::REF      3274898000                       # Time in different power states
26811860Sandreas.hansson@arm.comsystem.physmem_0.memoryStateTime::SREF   282951785250                       # Time in different power states
26911860Sandreas.hansson@arm.comsystem.physmem_0.memoryStateTime::PRE_PDN  21622731000                       # Time in different power states
27011860Sandreas.hansson@arm.comsystem.physmem_0.memoryStateTime::ACT      5916696250                       # Time in different power states
27111860Sandreas.hansson@arm.comsystem.physmem_0.memoryStateTime::ACT_PDN  54348368750                       # Time in different power states
27211860Sandreas.hansson@arm.comsystem.physmem_1.actEnergy                  227351880                       # Energy for activate commands per rank (pJ)
27311860Sandreas.hansson@arm.comsystem.physmem_1.preEnergy                  120825210                       # Energy for precharge commands per rank (pJ)
27411860Sandreas.hansson@arm.comsystem.physmem_1.readEnergy                 516371940                       # Energy for read commands per rank (pJ)
27511860Sandreas.hansson@arm.comsystem.physmem_1.writeEnergy                256114080                       # Energy for write commands per rank (pJ)
27611860Sandreas.hansson@arm.comsystem.physmem_1.refreshEnergy           7627682400.000002                       # Energy for refresh commands per rank (pJ)
27711860Sandreas.hansson@arm.comsystem.physmem_1.actBackEnergy             3951722790                       # Energy for active background per rank (pJ)
27811860Sandreas.hansson@arm.comsystem.physmem_1.preBackEnergy              344311680                       # Energy for precharge background per rank (pJ)
27911860Sandreas.hansson@arm.comsystem.physmem_1.actPowerDownEnergy       24510614460                       # Energy for active power-down per rank (pJ)
28011860Sandreas.hansson@arm.comsystem.physmem_1.prePowerDownEnergy        8148381600                       # Energy for precharge power-down per rank (pJ)
28111860Sandreas.hansson@arm.comsystem.physmem_1.selfRefreshEnergy        69110361900                       # Energy for self refresh per rank (pJ)
28211860Sandreas.hansson@arm.comsystem.physmem_1.totalEnergy             114816583080                       # Total energy per rank (pJ)
28311860Sandreas.hansson@arm.comsystem.physmem_1.averagePower              311.450463                       # Core power per rank (mW)
28411860Sandreas.hansson@arm.comsystem.physmem_1.totalIdleTime           359082796500                       # Total Idle time Per DRAM Rank
28511860Sandreas.hansson@arm.comsystem.physmem_1.memoryStateTime::IDLE      515499000                       # Time in different power states
28611860Sandreas.hansson@arm.comsystem.physmem_1.memoryStateTime::REF      3236866000                       # Time in different power states
28711860Sandreas.hansson@arm.comsystem.physmem_1.memoryStateTime::SREF   284111116500                       # Time in different power states
28811860Sandreas.hansson@arm.comsystem.physmem_1.memoryStateTime::PRE_PDN  21219892250                       # Time in different power states
28911860Sandreas.hansson@arm.comsystem.physmem_1.memoryStateTime::ACT      5815970250                       # Time in different power states
29011860Sandreas.hansson@arm.comsystem.physmem_1.memoryStateTime::ACT_PDN  53751841500                       # Time in different power states
29111860Sandreas.hansson@arm.comsystem.pwrStateResidencyTicks::UNDEFINED 368651185500                       # Cumulative time (in ticks) in various power states
29211860Sandreas.hansson@arm.comsystem.cpu.branchPred.lookups               132096754                       # Number of BP lookups
29311860Sandreas.hansson@arm.comsystem.cpu.branchPred.condPredicted          98183062                       # Number of conditional branches predicted
29411860Sandreas.hansson@arm.comsystem.cpu.branchPred.condIncorrect           5916233                       # Number of conditional branches incorrect
29511860Sandreas.hansson@arm.comsystem.cpu.branchPred.BTBLookups             68556674                       # Number of BTB lookups
29611860Sandreas.hansson@arm.comsystem.cpu.branchPred.BTBHits                60606255                       # Number of BTB hits
29711507SCurtis.Dunham@arm.comsystem.cpu.branchPred.BTBCorrect                    0                       # Number of correct BTB predictions (this stat may not work properly.
29811860Sandreas.hansson@arm.comsystem.cpu.branchPred.BTBHitPct             88.403144                       # BTB Hit Percentage
29911860Sandreas.hansson@arm.comsystem.cpu.branchPred.usedRAS                10020256                       # Number of times the RAS was used to get a target.
30011860Sandreas.hansson@arm.comsystem.cpu.branchPred.RASInCorrect              19127                       # Number of incorrect RAS predictions.
30111860Sandreas.hansson@arm.comsystem.cpu.branchPred.indirectLookups         3891736                       # Number of indirect predictor lookups.
30211860Sandreas.hansson@arm.comsystem.cpu.branchPred.indirectHits            3883139                       # Number of indirect target hits.
30311860Sandreas.hansson@arm.comsystem.cpu.branchPred.indirectMisses             8597                       # Number of indirect misses.
30411860Sandreas.hansson@arm.comsystem.cpu.branchPredindirectMispredicted        54132                       # Number of mispredicted indirect branches.
30511507SCurtis.Dunham@arm.comsystem.cpu_clk_domain.clock                       500                       # Clock period in ticks
30611860Sandreas.hansson@arm.comsystem.cpu.dstage2_mmu.stage2_tlb.walker.pwrStateResidencyTicks::UNDEFINED 368651185500                       # Cumulative time (in ticks) in various power states
30711507SCurtis.Dunham@arm.comsystem.cpu.dstage2_mmu.stage2_tlb.walker.walks            0                       # Table walker walks requested
30811507SCurtis.Dunham@arm.comsystem.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Data            0                       # Table walker requests started/completed, data/inst
30911507SCurtis.Dunham@arm.comsystem.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Inst            0                       # Table walker requests started/completed, data/inst
31011507SCurtis.Dunham@arm.comsystem.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::total            0                       # Table walker requests started/completed, data/inst
31111507SCurtis.Dunham@arm.comsystem.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::Data            0                       # Table walker requests started/completed, data/inst
31211507SCurtis.Dunham@arm.comsystem.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::Inst            0                       # Table walker requests started/completed, data/inst
31311507SCurtis.Dunham@arm.comsystem.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::total            0                       # Table walker requests started/completed, data/inst
31411507SCurtis.Dunham@arm.comsystem.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin::total            0                       # Table walker requests started/completed, data/inst
31511507SCurtis.Dunham@arm.comsystem.cpu.dstage2_mmu.stage2_tlb.inst_hits            0                       # ITB inst hits
31611507SCurtis.Dunham@arm.comsystem.cpu.dstage2_mmu.stage2_tlb.inst_misses            0                       # ITB inst misses
31711507SCurtis.Dunham@arm.comsystem.cpu.dstage2_mmu.stage2_tlb.read_hits            0                       # DTB read hits
31811507SCurtis.Dunham@arm.comsystem.cpu.dstage2_mmu.stage2_tlb.read_misses            0                       # DTB read misses
31911507SCurtis.Dunham@arm.comsystem.cpu.dstage2_mmu.stage2_tlb.write_hits            0                       # DTB write hits
32011507SCurtis.Dunham@arm.comsystem.cpu.dstage2_mmu.stage2_tlb.write_misses            0                       # DTB write misses
32111507SCurtis.Dunham@arm.comsystem.cpu.dstage2_mmu.stage2_tlb.flush_tlb            0                       # Number of times complete TLB was flushed
32211507SCurtis.Dunham@arm.comsystem.cpu.dstage2_mmu.stage2_tlb.flush_tlb_mva            0                       # Number of times TLB was flushed by MVA
32311507SCurtis.Dunham@arm.comsystem.cpu.dstage2_mmu.stage2_tlb.flush_tlb_mva_asid            0                       # Number of times TLB was flushed by MVA & ASID
32411507SCurtis.Dunham@arm.comsystem.cpu.dstage2_mmu.stage2_tlb.flush_tlb_asid            0                       # Number of times TLB was flushed by ASID
32511507SCurtis.Dunham@arm.comsystem.cpu.dstage2_mmu.stage2_tlb.flush_entries            0                       # Number of entries that have been flushed from TLB
32611507SCurtis.Dunham@arm.comsystem.cpu.dstage2_mmu.stage2_tlb.align_faults            0                       # Number of TLB faults due to alignment restrictions
32711507SCurtis.Dunham@arm.comsystem.cpu.dstage2_mmu.stage2_tlb.prefetch_faults            0                       # Number of TLB faults due to prefetch
32811507SCurtis.Dunham@arm.comsystem.cpu.dstage2_mmu.stage2_tlb.domain_faults            0                       # Number of TLB faults due to domain restrictions
32911507SCurtis.Dunham@arm.comsystem.cpu.dstage2_mmu.stage2_tlb.perms_faults            0                       # Number of TLB faults due to permissions restrictions
33011507SCurtis.Dunham@arm.comsystem.cpu.dstage2_mmu.stage2_tlb.read_accesses            0                       # DTB read accesses
33111507SCurtis.Dunham@arm.comsystem.cpu.dstage2_mmu.stage2_tlb.write_accesses            0                       # DTB write accesses
33211507SCurtis.Dunham@arm.comsystem.cpu.dstage2_mmu.stage2_tlb.inst_accesses            0                       # ITB inst accesses
33311507SCurtis.Dunham@arm.comsystem.cpu.dstage2_mmu.stage2_tlb.hits              0                       # DTB hits
33411507SCurtis.Dunham@arm.comsystem.cpu.dstage2_mmu.stage2_tlb.misses            0                       # DTB misses
33511507SCurtis.Dunham@arm.comsystem.cpu.dstage2_mmu.stage2_tlb.accesses            0                       # DTB accesses
33611860Sandreas.hansson@arm.comsystem.cpu.dtb.walker.pwrStateResidencyTicks::UNDEFINED 368651185500                       # Cumulative time (in ticks) in various power states
33711507SCurtis.Dunham@arm.comsystem.cpu.dtb.walker.walks                         0                       # Table walker walks requested
33811507SCurtis.Dunham@arm.comsystem.cpu.dtb.walker.walkRequestOrigin_Requested::Data            0                       # Table walker requests started/completed, data/inst
33911507SCurtis.Dunham@arm.comsystem.cpu.dtb.walker.walkRequestOrigin_Requested::Inst            0                       # Table walker requests started/completed, data/inst
34011507SCurtis.Dunham@arm.comsystem.cpu.dtb.walker.walkRequestOrigin_Requested::total            0                       # Table walker requests started/completed, data/inst
34111507SCurtis.Dunham@arm.comsystem.cpu.dtb.walker.walkRequestOrigin_Completed::Data            0                       # Table walker requests started/completed, data/inst
34211507SCurtis.Dunham@arm.comsystem.cpu.dtb.walker.walkRequestOrigin_Completed::Inst            0                       # Table walker requests started/completed, data/inst
34311507SCurtis.Dunham@arm.comsystem.cpu.dtb.walker.walkRequestOrigin_Completed::total            0                       # Table walker requests started/completed, data/inst
34411507SCurtis.Dunham@arm.comsystem.cpu.dtb.walker.walkRequestOrigin::total            0                       # Table walker requests started/completed, data/inst
34511507SCurtis.Dunham@arm.comsystem.cpu.dtb.inst_hits                            0                       # ITB inst hits
34611507SCurtis.Dunham@arm.comsystem.cpu.dtb.inst_misses                          0                       # ITB inst misses
34711507SCurtis.Dunham@arm.comsystem.cpu.dtb.read_hits                            0                       # DTB read hits
34811507SCurtis.Dunham@arm.comsystem.cpu.dtb.read_misses                          0                       # DTB read misses
34911507SCurtis.Dunham@arm.comsystem.cpu.dtb.write_hits                           0                       # DTB write hits
35011507SCurtis.Dunham@arm.comsystem.cpu.dtb.write_misses                         0                       # DTB write misses
35111507SCurtis.Dunham@arm.comsystem.cpu.dtb.flush_tlb                            0                       # Number of times complete TLB was flushed
35211507SCurtis.Dunham@arm.comsystem.cpu.dtb.flush_tlb_mva                        0                       # Number of times TLB was flushed by MVA
35311507SCurtis.Dunham@arm.comsystem.cpu.dtb.flush_tlb_mva_asid                   0                       # Number of times TLB was flushed by MVA & ASID
35411507SCurtis.Dunham@arm.comsystem.cpu.dtb.flush_tlb_asid                       0                       # Number of times TLB was flushed by ASID
35511507SCurtis.Dunham@arm.comsystem.cpu.dtb.flush_entries                        0                       # Number of entries that have been flushed from TLB
35611507SCurtis.Dunham@arm.comsystem.cpu.dtb.align_faults                         0                       # Number of TLB faults due to alignment restrictions
35711507SCurtis.Dunham@arm.comsystem.cpu.dtb.prefetch_faults                      0                       # Number of TLB faults due to prefetch
35811507SCurtis.Dunham@arm.comsystem.cpu.dtb.domain_faults                        0                       # Number of TLB faults due to domain restrictions
35911507SCurtis.Dunham@arm.comsystem.cpu.dtb.perms_faults                         0                       # Number of TLB faults due to permissions restrictions
36011507SCurtis.Dunham@arm.comsystem.cpu.dtb.read_accesses                        0                       # DTB read accesses
36111507SCurtis.Dunham@arm.comsystem.cpu.dtb.write_accesses                       0                       # DTB write accesses
36211507SCurtis.Dunham@arm.comsystem.cpu.dtb.inst_accesses                        0                       # ITB inst accesses
36311507SCurtis.Dunham@arm.comsystem.cpu.dtb.hits                                 0                       # DTB hits
36411507SCurtis.Dunham@arm.comsystem.cpu.dtb.misses                               0                       # DTB misses
36511507SCurtis.Dunham@arm.comsystem.cpu.dtb.accesses                             0                       # DTB accesses
36611860Sandreas.hansson@arm.comsystem.cpu.istage2_mmu.stage2_tlb.walker.pwrStateResidencyTicks::UNDEFINED 368651185500                       # Cumulative time (in ticks) in various power states
36711507SCurtis.Dunham@arm.comsystem.cpu.istage2_mmu.stage2_tlb.walker.walks            0                       # Table walker walks requested
36811507SCurtis.Dunham@arm.comsystem.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Data            0                       # Table walker requests started/completed, data/inst
36911507SCurtis.Dunham@arm.comsystem.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Inst            0                       # Table walker requests started/completed, data/inst
37011507SCurtis.Dunham@arm.comsystem.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::total            0                       # Table walker requests started/completed, data/inst
37111507SCurtis.Dunham@arm.comsystem.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::Data            0                       # Table walker requests started/completed, data/inst
37211507SCurtis.Dunham@arm.comsystem.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::Inst            0                       # Table walker requests started/completed, data/inst
37311507SCurtis.Dunham@arm.comsystem.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::total            0                       # Table walker requests started/completed, data/inst
37411507SCurtis.Dunham@arm.comsystem.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin::total            0                       # Table walker requests started/completed, data/inst
37511507SCurtis.Dunham@arm.comsystem.cpu.istage2_mmu.stage2_tlb.inst_hits            0                       # ITB inst hits
37611507SCurtis.Dunham@arm.comsystem.cpu.istage2_mmu.stage2_tlb.inst_misses            0                       # ITB inst misses
37711507SCurtis.Dunham@arm.comsystem.cpu.istage2_mmu.stage2_tlb.read_hits            0                       # DTB read hits
37811507SCurtis.Dunham@arm.comsystem.cpu.istage2_mmu.stage2_tlb.read_misses            0                       # DTB read misses
37911507SCurtis.Dunham@arm.comsystem.cpu.istage2_mmu.stage2_tlb.write_hits            0                       # DTB write hits
38011507SCurtis.Dunham@arm.comsystem.cpu.istage2_mmu.stage2_tlb.write_misses            0                       # DTB write misses
38111507SCurtis.Dunham@arm.comsystem.cpu.istage2_mmu.stage2_tlb.flush_tlb            0                       # Number of times complete TLB was flushed
38211507SCurtis.Dunham@arm.comsystem.cpu.istage2_mmu.stage2_tlb.flush_tlb_mva            0                       # Number of times TLB was flushed by MVA
38311507SCurtis.Dunham@arm.comsystem.cpu.istage2_mmu.stage2_tlb.flush_tlb_mva_asid            0                       # Number of times TLB was flushed by MVA & ASID
38411507SCurtis.Dunham@arm.comsystem.cpu.istage2_mmu.stage2_tlb.flush_tlb_asid            0                       # Number of times TLB was flushed by ASID
38511507SCurtis.Dunham@arm.comsystem.cpu.istage2_mmu.stage2_tlb.flush_entries            0                       # Number of entries that have been flushed from TLB
38611507SCurtis.Dunham@arm.comsystem.cpu.istage2_mmu.stage2_tlb.align_faults            0                       # Number of TLB faults due to alignment restrictions
38711507SCurtis.Dunham@arm.comsystem.cpu.istage2_mmu.stage2_tlb.prefetch_faults            0                       # Number of TLB faults due to prefetch
38811507SCurtis.Dunham@arm.comsystem.cpu.istage2_mmu.stage2_tlb.domain_faults            0                       # Number of TLB faults due to domain restrictions
38911507SCurtis.Dunham@arm.comsystem.cpu.istage2_mmu.stage2_tlb.perms_faults            0                       # Number of TLB faults due to permissions restrictions
39011507SCurtis.Dunham@arm.comsystem.cpu.istage2_mmu.stage2_tlb.read_accesses            0                       # DTB read accesses
39111507SCurtis.Dunham@arm.comsystem.cpu.istage2_mmu.stage2_tlb.write_accesses            0                       # DTB write accesses
39211507SCurtis.Dunham@arm.comsystem.cpu.istage2_mmu.stage2_tlb.inst_accesses            0                       # ITB inst accesses
39311507SCurtis.Dunham@arm.comsystem.cpu.istage2_mmu.stage2_tlb.hits              0                       # DTB hits
39411507SCurtis.Dunham@arm.comsystem.cpu.istage2_mmu.stage2_tlb.misses            0                       # DTB misses
39511507SCurtis.Dunham@arm.comsystem.cpu.istage2_mmu.stage2_tlb.accesses            0                       # DTB accesses
39611860Sandreas.hansson@arm.comsystem.cpu.itb.walker.pwrStateResidencyTicks::UNDEFINED 368651185500                       # Cumulative time (in ticks) in various power states
39711507SCurtis.Dunham@arm.comsystem.cpu.itb.walker.walks                         0                       # Table walker walks requested
39811507SCurtis.Dunham@arm.comsystem.cpu.itb.walker.walkRequestOrigin_Requested::Data            0                       # Table walker requests started/completed, data/inst
39911507SCurtis.Dunham@arm.comsystem.cpu.itb.walker.walkRequestOrigin_Requested::Inst            0                       # Table walker requests started/completed, data/inst
40011507SCurtis.Dunham@arm.comsystem.cpu.itb.walker.walkRequestOrigin_Requested::total            0                       # Table walker requests started/completed, data/inst
40111507SCurtis.Dunham@arm.comsystem.cpu.itb.walker.walkRequestOrigin_Completed::Data            0                       # Table walker requests started/completed, data/inst
40211507SCurtis.Dunham@arm.comsystem.cpu.itb.walker.walkRequestOrigin_Completed::Inst            0                       # Table walker requests started/completed, data/inst
40311507SCurtis.Dunham@arm.comsystem.cpu.itb.walker.walkRequestOrigin_Completed::total            0                       # Table walker requests started/completed, data/inst
40411507SCurtis.Dunham@arm.comsystem.cpu.itb.walker.walkRequestOrigin::total            0                       # Table walker requests started/completed, data/inst
40511507SCurtis.Dunham@arm.comsystem.cpu.itb.inst_hits                            0                       # ITB inst hits
40611507SCurtis.Dunham@arm.comsystem.cpu.itb.inst_misses                          0                       # ITB inst misses
40711507SCurtis.Dunham@arm.comsystem.cpu.itb.read_hits                            0                       # DTB read hits
40811507SCurtis.Dunham@arm.comsystem.cpu.itb.read_misses                          0                       # DTB read misses
40911507SCurtis.Dunham@arm.comsystem.cpu.itb.write_hits                           0                       # DTB write hits
41011507SCurtis.Dunham@arm.comsystem.cpu.itb.write_misses                         0                       # DTB write misses
41111507SCurtis.Dunham@arm.comsystem.cpu.itb.flush_tlb                            0                       # Number of times complete TLB was flushed
41211507SCurtis.Dunham@arm.comsystem.cpu.itb.flush_tlb_mva                        0                       # Number of times TLB was flushed by MVA
41311507SCurtis.Dunham@arm.comsystem.cpu.itb.flush_tlb_mva_asid                   0                       # Number of times TLB was flushed by MVA & ASID
41411507SCurtis.Dunham@arm.comsystem.cpu.itb.flush_tlb_asid                       0                       # Number of times TLB was flushed by ASID
41511507SCurtis.Dunham@arm.comsystem.cpu.itb.flush_entries                        0                       # Number of entries that have been flushed from TLB
41611507SCurtis.Dunham@arm.comsystem.cpu.itb.align_faults                         0                       # Number of TLB faults due to alignment restrictions
41711507SCurtis.Dunham@arm.comsystem.cpu.itb.prefetch_faults                      0                       # Number of TLB faults due to prefetch
41811507SCurtis.Dunham@arm.comsystem.cpu.itb.domain_faults                        0                       # Number of TLB faults due to domain restrictions
41911507SCurtis.Dunham@arm.comsystem.cpu.itb.perms_faults                         0                       # Number of TLB faults due to permissions restrictions
42011507SCurtis.Dunham@arm.comsystem.cpu.itb.read_accesses                        0                       # DTB read accesses
42111507SCurtis.Dunham@arm.comsystem.cpu.itb.write_accesses                       0                       # DTB write accesses
42211507SCurtis.Dunham@arm.comsystem.cpu.itb.inst_accesses                        0                       # ITB inst accesses
42311507SCurtis.Dunham@arm.comsystem.cpu.itb.hits                                 0                       # DTB hits
42411507SCurtis.Dunham@arm.comsystem.cpu.itb.misses                               0                       # DTB misses
42511507SCurtis.Dunham@arm.comsystem.cpu.itb.accesses                             0                       # DTB accesses
42611955Sgabeblack@google.comsystem.cpu.workload.numSyscalls                   548                       # Number of system calls
42711860Sandreas.hansson@arm.comsystem.cpu.pwrStateResidencyTicks::ON    368651185500                       # Cumulative time (in ticks) in various power states
42811860Sandreas.hansson@arm.comsystem.cpu.numCycles                        737302371                       # number of cpu cycles simulated
42911507SCurtis.Dunham@arm.comsystem.cpu.numWorkItemsStarted                      0                       # number of work items this cpu started
43011507SCurtis.Dunham@arm.comsystem.cpu.numWorkItemsCompleted                    0                       # number of work items this cpu completed
43111507SCurtis.Dunham@arm.comsystem.cpu.committedInsts                   506579366                       # Number of instructions committed
43211507SCurtis.Dunham@arm.comsystem.cpu.committedOps                     548692589                       # Number of ops (including micro ops) committed
43311860Sandreas.hansson@arm.comsystem.cpu.discardedOps                      12932918                       # Number of ops (including micro ops) which were discarded before commit
43411507SCurtis.Dunham@arm.comsystem.cpu.numFetchSuspends                         0                       # Number of times Execute suspended instruction fetching
43511860Sandreas.hansson@arm.comsystem.cpu.cpi                               1.455453                       # CPI: cycles per instruction
43611860Sandreas.hansson@arm.comsystem.cpu.ipc                               0.687071                       # IPC: instructions per cycle
43711507SCurtis.Dunham@arm.comsystem.cpu.op_class_0::No_OpClass                   0      0.00%      0.00% # Class of committed instruction
43811507SCurtis.Dunham@arm.comsystem.cpu.op_class_0::IntAlu               375609862     68.46%     68.46% # Class of committed instruction
43911507SCurtis.Dunham@arm.comsystem.cpu.op_class_0::IntMult                 339219      0.06%     68.52% # Class of committed instruction
44011507SCurtis.Dunham@arm.comsystem.cpu.op_class_0::IntDiv                       0      0.00%     68.52% # Class of committed instruction
44111507SCurtis.Dunham@arm.comsystem.cpu.op_class_0::FloatAdd                     0      0.00%     68.52% # Class of committed instruction
44211507SCurtis.Dunham@arm.comsystem.cpu.op_class_0::FloatCmp                     0      0.00%     68.52% # Class of committed instruction
44311507SCurtis.Dunham@arm.comsystem.cpu.op_class_0::FloatCvt                     0      0.00%     68.52% # Class of committed instruction
44411507SCurtis.Dunham@arm.comsystem.cpu.op_class_0::FloatMult                    0      0.00%     68.52% # Class of committed instruction
44511687Sandreas.hansson@arm.comsystem.cpu.op_class_0::FloatMultAcc                 0      0.00%     68.52% # Class of committed instruction
44611507SCurtis.Dunham@arm.comsystem.cpu.op_class_0::FloatDiv                     0      0.00%     68.52% # Class of committed instruction
44711687Sandreas.hansson@arm.comsystem.cpu.op_class_0::FloatMisc                    0      0.00%     68.52% # Class of committed instruction
44811507SCurtis.Dunham@arm.comsystem.cpu.op_class_0::FloatSqrt                    0      0.00%     68.52% # Class of committed instruction
44911507SCurtis.Dunham@arm.comsystem.cpu.op_class_0::SimdAdd                      0      0.00%     68.52% # Class of committed instruction
45011507SCurtis.Dunham@arm.comsystem.cpu.op_class_0::SimdAddAcc                   0      0.00%     68.52% # Class of committed instruction
45111507SCurtis.Dunham@arm.comsystem.cpu.op_class_0::SimdAlu                      0      0.00%     68.52% # Class of committed instruction
45211507SCurtis.Dunham@arm.comsystem.cpu.op_class_0::SimdCmp                      0      0.00%     68.52% # Class of committed instruction
45311507SCurtis.Dunham@arm.comsystem.cpu.op_class_0::SimdCvt                      0      0.00%     68.52% # Class of committed instruction
45411507SCurtis.Dunham@arm.comsystem.cpu.op_class_0::SimdMisc                     0      0.00%     68.52% # Class of committed instruction
45511507SCurtis.Dunham@arm.comsystem.cpu.op_class_0::SimdMult                     0      0.00%     68.52% # Class of committed instruction
45611507SCurtis.Dunham@arm.comsystem.cpu.op_class_0::SimdMultAcc                  0      0.00%     68.52% # Class of committed instruction
45711507SCurtis.Dunham@arm.comsystem.cpu.op_class_0::SimdShift                    0      0.00%     68.52% # Class of committed instruction
45811507SCurtis.Dunham@arm.comsystem.cpu.op_class_0::SimdShiftAcc                 0      0.00%     68.52% # Class of committed instruction
45911507SCurtis.Dunham@arm.comsystem.cpu.op_class_0::SimdSqrt                     0      0.00%     68.52% # Class of committed instruction
46011507SCurtis.Dunham@arm.comsystem.cpu.op_class_0::SimdFloatAdd                 0      0.00%     68.52% # Class of committed instruction
46111507SCurtis.Dunham@arm.comsystem.cpu.op_class_0::SimdFloatAlu                 0      0.00%     68.52% # Class of committed instruction
46211507SCurtis.Dunham@arm.comsystem.cpu.op_class_0::SimdFloatCmp                 0      0.00%     68.52% # Class of committed instruction
46311507SCurtis.Dunham@arm.comsystem.cpu.op_class_0::SimdFloatCvt                 0      0.00%     68.52% # Class of committed instruction
46411507SCurtis.Dunham@arm.comsystem.cpu.op_class_0::SimdFloatDiv                 0      0.00%     68.52% # Class of committed instruction
46511507SCurtis.Dunham@arm.comsystem.cpu.op_class_0::SimdFloatMisc                3      0.00%     68.52% # Class of committed instruction
46611507SCurtis.Dunham@arm.comsystem.cpu.op_class_0::SimdFloatMult                0      0.00%     68.52% # Class of committed instruction
46711507SCurtis.Dunham@arm.comsystem.cpu.op_class_0::SimdFloatMultAcc             0      0.00%     68.52% # Class of committed instruction
46811507SCurtis.Dunham@arm.comsystem.cpu.op_class_0::SimdFloatSqrt                0      0.00%     68.52% # Class of committed instruction
46911507SCurtis.Dunham@arm.comsystem.cpu.op_class_0::MemRead              115883283     21.12%     89.64% # Class of committed instruction
47011687Sandreas.hansson@arm.comsystem.cpu.op_class_0::MemWrite              56860206     10.36%    100.00% # Class of committed instruction
47111687Sandreas.hansson@arm.comsystem.cpu.op_class_0::FloatMemRead                 0      0.00%    100.00% # Class of committed instruction
47211687Sandreas.hansson@arm.comsystem.cpu.op_class_0::FloatMemWrite               16      0.00%    100.00% # Class of committed instruction
47311507SCurtis.Dunham@arm.comsystem.cpu.op_class_0::IprAccess                    0      0.00%    100.00% # Class of committed instruction
47411507SCurtis.Dunham@arm.comsystem.cpu.op_class_0::InstPrefetch                 0      0.00%    100.00% # Class of committed instruction
47511507SCurtis.Dunham@arm.comsystem.cpu.op_class_0::total                548692589                       # Class of committed instruction
47611860Sandreas.hansson@arm.comsystem.cpu.tickCycles                       694166450                       # Number of cycles that the object actually ticked
47711860Sandreas.hansson@arm.comsystem.cpu.idleCycles                        43135921                       # Total number of cycles that the object has spent stopped
47811860Sandreas.hansson@arm.comsystem.cpu.dcache.tags.pwrStateResidencyTicks::UNDEFINED 368651185500                       # Cumulative time (in ticks) in various power states
47911860Sandreas.hansson@arm.comsystem.cpu.dcache.tags.replacements           1141334                       # number of replacements
48011860Sandreas.hansson@arm.comsystem.cpu.dcache.tags.tagsinuse          4070.216677                       # Cycle average of tags in use
48111860Sandreas.hansson@arm.comsystem.cpu.dcache.tags.total_refs           171085721                       # Total number of references to valid blocks.
48211860Sandreas.hansson@arm.comsystem.cpu.dcache.tags.sampled_refs           1145430                       # Sample count of references to valid blocks.
48311860Sandreas.hansson@arm.comsystem.cpu.dcache.tags.avg_refs            149.363751                       # Average number of references to valid blocks.
48411860Sandreas.hansson@arm.comsystem.cpu.dcache.tags.warmup_cycle        5072789500                       # Cycle when the warmup percentage was hit.
48511860Sandreas.hansson@arm.comsystem.cpu.dcache.tags.occ_blocks::cpu.data  4070.216677                       # Average occupied blocks per requestor
48611680SCurtis.Dunham@arm.comsystem.cpu.dcache.tags.occ_percent::cpu.data     0.993705                       # Average percentage of cache occupancy
48711680SCurtis.Dunham@arm.comsystem.cpu.dcache.tags.occ_percent::total     0.993705                       # Average percentage of cache occupancy
48811507SCurtis.Dunham@arm.comsystem.cpu.dcache.tags.occ_task_id_blocks::1024         4096                       # Occupied blocks per task id
48911680SCurtis.Dunham@arm.comsystem.cpu.dcache.tags.age_task_id_blocks_1024::0           27                       # Occupied blocks per task id
49011680SCurtis.Dunham@arm.comsystem.cpu.dcache.tags.age_task_id_blocks_1024::1           19                       # Occupied blocks per task id
49111860Sandreas.hansson@arm.comsystem.cpu.dcache.tags.age_task_id_blocks_1024::2          548                       # Occupied blocks per task id
49211860Sandreas.hansson@arm.comsystem.cpu.dcache.tags.age_task_id_blocks_1024::3         3502                       # Occupied blocks per task id
49311507SCurtis.Dunham@arm.comsystem.cpu.dcache.tags.occ_task_id_percent::1024            1                       # Percentage of cache occupancy per task id
49411860Sandreas.hansson@arm.comsystem.cpu.dcache.tags.tag_accesses         346341652                       # Number of tag accesses
49511860Sandreas.hansson@arm.comsystem.cpu.dcache.tags.data_accesses        346341652                       # Number of data accesses
49611860Sandreas.hansson@arm.comsystem.cpu.dcache.pwrStateResidencyTicks::UNDEFINED 368651185500                       # Cumulative time (in ticks) in various power states
49711860Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_hits::cpu.data    114567880                       # number of ReadReq hits
49811860Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_hits::total       114567880                       # number of ReadReq hits
49911860Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_hits::cpu.data     53537967                       # number of WriteReq hits
50011860Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_hits::total       53537967                       # number of WriteReq hits
50111860Sandreas.hansson@arm.comsystem.cpu.dcache.SoftPFReq_hits::cpu.data         2792                       # number of SoftPFReq hits
50211860Sandreas.hansson@arm.comsystem.cpu.dcache.SoftPFReq_hits::total          2792                       # number of SoftPFReq hits
50311507SCurtis.Dunham@arm.comsystem.cpu.dcache.LoadLockedReq_hits::cpu.data      1488541                       # number of LoadLockedReq hits
50411507SCurtis.Dunham@arm.comsystem.cpu.dcache.LoadLockedReq_hits::total      1488541                       # number of LoadLockedReq hits
50511507SCurtis.Dunham@arm.comsystem.cpu.dcache.StoreCondReq_hits::cpu.data      1488541                       # number of StoreCondReq hits
50611507SCurtis.Dunham@arm.comsystem.cpu.dcache.StoreCondReq_hits::total      1488541                       # number of StoreCondReq hits
50711860Sandreas.hansson@arm.comsystem.cpu.dcache.demand_hits::cpu.data     168105847                       # number of demand (read+write) hits
50811860Sandreas.hansson@arm.comsystem.cpu.dcache.demand_hits::total        168105847                       # number of demand (read+write) hits
50911860Sandreas.hansson@arm.comsystem.cpu.dcache.overall_hits::cpu.data    168108639                       # number of overall hits
51011860Sandreas.hansson@arm.comsystem.cpu.dcache.overall_hits::total       168108639                       # number of overall hits
51111860Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_misses::cpu.data       811293                       # number of ReadReq misses
51211860Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_misses::total        811293                       # number of ReadReq misses
51311860Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_misses::cpu.data       701082                       # number of WriteReq misses
51411860Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_misses::total       701082                       # number of WriteReq misses
51511570SCurtis.Dunham@arm.comsystem.cpu.dcache.SoftPFReq_misses::cpu.data           15                       # number of SoftPFReq misses
51611570SCurtis.Dunham@arm.comsystem.cpu.dcache.SoftPFReq_misses::total           15                       # number of SoftPFReq misses
51711860Sandreas.hansson@arm.comsystem.cpu.dcache.demand_misses::cpu.data      1512375                       # number of demand (read+write) misses
51811860Sandreas.hansson@arm.comsystem.cpu.dcache.demand_misses::total        1512375                       # number of demand (read+write) misses
51911860Sandreas.hansson@arm.comsystem.cpu.dcache.overall_misses::cpu.data      1512390                       # number of overall misses
52011860Sandreas.hansson@arm.comsystem.cpu.dcache.overall_misses::total       1512390                       # number of overall misses
52111860Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_miss_latency::cpu.data  14512864500                       # number of ReadReq miss cycles
52211860Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_miss_latency::total  14512864500                       # number of ReadReq miss cycles
52311860Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_miss_latency::cpu.data  24025186500                       # number of WriteReq miss cycles
52411860Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_miss_latency::total  24025186500                       # number of WriteReq miss cycles
52511860Sandreas.hansson@arm.comsystem.cpu.dcache.demand_miss_latency::cpu.data  38538051000                       # number of demand (read+write) miss cycles
52611860Sandreas.hansson@arm.comsystem.cpu.dcache.demand_miss_latency::total  38538051000                       # number of demand (read+write) miss cycles
52711860Sandreas.hansson@arm.comsystem.cpu.dcache.overall_miss_latency::cpu.data  38538051000                       # number of overall miss cycles
52811860Sandreas.hansson@arm.comsystem.cpu.dcache.overall_miss_latency::total  38538051000                       # number of overall miss cycles
52911860Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_accesses::cpu.data    115379173                       # number of ReadReq accesses(hits+misses)
53011860Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_accesses::total    115379173                       # number of ReadReq accesses(hits+misses)
53111507SCurtis.Dunham@arm.comsystem.cpu.dcache.WriteReq_accesses::cpu.data     54239049                       # number of WriteReq accesses(hits+misses)
53211507SCurtis.Dunham@arm.comsystem.cpu.dcache.WriteReq_accesses::total     54239049                       # number of WriteReq accesses(hits+misses)
53311860Sandreas.hansson@arm.comsystem.cpu.dcache.SoftPFReq_accesses::cpu.data         2807                       # number of SoftPFReq accesses(hits+misses)
53411860Sandreas.hansson@arm.comsystem.cpu.dcache.SoftPFReq_accesses::total         2807                       # number of SoftPFReq accesses(hits+misses)
53511507SCurtis.Dunham@arm.comsystem.cpu.dcache.LoadLockedReq_accesses::cpu.data      1488541                       # number of LoadLockedReq accesses(hits+misses)
53611507SCurtis.Dunham@arm.comsystem.cpu.dcache.LoadLockedReq_accesses::total      1488541                       # number of LoadLockedReq accesses(hits+misses)
53711507SCurtis.Dunham@arm.comsystem.cpu.dcache.StoreCondReq_accesses::cpu.data      1488541                       # number of StoreCondReq accesses(hits+misses)
53811507SCurtis.Dunham@arm.comsystem.cpu.dcache.StoreCondReq_accesses::total      1488541                       # number of StoreCondReq accesses(hits+misses)
53911860Sandreas.hansson@arm.comsystem.cpu.dcache.demand_accesses::cpu.data    169618222                       # number of demand (read+write) accesses
54011860Sandreas.hansson@arm.comsystem.cpu.dcache.demand_accesses::total    169618222                       # number of demand (read+write) accesses
54111860Sandreas.hansson@arm.comsystem.cpu.dcache.overall_accesses::cpu.data    169621029                       # number of overall (read+write) accesses
54211860Sandreas.hansson@arm.comsystem.cpu.dcache.overall_accesses::total    169621029                       # number of overall (read+write) accesses
54311570SCurtis.Dunham@arm.comsystem.cpu.dcache.ReadReq_miss_rate::cpu.data     0.007032                       # miss rate for ReadReq accesses
54411570SCurtis.Dunham@arm.comsystem.cpu.dcache.ReadReq_miss_rate::total     0.007032                       # miss rate for ReadReq accesses
54511570SCurtis.Dunham@arm.comsystem.cpu.dcache.WriteReq_miss_rate::cpu.data     0.012926                       # miss rate for WriteReq accesses
54611570SCurtis.Dunham@arm.comsystem.cpu.dcache.WriteReq_miss_rate::total     0.012926                       # miss rate for WriteReq accesses
54711860Sandreas.hansson@arm.comsystem.cpu.dcache.SoftPFReq_miss_rate::cpu.data     0.005344                       # miss rate for SoftPFReq accesses
54811860Sandreas.hansson@arm.comsystem.cpu.dcache.SoftPFReq_miss_rate::total     0.005344                       # miss rate for SoftPFReq accesses
54911860Sandreas.hansson@arm.comsystem.cpu.dcache.demand_miss_rate::cpu.data     0.008916                       # miss rate for demand accesses
55011860Sandreas.hansson@arm.comsystem.cpu.dcache.demand_miss_rate::total     0.008916                       # miss rate for demand accesses
55111860Sandreas.hansson@arm.comsystem.cpu.dcache.overall_miss_rate::cpu.data     0.008916                       # miss rate for overall accesses
55211860Sandreas.hansson@arm.comsystem.cpu.dcache.overall_miss_rate::total     0.008916                       # miss rate for overall accesses
55311860Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 17888.561223                       # average ReadReq miss latency
55411860Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_avg_miss_latency::total 17888.561223                       # average ReadReq miss latency
55511860Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 34268.725342                       # average WriteReq miss latency
55611860Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_avg_miss_latency::total 34268.725342                       # average WriteReq miss latency
55711860Sandreas.hansson@arm.comsystem.cpu.dcache.demand_avg_miss_latency::cpu.data 25481.809075                       # average overall miss latency
55811860Sandreas.hansson@arm.comsystem.cpu.dcache.demand_avg_miss_latency::total 25481.809075                       # average overall miss latency
55911860Sandreas.hansson@arm.comsystem.cpu.dcache.overall_avg_miss_latency::cpu.data 25481.556345                       # average overall miss latency
56011860Sandreas.hansson@arm.comsystem.cpu.dcache.overall_avg_miss_latency::total 25481.556345                       # average overall miss latency
56111507SCurtis.Dunham@arm.comsystem.cpu.dcache.blocked_cycles::no_mshrs            0                       # number of cycles access was blocked
56211507SCurtis.Dunham@arm.comsystem.cpu.dcache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
56311507SCurtis.Dunham@arm.comsystem.cpu.dcache.blocked::no_mshrs                 0                       # number of cycles access was blocked
56411507SCurtis.Dunham@arm.comsystem.cpu.dcache.blocked::no_targets               0                       # number of cycles access was blocked
56511507SCurtis.Dunham@arm.comsystem.cpu.dcache.avg_blocked_cycles::no_mshrs          nan                       # average number of cycles each access was blocked
56611507SCurtis.Dunham@arm.comsystem.cpu.dcache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
56711860Sandreas.hansson@arm.comsystem.cpu.dcache.writebacks::writebacks      1068964                       # number of writebacks
56811860Sandreas.hansson@arm.comsystem.cpu.dcache.writebacks::total           1068964                       # number of writebacks
56911860Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_mshr_hits::cpu.data        22242                       # number of ReadReq MSHR hits
57011860Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_mshr_hits::total        22242                       # number of ReadReq MSHR hits
57111860Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_mshr_hits::cpu.data       344715                       # number of WriteReq MSHR hits
57211860Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_mshr_hits::total       344715                       # number of WriteReq MSHR hits
57311860Sandreas.hansson@arm.comsystem.cpu.dcache.demand_mshr_hits::cpu.data       366957                       # number of demand (read+write) MSHR hits
57411860Sandreas.hansson@arm.comsystem.cpu.dcache.demand_mshr_hits::total       366957                       # number of demand (read+write) MSHR hits
57511860Sandreas.hansson@arm.comsystem.cpu.dcache.overall_mshr_hits::cpu.data       366957                       # number of overall MSHR hits
57611860Sandreas.hansson@arm.comsystem.cpu.dcache.overall_mshr_hits::total       366957                       # number of overall MSHR hits
57711860Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_mshr_misses::cpu.data       789051                       # number of ReadReq MSHR misses
57811860Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_mshr_misses::total       789051                       # number of ReadReq MSHR misses
57911860Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_mshr_misses::cpu.data       356367                       # number of WriteReq MSHR misses
58011860Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_mshr_misses::total       356367                       # number of WriteReq MSHR misses
58111570SCurtis.Dunham@arm.comsystem.cpu.dcache.SoftPFReq_mshr_misses::cpu.data           12                       # number of SoftPFReq MSHR misses
58211570SCurtis.Dunham@arm.comsystem.cpu.dcache.SoftPFReq_mshr_misses::total           12                       # number of SoftPFReq MSHR misses
58311860Sandreas.hansson@arm.comsystem.cpu.dcache.demand_mshr_misses::cpu.data      1145418                       # number of demand (read+write) MSHR misses
58411860Sandreas.hansson@arm.comsystem.cpu.dcache.demand_mshr_misses::total      1145418                       # number of demand (read+write) MSHR misses
58511860Sandreas.hansson@arm.comsystem.cpu.dcache.overall_mshr_misses::cpu.data      1145430                       # number of overall MSHR misses
58611860Sandreas.hansson@arm.comsystem.cpu.dcache.overall_mshr_misses::total      1145430                       # number of overall MSHR misses
58711860Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data  13418418500                       # number of ReadReq MSHR miss cycles
58811860Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_mshr_miss_latency::total  13418418500                       # number of ReadReq MSHR miss cycles
58911860Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data  12201205500                       # number of WriteReq MSHR miss cycles
59011860Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_mshr_miss_latency::total  12201205500                       # number of WriteReq MSHR miss cycles
59111860Sandreas.hansson@arm.comsystem.cpu.dcache.SoftPFReq_mshr_miss_latency::cpu.data      4179500                       # number of SoftPFReq MSHR miss cycles
59211860Sandreas.hansson@arm.comsystem.cpu.dcache.SoftPFReq_mshr_miss_latency::total      4179500                       # number of SoftPFReq MSHR miss cycles
59311860Sandreas.hansson@arm.comsystem.cpu.dcache.demand_mshr_miss_latency::cpu.data  25619624000                       # number of demand (read+write) MSHR miss cycles
59411860Sandreas.hansson@arm.comsystem.cpu.dcache.demand_mshr_miss_latency::total  25619624000                       # number of demand (read+write) MSHR miss cycles
59511860Sandreas.hansson@arm.comsystem.cpu.dcache.overall_mshr_miss_latency::cpu.data  25623803500                       # number of overall MSHR miss cycles
59611860Sandreas.hansson@arm.comsystem.cpu.dcache.overall_mshr_miss_latency::total  25623803500                       # number of overall MSHR miss cycles
59711570SCurtis.Dunham@arm.comsystem.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data     0.006839                       # mshr miss rate for ReadReq accesses
59811570SCurtis.Dunham@arm.comsystem.cpu.dcache.ReadReq_mshr_miss_rate::total     0.006839                       # mshr miss rate for ReadReq accesses
59911860Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data     0.006570                       # mshr miss rate for WriteReq accesses
60011860Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_mshr_miss_rate::total     0.006570                       # mshr miss rate for WriteReq accesses
60111860Sandreas.hansson@arm.comsystem.cpu.dcache.SoftPFReq_mshr_miss_rate::cpu.data     0.004275                       # mshr miss rate for SoftPFReq accesses
60211860Sandreas.hansson@arm.comsystem.cpu.dcache.SoftPFReq_mshr_miss_rate::total     0.004275                       # mshr miss rate for SoftPFReq accesses
60311570SCurtis.Dunham@arm.comsystem.cpu.dcache.demand_mshr_miss_rate::cpu.data     0.006753                       # mshr miss rate for demand accesses
60411570SCurtis.Dunham@arm.comsystem.cpu.dcache.demand_mshr_miss_rate::total     0.006753                       # mshr miss rate for demand accesses
60511570SCurtis.Dunham@arm.comsystem.cpu.dcache.overall_mshr_miss_rate::cpu.data     0.006753                       # mshr miss rate for overall accesses
60611570SCurtis.Dunham@arm.comsystem.cpu.dcache.overall_mshr_miss_rate::total     0.006753                       # mshr miss rate for overall accesses
60711860Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 17005.768322                       # average ReadReq mshr miss latency
60811860Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 17005.768322                       # average ReadReq mshr miss latency
60911860Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 34237.753496                       # average WriteReq mshr miss latency
61011860Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 34237.753496                       # average WriteReq mshr miss latency
61111860Sandreas.hansson@arm.comsystem.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::cpu.data 348291.666667                       # average SoftPFReq mshr miss latency
61211860Sandreas.hansson@arm.comsystem.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::total 348291.666667                       # average SoftPFReq mshr miss latency
61311860Sandreas.hansson@arm.comsystem.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 22367.052028                       # average overall mshr miss latency
61411860Sandreas.hansson@arm.comsystem.cpu.dcache.demand_avg_mshr_miss_latency::total 22367.052028                       # average overall mshr miss latency
61511860Sandreas.hansson@arm.comsystem.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 22370.466550                       # average overall mshr miss latency
61611860Sandreas.hansson@arm.comsystem.cpu.dcache.overall_avg_mshr_miss_latency::total 22370.466550                       # average overall mshr miss latency
61711860Sandreas.hansson@arm.comsystem.cpu.icache.tags.pwrStateResidencyTicks::UNDEFINED 368651185500                       # Cumulative time (in ticks) in various power states
61811860Sandreas.hansson@arm.comsystem.cpu.icache.tags.replacements             18132                       # number of replacements
61911860Sandreas.hansson@arm.comsystem.cpu.icache.tags.tagsinuse          1186.493230                       # Cycle average of tags in use
62011860Sandreas.hansson@arm.comsystem.cpu.icache.tags.total_refs           199187334                       # Total number of references to valid blocks.
62111860Sandreas.hansson@arm.comsystem.cpu.icache.tags.sampled_refs             20004                       # Sample count of references to valid blocks.
62211860Sandreas.hansson@arm.comsystem.cpu.icache.tags.avg_refs           9957.375225                       # Average number of references to valid blocks.
62311507SCurtis.Dunham@arm.comsystem.cpu.icache.tags.warmup_cycle                 0                       # Cycle when the warmup percentage was hit.
62411860Sandreas.hansson@arm.comsystem.cpu.icache.tags.occ_blocks::cpu.inst  1186.493230                       # Average occupied blocks per requestor
62511860Sandreas.hansson@arm.comsystem.cpu.icache.tags.occ_percent::cpu.inst     0.579342                       # Average percentage of cache occupancy
62611860Sandreas.hansson@arm.comsystem.cpu.icache.tags.occ_percent::total     0.579342                       # Average percentage of cache occupancy
62711570SCurtis.Dunham@arm.comsystem.cpu.icache.tags.occ_task_id_blocks::1024         1872                       # Occupied blocks per task id
62811507SCurtis.Dunham@arm.comsystem.cpu.icache.tags.age_task_id_blocks_1024::0           41                       # Occupied blocks per task id
62911860Sandreas.hansson@arm.comsystem.cpu.icache.tags.age_task_id_blocks_1024::1           62                       # Occupied blocks per task id
63011860Sandreas.hansson@arm.comsystem.cpu.icache.tags.age_task_id_blocks_1024::2           53                       # Occupied blocks per task id
63111860Sandreas.hansson@arm.comsystem.cpu.icache.tags.age_task_id_blocks_1024::3          318                       # Occupied blocks per task id
63211860Sandreas.hansson@arm.comsystem.cpu.icache.tags.age_task_id_blocks_1024::4         1398                       # Occupied blocks per task id
63311570SCurtis.Dunham@arm.comsystem.cpu.icache.tags.occ_task_id_percent::1024     0.914062                       # Percentage of cache occupancy per task id
63411860Sandreas.hansson@arm.comsystem.cpu.icache.tags.tag_accesses         398434680                       # Number of tag accesses
63511860Sandreas.hansson@arm.comsystem.cpu.icache.tags.data_accesses        398434680                       # Number of data accesses
63611860Sandreas.hansson@arm.comsystem.cpu.icache.pwrStateResidencyTicks::UNDEFINED 368651185500                       # Cumulative time (in ticks) in various power states
63711860Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_hits::cpu.inst    199187334                       # number of ReadReq hits
63811860Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_hits::total       199187334                       # number of ReadReq hits
63911860Sandreas.hansson@arm.comsystem.cpu.icache.demand_hits::cpu.inst     199187334                       # number of demand (read+write) hits
64011860Sandreas.hansson@arm.comsystem.cpu.icache.demand_hits::total        199187334                       # number of demand (read+write) hits
64111860Sandreas.hansson@arm.comsystem.cpu.icache.overall_hits::cpu.inst    199187334                       # number of overall hits
64211860Sandreas.hansson@arm.comsystem.cpu.icache.overall_hits::total       199187334                       # number of overall hits
64311860Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_misses::cpu.inst        20004                       # number of ReadReq misses
64411860Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_misses::total         20004                       # number of ReadReq misses
64511860Sandreas.hansson@arm.comsystem.cpu.icache.demand_misses::cpu.inst        20004                       # number of demand (read+write) misses
64611860Sandreas.hansson@arm.comsystem.cpu.icache.demand_misses::total          20004                       # number of demand (read+write) misses
64711860Sandreas.hansson@arm.comsystem.cpu.icache.overall_misses::cpu.inst        20004                       # number of overall misses
64811860Sandreas.hansson@arm.comsystem.cpu.icache.overall_misses::total         20004                       # number of overall misses
64911860Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_miss_latency::cpu.inst    543340500                       # number of ReadReq miss cycles
65011860Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_miss_latency::total    543340500                       # number of ReadReq miss cycles
65111860Sandreas.hansson@arm.comsystem.cpu.icache.demand_miss_latency::cpu.inst    543340500                       # number of demand (read+write) miss cycles
65211860Sandreas.hansson@arm.comsystem.cpu.icache.demand_miss_latency::total    543340500                       # number of demand (read+write) miss cycles
65311860Sandreas.hansson@arm.comsystem.cpu.icache.overall_miss_latency::cpu.inst    543340500                       # number of overall miss cycles
65411860Sandreas.hansson@arm.comsystem.cpu.icache.overall_miss_latency::total    543340500                       # number of overall miss cycles
65511860Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_accesses::cpu.inst    199207338                       # number of ReadReq accesses(hits+misses)
65611860Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_accesses::total    199207338                       # number of ReadReq accesses(hits+misses)
65711860Sandreas.hansson@arm.comsystem.cpu.icache.demand_accesses::cpu.inst    199207338                       # number of demand (read+write) accesses
65811860Sandreas.hansson@arm.comsystem.cpu.icache.demand_accesses::total    199207338                       # number of demand (read+write) accesses
65911860Sandreas.hansson@arm.comsystem.cpu.icache.overall_accesses::cpu.inst    199207338                       # number of overall (read+write) accesses
66011860Sandreas.hansson@arm.comsystem.cpu.icache.overall_accesses::total    199207338                       # number of overall (read+write) accesses
66111860Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_miss_rate::cpu.inst     0.000100                       # miss rate for ReadReq accesses
66211860Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_miss_rate::total     0.000100                       # miss rate for ReadReq accesses
66311860Sandreas.hansson@arm.comsystem.cpu.icache.demand_miss_rate::cpu.inst     0.000100                       # miss rate for demand accesses
66411860Sandreas.hansson@arm.comsystem.cpu.icache.demand_miss_rate::total     0.000100                       # miss rate for demand accesses
66511860Sandreas.hansson@arm.comsystem.cpu.icache.overall_miss_rate::cpu.inst     0.000100                       # miss rate for overall accesses
66611860Sandreas.hansson@arm.comsystem.cpu.icache.overall_miss_rate::total     0.000100                       # miss rate for overall accesses
66711860Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 27161.592681                       # average ReadReq miss latency
66811860Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_avg_miss_latency::total 27161.592681                       # average ReadReq miss latency
66911860Sandreas.hansson@arm.comsystem.cpu.icache.demand_avg_miss_latency::cpu.inst 27161.592681                       # average overall miss latency
67011860Sandreas.hansson@arm.comsystem.cpu.icache.demand_avg_miss_latency::total 27161.592681                       # average overall miss latency
67111860Sandreas.hansson@arm.comsystem.cpu.icache.overall_avg_miss_latency::cpu.inst 27161.592681                       # average overall miss latency
67211860Sandreas.hansson@arm.comsystem.cpu.icache.overall_avg_miss_latency::total 27161.592681                       # average overall miss latency
67311507SCurtis.Dunham@arm.comsystem.cpu.icache.blocked_cycles::no_mshrs            0                       # number of cycles access was blocked
67411507SCurtis.Dunham@arm.comsystem.cpu.icache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
67511507SCurtis.Dunham@arm.comsystem.cpu.icache.blocked::no_mshrs                 0                       # number of cycles access was blocked
67611507SCurtis.Dunham@arm.comsystem.cpu.icache.blocked::no_targets               0                       # number of cycles access was blocked
67711507SCurtis.Dunham@arm.comsystem.cpu.icache.avg_blocked_cycles::no_mshrs          nan                       # average number of cycles each access was blocked
67811507SCurtis.Dunham@arm.comsystem.cpu.icache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
67911860Sandreas.hansson@arm.comsystem.cpu.icache.writebacks::writebacks        18132                       # number of writebacks
68011860Sandreas.hansson@arm.comsystem.cpu.icache.writebacks::total             18132                       # number of writebacks
68111860Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_mshr_misses::cpu.inst        20004                       # number of ReadReq MSHR misses
68211860Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_mshr_misses::total        20004                       # number of ReadReq MSHR misses
68311860Sandreas.hansson@arm.comsystem.cpu.icache.demand_mshr_misses::cpu.inst        20004                       # number of demand (read+write) MSHR misses
68411860Sandreas.hansson@arm.comsystem.cpu.icache.demand_mshr_misses::total        20004                       # number of demand (read+write) MSHR misses
68511860Sandreas.hansson@arm.comsystem.cpu.icache.overall_mshr_misses::cpu.inst        20004                       # number of overall MSHR misses
68611860Sandreas.hansson@arm.comsystem.cpu.icache.overall_mshr_misses::total        20004                       # number of overall MSHR misses
68711860Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst    523336500                       # number of ReadReq MSHR miss cycles
68811860Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_mshr_miss_latency::total    523336500                       # number of ReadReq MSHR miss cycles
68911860Sandreas.hansson@arm.comsystem.cpu.icache.demand_mshr_miss_latency::cpu.inst    523336500                       # number of demand (read+write) MSHR miss cycles
69011860Sandreas.hansson@arm.comsystem.cpu.icache.demand_mshr_miss_latency::total    523336500                       # number of demand (read+write) MSHR miss cycles
69111860Sandreas.hansson@arm.comsystem.cpu.icache.overall_mshr_miss_latency::cpu.inst    523336500                       # number of overall MSHR miss cycles
69211860Sandreas.hansson@arm.comsystem.cpu.icache.overall_mshr_miss_latency::total    523336500                       # number of overall MSHR miss cycles
69311860Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst     0.000100                       # mshr miss rate for ReadReq accesses
69411860Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_mshr_miss_rate::total     0.000100                       # mshr miss rate for ReadReq accesses
69511860Sandreas.hansson@arm.comsystem.cpu.icache.demand_mshr_miss_rate::cpu.inst     0.000100                       # mshr miss rate for demand accesses
69611860Sandreas.hansson@arm.comsystem.cpu.icache.demand_mshr_miss_rate::total     0.000100                       # mshr miss rate for demand accesses
69711860Sandreas.hansson@arm.comsystem.cpu.icache.overall_mshr_miss_rate::cpu.inst     0.000100                       # mshr miss rate for overall accesses
69811860Sandreas.hansson@arm.comsystem.cpu.icache.overall_mshr_miss_rate::total     0.000100                       # mshr miss rate for overall accesses
69911860Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 26161.592681                       # average ReadReq mshr miss latency
70011860Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_avg_mshr_miss_latency::total 26161.592681                       # average ReadReq mshr miss latency
70111860Sandreas.hansson@arm.comsystem.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 26161.592681                       # average overall mshr miss latency
70211860Sandreas.hansson@arm.comsystem.cpu.icache.demand_avg_mshr_miss_latency::total 26161.592681                       # average overall mshr miss latency
70311860Sandreas.hansson@arm.comsystem.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 26161.592681                       # average overall mshr miss latency
70411860Sandreas.hansson@arm.comsystem.cpu.icache.overall_avg_mshr_miss_latency::total 26161.592681                       # average overall mshr miss latency
70511860Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.pwrStateResidencyTicks::UNDEFINED 368651185500                       # Cumulative time (in ticks) in various power states
70611860Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.replacements           112700                       # number of replacements
70711860Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.tagsinuse        29077.009680                       # Cycle average of tags in use
70811860Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.total_refs            2174426                       # Total number of references to valid blocks.
70911860Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.sampled_refs           145468                       # Sample count of references to valid blocks.
71011860Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.avg_refs            14.947796                       # Average number of references to valid blocks.
71111860Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.warmup_cycle     102124248000                       # Cycle when the warmup percentage was hit.
71211860Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.occ_blocks::writebacks   135.271970                       # Average occupied blocks per requestor
71311860Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.occ_blocks::cpu.inst   308.139631                       # Average occupied blocks per requestor
71411860Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.occ_blocks::cpu.data 28633.598078                       # Average occupied blocks per requestor
71511860Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.occ_percent::writebacks     0.004128                       # Average percentage of cache occupancy
71611860Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.occ_percent::cpu.inst     0.009404                       # Average percentage of cache occupancy
71711860Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.occ_percent::cpu.data     0.873828                       # Average percentage of cache occupancy
71811860Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.occ_percent::total     0.887360                       # Average percentage of cache occupancy
71911606Sandreas.sandberg@arm.comsystem.cpu.l2cache.tags.occ_task_id_blocks::1024        32768                       # Occupied blocks per task id
72011606Sandreas.sandberg@arm.comsystem.cpu.l2cache.tags.age_task_id_blocks_1024::0           87                       # Occupied blocks per task id
72111860Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.age_task_id_blocks_1024::2          114                       # Occupied blocks per task id
72211860Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.age_task_id_blocks_1024::3          988                       # Occupied blocks per task id
72311860Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.age_task_id_blocks_1024::4        31579                       # Occupied blocks per task id
72411606Sandreas.sandberg@arm.comsystem.cpu.l2cache.tags.occ_task_id_percent::1024            1                       # Percentage of cache occupancy per task id
72511860Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.tag_accesses         18704732                       # Number of tag accesses
72611860Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.data_accesses        18704732                       # Number of data accesses
72711860Sandreas.hansson@arm.comsystem.cpu.l2cache.pwrStateResidencyTicks::UNDEFINED 368651185500                       # Cumulative time (in ticks) in various power states
72811860Sandreas.hansson@arm.comsystem.cpu.l2cache.WritebackDirty_hits::writebacks      1068964                       # number of WritebackDirty hits
72911860Sandreas.hansson@arm.comsystem.cpu.l2cache.WritebackDirty_hits::total      1068964                       # number of WritebackDirty hits
73011860Sandreas.hansson@arm.comsystem.cpu.l2cache.WritebackClean_hits::writebacks        17895                       # number of WritebackClean hits
73111860Sandreas.hansson@arm.comsystem.cpu.l2cache.WritebackClean_hits::total        17895                       # number of WritebackClean hits
73211860Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_hits::cpu.data       255662                       # number of ReadExReq hits
73311860Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_hits::total       255662                       # number of ReadExReq hits
73411860Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadCleanReq_hits::cpu.inst        17195                       # number of ReadCleanReq hits
73511860Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadCleanReq_hits::total        17195                       # number of ReadCleanReq hits
73611860Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadSharedReq_hits::cpu.data       748361                       # number of ReadSharedReq hits
73711860Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadSharedReq_hits::total       748361                       # number of ReadSharedReq hits
73811860Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_hits::cpu.inst        17195                       # number of demand (read+write) hits
73911860Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_hits::cpu.data      1004023                       # number of demand (read+write) hits
74011860Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_hits::total         1021218                       # number of demand (read+write) hits
74111860Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_hits::cpu.inst        17195                       # number of overall hits
74211860Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_hits::cpu.data      1004023                       # number of overall hits
74311860Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_hits::total        1021218                       # number of overall hits
74411860Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_misses::cpu.data       100957                       # number of ReadExReq misses
74511860Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_misses::total       100957                       # number of ReadExReq misses
74611860Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadCleanReq_misses::cpu.inst         2809                       # number of ReadCleanReq misses
74711860Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadCleanReq_misses::total         2809                       # number of ReadCleanReq misses
74811860Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadSharedReq_misses::cpu.data        40450                       # number of ReadSharedReq misses
74911860Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadSharedReq_misses::total        40450                       # number of ReadSharedReq misses
75011860Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_misses::cpu.inst         2809                       # number of demand (read+write) misses
75111860Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_misses::cpu.data       141407                       # number of demand (read+write) misses
75211860Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_misses::total        144216                       # number of demand (read+write) misses
75311860Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_misses::cpu.inst         2809                       # number of overall misses
75411860Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_misses::cpu.data       141407                       # number of overall misses
75511860Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_misses::total       144216                       # number of overall misses
75611860Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_miss_latency::cpu.data   8984700500                       # number of ReadExReq miss cycles
75711860Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_miss_latency::total   8984700500                       # number of ReadExReq miss cycles
75811860Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadCleanReq_miss_latency::cpu.inst    312111000                       # number of ReadCleanReq miss cycles
75911860Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadCleanReq_miss_latency::total    312111000                       # number of ReadCleanReq miss cycles
76011860Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadSharedReq_miss_latency::cpu.data   4361406500                       # number of ReadSharedReq miss cycles
76111860Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadSharedReq_miss_latency::total   4361406500                       # number of ReadSharedReq miss cycles
76211860Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_miss_latency::cpu.inst    312111000                       # number of demand (read+write) miss cycles
76311860Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_miss_latency::cpu.data  13346107000                       # number of demand (read+write) miss cycles
76411860Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_miss_latency::total  13658218000                       # number of demand (read+write) miss cycles
76511860Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_miss_latency::cpu.inst    312111000                       # number of overall miss cycles
76611860Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_miss_latency::cpu.data  13346107000                       # number of overall miss cycles
76711860Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_miss_latency::total  13658218000                       # number of overall miss cycles
76811860Sandreas.hansson@arm.comsystem.cpu.l2cache.WritebackDirty_accesses::writebacks      1068964                       # number of WritebackDirty accesses(hits+misses)
76911860Sandreas.hansson@arm.comsystem.cpu.l2cache.WritebackDirty_accesses::total      1068964                       # number of WritebackDirty accesses(hits+misses)
77011860Sandreas.hansson@arm.comsystem.cpu.l2cache.WritebackClean_accesses::writebacks        17895                       # number of WritebackClean accesses(hits+misses)
77111860Sandreas.hansson@arm.comsystem.cpu.l2cache.WritebackClean_accesses::total        17895                       # number of WritebackClean accesses(hits+misses)
77211860Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_accesses::cpu.data       356619                       # number of ReadExReq accesses(hits+misses)
77311860Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_accesses::total       356619                       # number of ReadExReq accesses(hits+misses)
77411860Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadCleanReq_accesses::cpu.inst        20004                       # number of ReadCleanReq accesses(hits+misses)
77511860Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadCleanReq_accesses::total        20004                       # number of ReadCleanReq accesses(hits+misses)
77611860Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadSharedReq_accesses::cpu.data       788811                       # number of ReadSharedReq accesses(hits+misses)
77711860Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadSharedReq_accesses::total       788811                       # number of ReadSharedReq accesses(hits+misses)
77811860Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_accesses::cpu.inst        20004                       # number of demand (read+write) accesses
77911860Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_accesses::cpu.data      1145430                       # number of demand (read+write) accesses
78011860Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_accesses::total      1165434                       # number of demand (read+write) accesses
78111860Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_accesses::cpu.inst        20004                       # number of overall (read+write) accesses
78211860Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_accesses::cpu.data      1145430                       # number of overall (read+write) accesses
78311860Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_accesses::total      1165434                       # number of overall (read+write) accesses
78411860Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_miss_rate::cpu.data     0.283095                       # miss rate for ReadExReq accesses
78511860Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_miss_rate::total     0.283095                       # miss rate for ReadExReq accesses
78611860Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadCleanReq_miss_rate::cpu.inst     0.140422                       # miss rate for ReadCleanReq accesses
78711860Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadCleanReq_miss_rate::total     0.140422                       # miss rate for ReadCleanReq accesses
78811860Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadSharedReq_miss_rate::cpu.data     0.051280                       # miss rate for ReadSharedReq accesses
78911860Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadSharedReq_miss_rate::total     0.051280                       # miss rate for ReadSharedReq accesses
79011860Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_miss_rate::cpu.inst     0.140422                       # miss rate for demand accesses
79111860Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_miss_rate::cpu.data     0.123453                       # miss rate for demand accesses
79211860Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_miss_rate::total     0.123744                       # miss rate for demand accesses
79311860Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_miss_rate::cpu.inst     0.140422                       # miss rate for overall accesses
79411860Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_miss_rate::cpu.data     0.123453                       # miss rate for overall accesses
79511860Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_miss_rate::total     0.123744                       # miss rate for overall accesses
79611860Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 88995.319790                       # average ReadExReq miss latency
79711860Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_avg_miss_latency::total 88995.319790                       # average ReadExReq miss latency
79811860Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadCleanReq_avg_miss_latency::cpu.inst 111111.071556                       # average ReadCleanReq miss latency
79911860Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadCleanReq_avg_miss_latency::total 111111.071556                       # average ReadCleanReq miss latency
80011860Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadSharedReq_avg_miss_latency::cpu.data 107822.163164                       # average ReadSharedReq miss latency
80111860Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadSharedReq_avg_miss_latency::total 107822.163164                       # average ReadSharedReq miss latency
80211860Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_avg_miss_latency::cpu.inst 111111.071556                       # average overall miss latency
80311860Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_avg_miss_latency::cpu.data 94380.808588                       # average overall miss latency
80411860Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_avg_miss_latency::total 94706.676097                       # average overall miss latency
80511860Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_avg_miss_latency::cpu.inst 111111.071556                       # average overall miss latency
80611860Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_avg_miss_latency::cpu.data 94380.808588                       # average overall miss latency
80711860Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_avg_miss_latency::total 94706.676097                       # average overall miss latency
80811507SCurtis.Dunham@arm.comsystem.cpu.l2cache.blocked_cycles::no_mshrs            0                       # number of cycles access was blocked
80911507SCurtis.Dunham@arm.comsystem.cpu.l2cache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
81011507SCurtis.Dunham@arm.comsystem.cpu.l2cache.blocked::no_mshrs                0                       # number of cycles access was blocked
81111507SCurtis.Dunham@arm.comsystem.cpu.l2cache.blocked::no_targets              0                       # number of cycles access was blocked
81211507SCurtis.Dunham@arm.comsystem.cpu.l2cache.avg_blocked_cycles::no_mshrs          nan                       # average number of cycles each access was blocked
81311507SCurtis.Dunham@arm.comsystem.cpu.l2cache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
81411860Sandreas.hansson@arm.comsystem.cpu.l2cache.writebacks::writebacks        97523                       # number of writebacks
81511860Sandreas.hansson@arm.comsystem.cpu.l2cache.writebacks::total            97523                       # number of writebacks
81611680SCurtis.Dunham@arm.comsystem.cpu.l2cache.ReadCleanReq_mshr_hits::cpu.inst            1                       # number of ReadCleanReq MSHR hits
81711680SCurtis.Dunham@arm.comsystem.cpu.l2cache.ReadCleanReq_mshr_hits::total            1                       # number of ReadCleanReq MSHR hits
81811570SCurtis.Dunham@arm.comsystem.cpu.l2cache.ReadSharedReq_mshr_hits::cpu.data           13                       # number of ReadSharedReq MSHR hits
81911570SCurtis.Dunham@arm.comsystem.cpu.l2cache.ReadSharedReq_mshr_hits::total           13                       # number of ReadSharedReq MSHR hits
82011680SCurtis.Dunham@arm.comsystem.cpu.l2cache.demand_mshr_hits::cpu.inst            1                       # number of demand (read+write) MSHR hits
82111570SCurtis.Dunham@arm.comsystem.cpu.l2cache.demand_mshr_hits::cpu.data           13                       # number of demand (read+write) MSHR hits
82211680SCurtis.Dunham@arm.comsystem.cpu.l2cache.demand_mshr_hits::total           14                       # number of demand (read+write) MSHR hits
82311680SCurtis.Dunham@arm.comsystem.cpu.l2cache.overall_mshr_hits::cpu.inst            1                       # number of overall MSHR hits
82411570SCurtis.Dunham@arm.comsystem.cpu.l2cache.overall_mshr_hits::cpu.data           13                       # number of overall MSHR hits
82511680SCurtis.Dunham@arm.comsystem.cpu.l2cache.overall_mshr_hits::total           14                       # number of overall MSHR hits
82611860Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_mshr_misses::cpu.data       100957                       # number of ReadExReq MSHR misses
82711860Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_mshr_misses::total       100957                       # number of ReadExReq MSHR misses
82811860Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadCleanReq_mshr_misses::cpu.inst         2808                       # number of ReadCleanReq MSHR misses
82911860Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadCleanReq_mshr_misses::total         2808                       # number of ReadCleanReq MSHR misses
83011860Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadSharedReq_mshr_misses::cpu.data        40437                       # number of ReadSharedReq MSHR misses
83111860Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadSharedReq_mshr_misses::total        40437                       # number of ReadSharedReq MSHR misses
83211860Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_mshr_misses::cpu.inst         2808                       # number of demand (read+write) MSHR misses
83311860Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_mshr_misses::cpu.data       141394                       # number of demand (read+write) MSHR misses
83411860Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_mshr_misses::total       144202                       # number of demand (read+write) MSHR misses
83511860Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_mshr_misses::cpu.inst         2808                       # number of overall MSHR misses
83611860Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_mshr_misses::cpu.data       141394                       # number of overall MSHR misses
83711860Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_mshr_misses::total       144202                       # number of overall MSHR misses
83811860Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data   7975130500                       # number of ReadExReq MSHR miss cycles
83911860Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_mshr_miss_latency::total   7975130500                       # number of ReadExReq MSHR miss cycles
84011860Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadCleanReq_mshr_miss_latency::cpu.inst    283956000                       # number of ReadCleanReq MSHR miss cycles
84111860Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadCleanReq_mshr_miss_latency::total    283956000                       # number of ReadCleanReq MSHR miss cycles
84211860Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadSharedReq_mshr_miss_latency::cpu.data   3955182000                       # number of ReadSharedReq MSHR miss cycles
84311860Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadSharedReq_mshr_miss_latency::total   3955182000                       # number of ReadSharedReq MSHR miss cycles
84411860Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_mshr_miss_latency::cpu.inst    283956000                       # number of demand (read+write) MSHR miss cycles
84511860Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_mshr_miss_latency::cpu.data  11930312500                       # number of demand (read+write) MSHR miss cycles
84611860Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_mshr_miss_latency::total  12214268500                       # number of demand (read+write) MSHR miss cycles
84711860Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_mshr_miss_latency::cpu.inst    283956000                       # number of overall MSHR miss cycles
84811860Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_mshr_miss_latency::cpu.data  11930312500                       # number of overall MSHR miss cycles
84911860Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_mshr_miss_latency::total  12214268500                       # number of overall MSHR miss cycles
85011860Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data     0.283095                       # mshr miss rate for ReadExReq accesses
85111860Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_mshr_miss_rate::total     0.283095                       # mshr miss rate for ReadExReq accesses
85211860Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadCleanReq_mshr_miss_rate::cpu.inst     0.140372                       # mshr miss rate for ReadCleanReq accesses
85311860Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadCleanReq_mshr_miss_rate::total     0.140372                       # mshr miss rate for ReadCleanReq accesses
85411860Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadSharedReq_mshr_miss_rate::cpu.data     0.051263                       # mshr miss rate for ReadSharedReq accesses
85511860Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadSharedReq_mshr_miss_rate::total     0.051263                       # mshr miss rate for ReadSharedReq accesses
85611860Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_mshr_miss_rate::cpu.inst     0.140372                       # mshr miss rate for demand accesses
85711860Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_mshr_miss_rate::cpu.data     0.123442                       # mshr miss rate for demand accesses
85811860Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_mshr_miss_rate::total     0.123732                       # mshr miss rate for demand accesses
85911860Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_mshr_miss_rate::cpu.inst     0.140372                       # mshr miss rate for overall accesses
86011860Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_mshr_miss_rate::cpu.data     0.123442                       # mshr miss rate for overall accesses
86111860Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_mshr_miss_rate::total     0.123732                       # mshr miss rate for overall accesses
86211860Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 78995.319790                       # average ReadExReq mshr miss latency
86311860Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 78995.319790                       # average ReadExReq mshr miss latency
86411860Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::cpu.inst 101123.931624                       # average ReadCleanReq mshr miss latency
86511860Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::total 101123.931624                       # average ReadCleanReq mshr miss latency
86611860Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.data 97810.965205                       # average ReadSharedReq mshr miss latency
86711860Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::total 97810.965205                       # average ReadSharedReq mshr miss latency
86811860Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 101123.931624                       # average overall mshr miss latency
86911860Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 84376.370284                       # average overall mshr miss latency
87011860Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_avg_mshr_miss_latency::total 84702.490257                       # average overall mshr miss latency
87111860Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 101123.931624                       # average overall mshr miss latency
87211860Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 84376.370284                       # average overall mshr miss latency
87311860Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_avg_mshr_miss_latency::total 84702.490257                       # average overall mshr miss latency
87411860Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoop_filter.tot_requests      2324900                       # Total number of requests made to the snoop filter.
87511860Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoop_filter.hit_single_requests      1159536                       # Number of requests hitting in the snoop filter with a single holder of the requested data.
87611860Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoop_filter.hit_multi_requests         4992                       # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data.
87711606Sandreas.sandberg@arm.comsystem.cpu.toL2Bus.snoop_filter.tot_snoops         2618                       # Total number of snoops made to the snoop filter.
87811606Sandreas.sandberg@arm.comsystem.cpu.toL2Bus.snoop_filter.hit_single_snoops         2615                       # Number of snoops hitting in the snoop filter with a single holder of the requested data.
87911507SCurtis.Dunham@arm.comsystem.cpu.toL2Bus.snoop_filter.hit_multi_snoops            3                       # Number of snoops hitting in the snoop filter with multiple (>1) holders of the requested data.
88011860Sandreas.hansson@arm.comsystem.cpu.toL2Bus.pwrStateResidencyTicks::UNDEFINED 368651185500                       # Cumulative time (in ticks) in various power states
88111860Sandreas.hansson@arm.comsystem.cpu.toL2Bus.trans_dist::ReadResp        808815                       # Transaction distribution
88211860Sandreas.hansson@arm.comsystem.cpu.toL2Bus.trans_dist::WritebackDirty      1166487                       # Transaction distribution
88311860Sandreas.hansson@arm.comsystem.cpu.toL2Bus.trans_dist::WritebackClean        18132                       # Transaction distribution
88411860Sandreas.hansson@arm.comsystem.cpu.toL2Bus.trans_dist::CleanEvict        87547                       # Transaction distribution
88511860Sandreas.hansson@arm.comsystem.cpu.toL2Bus.trans_dist::ReadExReq       356619                       # Transaction distribution
88611860Sandreas.hansson@arm.comsystem.cpu.toL2Bus.trans_dist::ReadExResp       356619                       # Transaction distribution
88711860Sandreas.hansson@arm.comsystem.cpu.toL2Bus.trans_dist::ReadCleanReq        20004                       # Transaction distribution
88811860Sandreas.hansson@arm.comsystem.cpu.toL2Bus.trans_dist::ReadSharedReq       788811                       # Transaction distribution
88911860Sandreas.hansson@arm.comsystem.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side        58140                       # Packet count per connected master and slave (bytes)
89011860Sandreas.hansson@arm.comsystem.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side      3432194                       # Packet count per connected master and slave (bytes)
89111860Sandreas.hansson@arm.comsystem.cpu.toL2Bus.pkt_count::total           3490334                       # Packet count per connected master and slave (bytes)
89211860Sandreas.hansson@arm.comsystem.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side      2440704                       # Cumulative packet size per connected master and slave (bytes)
89311860Sandreas.hansson@arm.comsystem.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side    141721216                       # Cumulative packet size per connected master and slave (bytes)
89411860Sandreas.hansson@arm.comsystem.cpu.toL2Bus.pkt_size::total          144161920                       # Cumulative packet size per connected master and slave (bytes)
89511860Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoops                      112700                       # Total snoops (count)
89611860Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoopTraffic               6241472                       # Total snoop traffic (bytes)
89711860Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoop_fanout::samples      1278134                       # Request fanout histogram
89811860Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoop_fanout::mean        0.006011                       # Request fanout histogram
89911860Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoop_fanout::stdev       0.077328                       # Request fanout histogram
90011507SCurtis.Dunham@arm.comsystem.cpu.toL2Bus.snoop_fanout::underflows            0      0.00%      0.00% # Request fanout histogram
90111860Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoop_fanout::0            1270454     99.40%     99.40% # Request fanout histogram
90211860Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoop_fanout::1               7677      0.60%    100.00% # Request fanout histogram
90311507SCurtis.Dunham@arm.comsystem.cpu.toL2Bus.snoop_fanout::2                  3      0.00%    100.00% # Request fanout histogram
90411507SCurtis.Dunham@arm.comsystem.cpu.toL2Bus.snoop_fanout::overflows            0      0.00%    100.00% # Request fanout histogram
90511507SCurtis.Dunham@arm.comsystem.cpu.toL2Bus.snoop_fanout::min_value            0                       # Request fanout histogram
90611507SCurtis.Dunham@arm.comsystem.cpu.toL2Bus.snoop_fanout::max_value            2                       # Request fanout histogram
90711860Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoop_fanout::total        1278134                       # Request fanout histogram
90811860Sandreas.hansson@arm.comsystem.cpu.toL2Bus.reqLayer0.occupancy     2249546000                       # Layer occupancy (ticks)
90911507SCurtis.Dunham@arm.comsystem.cpu.toL2Bus.reqLayer0.utilization          0.6                       # Layer utilization (%)
91011860Sandreas.hansson@arm.comsystem.cpu.toL2Bus.respLayer0.occupancy      30029453                       # Layer occupancy (ticks)
91111507SCurtis.Dunham@arm.comsystem.cpu.toL2Bus.respLayer0.utilization          0.0                       # Layer utilization (%)
91211860Sandreas.hansson@arm.comsystem.cpu.toL2Bus.respLayer1.occupancy    1718153483                       # Layer occupancy (ticks)
91311507SCurtis.Dunham@arm.comsystem.cpu.toL2Bus.respLayer1.utilization          0.5                       # Layer utilization (%)
91411860Sandreas.hansson@arm.comsystem.membus.snoop_filter.tot_requests        254284                       # Total number of requests made to the snoop filter.
91511860Sandreas.hansson@arm.comsystem.membus.snoop_filter.hit_single_requests       110251                       # Number of requests hitting in the snoop filter with a single holder of the requested data.
91611606Sandreas.sandberg@arm.comsystem.membus.snoop_filter.hit_multi_requests            0                       # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data.
91711606Sandreas.sandberg@arm.comsystem.membus.snoop_filter.tot_snoops               0                       # Total number of snoops made to the snoop filter.
91811606Sandreas.sandberg@arm.comsystem.membus.snoop_filter.hit_single_snoops            0                       # Number of snoops hitting in the snoop filter with a single holder of the requested data.
91911606Sandreas.sandberg@arm.comsystem.membus.snoop_filter.hit_multi_snoops            0                       # Number of snoops hitting in the snoop filter with multiple (>1) holders of the requested data.
92011860Sandreas.hansson@arm.comsystem.membus.pwrStateResidencyTicks::UNDEFINED 368651185500                       # Cumulative time (in ticks) in various power states
92111860Sandreas.hansson@arm.comsystem.membus.trans_dist::ReadResp              43245                       # Transaction distribution
92211860Sandreas.hansson@arm.comsystem.membus.trans_dist::WritebackDirty        97523                       # Transaction distribution
92311860Sandreas.hansson@arm.comsystem.membus.trans_dist::CleanEvict            12559                       # Transaction distribution
92411860Sandreas.hansson@arm.comsystem.membus.trans_dist::ReadExReq            100957                       # Transaction distribution
92511860Sandreas.hansson@arm.comsystem.membus.trans_dist::ReadExResp           100957                       # Transaction distribution
92611860Sandreas.hansson@arm.comsystem.membus.trans_dist::ReadSharedReq         43245                       # Transaction distribution
92711860Sandreas.hansson@arm.comsystem.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port       398486                       # Packet count per connected master and slave (bytes)
92811860Sandreas.hansson@arm.comsystem.membus.pkt_count::total                 398486                       # Packet count per connected master and slave (bytes)
92911860Sandreas.hansson@arm.comsystem.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port     15470400                       # Cumulative packet size per connected master and slave (bytes)
93011860Sandreas.hansson@arm.comsystem.membus.pkt_size::total                15470400                       # Cumulative packet size per connected master and slave (bytes)
93111507SCurtis.Dunham@arm.comsystem.membus.snoops                                0                       # Total snoops (count)
93211570SCurtis.Dunham@arm.comsystem.membus.snoopTraffic                          0                       # Total snoop traffic (bytes)
93311860Sandreas.hansson@arm.comsystem.membus.snoop_fanout::samples            144202                       # Request fanout histogram
93411507SCurtis.Dunham@arm.comsystem.membus.snoop_fanout::mean                    0                       # Request fanout histogram
93511507SCurtis.Dunham@arm.comsystem.membus.snoop_fanout::stdev                   0                       # Request fanout histogram
93611507SCurtis.Dunham@arm.comsystem.membus.snoop_fanout::underflows              0      0.00%      0.00% # Request fanout histogram
93711860Sandreas.hansson@arm.comsystem.membus.snoop_fanout::0                  144202    100.00%    100.00% # Request fanout histogram
93811507SCurtis.Dunham@arm.comsystem.membus.snoop_fanout::1                       0      0.00%    100.00% # Request fanout histogram
93911507SCurtis.Dunham@arm.comsystem.membus.snoop_fanout::overflows               0      0.00%    100.00% # Request fanout histogram
94011507SCurtis.Dunham@arm.comsystem.membus.snoop_fanout::min_value               0                       # Request fanout histogram
94111507SCurtis.Dunham@arm.comsystem.membus.snoop_fanout::max_value               0                       # Request fanout histogram
94211860Sandreas.hansson@arm.comsystem.membus.snoop_fanout::total              144202                       # Request fanout histogram
94311860Sandreas.hansson@arm.comsystem.membus.reqLayer0.occupancy           684899000                       # Layer occupancy (ticks)
94411507SCurtis.Dunham@arm.comsystem.membus.reqLayer0.utilization               0.2                       # Layer utilization (%)
94511860Sandreas.hansson@arm.comsystem.membus.respLayer1.occupancy          765515250                       # Layer occupancy (ticks)
94611507SCurtis.Dunham@arm.comsystem.membus.respLayer1.utilization              0.2                       # Layer utilization (%)
94711507SCurtis.Dunham@arm.com
94811507SCurtis.Dunham@arm.com---------- End Simulation Statistics   ----------
949