stats.txt revision 9729:e2fafd224f43
1 2---------- Begin Simulation Statistics ---------- 3sim_seconds 0.065490 # Number of seconds simulated 4sim_ticks 65489948000 # Number of ticks simulated 5final_tick 65489948000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset) 6sim_freq 1000000000000 # Frequency of simulated ticks 7host_inst_rate 99083 # Simulator instruction rate (inst/s) 8host_op_rate 174470 # Simulator op (including micro ops) rate (op/s) 9host_tick_rate 41072394 # Simulator tick rate (ticks/s) 10host_mem_usage 386708 # Number of bytes of host memory used 11host_seconds 1594.50 # Real time elapsed on the host 12sim_insts 157988547 # Number of instructions simulated 13sim_ops 278192464 # Number of ops (including micro ops) simulated 14system.physmem.bytes_read::cpu.inst 63872 # Number of bytes read from this memory 15system.physmem.bytes_read::cpu.data 1882624 # Number of bytes read from this memory 16system.physmem.bytes_read::total 1946496 # Number of bytes read from this memory 17system.physmem.bytes_inst_read::cpu.inst 63872 # Number of instructions bytes read from this memory 18system.physmem.bytes_inst_read::total 63872 # Number of instructions bytes read from this memory 19system.physmem.bytes_written::writebacks 10112 # Number of bytes written to this memory 20system.physmem.bytes_written::total 10112 # Number of bytes written to this memory 21system.physmem.num_reads::cpu.inst 998 # Number of read requests responded to by this memory 22system.physmem.num_reads::cpu.data 29416 # Number of read requests responded to by this memory 23system.physmem.num_reads::total 30414 # Number of read requests responded to by this memory 24system.physmem.num_writes::writebacks 158 # Number of write requests responded to by this memory 25system.physmem.num_writes::total 158 # Number of write requests responded to by this memory 26system.physmem.bw_read::cpu.inst 975295 # Total read bandwidth from this memory (bytes/s) 27system.physmem.bw_read::cpu.data 28746763 # Total read bandwidth from this memory (bytes/s) 28system.physmem.bw_read::total 29722057 # Total read bandwidth from this memory (bytes/s) 29system.physmem.bw_inst_read::cpu.inst 975295 # Instruction read bandwidth from this memory (bytes/s) 30system.physmem.bw_inst_read::total 975295 # Instruction read bandwidth from this memory (bytes/s) 31system.physmem.bw_write::writebacks 154405 # Write bandwidth from this memory (bytes/s) 32system.physmem.bw_write::total 154405 # Write bandwidth from this memory (bytes/s) 33system.physmem.bw_total::writebacks 154405 # Total bandwidth to/from this memory (bytes/s) 34system.physmem.bw_total::cpu.inst 975295 # Total bandwidth to/from this memory (bytes/s) 35system.physmem.bw_total::cpu.data 28746763 # Total bandwidth to/from this memory (bytes/s) 36system.physmem.bw_total::total 29876463 # Total bandwidth to/from this memory (bytes/s) 37system.physmem.readReqs 30415 # Total number of read requests seen 38system.physmem.writeReqs 158 # Total number of write requests seen 39system.physmem.cpureqs 30573 # Reqs generatd by CPU via cache - shady 40system.physmem.bytesRead 1946496 # Total number of bytes read from memory 41system.physmem.bytesWritten 10112 # Total number of bytes written to memory 42system.physmem.bytesConsumedRd 1946496 # bytesRead derated as per pkt->getSize() 43system.physmem.bytesConsumedWr 10112 # bytesWritten derated as per pkt->getSize() 44system.physmem.servicedByWrQ 47 # Number of read reqs serviced by write Q 45system.physmem.neitherReadNorWrite 0 # Reqs where no action is needed 46system.physmem.perBankRdReqs::0 1925 # Track reads on a per bank basis 47system.physmem.perBankRdReqs::1 2071 # Track reads on a per bank basis 48system.physmem.perBankRdReqs::2 2026 # Track reads on a per bank basis 49system.physmem.perBankRdReqs::3 1927 # Track reads on a per bank basis 50system.physmem.perBankRdReqs::4 2029 # Track reads on a per bank basis 51system.physmem.perBankRdReqs::5 1901 # Track reads on a per bank basis 52system.physmem.perBankRdReqs::6 1963 # Track reads on a per bank basis 53system.physmem.perBankRdReqs::7 1864 # Track reads on a per bank basis 54system.physmem.perBankRdReqs::8 1938 # Track reads on a per bank basis 55system.physmem.perBankRdReqs::9 1931 # Track reads on a per bank basis 56system.physmem.perBankRdReqs::10 1804 # Track reads on a per bank basis 57system.physmem.perBankRdReqs::11 1797 # Track reads on a per bank basis 58system.physmem.perBankRdReqs::12 1792 # Track reads on a per bank basis 59system.physmem.perBankRdReqs::13 1800 # Track reads on a per bank basis 60system.physmem.perBankRdReqs::14 1821 # Track reads on a per bank basis 61system.physmem.perBankRdReqs::15 1779 # Track reads on a per bank basis 62system.physmem.perBankWrReqs::0 8 # Track writes on a per bank basis 63system.physmem.perBankWrReqs::1 101 # Track writes on a per bank basis 64system.physmem.perBankWrReqs::2 2 # Track writes on a per bank basis 65system.physmem.perBankWrReqs::3 7 # Track writes on a per bank basis 66system.physmem.perBankWrReqs::4 12 # Track writes on a per bank basis 67system.physmem.perBankWrReqs::5 8 # Track writes on a per bank basis 68system.physmem.perBankWrReqs::6 12 # Track writes on a per bank basis 69system.physmem.perBankWrReqs::7 0 # Track writes on a per bank basis 70system.physmem.perBankWrReqs::8 0 # Track writes on a per bank basis 71system.physmem.perBankWrReqs::9 5 # Track writes on a per bank basis 72system.physmem.perBankWrReqs::10 3 # Track writes on a per bank basis 73system.physmem.perBankWrReqs::11 0 # Track writes on a per bank basis 74system.physmem.perBankWrReqs::12 0 # Track writes on a per bank basis 75system.physmem.perBankWrReqs::13 0 # Track writes on a per bank basis 76system.physmem.perBankWrReqs::14 0 # Track writes on a per bank basis 77system.physmem.perBankWrReqs::15 0 # Track writes on a per bank basis 78system.physmem.numRdRetry 0 # Number of times rd buffer was full causing retry 79system.physmem.numWrRetry 0 # Number of times wr buffer was full causing retry 80system.physmem.totGap 65489931000 # Total gap between requests 81system.physmem.readPktSize::0 0 # Categorize read packet sizes 82system.physmem.readPktSize::1 0 # Categorize read packet sizes 83system.physmem.readPktSize::2 0 # Categorize read packet sizes 84system.physmem.readPktSize::3 0 # Categorize read packet sizes 85system.physmem.readPktSize::4 0 # Categorize read packet sizes 86system.physmem.readPktSize::5 0 # Categorize read packet sizes 87system.physmem.readPktSize::6 30415 # Categorize read packet sizes 88system.physmem.writePktSize::0 0 # Categorize write packet sizes 89system.physmem.writePktSize::1 0 # Categorize write packet sizes 90system.physmem.writePktSize::2 0 # Categorize write packet sizes 91system.physmem.writePktSize::3 0 # Categorize write packet sizes 92system.physmem.writePktSize::4 0 # Categorize write packet sizes 93system.physmem.writePktSize::5 0 # Categorize write packet sizes 94system.physmem.writePktSize::6 158 # Categorize write packet sizes 95system.physmem.rdQLenPdf::0 29911 # What read queue length does an incoming req see 96system.physmem.rdQLenPdf::1 366 # What read queue length does an incoming req see 97system.physmem.rdQLenPdf::2 71 # What read queue length does an incoming req see 98system.physmem.rdQLenPdf::3 15 # What read queue length does an incoming req see 99system.physmem.rdQLenPdf::4 5 # What read queue length does an incoming req see 100system.physmem.rdQLenPdf::5 0 # What read queue length does an incoming req see 101system.physmem.rdQLenPdf::6 0 # What read queue length does an incoming req see 102system.physmem.rdQLenPdf::7 0 # What read queue length does an incoming req see 103system.physmem.rdQLenPdf::8 0 # What read queue length does an incoming req see 104system.physmem.rdQLenPdf::9 0 # What read queue length does an incoming req see 105system.physmem.rdQLenPdf::10 0 # What read queue length does an incoming req see 106system.physmem.rdQLenPdf::11 0 # What read queue length does an incoming req see 107system.physmem.rdQLenPdf::12 0 # What read queue length does an incoming req see 108system.physmem.rdQLenPdf::13 0 # What read queue length does an incoming req see 109system.physmem.rdQLenPdf::14 0 # What read queue length does an incoming req see 110system.physmem.rdQLenPdf::15 0 # What read queue length does an incoming req see 111system.physmem.rdQLenPdf::16 0 # What read queue length does an incoming req see 112system.physmem.rdQLenPdf::17 0 # What read queue length does an incoming req see 113system.physmem.rdQLenPdf::18 0 # What read queue length does an incoming req see 114system.physmem.rdQLenPdf::19 0 # What read queue length does an incoming req see 115system.physmem.rdQLenPdf::20 0 # What read queue length does an incoming req see 116system.physmem.rdQLenPdf::21 0 # What read queue length does an incoming req see 117system.physmem.rdQLenPdf::22 0 # What read queue length does an incoming req see 118system.physmem.rdQLenPdf::23 0 # What read queue length does an incoming req see 119system.physmem.rdQLenPdf::24 0 # What read queue length does an incoming req see 120system.physmem.rdQLenPdf::25 0 # What read queue length does an incoming req see 121system.physmem.rdQLenPdf::26 0 # What read queue length does an incoming req see 122system.physmem.rdQLenPdf::27 0 # What read queue length does an incoming req see 123system.physmem.rdQLenPdf::28 0 # What read queue length does an incoming req see 124system.physmem.rdQLenPdf::29 0 # What read queue length does an incoming req see 125system.physmem.rdQLenPdf::30 0 # What read queue length does an incoming req see 126system.physmem.rdQLenPdf::31 0 # What read queue length does an incoming req see 127system.physmem.wrQLenPdf::0 7 # What write queue length does an incoming req see 128system.physmem.wrQLenPdf::1 7 # What write queue length does an incoming req see 129system.physmem.wrQLenPdf::2 7 # What write queue length does an incoming req see 130system.physmem.wrQLenPdf::3 7 # What write queue length does an incoming req see 131system.physmem.wrQLenPdf::4 7 # What write queue length does an incoming req see 132system.physmem.wrQLenPdf::5 7 # What write queue length does an incoming req see 133system.physmem.wrQLenPdf::6 7 # What write queue length does an incoming req see 134system.physmem.wrQLenPdf::7 7 # What write queue length does an incoming req see 135system.physmem.wrQLenPdf::8 7 # What write queue length does an incoming req see 136system.physmem.wrQLenPdf::9 7 # What write queue length does an incoming req see 137system.physmem.wrQLenPdf::10 7 # What write queue length does an incoming req see 138system.physmem.wrQLenPdf::11 7 # What write queue length does an incoming req see 139system.physmem.wrQLenPdf::12 7 # What write queue length does an incoming req see 140system.physmem.wrQLenPdf::13 7 # What write queue length does an incoming req see 141system.physmem.wrQLenPdf::14 7 # What write queue length does an incoming req see 142system.physmem.wrQLenPdf::15 7 # What write queue length does an incoming req see 143system.physmem.wrQLenPdf::16 7 # What write queue length does an incoming req see 144system.physmem.wrQLenPdf::17 7 # What write queue length does an incoming req see 145system.physmem.wrQLenPdf::18 7 # What write queue length does an incoming req see 146system.physmem.wrQLenPdf::19 7 # What write queue length does an incoming req see 147system.physmem.wrQLenPdf::20 6 # What write queue length does an incoming req see 148system.physmem.wrQLenPdf::21 6 # What write queue length does an incoming req see 149system.physmem.wrQLenPdf::22 6 # What write queue length does an incoming req see 150system.physmem.wrQLenPdf::23 0 # What write queue length does an incoming req see 151system.physmem.wrQLenPdf::24 0 # What write queue length does an incoming req see 152system.physmem.wrQLenPdf::25 0 # What write queue length does an incoming req see 153system.physmem.wrQLenPdf::26 0 # What write queue length does an incoming req see 154system.physmem.wrQLenPdf::27 0 # What write queue length does an incoming req see 155system.physmem.wrQLenPdf::28 0 # What write queue length does an incoming req see 156system.physmem.wrQLenPdf::29 0 # What write queue length does an incoming req see 157system.physmem.wrQLenPdf::30 0 # What write queue length does an incoming req see 158system.physmem.wrQLenPdf::31 0 # What write queue length does an incoming req see 159system.physmem.bytesPerActivate::samples 551 # Bytes accessed per row activation 160system.physmem.bytesPerActivate::mean 3522.090744 # Bytes accessed per row activation 161system.physmem.bytesPerActivate::gmean 829.782913 # Bytes accessed per row activation 162system.physmem.bytesPerActivate::stdev 3844.695710 # Bytes accessed per row activation 163system.physmem.bytesPerActivate::64-65 143 25.95% 25.95% # Bytes accessed per row activation 164system.physmem.bytesPerActivate::128-129 46 8.35% 34.30% # Bytes accessed per row activation 165system.physmem.bytesPerActivate::192-193 23 4.17% 38.48% # Bytes accessed per row activation 166system.physmem.bytesPerActivate::256-257 15 2.72% 41.20% # Bytes accessed per row activation 167system.physmem.bytesPerActivate::320-321 11 2.00% 43.19% # Bytes accessed per row activation 168system.physmem.bytesPerActivate::384-385 10 1.81% 45.01% # Bytes accessed per row activation 169system.physmem.bytesPerActivate::448-449 9 1.63% 46.64% # Bytes accessed per row activation 170system.physmem.bytesPerActivate::512-513 5 0.91% 47.55% # Bytes accessed per row activation 171system.physmem.bytesPerActivate::576-577 5 0.91% 48.46% # Bytes accessed per row activation 172system.physmem.bytesPerActivate::640-641 10 1.81% 50.27% # Bytes accessed per row activation 173system.physmem.bytesPerActivate::704-705 4 0.73% 51.00% # Bytes accessed per row activation 174system.physmem.bytesPerActivate::768-769 6 1.09% 52.09% # Bytes accessed per row activation 175system.physmem.bytesPerActivate::832-833 2 0.36% 52.45% # Bytes accessed per row activation 176system.physmem.bytesPerActivate::896-897 1 0.18% 52.63% # Bytes accessed per row activation 177system.physmem.bytesPerActivate::960-961 3 0.54% 53.18% # Bytes accessed per row activation 178system.physmem.bytesPerActivate::1024-1025 1 0.18% 53.36% # Bytes accessed per row activation 179system.physmem.bytesPerActivate::1088-1089 1 0.18% 53.54% # Bytes accessed per row activation 180system.physmem.bytesPerActivate::1152-1153 9 1.63% 55.17% # Bytes accessed per row activation 181system.physmem.bytesPerActivate::1216-1217 2 0.36% 55.54% # Bytes accessed per row activation 182system.physmem.bytesPerActivate::1344-1345 1 0.18% 55.72% # Bytes accessed per row activation 183system.physmem.bytesPerActivate::1408-1409 1 0.18% 55.90% # Bytes accessed per row activation 184system.physmem.bytesPerActivate::1536-1537 3 0.54% 56.44% # Bytes accessed per row activation 185system.physmem.bytesPerActivate::1600-1601 2 0.36% 56.81% # Bytes accessed per row activation 186system.physmem.bytesPerActivate::1792-1793 1 0.18% 56.99% # Bytes accessed per row activation 187system.physmem.bytesPerActivate::1856-1857 1 0.18% 57.17% # Bytes accessed per row activation 188system.physmem.bytesPerActivate::2112-2113 1 0.18% 57.35% # Bytes accessed per row activation 189system.physmem.bytesPerActivate::2240-2241 2 0.36% 57.71% # Bytes accessed per row activation 190system.physmem.bytesPerActivate::2432-2433 1 0.18% 57.89% # Bytes accessed per row activation 191system.physmem.bytesPerActivate::2496-2497 1 0.18% 58.08% # Bytes accessed per row activation 192system.physmem.bytesPerActivate::2624-2625 1 0.18% 58.26% # Bytes accessed per row activation 193system.physmem.bytesPerActivate::2880-2881 2 0.36% 58.62% # Bytes accessed per row activation 194system.physmem.bytesPerActivate::2944-2945 1 0.18% 58.80% # Bytes accessed per row activation 195system.physmem.bytesPerActivate::3264-3265 1 0.18% 58.98% # Bytes accessed per row activation 196system.physmem.bytesPerActivate::4032-4033 2 0.36% 59.35% # Bytes accessed per row activation 197system.physmem.bytesPerActivate::4608-4609 1 0.18% 59.53% # Bytes accessed per row activation 198system.physmem.bytesPerActivate::5184-5185 1 0.18% 59.71% # Bytes accessed per row activation 199system.physmem.bytesPerActivate::5312-5313 1 0.18% 59.89% # Bytes accessed per row activation 200system.physmem.bytesPerActivate::5888-5889 1 0.18% 60.07% # Bytes accessed per row activation 201system.physmem.bytesPerActivate::6144-6145 2 0.36% 60.44% # Bytes accessed per row activation 202system.physmem.bytesPerActivate::7232-7233 1 0.18% 60.62% # Bytes accessed per row activation 203system.physmem.bytesPerActivate::8000-8001 1 0.18% 60.80% # Bytes accessed per row activation 204system.physmem.bytesPerActivate::8192-8193 216 39.20% 100.00% # Bytes accessed per row activation 205system.physmem.bytesPerActivate::total 551 # Bytes accessed per row activation 206system.physmem.totQLat 7172750 # Total cycles spent in queuing delays 207system.physmem.totMemAccLat 582609000 # Sum of mem lat for all requests 208system.physmem.totBusLat 151840000 # Total cycles spent in databus access 209system.physmem.totBankLat 423596250 # Total cycles spent in bank access 210system.physmem.avgQLat 236.19 # Average queueing delay per request 211system.physmem.avgBankLat 13948.77 # Average bank access latency per request 212system.physmem.avgBusLat 5000.00 # Average bus latency per request 213system.physmem.avgMemAccLat 19184.96 # Average memory access latency 214system.physmem.avgRdBW 29.72 # Average achieved read bandwidth in MB/s 215system.physmem.avgWrBW 0.15 # Average achieved write bandwidth in MB/s 216system.physmem.avgConsumedRdBW 29.72 # Average consumed read bandwidth in MB/s 217system.physmem.avgConsumedWrBW 0.15 # Average consumed write bandwidth in MB/s 218system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MB/s 219system.physmem.busUtil 0.23 # Data bus utilization in percentage 220system.physmem.avgRdQLen 0.01 # Average read queue length over time 221system.physmem.avgWrQLen 0.64 # Average write queue length over time 222system.physmem.readRowHits 29867 # Number of row buffer hits during reads 223system.physmem.writeRowHits 88 # Number of row buffer hits during writes 224system.physmem.readRowHitRate 98.35 # Row buffer hit rate for reads 225system.physmem.writeRowHitRate 55.70 # Row buffer hit rate for writes 226system.physmem.avgGap 2142083.90 # Average gap between requests 227system.membus.throughput 29875486 # Throughput (bytes/s) 228system.membus.trans_dist::ReadReq 1414 # Transaction distribution 229system.membus.trans_dist::ReadResp 1412 # Transaction distribution 230system.membus.trans_dist::Writeback 158 # Transaction distribution 231system.membus.trans_dist::ReadExReq 29001 # Transaction distribution 232system.membus.trans_dist::ReadExResp 29001 # Transaction distribution 233system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 60986 # Packet count per connected master and slave (bytes) 234system.membus.pkt_count_system.cpu.l2cache.mem_side::total 60986 # Packet count per connected master and slave (bytes) 235system.membus.pkt_count::system.physmem.port 60986 # Packet count per connected master and slave (bytes) 236system.membus.pkt_count::total 60986 # Packet count per connected master and slave (bytes) 237system.membus.tot_pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 1956544 # Cumulative packet size per connected master and slave (bytes) 238system.membus.tot_pkt_size_system.cpu.l2cache.mem_side::total 1956544 # Cumulative packet size per connected master and slave (bytes) 239system.membus.tot_pkt_size::system.physmem.port 1956544 # Cumulative packet size per connected master and slave (bytes) 240system.membus.tot_pkt_size::total 1956544 # Cumulative packet size per connected master and slave (bytes) 241system.membus.data_through_bus 1956544 # Total data (bytes) 242system.membus.snoop_data_through_bus 0 # Total snoop data (bytes) 243system.membus.reqLayer0.occupancy 34719000 # Layer occupancy (ticks) 244system.membus.reqLayer0.utilization 0.1 # Layer utilization (%) 245system.membus.respLayer1.occupancy 283984750 # Layer occupancy (ticks) 246system.membus.respLayer1.utilization 0.4 # Layer utilization (%) 247system.cpu.branchPred.lookups 33857873 # Number of BP lookups 248system.cpu.branchPred.condPredicted 33857873 # Number of conditional branches predicted 249system.cpu.branchPred.condIncorrect 774323 # Number of conditional branches incorrect 250system.cpu.branchPred.BTBLookups 19304335 # Number of BTB lookups 251system.cpu.branchPred.BTBHits 19204317 # Number of BTB hits 252system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly. 253system.cpu.branchPred.BTBHitPct 99.481888 # BTB Hit Percentage 254system.cpu.branchPred.usedRAS 5017100 # Number of times the RAS was used to get a target. 255system.cpu.branchPred.RASInCorrect 5401 # Number of incorrect RAS predictions. 256system.cpu.workload.num_syscalls 444 # Number of system calls 257system.cpu.numCycles 130979906 # number of cpu cycles simulated 258system.cpu.numWorkItemsStarted 0 # number of work items this cpu started 259system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed 260system.cpu.fetch.icacheStallCycles 26132901 # Number of cycles fetch is stalled on an Icache miss 261system.cpu.fetch.Insts 182254705 # Number of instructions fetch has processed 262system.cpu.fetch.Branches 33857873 # Number of branches that fetch encountered 263system.cpu.fetch.predictedBranches 24221417 # Number of branches that fetch has predicted taken 264system.cpu.fetch.Cycles 55457387 # Number of cycles fetch has run and was not squashing or blocked 265system.cpu.fetch.SquashCycles 5351238 # Number of cycles fetch has spent squashing 266system.cpu.fetch.BlockedCycles 44744671 # Number of cycles fetch has spent blocked 267system.cpu.fetch.MiscStallCycles 61 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs 268system.cpu.fetch.PendingTrapStallCycles 388 # Number of stall cycles due to pending traps 269system.cpu.fetch.IcacheWaitRetryStallCycles 6 # Number of stall cycles due to full MSHR 270system.cpu.fetch.CacheLines 25573947 # Number of cache lines fetched 271system.cpu.fetch.IcacheSquashes 166608 # Number of outstanding Icache misses that were squashed 272system.cpu.fetch.rateDist::samples 130876974 # Number of instructions fetched each cycle (Total) 273system.cpu.fetch.rateDist::mean 2.455077 # Number of instructions fetched each cycle (Total) 274system.cpu.fetch.rateDist::stdev 3.315032 # Number of instructions fetched each cycle (Total) 275system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total) 276system.cpu.fetch.rateDist::0 77895599 59.52% 59.52% # Number of instructions fetched each cycle (Total) 277system.cpu.fetch.rateDist::1 1961064 1.50% 61.02% # Number of instructions fetched each cycle (Total) 278system.cpu.fetch.rateDist::2 2941506 2.25% 63.26% # Number of instructions fetched each cycle (Total) 279system.cpu.fetch.rateDist::3 3833280 2.93% 66.19% # Number of instructions fetched each cycle (Total) 280system.cpu.fetch.rateDist::4 7768261 5.94% 72.13% # Number of instructions fetched each cycle (Total) 281system.cpu.fetch.rateDist::5 4757709 3.64% 75.76% # Number of instructions fetched each cycle (Total) 282system.cpu.fetch.rateDist::6 2666396 2.04% 77.80% # Number of instructions fetched each cycle (Total) 283system.cpu.fetch.rateDist::7 1316117 1.01% 78.81% # Number of instructions fetched each cycle (Total) 284system.cpu.fetch.rateDist::8 27737042 21.19% 100.00% # Number of instructions fetched each cycle (Total) 285system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total) 286system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total) 287system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total) 288system.cpu.fetch.rateDist::total 130876974 # Number of instructions fetched each cycle (Total) 289system.cpu.fetch.branchRate 0.258497 # Number of branch fetches per cycle 290system.cpu.fetch.rate 1.391471 # Number of inst fetches per cycle 291system.cpu.decode.IdleCycles 36825046 # Number of cycles decode is idle 292system.cpu.decode.BlockedCycles 36962033 # Number of cycles decode is blocked 293system.cpu.decode.RunCycles 43884335 # Number of cycles decode is running 294system.cpu.decode.UnblockCycles 8664000 # Number of cycles decode is unblocking 295system.cpu.decode.SquashCycles 4541560 # Number of cycles decode is squashing 296system.cpu.decode.DecodedInsts 318828995 # Number of instructions handled by decode 297system.cpu.rename.SquashCycles 4541560 # Number of cycles rename is squashing 298system.cpu.rename.IdleCycles 42312169 # Number of cycles rename is idle 299system.cpu.rename.BlockCycles 9511401 # Number of cycles rename is blocking 300system.cpu.rename.serializeStallCycles 7346 # count of cycles rename stalled for serializing inst 301system.cpu.rename.RunCycles 46756594 # Number of cycles rename is running 302system.cpu.rename.UnblockCycles 27747904 # Number of cycles rename is unblocking 303system.cpu.rename.RenamedInsts 314994654 # Number of instructions processed by rename 304system.cpu.rename.ROBFullEvents 172 # Number of times rename has blocked due to ROB full 305system.cpu.rename.IQFullEvents 26642 # Number of times rename has blocked due to IQ full 306system.cpu.rename.LSQFullEvents 25895040 # Number of times rename has blocked due to LSQ full 307system.cpu.rename.FullRegisterEvents 476 # Number of times there has been no free registers 308system.cpu.rename.RenamedOperands 317170346 # Number of destination operands rename has renamed 309system.cpu.rename.RenameLookups 836475154 # Number of register rename lookups that rename has made 310system.cpu.rename.int_rename_lookups 836474392 # Number of integer rename lookups 311system.cpu.rename.fp_rename_lookups 762 # Number of floating rename lookups 312system.cpu.rename.CommittedMaps 279212747 # Number of HB maps that are committed 313system.cpu.rename.UndoneMaps 37957599 # Number of HB maps that are undone due to squashing 314system.cpu.rename.serializingInsts 473 # count of serializing insts renamed 315system.cpu.rename.tempSerializingInsts 471 # count of temporary serializing insts renamed 316system.cpu.rename.skidInsts 62618763 # count of insts added to the skid buffer 317system.cpu.memDep0.insertedLoads 101546098 # Number of loads inserted to the mem dependence unit. 318system.cpu.memDep0.insertedStores 34776490 # Number of stores inserted to the mem dependence unit. 319system.cpu.memDep0.conflictingLoads 39628981 # Number of conflicting loads. 320system.cpu.memDep0.conflictingStores 5872628 # Number of conflicting stores. 321system.cpu.iq.iqInstsAdded 311460641 # Number of instructions added to the IQ (excludes non-spec) 322system.cpu.iq.iqNonSpecInstsAdded 1620 # Number of non-speculative instructions added to the IQ 323system.cpu.iq.iqInstsIssued 300263242 # Number of instructions issued 324system.cpu.iq.iqSquashedInstsIssued 89194 # Number of squashed instructions issued 325system.cpu.iq.iqSquashedInstsExamined 32692736 # Number of squashed instructions iterated over during squash; mainly for profiling 326system.cpu.iq.iqSquashedOperandsExamined 46075932 # Number of squashed operands that are examined and possibly removed from graph 327system.cpu.iq.iqSquashedNonSpecRemoved 1175 # Number of squashed non-spec instructions that were removed 328system.cpu.iq.issued_per_cycle::samples 130876974 # Number of insts issued each cycle 329system.cpu.iq.issued_per_cycle::mean 2.294240 # Number of insts issued each cycle 330system.cpu.iq.issued_per_cycle::stdev 1.698248 # Number of insts issued each cycle 331system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle 332system.cpu.iq.issued_per_cycle::0 24131864 18.44% 18.44% # Number of insts issued each cycle 333system.cpu.iq.issued_per_cycle::1 23200747 17.73% 36.17% # Number of insts issued each cycle 334system.cpu.iq.issued_per_cycle::2 25515846 19.50% 55.66% # Number of insts issued each cycle 335system.cpu.iq.issued_per_cycle::3 25800196 19.71% 75.38% # Number of insts issued each cycle 336system.cpu.iq.issued_per_cycle::4 18908821 14.45% 89.82% # Number of insts issued each cycle 337system.cpu.iq.issued_per_cycle::5 8226578 6.29% 96.11% # Number of insts issued each cycle 338system.cpu.iq.issued_per_cycle::6 3966533 3.03% 99.14% # Number of insts issued each cycle 339system.cpu.iq.issued_per_cycle::7 948269 0.72% 99.86% # Number of insts issued each cycle 340system.cpu.iq.issued_per_cycle::8 178120 0.14% 100.00% # Number of insts issued each cycle 341system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle 342system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle 343system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle 344system.cpu.iq.issued_per_cycle::total 130876974 # Number of insts issued each cycle 345system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available 346system.cpu.iq.fu_full::IntAlu 31350 1.52% 1.52% # attempts to use FU when none available 347system.cpu.iq.fu_full::IntMult 0 0.00% 1.52% # attempts to use FU when none available 348system.cpu.iq.fu_full::IntDiv 0 0.00% 1.52% # attempts to use FU when none available 349system.cpu.iq.fu_full::FloatAdd 0 0.00% 1.52% # attempts to use FU when none available 350system.cpu.iq.fu_full::FloatCmp 0 0.00% 1.52% # attempts to use FU when none available 351system.cpu.iq.fu_full::FloatCvt 0 0.00% 1.52% # attempts to use FU when none available 352system.cpu.iq.fu_full::FloatMult 0 0.00% 1.52% # attempts to use FU when none available 353system.cpu.iq.fu_full::FloatDiv 0 0.00% 1.52% # attempts to use FU when none available 354system.cpu.iq.fu_full::FloatSqrt 0 0.00% 1.52% # attempts to use FU when none available 355system.cpu.iq.fu_full::SimdAdd 0 0.00% 1.52% # attempts to use FU when none available 356system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 1.52% # attempts to use FU when none available 357system.cpu.iq.fu_full::SimdAlu 0 0.00% 1.52% # attempts to use FU when none available 358system.cpu.iq.fu_full::SimdCmp 0 0.00% 1.52% # attempts to use FU when none available 359system.cpu.iq.fu_full::SimdCvt 0 0.00% 1.52% # attempts to use FU when none available 360system.cpu.iq.fu_full::SimdMisc 0 0.00% 1.52% # attempts to use FU when none available 361system.cpu.iq.fu_full::SimdMult 0 0.00% 1.52% # attempts to use FU when none available 362system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 1.52% # attempts to use FU when none available 363system.cpu.iq.fu_full::SimdShift 0 0.00% 1.52% # attempts to use FU when none available 364system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 1.52% # attempts to use FU when none available 365system.cpu.iq.fu_full::SimdSqrt 0 0.00% 1.52% # attempts to use FU when none available 366system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 1.52% # attempts to use FU when none available 367system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 1.52% # attempts to use FU when none available 368system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 1.52% # attempts to use FU when none available 369system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 1.52% # attempts to use FU when none available 370system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 1.52% # attempts to use FU when none available 371system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 1.52% # attempts to use FU when none available 372system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 1.52% # attempts to use FU when none available 373system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 1.52% # attempts to use FU when none available 374system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 1.52% # attempts to use FU when none available 375system.cpu.iq.fu_full::MemRead 1914118 93.02% 94.55% # attempts to use FU when none available 376system.cpu.iq.fu_full::MemWrite 112203 5.45% 100.00% # attempts to use FU when none available 377system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available 378system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available 379system.cpu.iq.FU_type_0::No_OpClass 31269 0.01% 0.01% # Type of FU issued 380system.cpu.iq.FU_type_0::IntAlu 169831463 56.56% 56.57% # Type of FU issued 381system.cpu.iq.FU_type_0::IntMult 11173 0.00% 56.57% # Type of FU issued 382system.cpu.iq.FU_type_0::IntDiv 331 0.00% 56.58% # Type of FU issued 383system.cpu.iq.FU_type_0::FloatAdd 29 0.00% 56.58% # Type of FU issued 384system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 56.58% # Type of FU issued 385system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 56.58% # Type of FU issued 386system.cpu.iq.FU_type_0::FloatMult 0 0.00% 56.58% # Type of FU issued 387system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 56.58% # Type of FU issued 388system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 56.58% # Type of FU issued 389system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 56.58% # Type of FU issued 390system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 56.58% # Type of FU issued 391system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 56.58% # Type of FU issued 392system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 56.58% # Type of FU issued 393system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 56.58% # Type of FU issued 394system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 56.58% # Type of FU issued 395system.cpu.iq.FU_type_0::SimdMult 0 0.00% 56.58% # Type of FU issued 396system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 56.58% # Type of FU issued 397system.cpu.iq.FU_type_0::SimdShift 0 0.00% 56.58% # Type of FU issued 398system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 56.58% # Type of FU issued 399system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 56.58% # Type of FU issued 400system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 56.58% # Type of FU issued 401system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 56.58% # Type of FU issued 402system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 56.58% # Type of FU issued 403system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 56.58% # Type of FU issued 404system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 56.58% # Type of FU issued 405system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 56.58% # Type of FU issued 406system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 56.58% # Type of FU issued 407system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 56.58% # Type of FU issued 408system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 56.58% # Type of FU issued 409system.cpu.iq.FU_type_0::MemRead 97296683 32.40% 88.98% # Type of FU issued 410system.cpu.iq.FU_type_0::MemWrite 33092294 11.02% 100.00% # Type of FU issued 411system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued 412system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued 413system.cpu.iq.FU_type_0::total 300263242 # Type of FU issued 414system.cpu.iq.rate 2.292437 # Inst issue rate 415system.cpu.iq.fu_busy_cnt 2057671 # FU busy when requested 416system.cpu.iq.fu_busy_rate 0.006853 # FU busy rate (busy events/executed inst) 417system.cpu.iq.int_inst_queue_reads 733550061 # Number of integer instruction queue reads 418system.cpu.iq.int_inst_queue_writes 344187115 # Number of integer instruction queue writes 419system.cpu.iq.int_inst_queue_wakeup_accesses 298012847 # Number of integer instruction queue wakeup accesses 420system.cpu.iq.fp_inst_queue_reads 262 # Number of floating instruction queue reads 421system.cpu.iq.fp_inst_queue_writes 328 # Number of floating instruction queue writes 422system.cpu.iq.fp_inst_queue_wakeup_accesses 104 # Number of floating instruction queue wakeup accesses 423system.cpu.iq.int_alu_accesses 302289511 # Number of integer alu accesses 424system.cpu.iq.fp_alu_accesses 133 # Number of floating point alu accesses 425system.cpu.iew.lsq.thread0.forwLoads 54160833 # Number of loads that had data forwarded from stores 426system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address 427system.cpu.iew.lsq.thread0.squashedLoads 10766713 # Number of loads squashed 428system.cpu.iew.lsq.thread0.ignoredResponses 30678 # Number of memory responses ignored because the instruction is squashed 429system.cpu.iew.lsq.thread0.memOrderViolation 33261 # Number of memory ordering violations 430system.cpu.iew.lsq.thread0.squashedStores 3336738 # Number of stores squashed 431system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address 432system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding 433system.cpu.iew.lsq.thread0.rescheduledLoads 3210 # Number of loads that were rescheduled 434system.cpu.iew.lsq.thread0.cacheBlocked 8599 # Number of times an access to memory failed due to the cache being blocked 435system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle 436system.cpu.iew.iewSquashCycles 4541560 # Number of cycles IEW is squashing 437system.cpu.iew.iewBlockCycles 2575832 # Number of cycles IEW is blocking 438system.cpu.iew.iewUnblockCycles 162156 # Number of cycles IEW is unblocking 439system.cpu.iew.iewDispatchedInsts 311462261 # Number of instructions dispatched to IQ 440system.cpu.iew.iewDispSquashedInsts 197211 # Number of squashed instructions skipped by dispatch 441system.cpu.iew.iewDispLoadInsts 101546098 # Number of dispatched load instructions 442system.cpu.iew.iewDispStoreInsts 34776490 # Number of dispatched store instructions 443system.cpu.iew.iewDispNonSpecInsts 463 # Number of dispatched non-speculative instructions 444system.cpu.iew.iewIQFullEvents 2580 # Number of times the IQ has become full, causing a stall 445system.cpu.iew.iewLSQFullEvents 73528 # Number of times the LSQ has become full, causing a stall 446system.cpu.iew.memOrderViolationEvents 33261 # Number of memory order violations 447system.cpu.iew.predictedTakenIncorrect 393064 # Number of branches that were predicted taken incorrectly 448system.cpu.iew.predictedNotTakenIncorrect 427262 # Number of branches that were predicted not taken incorrectly 449system.cpu.iew.branchMispredicts 820326 # Number of branch mispredicts detected at execute 450system.cpu.iew.iewExecutedInsts 298861022 # Number of executed instructions 451system.cpu.iew.iewExecLoadInsts 96886540 # Number of load instructions executed 452system.cpu.iew.iewExecSquashedInsts 1402220 # Number of squashed instructions skipped in execute 453system.cpu.iew.exec_swp 0 # number of swp insts executed 454system.cpu.iew.exec_nop 0 # number of nop insts executed 455system.cpu.iew.exec_refs 129814002 # number of memory reference insts executed 456system.cpu.iew.exec_branches 30818579 # Number of branches executed 457system.cpu.iew.exec_stores 32927462 # Number of stores executed 458system.cpu.iew.exec_rate 2.281732 # Inst execution rate 459system.cpu.iew.wb_sent 298381528 # cumulative count of insts sent to commit 460system.cpu.iew.wb_count 298012951 # cumulative count of insts written-back 461system.cpu.iew.wb_producers 218258094 # num instructions producing a value 462system.cpu.iew.wb_consumers 296763752 # num instructions consuming a value 463system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ 464system.cpu.iew.wb_rate 2.275257 # insts written-back per cycle 465system.cpu.iew.wb_fanout 0.735461 # average fanout of values written-back 466system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ 467system.cpu.commit.commitSquashedInsts 33282582 # The number of squashed insts skipped by commit 468system.cpu.commit.commitNonSpecStalls 445 # The number of times commit has been forced to stall to communicate backwards 469system.cpu.commit.branchMispredicts 774373 # The number of times a branch was mispredicted 470system.cpu.commit.committed_per_cycle::samples 126335414 # Number of insts commited each cycle 471system.cpu.commit.committed_per_cycle::mean 2.202015 # Number of insts commited each cycle 472system.cpu.commit.committed_per_cycle::stdev 2.972310 # Number of insts commited each cycle 473system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle 474system.cpu.commit.committed_per_cycle::0 58023185 45.93% 45.93% # Number of insts commited each cycle 475system.cpu.commit.committed_per_cycle::1 19157211 15.16% 61.09% # Number of insts commited each cycle 476system.cpu.commit.committed_per_cycle::2 11690918 9.25% 70.35% # Number of insts commited each cycle 477system.cpu.commit.committed_per_cycle::3 9453779 7.48% 77.83% # Number of insts commited each cycle 478system.cpu.commit.committed_per_cycle::4 1822705 1.44% 79.27% # Number of insts commited each cycle 479system.cpu.commit.committed_per_cycle::5 2075367 1.64% 80.91% # Number of insts commited each cycle 480system.cpu.commit.committed_per_cycle::6 1288633 1.02% 81.93% # Number of insts commited each cycle 481system.cpu.commit.committed_per_cycle::7 696301 0.55% 82.49% # Number of insts commited each cycle 482system.cpu.commit.committed_per_cycle::8 22127315 17.51% 100.00% # Number of insts commited each cycle 483system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle 484system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle 485system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle 486system.cpu.commit.committed_per_cycle::total 126335414 # Number of insts commited each cycle 487system.cpu.commit.committedInsts 157988547 # Number of instructions committed 488system.cpu.commit.committedOps 278192464 # Number of ops (including micro ops) committed 489system.cpu.commit.swp_count 0 # Number of s/w prefetches committed 490system.cpu.commit.refs 122219137 # Number of memory references committed 491system.cpu.commit.loads 90779385 # Number of loads committed 492system.cpu.commit.membars 0 # Number of memory barriers committed 493system.cpu.commit.branches 29309705 # Number of branches committed 494system.cpu.commit.fp_insts 40 # Number of committed floating point instructions. 495system.cpu.commit.int_insts 278186174 # Number of committed integer instructions. 496system.cpu.commit.function_calls 4237596 # Number of function calls committed. 497system.cpu.commit.bw_lim_events 22127315 # number cycles where commit BW limit reached 498system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits 499system.cpu.rob.rob_reads 415683145 # The number of ROB reads 500system.cpu.rob.rob_writes 627495486 # The number of ROB writes 501system.cpu.timesIdled 13953 # Number of times that the entire CPU went into an idle state and unscheduled itself 502system.cpu.idleCycles 102932 # Total number of cycles that the CPU has spent unscheduled due to idling 503system.cpu.committedInsts 157988547 # Number of Instructions Simulated 504system.cpu.committedOps 278192464 # Number of Ops (including micro ops) Simulated 505system.cpu.committedInsts_total 157988547 # Number of Instructions Simulated 506system.cpu.cpi 0.829047 # CPI: Cycles Per Instruction 507system.cpu.cpi_total 0.829047 # CPI: Total CPI of All Threads 508system.cpu.ipc 1.206204 # IPC: Instructions Per Cycle 509system.cpu.ipc_total 1.206204 # IPC: Total IPC of All Threads 510system.cpu.int_regfile_reads 590786274 # number of integer regfile reads 511system.cpu.int_regfile_writes 298589380 # number of integer regfile writes 512system.cpu.fp_regfile_reads 94 # number of floating regfile reads 513system.cpu.fp_regfile_writes 64 # number of floating regfile writes 514system.cpu.misc_regfile_reads 191820132 # number of misc regfile reads 515system.cpu.misc_regfile_writes 1 # number of misc regfile writes 516system.cpu.toL2Bus.throughput 4049838977 # Throughput (bytes/s) 517system.cpu.toL2Bus.trans_dist::ReadReq 1995271 # Transaction distribution 518system.cpu.toL2Bus.trans_dist::ReadResp 1995269 # Transaction distribution 519system.cpu.toL2Bus.trans_dist::Writeback 2066544 # Transaction distribution 520system.cpu.toL2Bus.trans_dist::ReadExReq 82308 # Transaction distribution 521system.cpu.toL2Bus.trans_dist::ReadExResp 82308 # Transaction distribution 522system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side 2026 # Packet count per connected master and slave (bytes) 523system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side 6219674 # Packet count per connected master and slave (bytes) 524system.cpu.toL2Bus.pkt_count 6221700 # Packet count per connected master and slave (bytes) 525system.cpu.toL2Bus.tot_pkt_size_system.cpu.icache.mem_side 64832 # Cumulative packet size per connected master and slave (bytes) 526system.cpu.toL2Bus.tot_pkt_size_system.cpu.dcache.mem_side 265158912 # Cumulative packet size per connected master and slave (bytes) 527system.cpu.toL2Bus.tot_pkt_size 265223744 # Cumulative packet size per connected master and slave (bytes) 528system.cpu.toL2Bus.data_through_bus 265223744 # Total data (bytes) 529system.cpu.toL2Bus.snoop_data_through_bus 0 # Total snoop data (bytes) 530system.cpu.toL2Bus.reqLayer0.occupancy 4138605500 # Layer occupancy (ticks) 531system.cpu.toL2Bus.reqLayer0.utilization 6.3 # Layer utilization (%) 532system.cpu.toL2Bus.respLayer0.occupancy 1519500 # Layer occupancy (ticks) 533system.cpu.toL2Bus.respLayer0.utilization 0.0 # Layer utilization (%) 534system.cpu.toL2Bus.respLayer1.occupancy 3114846499 # Layer occupancy (ticks) 535system.cpu.toL2Bus.respLayer1.utilization 4.8 # Layer utilization (%) 536system.cpu.icache.replacements 52 # number of replacements 537system.cpu.icache.tagsinuse 824.208577 # Cycle average of tags in use 538system.cpu.icache.total_refs 25572646 # Total number of references to valid blocks. 539system.cpu.icache.sampled_refs 1013 # Sample count of references to valid blocks. 540system.cpu.icache.avg_refs 25244.467917 # Average number of references to valid blocks. 541system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit. 542system.cpu.icache.occ_blocks::cpu.inst 824.208577 # Average occupied blocks per requestor 543system.cpu.icache.occ_percent::cpu.inst 0.402446 # Average percentage of cache occupancy 544system.cpu.icache.occ_percent::total 0.402446 # Average percentage of cache occupancy 545system.cpu.icache.ReadReq_hits::cpu.inst 25572646 # number of ReadReq hits 546system.cpu.icache.ReadReq_hits::total 25572646 # number of ReadReq hits 547system.cpu.icache.demand_hits::cpu.inst 25572646 # number of demand (read+write) hits 548system.cpu.icache.demand_hits::total 25572646 # number of demand (read+write) hits 549system.cpu.icache.overall_hits::cpu.inst 25572646 # number of overall hits 550system.cpu.icache.overall_hits::total 25572646 # number of overall hits 551system.cpu.icache.ReadReq_misses::cpu.inst 1301 # number of ReadReq misses 552system.cpu.icache.ReadReq_misses::total 1301 # number of ReadReq misses 553system.cpu.icache.demand_misses::cpu.inst 1301 # number of demand (read+write) misses 554system.cpu.icache.demand_misses::total 1301 # number of demand (read+write) misses 555system.cpu.icache.overall_misses::cpu.inst 1301 # number of overall misses 556system.cpu.icache.overall_misses::total 1301 # number of overall misses 557system.cpu.icache.ReadReq_miss_latency::cpu.inst 86424000 # number of ReadReq miss cycles 558system.cpu.icache.ReadReq_miss_latency::total 86424000 # number of ReadReq miss cycles 559system.cpu.icache.demand_miss_latency::cpu.inst 86424000 # number of demand (read+write) miss cycles 560system.cpu.icache.demand_miss_latency::total 86424000 # number of demand (read+write) miss cycles 561system.cpu.icache.overall_miss_latency::cpu.inst 86424000 # number of overall miss cycles 562system.cpu.icache.overall_miss_latency::total 86424000 # number of overall miss cycles 563system.cpu.icache.ReadReq_accesses::cpu.inst 25573947 # number of ReadReq accesses(hits+misses) 564system.cpu.icache.ReadReq_accesses::total 25573947 # number of ReadReq accesses(hits+misses) 565system.cpu.icache.demand_accesses::cpu.inst 25573947 # number of demand (read+write) accesses 566system.cpu.icache.demand_accesses::total 25573947 # number of demand (read+write) accesses 567system.cpu.icache.overall_accesses::cpu.inst 25573947 # number of overall (read+write) accesses 568system.cpu.icache.overall_accesses::total 25573947 # number of overall (read+write) accesses 569system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000051 # miss rate for ReadReq accesses 570system.cpu.icache.ReadReq_miss_rate::total 0.000051 # miss rate for ReadReq accesses 571system.cpu.icache.demand_miss_rate::cpu.inst 0.000051 # miss rate for demand accesses 572system.cpu.icache.demand_miss_rate::total 0.000051 # miss rate for demand accesses 573system.cpu.icache.overall_miss_rate::cpu.inst 0.000051 # miss rate for overall accesses 574system.cpu.icache.overall_miss_rate::total 0.000051 # miss rate for overall accesses 575system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 66428.900846 # average ReadReq miss latency 576system.cpu.icache.ReadReq_avg_miss_latency::total 66428.900846 # average ReadReq miss latency 577system.cpu.icache.demand_avg_miss_latency::cpu.inst 66428.900846 # average overall miss latency 578system.cpu.icache.demand_avg_miss_latency::total 66428.900846 # average overall miss latency 579system.cpu.icache.overall_avg_miss_latency::cpu.inst 66428.900846 # average overall miss latency 580system.cpu.icache.overall_avg_miss_latency::total 66428.900846 # average overall miss latency 581system.cpu.icache.blocked_cycles::no_mshrs 115 # number of cycles access was blocked 582system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked 583system.cpu.icache.blocked::no_mshrs 3 # number of cycles access was blocked 584system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked 585system.cpu.icache.avg_blocked_cycles::no_mshrs 38.333333 # average number of cycles each access was blocked 586system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked 587system.cpu.icache.fast_writes 0 # number of fast writes performed 588system.cpu.icache.cache_copies 0 # number of cache copies performed 589system.cpu.icache.ReadReq_mshr_hits::cpu.inst 288 # number of ReadReq MSHR hits 590system.cpu.icache.ReadReq_mshr_hits::total 288 # number of ReadReq MSHR hits 591system.cpu.icache.demand_mshr_hits::cpu.inst 288 # number of demand (read+write) MSHR hits 592system.cpu.icache.demand_mshr_hits::total 288 # number of demand (read+write) MSHR hits 593system.cpu.icache.overall_mshr_hits::cpu.inst 288 # number of overall MSHR hits 594system.cpu.icache.overall_mshr_hits::total 288 # number of overall MSHR hits 595system.cpu.icache.ReadReq_mshr_misses::cpu.inst 1013 # number of ReadReq MSHR misses 596system.cpu.icache.ReadReq_mshr_misses::total 1013 # number of ReadReq MSHR misses 597system.cpu.icache.demand_mshr_misses::cpu.inst 1013 # number of demand (read+write) MSHR misses 598system.cpu.icache.demand_mshr_misses::total 1013 # number of demand (read+write) MSHR misses 599system.cpu.icache.overall_mshr_misses::cpu.inst 1013 # number of overall MSHR misses 600system.cpu.icache.overall_mshr_misses::total 1013 # number of overall MSHR misses 601system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 68779000 # number of ReadReq MSHR miss cycles 602system.cpu.icache.ReadReq_mshr_miss_latency::total 68779000 # number of ReadReq MSHR miss cycles 603system.cpu.icache.demand_mshr_miss_latency::cpu.inst 68779000 # number of demand (read+write) MSHR miss cycles 604system.cpu.icache.demand_mshr_miss_latency::total 68779000 # number of demand (read+write) MSHR miss cycles 605system.cpu.icache.overall_mshr_miss_latency::cpu.inst 68779000 # number of overall MSHR miss cycles 606system.cpu.icache.overall_mshr_miss_latency::total 68779000 # number of overall MSHR miss cycles 607system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000040 # mshr miss rate for ReadReq accesses 608system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000040 # mshr miss rate for ReadReq accesses 609system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000040 # mshr miss rate for demand accesses 610system.cpu.icache.demand_mshr_miss_rate::total 0.000040 # mshr miss rate for demand accesses 611system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000040 # mshr miss rate for overall accesses 612system.cpu.icache.overall_mshr_miss_rate::total 0.000040 # mshr miss rate for overall accesses 613system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 67896.347483 # average ReadReq mshr miss latency 614system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 67896.347483 # average ReadReq mshr miss latency 615system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 67896.347483 # average overall mshr miss latency 616system.cpu.icache.demand_avg_mshr_miss_latency::total 67896.347483 # average overall mshr miss latency 617system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 67896.347483 # average overall mshr miss latency 618system.cpu.icache.overall_avg_mshr_miss_latency::total 67896.347483 # average overall mshr miss latency 619system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate 620system.cpu.l2cache.replacements 473 # number of replacements 621system.cpu.l2cache.tagsinuse 20826.388210 # Cycle average of tags in use 622system.cpu.l2cache.total_refs 4029249 # Total number of references to valid blocks. 623system.cpu.l2cache.sampled_refs 30396 # Sample count of references to valid blocks. 624system.cpu.l2cache.avg_refs 132.558527 # Average number of references to valid blocks. 625system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit. 626system.cpu.l2cache.occ_blocks::writebacks 19907.583487 # Average occupied blocks per requestor 627system.cpu.l2cache.occ_blocks::cpu.inst 670.159667 # Average occupied blocks per requestor 628system.cpu.l2cache.occ_blocks::cpu.data 248.645055 # Average occupied blocks per requestor 629system.cpu.l2cache.occ_percent::writebacks 0.607531 # Average percentage of cache occupancy 630system.cpu.l2cache.occ_percent::cpu.inst 0.020452 # Average percentage of cache occupancy 631system.cpu.l2cache.occ_percent::cpu.data 0.007588 # Average percentage of cache occupancy 632system.cpu.l2cache.occ_percent::total 0.635571 # Average percentage of cache occupancy 633system.cpu.l2cache.ReadReq_hits::cpu.inst 15 # number of ReadReq hits 634system.cpu.l2cache.ReadReq_hits::cpu.data 1993842 # number of ReadReq hits 635system.cpu.l2cache.ReadReq_hits::total 1993857 # number of ReadReq hits 636system.cpu.l2cache.Writeback_hits::writebacks 2066544 # number of Writeback hits 637system.cpu.l2cache.Writeback_hits::total 2066544 # number of Writeback hits 638system.cpu.l2cache.ReadExReq_hits::cpu.data 53307 # number of ReadExReq hits 639system.cpu.l2cache.ReadExReq_hits::total 53307 # number of ReadExReq hits 640system.cpu.l2cache.demand_hits::cpu.inst 15 # number of demand (read+write) hits 641system.cpu.l2cache.demand_hits::cpu.data 2047149 # number of demand (read+write) hits 642system.cpu.l2cache.demand_hits::total 2047164 # number of demand (read+write) hits 643system.cpu.l2cache.overall_hits::cpu.inst 15 # number of overall hits 644system.cpu.l2cache.overall_hits::cpu.data 2047149 # number of overall hits 645system.cpu.l2cache.overall_hits::total 2047164 # number of overall hits 646system.cpu.l2cache.ReadReq_misses::cpu.inst 998 # number of ReadReq misses 647system.cpu.l2cache.ReadReq_misses::cpu.data 416 # number of ReadReq misses 648system.cpu.l2cache.ReadReq_misses::total 1414 # number of ReadReq misses 649system.cpu.l2cache.ReadExReq_misses::cpu.data 29001 # number of ReadExReq misses 650system.cpu.l2cache.ReadExReq_misses::total 29001 # number of ReadExReq misses 651system.cpu.l2cache.demand_misses::cpu.inst 998 # number of demand (read+write) misses 652system.cpu.l2cache.demand_misses::cpu.data 29417 # number of demand (read+write) misses 653system.cpu.l2cache.demand_misses::total 30415 # number of demand (read+write) misses 654system.cpu.l2cache.overall_misses::cpu.inst 998 # number of overall misses 655system.cpu.l2cache.overall_misses::cpu.data 29417 # number of overall misses 656system.cpu.l2cache.overall_misses::total 30415 # number of overall misses 657system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 67606500 # number of ReadReq miss cycles 658system.cpu.l2cache.ReadReq_miss_latency::cpu.data 28450500 # number of ReadReq miss cycles 659system.cpu.l2cache.ReadReq_miss_latency::total 96057000 # number of ReadReq miss cycles 660system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 1775245500 # number of ReadExReq miss cycles 661system.cpu.l2cache.ReadExReq_miss_latency::total 1775245500 # number of ReadExReq miss cycles 662system.cpu.l2cache.demand_miss_latency::cpu.inst 67606500 # number of demand (read+write) miss cycles 663system.cpu.l2cache.demand_miss_latency::cpu.data 1803696000 # number of demand (read+write) miss cycles 664system.cpu.l2cache.demand_miss_latency::total 1871302500 # number of demand (read+write) miss cycles 665system.cpu.l2cache.overall_miss_latency::cpu.inst 67606500 # number of overall miss cycles 666system.cpu.l2cache.overall_miss_latency::cpu.data 1803696000 # number of overall miss cycles 667system.cpu.l2cache.overall_miss_latency::total 1871302500 # number of overall miss cycles 668system.cpu.l2cache.ReadReq_accesses::cpu.inst 1013 # number of ReadReq accesses(hits+misses) 669system.cpu.l2cache.ReadReq_accesses::cpu.data 1994258 # number of ReadReq accesses(hits+misses) 670system.cpu.l2cache.ReadReq_accesses::total 1995271 # number of ReadReq accesses(hits+misses) 671system.cpu.l2cache.Writeback_accesses::writebacks 2066544 # number of Writeback accesses(hits+misses) 672system.cpu.l2cache.Writeback_accesses::total 2066544 # number of Writeback accesses(hits+misses) 673system.cpu.l2cache.ReadExReq_accesses::cpu.data 82308 # number of ReadExReq accesses(hits+misses) 674system.cpu.l2cache.ReadExReq_accesses::total 82308 # number of ReadExReq accesses(hits+misses) 675system.cpu.l2cache.demand_accesses::cpu.inst 1013 # number of demand (read+write) accesses 676system.cpu.l2cache.demand_accesses::cpu.data 2076566 # number of demand (read+write) accesses 677system.cpu.l2cache.demand_accesses::total 2077579 # number of demand (read+write) accesses 678system.cpu.l2cache.overall_accesses::cpu.inst 1013 # number of overall (read+write) accesses 679system.cpu.l2cache.overall_accesses::cpu.data 2076566 # number of overall (read+write) accesses 680system.cpu.l2cache.overall_accesses::total 2077579 # number of overall (read+write) accesses 681system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.985192 # miss rate for ReadReq accesses 682system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.000209 # miss rate for ReadReq accesses 683system.cpu.l2cache.ReadReq_miss_rate::total 0.000709 # miss rate for ReadReq accesses 684system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.352347 # miss rate for ReadExReq accesses 685system.cpu.l2cache.ReadExReq_miss_rate::total 0.352347 # miss rate for ReadExReq accesses 686system.cpu.l2cache.demand_miss_rate::cpu.inst 0.985192 # miss rate for demand accesses 687system.cpu.l2cache.demand_miss_rate::cpu.data 0.014166 # miss rate for demand accesses 688system.cpu.l2cache.demand_miss_rate::total 0.014640 # miss rate for demand accesses 689system.cpu.l2cache.overall_miss_rate::cpu.inst 0.985192 # miss rate for overall accesses 690system.cpu.l2cache.overall_miss_rate::cpu.data 0.014166 # miss rate for overall accesses 691system.cpu.l2cache.overall_miss_rate::total 0.014640 # miss rate for overall accesses 692system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 67741.983968 # average ReadReq miss latency 693system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 68390.625000 # average ReadReq miss latency 694system.cpu.l2cache.ReadReq_avg_miss_latency::total 67932.814710 # average ReadReq miss latency 695system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 61213.251267 # average ReadExReq miss latency 696system.cpu.l2cache.ReadExReq_avg_miss_latency::total 61213.251267 # average ReadExReq miss latency 697system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 67741.983968 # average overall miss latency 698system.cpu.l2cache.demand_avg_miss_latency::cpu.data 61314.749975 # average overall miss latency 699system.cpu.l2cache.demand_avg_miss_latency::total 61525.645241 # average overall miss latency 700system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 67741.983968 # average overall miss latency 701system.cpu.l2cache.overall_avg_miss_latency::cpu.data 61314.749975 # average overall miss latency 702system.cpu.l2cache.overall_avg_miss_latency::total 61525.645241 # average overall miss latency 703system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked 704system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked 705system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked 706system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked 707system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked 708system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked 709system.cpu.l2cache.fast_writes 0 # number of fast writes performed 710system.cpu.l2cache.cache_copies 0 # number of cache copies performed 711system.cpu.l2cache.writebacks::writebacks 158 # number of writebacks 712system.cpu.l2cache.writebacks::total 158 # number of writebacks 713system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 998 # number of ReadReq MSHR misses 714system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 416 # number of ReadReq MSHR misses 715system.cpu.l2cache.ReadReq_mshr_misses::total 1414 # number of ReadReq MSHR misses 716system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 29001 # number of ReadExReq MSHR misses 717system.cpu.l2cache.ReadExReq_mshr_misses::total 29001 # number of ReadExReq MSHR misses 718system.cpu.l2cache.demand_mshr_misses::cpu.inst 998 # number of demand (read+write) MSHR misses 719system.cpu.l2cache.demand_mshr_misses::cpu.data 29417 # number of demand (read+write) MSHR misses 720system.cpu.l2cache.demand_mshr_misses::total 30415 # number of demand (read+write) MSHR misses 721system.cpu.l2cache.overall_mshr_misses::cpu.inst 998 # number of overall MSHR misses 722system.cpu.l2cache.overall_mshr_misses::cpu.data 29417 # number of overall MSHR misses 723system.cpu.l2cache.overall_mshr_misses::total 30415 # number of overall MSHR misses 724system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 55248500 # number of ReadReq MSHR miss cycles 725system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 23325000 # number of ReadReq MSHR miss cycles 726system.cpu.l2cache.ReadReq_mshr_miss_latency::total 78573500 # number of ReadReq MSHR miss cycles 727system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 1417505250 # number of ReadExReq MSHR miss cycles 728system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 1417505250 # number of ReadExReq MSHR miss cycles 729system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 55248500 # number of demand (read+write) MSHR miss cycles 730system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 1440830250 # number of demand (read+write) MSHR miss cycles 731system.cpu.l2cache.demand_mshr_miss_latency::total 1496078750 # number of demand (read+write) MSHR miss cycles 732system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 55248500 # number of overall MSHR miss cycles 733system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 1440830250 # number of overall MSHR miss cycles 734system.cpu.l2cache.overall_mshr_miss_latency::total 1496078750 # number of overall MSHR miss cycles 735system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.985192 # mshr miss rate for ReadReq accesses 736system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.000209 # mshr miss rate for ReadReq accesses 737system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.000709 # mshr miss rate for ReadReq accesses 738system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.352347 # mshr miss rate for ReadExReq accesses 739system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.352347 # mshr miss rate for ReadExReq accesses 740system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.985192 # mshr miss rate for demand accesses 741system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.014166 # mshr miss rate for demand accesses 742system.cpu.l2cache.demand_mshr_miss_rate::total 0.014640 # mshr miss rate for demand accesses 743system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.985192 # mshr miss rate for overall accesses 744system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.014166 # mshr miss rate for overall accesses 745system.cpu.l2cache.overall_mshr_miss_rate::total 0.014640 # mshr miss rate for overall accesses 746system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 55359.218437 # average ReadReq mshr miss latency 747system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 56069.711538 # average ReadReq mshr miss latency 748system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 55568.246110 # average ReadReq mshr miss latency 749system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 48877.805938 # average ReadExReq mshr miss latency 750system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 48877.805938 # average ReadExReq mshr miss latency 751system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 55359.218437 # average overall mshr miss latency 752system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 48979.510147 # average overall mshr miss latency 753system.cpu.l2cache.demand_avg_mshr_miss_latency::total 49188.845964 # average overall mshr miss latency 754system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 55359.218437 # average overall mshr miss latency 755system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 48979.510147 # average overall mshr miss latency 756system.cpu.l2cache.overall_avg_mshr_miss_latency::total 49188.845964 # average overall mshr miss latency 757system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate 758system.cpu.dcache.replacements 2072468 # number of replacements 759system.cpu.dcache.tagsinuse 4069.997432 # Cycle average of tags in use 760system.cpu.dcache.total_refs 71397556 # Total number of references to valid blocks. 761system.cpu.dcache.sampled_refs 2076564 # Sample count of references to valid blocks. 762system.cpu.dcache.avg_refs 34.382545 # Average number of references to valid blocks. 763system.cpu.dcache.warmup_cycle 20655836000 # Cycle when the warmup percentage was hit. 764system.cpu.dcache.occ_blocks::cpu.data 4069.997432 # Average occupied blocks per requestor 765system.cpu.dcache.occ_percent::cpu.data 0.993652 # Average percentage of cache occupancy 766system.cpu.dcache.occ_percent::total 0.993652 # Average percentage of cache occupancy 767system.cpu.dcache.ReadReq_hits::cpu.data 40055849 # number of ReadReq hits 768system.cpu.dcache.ReadReq_hits::total 40055849 # number of ReadReq hits 769system.cpu.dcache.WriteReq_hits::cpu.data 31341707 # number of WriteReq hits 770system.cpu.dcache.WriteReq_hits::total 31341707 # number of WriteReq hits 771system.cpu.dcache.demand_hits::cpu.data 71397556 # number of demand (read+write) hits 772system.cpu.dcache.demand_hits::total 71397556 # number of demand (read+write) hits 773system.cpu.dcache.overall_hits::cpu.data 71397556 # number of overall hits 774system.cpu.dcache.overall_hits::total 71397556 # number of overall hits 775system.cpu.dcache.ReadReq_misses::cpu.data 2625767 # number of ReadReq misses 776system.cpu.dcache.ReadReq_misses::total 2625767 # number of ReadReq misses 777system.cpu.dcache.WriteReq_misses::cpu.data 98045 # number of WriteReq misses 778system.cpu.dcache.WriteReq_misses::total 98045 # number of WriteReq misses 779system.cpu.dcache.demand_misses::cpu.data 2723812 # number of demand (read+write) misses 780system.cpu.dcache.demand_misses::total 2723812 # number of demand (read+write) misses 781system.cpu.dcache.overall_misses::cpu.data 2723812 # number of overall misses 782system.cpu.dcache.overall_misses::total 2723812 # number of overall misses 783system.cpu.dcache.ReadReq_miss_latency::cpu.data 31384094500 # number of ReadReq miss cycles 784system.cpu.dcache.ReadReq_miss_latency::total 31384094500 # number of ReadReq miss cycles 785system.cpu.dcache.WriteReq_miss_latency::cpu.data 2663792498 # number of WriteReq miss cycles 786system.cpu.dcache.WriteReq_miss_latency::total 2663792498 # number of WriteReq miss cycles 787system.cpu.dcache.demand_miss_latency::cpu.data 34047886998 # number of demand (read+write) miss cycles 788system.cpu.dcache.demand_miss_latency::total 34047886998 # number of demand (read+write) miss cycles 789system.cpu.dcache.overall_miss_latency::cpu.data 34047886998 # number of overall miss cycles 790system.cpu.dcache.overall_miss_latency::total 34047886998 # number of overall miss cycles 791system.cpu.dcache.ReadReq_accesses::cpu.data 42681616 # number of ReadReq accesses(hits+misses) 792system.cpu.dcache.ReadReq_accesses::total 42681616 # number of ReadReq accesses(hits+misses) 793system.cpu.dcache.WriteReq_accesses::cpu.data 31439752 # number of WriteReq accesses(hits+misses) 794system.cpu.dcache.WriteReq_accesses::total 31439752 # number of WriteReq accesses(hits+misses) 795system.cpu.dcache.demand_accesses::cpu.data 74121368 # number of demand (read+write) accesses 796system.cpu.dcache.demand_accesses::total 74121368 # number of demand (read+write) accesses 797system.cpu.dcache.overall_accesses::cpu.data 74121368 # number of overall (read+write) accesses 798system.cpu.dcache.overall_accesses::total 74121368 # number of overall (read+write) accesses 799system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.061520 # miss rate for ReadReq accesses 800system.cpu.dcache.ReadReq_miss_rate::total 0.061520 # miss rate for ReadReq accesses 801system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.003119 # miss rate for WriteReq accesses 802system.cpu.dcache.WriteReq_miss_rate::total 0.003119 # miss rate for WriteReq accesses 803system.cpu.dcache.demand_miss_rate::cpu.data 0.036748 # miss rate for demand accesses 804system.cpu.dcache.demand_miss_rate::total 0.036748 # miss rate for demand accesses 805system.cpu.dcache.overall_miss_rate::cpu.data 0.036748 # miss rate for overall accesses 806system.cpu.dcache.overall_miss_rate::total 0.036748 # miss rate for overall accesses 807system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 11952.353160 # average ReadReq miss latency 808system.cpu.dcache.ReadReq_avg_miss_latency::total 11952.353160 # average ReadReq miss latency 809system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 27169.080504 # average WriteReq miss latency 810system.cpu.dcache.WriteReq_avg_miss_latency::total 27169.080504 # average WriteReq miss latency 811system.cpu.dcache.demand_avg_miss_latency::cpu.data 12500.087010 # average overall miss latency 812system.cpu.dcache.demand_avg_miss_latency::total 12500.087010 # average overall miss latency 813system.cpu.dcache.overall_avg_miss_latency::cpu.data 12500.087010 # average overall miss latency 814system.cpu.dcache.overall_avg_miss_latency::total 12500.087010 # average overall miss latency 815system.cpu.dcache.blocked_cycles::no_mshrs 32905 # number of cycles access was blocked 816system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked 817system.cpu.dcache.blocked::no_mshrs 9507 # number of cycles access was blocked 818system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked 819system.cpu.dcache.avg_blocked_cycles::no_mshrs 3.461134 # average number of cycles each access was blocked 820system.cpu.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked 821system.cpu.dcache.fast_writes 0 # number of fast writes performed 822system.cpu.dcache.cache_copies 0 # number of cache copies performed 823system.cpu.dcache.writebacks::writebacks 2066544 # number of writebacks 824system.cpu.dcache.writebacks::total 2066544 # number of writebacks 825system.cpu.dcache.ReadReq_mshr_hits::cpu.data 631390 # number of ReadReq MSHR hits 826system.cpu.dcache.ReadReq_mshr_hits::total 631390 # number of ReadReq MSHR hits 827system.cpu.dcache.WriteReq_mshr_hits::cpu.data 15856 # number of WriteReq MSHR hits 828system.cpu.dcache.WriteReq_mshr_hits::total 15856 # number of WriteReq MSHR hits 829system.cpu.dcache.demand_mshr_hits::cpu.data 647246 # number of demand (read+write) MSHR hits 830system.cpu.dcache.demand_mshr_hits::total 647246 # number of demand (read+write) MSHR hits 831system.cpu.dcache.overall_mshr_hits::cpu.data 647246 # number of overall MSHR hits 832system.cpu.dcache.overall_mshr_hits::total 647246 # number of overall MSHR hits 833system.cpu.dcache.ReadReq_mshr_misses::cpu.data 1994377 # number of ReadReq MSHR misses 834system.cpu.dcache.ReadReq_mshr_misses::total 1994377 # number of ReadReq MSHR misses 835system.cpu.dcache.WriteReq_mshr_misses::cpu.data 82189 # number of WriteReq MSHR misses 836system.cpu.dcache.WriteReq_mshr_misses::total 82189 # number of WriteReq MSHR misses 837system.cpu.dcache.demand_mshr_misses::cpu.data 2076566 # number of demand (read+write) MSHR misses 838system.cpu.dcache.demand_mshr_misses::total 2076566 # number of demand (read+write) MSHR misses 839system.cpu.dcache.overall_mshr_misses::cpu.data 2076566 # number of overall MSHR misses 840system.cpu.dcache.overall_mshr_misses::total 2076566 # number of overall MSHR misses 841system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 21994900501 # number of ReadReq MSHR miss cycles 842system.cpu.dcache.ReadReq_mshr_miss_latency::total 21994900501 # number of ReadReq MSHR miss cycles 843system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 2389827998 # number of WriteReq MSHR miss cycles 844system.cpu.dcache.WriteReq_mshr_miss_latency::total 2389827998 # number of WriteReq MSHR miss cycles 845system.cpu.dcache.demand_mshr_miss_latency::cpu.data 24384728499 # number of demand (read+write) MSHR miss cycles 846system.cpu.dcache.demand_mshr_miss_latency::total 24384728499 # number of demand (read+write) MSHR miss cycles 847system.cpu.dcache.overall_mshr_miss_latency::cpu.data 24384728499 # number of overall MSHR miss cycles 848system.cpu.dcache.overall_mshr_miss_latency::total 24384728499 # number of overall MSHR miss cycles 849system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.046727 # mshr miss rate for ReadReq accesses 850system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.046727 # mshr miss rate for ReadReq accesses 851system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.002614 # mshr miss rate for WriteReq accesses 852system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.002614 # mshr miss rate for WriteReq accesses 853system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.028016 # mshr miss rate for demand accesses 854system.cpu.dcache.demand_mshr_miss_rate::total 0.028016 # mshr miss rate for demand accesses 855system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.028016 # mshr miss rate for overall accesses 856system.cpu.dcache.overall_mshr_miss_rate::total 0.028016 # mshr miss rate for overall accesses 857system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 11028.456757 # average ReadReq mshr miss latency 858system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 11028.456757 # average ReadReq mshr miss latency 859system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 29077.224422 # average WriteReq mshr miss latency 860system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 29077.224422 # average WriteReq mshr miss latency 861system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 11742.814097 # average overall mshr miss latency 862system.cpu.dcache.demand_avg_mshr_miss_latency::total 11742.814097 # average overall mshr miss latency 863system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 11742.814097 # average overall mshr miss latency 864system.cpu.dcache.overall_avg_mshr_miss_latency::total 11742.814097 # average overall mshr miss latency 865system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate 866 867---------- End Simulation Statistics ---------- 868