stats.txt revision 9348:44d31345e360
1 2---------- Begin Simulation Statistics ---------- 3sim_seconds 0.066000 # Number of seconds simulated 4sim_ticks 66000220500 # Number of ticks simulated 5final_tick 66000220500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset) 6sim_freq 1000000000000 # Frequency of simulated ticks 7host_inst_rate 92408 # Simulator instruction rate (inst/s) 8host_op_rate 162716 # Simulator op (including micro ops) rate (op/s) 9host_tick_rate 38603772 # Simulator tick rate (ticks/s) 10host_mem_usage 361664 # Number of bytes of host memory used 11host_seconds 1709.68 # Real time elapsed on the host 12sim_insts 157988547 # Number of instructions simulated 13sim_ops 278192462 # Number of ops (including micro ops) simulated 14system.physmem.bytes_read::cpu.inst 64832 # Number of bytes read from this memory 15system.physmem.bytes_read::cpu.data 1881344 # Number of bytes read from this memory 16system.physmem.bytes_read::total 1946176 # Number of bytes read from this memory 17system.physmem.bytes_inst_read::cpu.inst 64832 # Number of instructions bytes read from this memory 18system.physmem.bytes_inst_read::total 64832 # Number of instructions bytes read from this memory 19system.physmem.bytes_written::writebacks 9344 # Number of bytes written to this memory 20system.physmem.bytes_written::total 9344 # Number of bytes written to this memory 21system.physmem.num_reads::cpu.inst 1013 # Number of read requests responded to by this memory 22system.physmem.num_reads::cpu.data 29396 # Number of read requests responded to by this memory 23system.physmem.num_reads::total 30409 # Number of read requests responded to by this memory 24system.physmem.num_writes::writebacks 146 # Number of write requests responded to by this memory 25system.physmem.num_writes::total 146 # Number of write requests responded to by this memory 26system.physmem.bw_read::cpu.inst 982300 # Total read bandwidth from this memory (bytes/s) 27system.physmem.bw_read::cpu.data 28505117 # Total read bandwidth from this memory (bytes/s) 28system.physmem.bw_read::total 29487417 # Total read bandwidth from this memory (bytes/s) 29system.physmem.bw_inst_read::cpu.inst 982300 # Instruction read bandwidth from this memory (bytes/s) 30system.physmem.bw_inst_read::total 982300 # Instruction read bandwidth from this memory (bytes/s) 31system.physmem.bw_write::writebacks 141575 # Write bandwidth from this memory (bytes/s) 32system.physmem.bw_write::total 141575 # Write bandwidth from this memory (bytes/s) 33system.physmem.bw_total::writebacks 141575 # Total bandwidth to/from this memory (bytes/s) 34system.physmem.bw_total::cpu.inst 982300 # Total bandwidth to/from this memory (bytes/s) 35system.physmem.bw_total::cpu.data 28505117 # Total bandwidth to/from this memory (bytes/s) 36system.physmem.bw_total::total 29628992 # Total bandwidth to/from this memory (bytes/s) 37system.physmem.readReqs 30411 # Total number of read requests seen 38system.physmem.writeReqs 146 # Total number of write requests seen 39system.physmem.cpureqs 30558 # Reqs generatd by CPU via cache - shady 40system.physmem.bytesRead 1946176 # Total number of bytes read from memory 41system.physmem.bytesWritten 9344 # Total number of bytes written to memory 42system.physmem.bytesConsumedRd 1946176 # bytesRead derated as per pkt->getSize() 43system.physmem.bytesConsumedWr 9344 # bytesWritten derated as per pkt->getSize() 44system.physmem.servicedByWrQ 46 # Number of read reqs serviced by write Q 45system.physmem.neitherReadNorWrite 1 # Reqs where no action is needed 46system.physmem.perBankRdReqs::0 1914 # Track reads on a per bank basis 47system.physmem.perBankRdReqs::1 2026 # Track reads on a per bank basis 48system.physmem.perBankRdReqs::2 1920 # Track reads on a per bank basis 49system.physmem.perBankRdReqs::3 1999 # Track reads on a per bank basis 50system.physmem.perBankRdReqs::4 1961 # Track reads on a per bank basis 51system.physmem.perBankRdReqs::5 1870 # Track reads on a per bank basis 52system.physmem.perBankRdReqs::6 1865 # Track reads on a per bank basis 53system.physmem.perBankRdReqs::7 1859 # Track reads on a per bank basis 54system.physmem.perBankRdReqs::8 1922 # Track reads on a per bank basis 55system.physmem.perBankRdReqs::9 1899 # Track reads on a per bank basis 56system.physmem.perBankRdReqs::10 1824 # Track reads on a per bank basis 57system.physmem.perBankRdReqs::11 1881 # Track reads on a per bank basis 58system.physmem.perBankRdReqs::12 1910 # Track reads on a per bank basis 59system.physmem.perBankRdReqs::13 1876 # Track reads on a per bank basis 60system.physmem.perBankRdReqs::14 1869 # Track reads on a per bank basis 61system.physmem.perBankRdReqs::15 1770 # Track reads on a per bank basis 62system.physmem.perBankWrReqs::0 0 # Track writes on a per bank basis 63system.physmem.perBankWrReqs::1 93 # Track writes on a per bank basis 64system.physmem.perBankWrReqs::2 0 # Track writes on a per bank basis 65system.physmem.perBankWrReqs::3 5 # Track writes on a per bank basis 66system.physmem.perBankWrReqs::4 4 # Track writes on a per bank basis 67system.physmem.perBankWrReqs::5 0 # Track writes on a per bank basis 68system.physmem.perBankWrReqs::6 12 # Track writes on a per bank basis 69system.physmem.perBankWrReqs::7 0 # Track writes on a per bank basis 70system.physmem.perBankWrReqs::8 6 # Track writes on a per bank basis 71system.physmem.perBankWrReqs::9 7 # Track writes on a per bank basis 72system.physmem.perBankWrReqs::10 7 # Track writes on a per bank basis 73system.physmem.perBankWrReqs::11 1 # Track writes on a per bank basis 74system.physmem.perBankWrReqs::12 0 # Track writes on a per bank basis 75system.physmem.perBankWrReqs::13 11 # Track writes on a per bank basis 76system.physmem.perBankWrReqs::14 0 # Track writes on a per bank basis 77system.physmem.perBankWrReqs::15 0 # Track writes on a per bank basis 78system.physmem.numRdRetry 0 # Number of times rd buffer was full causing retry 79system.physmem.numWrRetry 0 # Number of times wr buffer was full causing retry 80system.physmem.totGap 66000206500 # Total gap between requests 81system.physmem.readPktSize::0 0 # Categorize read packet sizes 82system.physmem.readPktSize::1 0 # Categorize read packet sizes 83system.physmem.readPktSize::2 0 # Categorize read packet sizes 84system.physmem.readPktSize::3 0 # Categorize read packet sizes 85system.physmem.readPktSize::4 0 # Categorize read packet sizes 86system.physmem.readPktSize::5 0 # Categorize read packet sizes 87system.physmem.readPktSize::6 30411 # Categorize read packet sizes 88system.physmem.readPktSize::7 0 # Categorize read packet sizes 89system.physmem.readPktSize::8 0 # Categorize read packet sizes 90system.physmem.writePktSize::0 0 # categorize write packet sizes 91system.physmem.writePktSize::1 0 # categorize write packet sizes 92system.physmem.writePktSize::2 0 # categorize write packet sizes 93system.physmem.writePktSize::3 0 # categorize write packet sizes 94system.physmem.writePktSize::4 0 # categorize write packet sizes 95system.physmem.writePktSize::5 0 # categorize write packet sizes 96system.physmem.writePktSize::6 146 # categorize write packet sizes 97system.physmem.writePktSize::7 0 # categorize write packet sizes 98system.physmem.writePktSize::8 0 # categorize write packet sizes 99system.physmem.neitherpktsize::0 0 # categorize neither packet sizes 100system.physmem.neitherpktsize::1 0 # categorize neither packet sizes 101system.physmem.neitherpktsize::2 0 # categorize neither packet sizes 102system.physmem.neitherpktsize::3 0 # categorize neither packet sizes 103system.physmem.neitherpktsize::4 0 # categorize neither packet sizes 104system.physmem.neitherpktsize::5 0 # categorize neither packet sizes 105system.physmem.neitherpktsize::6 1 # categorize neither packet sizes 106system.physmem.neitherpktsize::7 0 # categorize neither packet sizes 107system.physmem.neitherpktsize::8 0 # categorize neither packet sizes 108system.physmem.rdQLenPdf::0 29839 # What read queue length does an incoming req see 109system.physmem.rdQLenPdf::1 401 # What read queue length does an incoming req see 110system.physmem.rdQLenPdf::2 98 # What read queue length does an incoming req see 111system.physmem.rdQLenPdf::3 22 # What read queue length does an incoming req see 112system.physmem.rdQLenPdf::4 5 # What read queue length does an incoming req see 113system.physmem.rdQLenPdf::5 0 # What read queue length does an incoming req see 114system.physmem.rdQLenPdf::6 0 # What read queue length does an incoming req see 115system.physmem.rdQLenPdf::7 0 # What read queue length does an incoming req see 116system.physmem.rdQLenPdf::8 0 # What read queue length does an incoming req see 117system.physmem.rdQLenPdf::9 0 # What read queue length does an incoming req see 118system.physmem.rdQLenPdf::10 0 # What read queue length does an incoming req see 119system.physmem.rdQLenPdf::11 0 # What read queue length does an incoming req see 120system.physmem.rdQLenPdf::12 0 # What read queue length does an incoming req see 121system.physmem.rdQLenPdf::13 0 # What read queue length does an incoming req see 122system.physmem.rdQLenPdf::14 0 # What read queue length does an incoming req see 123system.physmem.rdQLenPdf::15 0 # What read queue length does an incoming req see 124system.physmem.rdQLenPdf::16 0 # What read queue length does an incoming req see 125system.physmem.rdQLenPdf::17 0 # What read queue length does an incoming req see 126system.physmem.rdQLenPdf::18 0 # What read queue length does an incoming req see 127system.physmem.rdQLenPdf::19 0 # What read queue length does an incoming req see 128system.physmem.rdQLenPdf::20 0 # What read queue length does an incoming req see 129system.physmem.rdQLenPdf::21 0 # What read queue length does an incoming req see 130system.physmem.rdQLenPdf::22 0 # What read queue length does an incoming req see 131system.physmem.rdQLenPdf::23 0 # What read queue length does an incoming req see 132system.physmem.rdQLenPdf::24 0 # What read queue length does an incoming req see 133system.physmem.rdQLenPdf::25 0 # What read queue length does an incoming req see 134system.physmem.rdQLenPdf::26 0 # What read queue length does an incoming req see 135system.physmem.rdQLenPdf::27 0 # What read queue length does an incoming req see 136system.physmem.rdQLenPdf::28 0 # What read queue length does an incoming req see 137system.physmem.rdQLenPdf::29 0 # What read queue length does an incoming req see 138system.physmem.rdQLenPdf::30 0 # What read queue length does an incoming req see 139system.physmem.rdQLenPdf::31 0 # What read queue length does an incoming req see 140system.physmem.rdQLenPdf::32 0 # What read queue length does an incoming req see 141system.physmem.wrQLenPdf::0 7 # What write queue length does an incoming req see 142system.physmem.wrQLenPdf::1 7 # What write queue length does an incoming req see 143system.physmem.wrQLenPdf::2 7 # What write queue length does an incoming req see 144system.physmem.wrQLenPdf::3 7 # What write queue length does an incoming req see 145system.physmem.wrQLenPdf::4 7 # What write queue length does an incoming req see 146system.physmem.wrQLenPdf::5 7 # What write queue length does an incoming req see 147system.physmem.wrQLenPdf::6 7 # What write queue length does an incoming req see 148system.physmem.wrQLenPdf::7 7 # What write queue length does an incoming req see 149system.physmem.wrQLenPdf::8 6 # What write queue length does an incoming req see 150system.physmem.wrQLenPdf::9 6 # What write queue length does an incoming req see 151system.physmem.wrQLenPdf::10 6 # What write queue length does an incoming req see 152system.physmem.wrQLenPdf::11 6 # What write queue length does an incoming req see 153system.physmem.wrQLenPdf::12 6 # What write queue length does an incoming req see 154system.physmem.wrQLenPdf::13 6 # What write queue length does an incoming req see 155system.physmem.wrQLenPdf::14 6 # What write queue length does an incoming req see 156system.physmem.wrQLenPdf::15 6 # What write queue length does an incoming req see 157system.physmem.wrQLenPdf::16 6 # What write queue length does an incoming req see 158system.physmem.wrQLenPdf::17 6 # What write queue length does an incoming req see 159system.physmem.wrQLenPdf::18 6 # What write queue length does an incoming req see 160system.physmem.wrQLenPdf::19 6 # What write queue length does an incoming req see 161system.physmem.wrQLenPdf::20 6 # What write queue length does an incoming req see 162system.physmem.wrQLenPdf::21 6 # What write queue length does an incoming req see 163system.physmem.wrQLenPdf::22 6 # What write queue length does an incoming req see 164system.physmem.wrQLenPdf::23 0 # What write queue length does an incoming req see 165system.physmem.wrQLenPdf::24 0 # What write queue length does an incoming req see 166system.physmem.wrQLenPdf::25 0 # What write queue length does an incoming req see 167system.physmem.wrQLenPdf::26 0 # What write queue length does an incoming req see 168system.physmem.wrQLenPdf::27 0 # What write queue length does an incoming req see 169system.physmem.wrQLenPdf::28 0 # What write queue length does an incoming req see 170system.physmem.wrQLenPdf::29 0 # What write queue length does an incoming req see 171system.physmem.wrQLenPdf::30 0 # What write queue length does an incoming req see 172system.physmem.wrQLenPdf::31 0 # What write queue length does an incoming req see 173system.physmem.wrQLenPdf::32 0 # What write queue length does an incoming req see 174system.physmem.totQLat 10043842 # Total cycles spent in queuing delays 175system.physmem.totMemAccLat 570319842 # Sum of mem lat for all requests 176system.physmem.totBusLat 121460000 # Total cycles spent in databus access 177system.physmem.totBankLat 438816000 # Total cycles spent in bank access 178system.physmem.avgQLat 330.77 # Average queueing delay per request 179system.physmem.avgBankLat 14451.37 # Average bank access latency per request 180system.physmem.avgBusLat 4000.00 # Average bus latency per request 181system.physmem.avgMemAccLat 18782.15 # Average memory access latency 182system.physmem.avgRdBW 29.49 # Average achieved read bandwidth in MB/s 183system.physmem.avgWrBW 0.14 # Average achieved write bandwidth in MB/s 184system.physmem.avgConsumedRdBW 29.49 # Average consumed read bandwidth in MB/s 185system.physmem.avgConsumedWrBW 0.14 # Average consumed write bandwidth in MB/s 186system.physmem.peakBW 16000.00 # Theoretical peak bandwidth in MB/s 187system.physmem.busUtil 0.19 # Data bus utilization in percentage 188system.physmem.avgRdQLen 0.01 # Average read queue length over time 189system.physmem.avgWrQLen 11.23 # Average write queue length over time 190system.physmem.readRowHits 29628 # Number of row buffer hits during reads 191system.physmem.writeRowHits 33 # Number of row buffer hits during writes 192system.physmem.readRowHitRate 97.57 # Row buffer hit rate for reads 193system.physmem.writeRowHitRate 22.60 # Row buffer hit rate for writes 194system.physmem.avgGap 2159904.65 # Average gap between requests 195system.cpu.workload.num_syscalls 444 # Number of system calls 196system.cpu.numCycles 132000442 # number of cpu cycles simulated 197system.cpu.numWorkItemsStarted 0 # number of work items this cpu started 198system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed 199system.cpu.BPredUnit.lookups 34554509 # Number of BP lookups 200system.cpu.BPredUnit.condPredicted 34554509 # Number of conditional branches predicted 201system.cpu.BPredUnit.condIncorrect 911394 # Number of conditional branches incorrect 202system.cpu.BPredUnit.BTBLookups 24765022 # Number of BTB lookups 203system.cpu.BPredUnit.BTBHits 24662055 # Number of BTB hits 204system.cpu.BPredUnit.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly. 205system.cpu.BPredUnit.usedRAS 0 # Number of times the RAS was used to get a target. 206system.cpu.BPredUnit.RASInCorrect 0 # Number of incorrect RAS predictions. 207system.cpu.fetch.icacheStallCycles 26596332 # Number of cycles fetch is stalled on an Icache miss 208system.cpu.fetch.Insts 185596643 # Number of instructions fetch has processed 209system.cpu.fetch.Branches 34554509 # Number of branches that fetch encountered 210system.cpu.fetch.predictedBranches 24662055 # Number of branches that fetch has predicted taken 211system.cpu.fetch.Cycles 56507097 # Number of cycles fetch has run and was not squashing or blocked 212system.cpu.fetch.SquashCycles 6124499 # Number of cycles fetch has spent squashing 213system.cpu.fetch.BlockedCycles 43643381 # Number of cycles fetch has spent blocked 214system.cpu.fetch.MiscStallCycles 31 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs 215system.cpu.fetch.PendingTrapStallCycles 161 # Number of stall cycles due to pending traps 216system.cpu.fetch.CacheLines 25948459 # Number of cache lines fetched 217system.cpu.fetch.IcacheSquashes 189220 # Number of outstanding Icache misses that were squashed 218system.cpu.fetch.rateDist::samples 131924094 # Number of instructions fetched each cycle (Total) 219system.cpu.fetch.rateDist::mean 2.485407 # Number of instructions fetched each cycle (Total) 220system.cpu.fetch.rateDist::stdev 3.326719 # Number of instructions fetched each cycle (Total) 221system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total) 222system.cpu.fetch.rateDist::0 77963907 59.10% 59.10% # Number of instructions fetched each cycle (Total) 223system.cpu.fetch.rateDist::1 1995685 1.51% 60.61% # Number of instructions fetched each cycle (Total) 224system.cpu.fetch.rateDist::2 2954745 2.24% 62.85% # Number of instructions fetched each cycle (Total) 225system.cpu.fetch.rateDist::3 3921734 2.97% 65.82% # Number of instructions fetched each cycle (Total) 226system.cpu.fetch.rateDist::4 7794021 5.91% 71.73% # Number of instructions fetched each cycle (Total) 227system.cpu.fetch.rateDist::5 4758298 3.61% 75.34% # Number of instructions fetched each cycle (Total) 228system.cpu.fetch.rateDist::6 2730030 2.07% 77.41% # Number of instructions fetched each cycle (Total) 229system.cpu.fetch.rateDist::7 1578417 1.20% 78.60% # Number of instructions fetched each cycle (Total) 230system.cpu.fetch.rateDist::8 28227257 21.40% 100.00% # Number of instructions fetched each cycle (Total) 231system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total) 232system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total) 233system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total) 234system.cpu.fetch.rateDist::total 131924094 # Number of instructions fetched each cycle (Total) 235system.cpu.fetch.branchRate 0.261776 # Number of branch fetches per cycle 236system.cpu.fetch.rate 1.406030 # Number of inst fetches per cycle 237system.cpu.decode.IdleCycles 37436709 # Number of cycles decode is idle 238system.cpu.decode.BlockedCycles 35891345 # Number of cycles decode is blocked 239system.cpu.decode.RunCycles 44770440 # Number of cycles decode is running 240system.cpu.decode.UnblockCycles 8648508 # Number of cycles decode is unblocking 241system.cpu.decode.SquashCycles 5177092 # Number of cycles decode is squashing 242system.cpu.decode.DecodedInsts 324637130 # Number of instructions handled by decode 243system.cpu.rename.SquashCycles 5177092 # Number of cycles rename is squashing 244system.cpu.rename.IdleCycles 43002137 # Number of cycles rename is idle 245system.cpu.rename.BlockCycles 8530644 # Number of cycles rename is blocking 246system.cpu.rename.serializeStallCycles 9064 # count of cycles rename stalled for serializing inst 247system.cpu.rename.RunCycles 47590207 # Number of cycles rename is running 248system.cpu.rename.UnblockCycles 27614950 # Number of cycles rename is unblocking 249system.cpu.rename.RenamedInsts 320247590 # Number of instructions processed by rename 250system.cpu.rename.ROBFullEvents 230 # Number of times rename has blocked due to ROB full 251system.cpu.rename.IQFullEvents 56685 # Number of times rename has blocked due to IQ full 252system.cpu.rename.LSQFullEvents 25740543 # Number of times rename has blocked due to LSQ full 253system.cpu.rename.FullRegisterEvents 371 # Number of times there has been no free registers 254system.cpu.rename.RenamedOperands 322254877 # Number of destination operands rename has renamed 255system.cpu.rename.RenameLookups 849337194 # Number of register rename lookups that rename has made 256system.cpu.rename.int_rename_lookups 849335025 # Number of integer rename lookups 257system.cpu.rename.fp_rename_lookups 2169 # Number of floating rename lookups 258system.cpu.rename.CommittedMaps 279212744 # Number of HB maps that are committed 259system.cpu.rename.UndoneMaps 43042133 # Number of HB maps that are undone due to squashing 260system.cpu.rename.serializingInsts 470 # count of serializing insts renamed 261system.cpu.rename.tempSerializingInsts 464 # count of temporary serializing insts renamed 262system.cpu.rename.skidInsts 62360742 # count of insts added to the skid buffer 263system.cpu.memDep0.insertedLoads 102568175 # Number of loads inserted to the mem dependence unit. 264system.cpu.memDep0.insertedStores 35245114 # Number of stores inserted to the mem dependence unit. 265system.cpu.memDep0.conflictingLoads 39579817 # Number of conflicting loads. 266system.cpu.memDep0.conflictingStores 6021711 # Number of conflicting stores. 267system.cpu.iq.iqInstsAdded 315893152 # Number of instructions added to the IQ (excludes non-spec) 268system.cpu.iq.iqNonSpecInstsAdded 1659 # Number of non-speculative instructions added to the IQ 269system.cpu.iq.iqInstsIssued 302191539 # Number of instructions issued 270system.cpu.iq.iqSquashedInstsIssued 115107 # Number of squashed instructions issued 271system.cpu.iq.iqSquashedInstsExamined 37070468 # Number of squashed instructions iterated over during squash; mainly for profiling 272system.cpu.iq.iqSquashedOperandsExamined 54283440 # Number of squashed operands that are examined and possibly removed from graph 273system.cpu.iq.iqSquashedNonSpecRemoved 1213 # Number of squashed non-spec instructions that were removed 274system.cpu.iq.issued_per_cycle::samples 131924094 # Number of insts issued each cycle 275system.cpu.iq.issued_per_cycle::mean 2.290647 # Number of insts issued each cycle 276system.cpu.iq.issued_per_cycle::stdev 1.699813 # Number of insts issued each cycle 277system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle 278system.cpu.iq.issued_per_cycle::0 24546585 18.61% 18.61% # Number of insts issued each cycle 279system.cpu.iq.issued_per_cycle::1 23206107 17.59% 36.20% # Number of insts issued each cycle 280system.cpu.iq.issued_per_cycle::2 25921610 19.65% 55.85% # Number of insts issued each cycle 281system.cpu.iq.issued_per_cycle::3 25807341 19.56% 75.41% # Number of insts issued each cycle 282system.cpu.iq.issued_per_cycle::4 18909357 14.33% 89.74% # Number of insts issued each cycle 283system.cpu.iq.issued_per_cycle::5 8337371 6.32% 96.06% # Number of insts issued each cycle 284system.cpu.iq.issued_per_cycle::6 4135132 3.13% 99.20% # Number of insts issued each cycle 285system.cpu.iq.issued_per_cycle::7 899614 0.68% 99.88% # Number of insts issued each cycle 286system.cpu.iq.issued_per_cycle::8 160977 0.12% 100.00% # Number of insts issued each cycle 287system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle 288system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle 289system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle 290system.cpu.iq.issued_per_cycle::total 131924094 # Number of insts issued each cycle 291system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available 292system.cpu.iq.fu_full::IntAlu 38482 1.96% 1.96% # attempts to use FU when none available 293system.cpu.iq.fu_full::IntMult 0 0.00% 1.96% # attempts to use FU when none available 294system.cpu.iq.fu_full::IntDiv 0 0.00% 1.96% # attempts to use FU when none available 295system.cpu.iq.fu_full::FloatAdd 0 0.00% 1.96% # attempts to use FU when none available 296system.cpu.iq.fu_full::FloatCmp 0 0.00% 1.96% # attempts to use FU when none available 297system.cpu.iq.fu_full::FloatCvt 0 0.00% 1.96% # attempts to use FU when none available 298system.cpu.iq.fu_full::FloatMult 0 0.00% 1.96% # attempts to use FU when none available 299system.cpu.iq.fu_full::FloatDiv 0 0.00% 1.96% # attempts to use FU when none available 300system.cpu.iq.fu_full::FloatSqrt 0 0.00% 1.96% # attempts to use FU when none available 301system.cpu.iq.fu_full::SimdAdd 0 0.00% 1.96% # attempts to use FU when none available 302system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 1.96% # attempts to use FU when none available 303system.cpu.iq.fu_full::SimdAlu 0 0.00% 1.96% # attempts to use FU when none available 304system.cpu.iq.fu_full::SimdCmp 0 0.00% 1.96% # attempts to use FU when none available 305system.cpu.iq.fu_full::SimdCvt 0 0.00% 1.96% # attempts to use FU when none available 306system.cpu.iq.fu_full::SimdMisc 0 0.00% 1.96% # attempts to use FU when none available 307system.cpu.iq.fu_full::SimdMult 0 0.00% 1.96% # attempts to use FU when none available 308system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 1.96% # attempts to use FU when none available 309system.cpu.iq.fu_full::SimdShift 0 0.00% 1.96% # attempts to use FU when none available 310system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 1.96% # attempts to use FU when none available 311system.cpu.iq.fu_full::SimdSqrt 0 0.00% 1.96% # attempts to use FU when none available 312system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 1.96% # attempts to use FU when none available 313system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 1.96% # attempts to use FU when none available 314system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 1.96% # attempts to use FU when none available 315system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 1.96% # attempts to use FU when none available 316system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 1.96% # attempts to use FU when none available 317system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 1.96% # attempts to use FU when none available 318system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 1.96% # attempts to use FU when none available 319system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 1.96% # attempts to use FU when none available 320system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 1.96% # attempts to use FU when none available 321system.cpu.iq.fu_full::MemRead 1831710 93.52% 95.49% # attempts to use FU when none available 322system.cpu.iq.fu_full::MemWrite 88409 4.51% 100.00% # attempts to use FU when none available 323system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available 324system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available 325system.cpu.iq.FU_type_0::No_OpClass 31296 0.01% 0.01% # Type of FU issued 326system.cpu.iq.FU_type_0::IntAlu 171161443 56.64% 56.65% # Type of FU issued 327system.cpu.iq.FU_type_0::IntMult 0 0.00% 56.65% # Type of FU issued 328system.cpu.iq.FU_type_0::IntDiv 0 0.00% 56.65% # Type of FU issued 329system.cpu.iq.FU_type_0::FloatAdd 35 0.00% 56.65% # Type of FU issued 330system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 56.65% # Type of FU issued 331system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 56.65% # Type of FU issued 332system.cpu.iq.FU_type_0::FloatMult 0 0.00% 56.65% # Type of FU issued 333system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 56.65% # Type of FU issued 334system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 56.65% # Type of FU issued 335system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 56.65% # Type of FU issued 336system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 56.65% # Type of FU issued 337system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 56.65% # Type of FU issued 338system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 56.65% # Type of FU issued 339system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 56.65% # Type of FU issued 340system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 56.65% # Type of FU issued 341system.cpu.iq.FU_type_0::SimdMult 0 0.00% 56.65% # Type of FU issued 342system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 56.65% # Type of FU issued 343system.cpu.iq.FU_type_0::SimdShift 0 0.00% 56.65% # Type of FU issued 344system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 56.65% # Type of FU issued 345system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 56.65% # Type of FU issued 346system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 56.65% # Type of FU issued 347system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 56.65% # Type of FU issued 348system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 56.65% # Type of FU issued 349system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 56.65% # Type of FU issued 350system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 56.65% # Type of FU issued 351system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 56.65% # Type of FU issued 352system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 56.65% # Type of FU issued 353system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 56.65% # Type of FU issued 354system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 56.65% # Type of FU issued 355system.cpu.iq.FU_type_0::MemRead 97760077 32.35% 89.00% # Type of FU issued 356system.cpu.iq.FU_type_0::MemWrite 33238688 11.00% 100.00% # Type of FU issued 357system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued 358system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued 359system.cpu.iq.FU_type_0::total 302191539 # Type of FU issued 360system.cpu.iq.rate 2.289322 # Inst issue rate 361system.cpu.iq.fu_busy_cnt 1958601 # FU busy when requested 362system.cpu.iq.fu_busy_rate 0.006481 # FU busy rate (busy events/executed inst) 363system.cpu.iq.int_inst_queue_reads 738380204 # Number of integer instruction queue reads 364system.cpu.iq.int_inst_queue_writes 352997189 # Number of integer instruction queue writes 365system.cpu.iq.int_inst_queue_wakeup_accesses 299552936 # Number of integer instruction queue wakeup accesses 366system.cpu.iq.fp_inst_queue_reads 676 # Number of floating instruction queue reads 367system.cpu.iq.fp_inst_queue_writes 1019 # Number of floating instruction queue writes 368system.cpu.iq.fp_inst_queue_wakeup_accesses 193 # Number of floating instruction queue wakeup accesses 369system.cpu.iq.int_alu_accesses 304118533 # Number of integer alu accesses 370system.cpu.iq.fp_alu_accesses 311 # Number of floating point alu accesses 371system.cpu.iew.lsq.thread0.forwLoads 53992044 # Number of loads that had data forwarded from stores 372system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address 373system.cpu.iew.lsq.thread0.squashedLoads 11788791 # Number of loads squashed 374system.cpu.iew.lsq.thread0.ignoredResponses 25892 # Number of memory responses ignored because the instruction is squashed 375system.cpu.iew.lsq.thread0.memOrderViolation 34061 # Number of memory ordering violations 376system.cpu.iew.lsq.thread0.squashedStores 3805363 # Number of stores squashed 377system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address 378system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding 379system.cpu.iew.lsq.thread0.rescheduledLoads 3223 # Number of loads that were rescheduled 380system.cpu.iew.lsq.thread0.cacheBlocked 8493 # Number of times an access to memory failed due to the cache being blocked 381system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle 382system.cpu.iew.iewSquashCycles 5177092 # Number of cycles IEW is squashing 383system.cpu.iew.iewBlockCycles 1727451 # Number of cycles IEW is blocking 384system.cpu.iew.iewUnblockCycles 159578 # Number of cycles IEW is unblocking 385system.cpu.iew.iewDispatchedInsts 315894811 # Number of instructions dispatched to IQ 386system.cpu.iew.iewDispSquashedInsts 195834 # Number of squashed instructions skipped by dispatch 387system.cpu.iew.iewDispLoadInsts 102568175 # Number of dispatched load instructions 388system.cpu.iew.iewDispStoreInsts 35245114 # Number of dispatched store instructions 389system.cpu.iew.iewDispNonSpecInsts 465 # Number of dispatched non-speculative instructions 390system.cpu.iew.iewIQFullEvents 3211 # Number of times the IQ has become full, causing a stall 391system.cpu.iew.iewLSQFullEvents 73329 # Number of times the LSQ has become full, causing a stall 392system.cpu.iew.memOrderViolationEvents 34061 # Number of memory order violations 393system.cpu.iew.predictedTakenIncorrect 522882 # Number of branches that were predicted taken incorrectly 394system.cpu.iew.predictedNotTakenIncorrect 446154 # Number of branches that were predicted not taken incorrectly 395system.cpu.iew.branchMispredicts 969036 # Number of branch mispredicts detected at execute 396system.cpu.iew.iewExecutedInsts 300573249 # Number of executed instructions 397system.cpu.iew.iewExecLoadInsts 97290254 # Number of load instructions executed 398system.cpu.iew.iewExecSquashedInsts 1618290 # Number of squashed instructions skipped in execute 399system.cpu.iew.exec_swp 0 # number of swp insts executed 400system.cpu.iew.exec_nop 0 # number of nop insts executed 401system.cpu.iew.exec_refs 130308372 # number of memory reference insts executed 402system.cpu.iew.exec_branches 30889144 # Number of branches executed 403system.cpu.iew.exec_stores 33018118 # Number of stores executed 404system.cpu.iew.exec_rate 2.277062 # Inst execution rate 405system.cpu.iew.wb_sent 299980860 # cumulative count of insts sent to commit 406system.cpu.iew.wb_count 299553129 # cumulative count of insts written-back 407system.cpu.iew.wb_producers 219502976 # num instructions producing a value 408system.cpu.iew.wb_consumers 298002309 # num instructions consuming a value 409system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ 410system.cpu.iew.wb_rate 2.269334 # insts written-back per cycle 411system.cpu.iew.wb_fanout 0.736581 # average fanout of values written-back 412system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ 413system.cpu.commit.commitSquashedInsts 37715212 # The number of squashed insts skipped by commit 414system.cpu.commit.commitNonSpecStalls 446 # The number of times commit has been forced to stall to communicate backwards 415system.cpu.commit.branchMispredicts 911415 # The number of times a branch was mispredicted 416system.cpu.commit.committed_per_cycle::samples 126747002 # Number of insts commited each cycle 417system.cpu.commit.committed_per_cycle::mean 2.194864 # Number of insts commited each cycle 418system.cpu.commit.committed_per_cycle::stdev 2.965405 # Number of insts commited each cycle 419system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle 420system.cpu.commit.committed_per_cycle::0 58171175 45.90% 45.90% # Number of insts commited each cycle 421system.cpu.commit.committed_per_cycle::1 19282988 15.21% 61.11% # Number of insts commited each cycle 422system.cpu.commit.committed_per_cycle::2 11825828 9.33% 70.44% # Number of insts commited each cycle 423system.cpu.commit.committed_per_cycle::3 9598483 7.57% 78.01% # Number of insts commited each cycle 424system.cpu.commit.committed_per_cycle::4 1735999 1.37% 79.38% # Number of insts commited each cycle 425system.cpu.commit.committed_per_cycle::5 2077835 1.64% 81.02% # Number of insts commited each cycle 426system.cpu.commit.committed_per_cycle::6 1295284 1.02% 82.04% # Number of insts commited each cycle 427system.cpu.commit.committed_per_cycle::7 717786 0.57% 82.61% # Number of insts commited each cycle 428system.cpu.commit.committed_per_cycle::8 22041624 17.39% 100.00% # Number of insts commited each cycle 429system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle 430system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle 431system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle 432system.cpu.commit.committed_per_cycle::total 126747002 # Number of insts commited each cycle 433system.cpu.commit.committedInsts 157988547 # Number of instructions committed 434system.cpu.commit.committedOps 278192462 # Number of ops (including micro ops) committed 435system.cpu.commit.swp_count 0 # Number of s/w prefetches committed 436system.cpu.commit.refs 122219135 # Number of memory references committed 437system.cpu.commit.loads 90779384 # Number of loads committed 438system.cpu.commit.membars 0 # Number of memory barriers committed 439system.cpu.commit.branches 29309705 # Number of branches committed 440system.cpu.commit.fp_insts 40 # Number of committed floating point instructions. 441system.cpu.commit.int_insts 278186170 # Number of committed integer instructions. 442system.cpu.commit.function_calls 0 # Number of function calls committed. 443system.cpu.commit.bw_lim_events 22041624 # number cycles where commit BW limit reached 444system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits 445system.cpu.rob.rob_reads 420613052 # The number of ROB reads 446system.cpu.rob.rob_writes 636997439 # The number of ROB writes 447system.cpu.timesIdled 13642 # Number of times that the entire CPU went into an idle state and unscheduled itself 448system.cpu.idleCycles 76348 # Total number of cycles that the CPU has spent unscheduled due to idling 449system.cpu.committedInsts 157988547 # Number of Instructions Simulated 450system.cpu.committedOps 278192462 # Number of Ops (including micro ops) Simulated 451system.cpu.committedInsts_total 157988547 # Number of Instructions Simulated 452system.cpu.cpi 0.835506 # CPI: Cycles Per Instruction 453system.cpu.cpi_total 0.835506 # CPI: Total CPI of All Threads 454system.cpu.ipc 1.196879 # IPC: Instructions Per Cycle 455system.cpu.ipc_total 1.196879 # IPC: Total IPC of All Threads 456system.cpu.int_regfile_reads 592880828 # number of integer regfile reads 457system.cpu.int_regfile_writes 300217894 # number of integer regfile writes 458system.cpu.fp_regfile_reads 180 # number of floating regfile reads 459system.cpu.fp_regfile_writes 79 # number of floating regfile writes 460system.cpu.misc_regfile_reads 192706911 # number of misc regfile reads 461system.cpu.icache.replacements 61 # number of replacements 462system.cpu.icache.tagsinuse 834.549611 # Cycle average of tags in use 463system.cpu.icache.total_refs 25947121 # Total number of references to valid blocks. 464system.cpu.icache.sampled_refs 1029 # Sample count of references to valid blocks. 465system.cpu.icache.avg_refs 25215.861030 # Average number of references to valid blocks. 466system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit. 467system.cpu.icache.occ_blocks::cpu.inst 834.549611 # Average occupied blocks per requestor 468system.cpu.icache.occ_percent::cpu.inst 0.407495 # Average percentage of cache occupancy 469system.cpu.icache.occ_percent::total 0.407495 # Average percentage of cache occupancy 470system.cpu.icache.ReadReq_hits::cpu.inst 25947121 # number of ReadReq hits 471system.cpu.icache.ReadReq_hits::total 25947121 # number of ReadReq hits 472system.cpu.icache.demand_hits::cpu.inst 25947121 # number of demand (read+write) hits 473system.cpu.icache.demand_hits::total 25947121 # number of demand (read+write) hits 474system.cpu.icache.overall_hits::cpu.inst 25947121 # number of overall hits 475system.cpu.icache.overall_hits::total 25947121 # number of overall hits 476system.cpu.icache.ReadReq_misses::cpu.inst 1338 # number of ReadReq misses 477system.cpu.icache.ReadReq_misses::total 1338 # number of ReadReq misses 478system.cpu.icache.demand_misses::cpu.inst 1338 # number of demand (read+write) misses 479system.cpu.icache.demand_misses::total 1338 # number of demand (read+write) misses 480system.cpu.icache.overall_misses::cpu.inst 1338 # number of overall misses 481system.cpu.icache.overall_misses::total 1338 # number of overall misses 482system.cpu.icache.ReadReq_miss_latency::cpu.inst 65589000 # number of ReadReq miss cycles 483system.cpu.icache.ReadReq_miss_latency::total 65589000 # number of ReadReq miss cycles 484system.cpu.icache.demand_miss_latency::cpu.inst 65589000 # number of demand (read+write) miss cycles 485system.cpu.icache.demand_miss_latency::total 65589000 # number of demand (read+write) miss cycles 486system.cpu.icache.overall_miss_latency::cpu.inst 65589000 # number of overall miss cycles 487system.cpu.icache.overall_miss_latency::total 65589000 # number of overall miss cycles 488system.cpu.icache.ReadReq_accesses::cpu.inst 25948459 # number of ReadReq accesses(hits+misses) 489system.cpu.icache.ReadReq_accesses::total 25948459 # number of ReadReq accesses(hits+misses) 490system.cpu.icache.demand_accesses::cpu.inst 25948459 # number of demand (read+write) accesses 491system.cpu.icache.demand_accesses::total 25948459 # number of demand (read+write) accesses 492system.cpu.icache.overall_accesses::cpu.inst 25948459 # number of overall (read+write) accesses 493system.cpu.icache.overall_accesses::total 25948459 # number of overall (read+write) accesses 494system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000052 # miss rate for ReadReq accesses 495system.cpu.icache.ReadReq_miss_rate::total 0.000052 # miss rate for ReadReq accesses 496system.cpu.icache.demand_miss_rate::cpu.inst 0.000052 # miss rate for demand accesses 497system.cpu.icache.demand_miss_rate::total 0.000052 # miss rate for demand accesses 498system.cpu.icache.overall_miss_rate::cpu.inst 0.000052 # miss rate for overall accesses 499system.cpu.icache.overall_miss_rate::total 0.000052 # miss rate for overall accesses 500system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 49020.179372 # average ReadReq miss latency 501system.cpu.icache.ReadReq_avg_miss_latency::total 49020.179372 # average ReadReq miss latency 502system.cpu.icache.demand_avg_miss_latency::cpu.inst 49020.179372 # average overall miss latency 503system.cpu.icache.demand_avg_miss_latency::total 49020.179372 # average overall miss latency 504system.cpu.icache.overall_avg_miss_latency::cpu.inst 49020.179372 # average overall miss latency 505system.cpu.icache.overall_avg_miss_latency::total 49020.179372 # average overall miss latency 506system.cpu.icache.blocked_cycles::no_mshrs 78 # number of cycles access was blocked 507system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked 508system.cpu.icache.blocked::no_mshrs 4 # number of cycles access was blocked 509system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked 510system.cpu.icache.avg_blocked_cycles::no_mshrs 19.500000 # average number of cycles each access was blocked 511system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked 512system.cpu.icache.fast_writes 0 # number of fast writes performed 513system.cpu.icache.cache_copies 0 # number of cache copies performed 514system.cpu.icache.ReadReq_mshr_hits::cpu.inst 308 # number of ReadReq MSHR hits 515system.cpu.icache.ReadReq_mshr_hits::total 308 # number of ReadReq MSHR hits 516system.cpu.icache.demand_mshr_hits::cpu.inst 308 # number of demand (read+write) MSHR hits 517system.cpu.icache.demand_mshr_hits::total 308 # number of demand (read+write) MSHR hits 518system.cpu.icache.overall_mshr_hits::cpu.inst 308 # number of overall MSHR hits 519system.cpu.icache.overall_mshr_hits::total 308 # number of overall MSHR hits 520system.cpu.icache.ReadReq_mshr_misses::cpu.inst 1030 # number of ReadReq MSHR misses 521system.cpu.icache.ReadReq_mshr_misses::total 1030 # number of ReadReq MSHR misses 522system.cpu.icache.demand_mshr_misses::cpu.inst 1030 # number of demand (read+write) MSHR misses 523system.cpu.icache.demand_mshr_misses::total 1030 # number of demand (read+write) MSHR misses 524system.cpu.icache.overall_mshr_misses::cpu.inst 1030 # number of overall MSHR misses 525system.cpu.icache.overall_mshr_misses::total 1030 # number of overall MSHR misses 526system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 51699000 # number of ReadReq MSHR miss cycles 527system.cpu.icache.ReadReq_mshr_miss_latency::total 51699000 # number of ReadReq MSHR miss cycles 528system.cpu.icache.demand_mshr_miss_latency::cpu.inst 51699000 # number of demand (read+write) MSHR miss cycles 529system.cpu.icache.demand_mshr_miss_latency::total 51699000 # number of demand (read+write) MSHR miss cycles 530system.cpu.icache.overall_mshr_miss_latency::cpu.inst 51699000 # number of overall MSHR miss cycles 531system.cpu.icache.overall_mshr_miss_latency::total 51699000 # number of overall MSHR miss cycles 532system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000040 # mshr miss rate for ReadReq accesses 533system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000040 # mshr miss rate for ReadReq accesses 534system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000040 # mshr miss rate for demand accesses 535system.cpu.icache.demand_mshr_miss_rate::total 0.000040 # mshr miss rate for demand accesses 536system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000040 # mshr miss rate for overall accesses 537system.cpu.icache.overall_mshr_miss_rate::total 0.000040 # mshr miss rate for overall accesses 538system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 50193.203883 # average ReadReq mshr miss latency 539system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 50193.203883 # average ReadReq mshr miss latency 540system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 50193.203883 # average overall mshr miss latency 541system.cpu.icache.demand_avg_mshr_miss_latency::total 50193.203883 # average overall mshr miss latency 542system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 50193.203883 # average overall mshr miss latency 543system.cpu.icache.overall_avg_mshr_miss_latency::total 50193.203883 # average overall mshr miss latency 544system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate 545system.cpu.l2cache.replacements 454 # number of replacements 546system.cpu.l2cache.tagsinuse 20802.546521 # Cycle average of tags in use 547system.cpu.l2cache.total_refs 4028808 # Total number of references to valid blocks. 548system.cpu.l2cache.sampled_refs 30388 # Sample count of references to valid blocks. 549system.cpu.l2cache.avg_refs 132.578913 # Average number of references to valid blocks. 550system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit. 551system.cpu.l2cache.occ_blocks::writebacks 19868.628609 # Average occupied blocks per requestor 552system.cpu.l2cache.occ_blocks::cpu.inst 689.608154 # Average occupied blocks per requestor 553system.cpu.l2cache.occ_blocks::cpu.data 244.309758 # Average occupied blocks per requestor 554system.cpu.l2cache.occ_percent::writebacks 0.606342 # Average percentage of cache occupancy 555system.cpu.l2cache.occ_percent::cpu.inst 0.021045 # Average percentage of cache occupancy 556system.cpu.l2cache.occ_percent::cpu.data 0.007456 # Average percentage of cache occupancy 557system.cpu.l2cache.occ_percent::total 0.634843 # Average percentage of cache occupancy 558system.cpu.l2cache.ReadReq_hits::cpu.inst 16 # number of ReadReq hits 559system.cpu.l2cache.ReadReq_hits::cpu.data 1993542 # number of ReadReq hits 560system.cpu.l2cache.ReadReq_hits::total 1993558 # number of ReadReq hits 561system.cpu.l2cache.Writeback_hits::writebacks 2066445 # number of Writeback hits 562system.cpu.l2cache.Writeback_hits::total 2066445 # number of Writeback hits 563system.cpu.l2cache.ReadExReq_hits::cpu.data 53246 # number of ReadExReq hits 564system.cpu.l2cache.ReadExReq_hits::total 53246 # number of ReadExReq hits 565system.cpu.l2cache.demand_hits::cpu.inst 16 # number of demand (read+write) hits 566system.cpu.l2cache.demand_hits::cpu.data 2046788 # number of demand (read+write) hits 567system.cpu.l2cache.demand_hits::total 2046804 # number of demand (read+write) hits 568system.cpu.l2cache.overall_hits::cpu.inst 16 # number of overall hits 569system.cpu.l2cache.overall_hits::cpu.data 2046788 # number of overall hits 570system.cpu.l2cache.overall_hits::total 2046804 # number of overall hits 571system.cpu.l2cache.ReadReq_misses::cpu.inst 1013 # number of ReadReq misses 572system.cpu.l2cache.ReadReq_misses::cpu.data 400 # number of ReadReq misses 573system.cpu.l2cache.ReadReq_misses::total 1413 # number of ReadReq misses 574system.cpu.l2cache.UpgradeReq_misses::cpu.data 1 # number of UpgradeReq misses 575system.cpu.l2cache.UpgradeReq_misses::total 1 # number of UpgradeReq misses 576system.cpu.l2cache.ReadExReq_misses::cpu.data 28998 # number of ReadExReq misses 577system.cpu.l2cache.ReadExReq_misses::total 28998 # number of ReadExReq misses 578system.cpu.l2cache.demand_misses::cpu.inst 1013 # number of demand (read+write) misses 579system.cpu.l2cache.demand_misses::cpu.data 29398 # number of demand (read+write) misses 580system.cpu.l2cache.demand_misses::total 30411 # number of demand (read+write) misses 581system.cpu.l2cache.overall_misses::cpu.inst 1013 # number of overall misses 582system.cpu.l2cache.overall_misses::cpu.data 29398 # number of overall misses 583system.cpu.l2cache.overall_misses::total 30411 # number of overall misses 584system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 50503000 # number of ReadReq miss cycles 585system.cpu.l2cache.ReadReq_miss_latency::cpu.data 19675000 # number of ReadReq miss cycles 586system.cpu.l2cache.ReadReq_miss_latency::total 70178000 # number of ReadReq miss cycles 587system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 1198959000 # number of ReadExReq miss cycles 588system.cpu.l2cache.ReadExReq_miss_latency::total 1198959000 # number of ReadExReq miss cycles 589system.cpu.l2cache.demand_miss_latency::cpu.inst 50503000 # number of demand (read+write) miss cycles 590system.cpu.l2cache.demand_miss_latency::cpu.data 1218634000 # number of demand (read+write) miss cycles 591system.cpu.l2cache.demand_miss_latency::total 1269137000 # number of demand (read+write) miss cycles 592system.cpu.l2cache.overall_miss_latency::cpu.inst 50503000 # number of overall miss cycles 593system.cpu.l2cache.overall_miss_latency::cpu.data 1218634000 # number of overall miss cycles 594system.cpu.l2cache.overall_miss_latency::total 1269137000 # number of overall miss cycles 595system.cpu.l2cache.ReadReq_accesses::cpu.inst 1029 # number of ReadReq accesses(hits+misses) 596system.cpu.l2cache.ReadReq_accesses::cpu.data 1993942 # number of ReadReq accesses(hits+misses) 597system.cpu.l2cache.ReadReq_accesses::total 1994971 # number of ReadReq accesses(hits+misses) 598system.cpu.l2cache.Writeback_accesses::writebacks 2066445 # number of Writeback accesses(hits+misses) 599system.cpu.l2cache.Writeback_accesses::total 2066445 # number of Writeback accesses(hits+misses) 600system.cpu.l2cache.UpgradeReq_accesses::cpu.data 1 # number of UpgradeReq accesses(hits+misses) 601system.cpu.l2cache.UpgradeReq_accesses::total 1 # number of UpgradeReq accesses(hits+misses) 602system.cpu.l2cache.ReadExReq_accesses::cpu.data 82244 # number of ReadExReq accesses(hits+misses) 603system.cpu.l2cache.ReadExReq_accesses::total 82244 # number of ReadExReq accesses(hits+misses) 604system.cpu.l2cache.demand_accesses::cpu.inst 1029 # number of demand (read+write) accesses 605system.cpu.l2cache.demand_accesses::cpu.data 2076186 # number of demand (read+write) accesses 606system.cpu.l2cache.demand_accesses::total 2077215 # number of demand (read+write) accesses 607system.cpu.l2cache.overall_accesses::cpu.inst 1029 # number of overall (read+write) accesses 608system.cpu.l2cache.overall_accesses::cpu.data 2076186 # number of overall (read+write) accesses 609system.cpu.l2cache.overall_accesses::total 2077215 # number of overall (read+write) accesses 610system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.984451 # miss rate for ReadReq accesses 611system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.000201 # miss rate for ReadReq accesses 612system.cpu.l2cache.ReadReq_miss_rate::total 0.000708 # miss rate for ReadReq accesses 613system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data 1 # miss rate for UpgradeReq accesses 614system.cpu.l2cache.UpgradeReq_miss_rate::total 1 # miss rate for UpgradeReq accesses 615system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.352585 # miss rate for ReadExReq accesses 616system.cpu.l2cache.ReadExReq_miss_rate::total 0.352585 # miss rate for ReadExReq accesses 617system.cpu.l2cache.demand_miss_rate::cpu.inst 0.984451 # miss rate for demand accesses 618system.cpu.l2cache.demand_miss_rate::cpu.data 0.014160 # miss rate for demand accesses 619system.cpu.l2cache.demand_miss_rate::total 0.014640 # miss rate for demand accesses 620system.cpu.l2cache.overall_miss_rate::cpu.inst 0.984451 # miss rate for overall accesses 621system.cpu.l2cache.overall_miss_rate::cpu.data 0.014160 # miss rate for overall accesses 622system.cpu.l2cache.overall_miss_rate::total 0.014640 # miss rate for overall accesses 623system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 49854.886476 # average ReadReq miss latency 624system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 49187.500000 # average ReadReq miss latency 625system.cpu.l2cache.ReadReq_avg_miss_latency::total 49665.958953 # average ReadReq miss latency 626system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 41346.265260 # average ReadExReq miss latency 627system.cpu.l2cache.ReadExReq_avg_miss_latency::total 41346.265260 # average ReadExReq miss latency 628system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 49854.886476 # average overall miss latency 629system.cpu.l2cache.demand_avg_miss_latency::cpu.data 41452.955983 # average overall miss latency 630system.cpu.l2cache.demand_avg_miss_latency::total 41732.826938 # average overall miss latency 631system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 49854.886476 # average overall miss latency 632system.cpu.l2cache.overall_avg_miss_latency::cpu.data 41452.955983 # average overall miss latency 633system.cpu.l2cache.overall_avg_miss_latency::total 41732.826938 # average overall miss latency 634system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked 635system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked 636system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked 637system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked 638system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked 639system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked 640system.cpu.l2cache.fast_writes 0 # number of fast writes performed 641system.cpu.l2cache.cache_copies 0 # number of cache copies performed 642system.cpu.l2cache.writebacks::writebacks 146 # number of writebacks 643system.cpu.l2cache.writebacks::total 146 # number of writebacks 644system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 1013 # number of ReadReq MSHR misses 645system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 400 # number of ReadReq MSHR misses 646system.cpu.l2cache.ReadReq_mshr_misses::total 1413 # number of ReadReq MSHR misses 647system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data 1 # number of UpgradeReq MSHR misses 648system.cpu.l2cache.UpgradeReq_mshr_misses::total 1 # number of UpgradeReq MSHR misses 649system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 28998 # number of ReadExReq MSHR misses 650system.cpu.l2cache.ReadExReq_mshr_misses::total 28998 # number of ReadExReq MSHR misses 651system.cpu.l2cache.demand_mshr_misses::cpu.inst 1013 # number of demand (read+write) MSHR misses 652system.cpu.l2cache.demand_mshr_misses::cpu.data 29398 # number of demand (read+write) MSHR misses 653system.cpu.l2cache.demand_mshr_misses::total 30411 # number of demand (read+write) MSHR misses 654system.cpu.l2cache.overall_mshr_misses::cpu.inst 1013 # number of overall MSHR misses 655system.cpu.l2cache.overall_mshr_misses::cpu.data 29398 # number of overall MSHR misses 656system.cpu.l2cache.overall_mshr_misses::total 30411 # number of overall MSHR misses 657system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 37745579 # number of ReadReq MSHR miss cycles 658system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 14639611 # number of ReadReq MSHR miss cycles 659system.cpu.l2cache.ReadReq_mshr_miss_latency::total 52385190 # number of ReadReq MSHR miss cycles 660system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data 10001 # number of UpgradeReq MSHR miss cycles 661system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total 10001 # number of UpgradeReq MSHR miss cycles 662system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 824070390 # number of ReadExReq MSHR miss cycles 663system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 824070390 # number of ReadExReq MSHR miss cycles 664system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 37745579 # number of demand (read+write) MSHR miss cycles 665system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 838710001 # number of demand (read+write) MSHR miss cycles 666system.cpu.l2cache.demand_mshr_miss_latency::total 876455580 # number of demand (read+write) MSHR miss cycles 667system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 37745579 # number of overall MSHR miss cycles 668system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 838710001 # number of overall MSHR miss cycles 669system.cpu.l2cache.overall_mshr_miss_latency::total 876455580 # number of overall MSHR miss cycles 670system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.984451 # mshr miss rate for ReadReq accesses 671system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.000201 # mshr miss rate for ReadReq accesses 672system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.000708 # mshr miss rate for ReadReq accesses 673system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data 1 # mshr miss rate for UpgradeReq accesses 674system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total 1 # mshr miss rate for UpgradeReq accesses 675system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.352585 # mshr miss rate for ReadExReq accesses 676system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.352585 # mshr miss rate for ReadExReq accesses 677system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.984451 # mshr miss rate for demand accesses 678system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.014160 # mshr miss rate for demand accesses 679system.cpu.l2cache.demand_mshr_miss_rate::total 0.014640 # mshr miss rate for demand accesses 680system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.984451 # mshr miss rate for overall accesses 681system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.014160 # mshr miss rate for overall accesses 682system.cpu.l2cache.overall_mshr_miss_rate::total 0.014640 # mshr miss rate for overall accesses 683system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 37261.183613 # average ReadReq mshr miss latency 684system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 36599.027500 # average ReadReq mshr miss latency 685system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 37073.736730 # average ReadReq mshr miss latency 686system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 10001 # average UpgradeReq mshr miss latency 687system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total 10001 # average UpgradeReq mshr miss latency 688system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 28418.180219 # average ReadExReq mshr miss latency 689system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 28418.180219 # average ReadExReq mshr miss latency 690system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 37261.183613 # average overall mshr miss latency 691system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 28529.491836 # average overall mshr miss latency 692system.cpu.l2cache.demand_avg_mshr_miss_latency::total 28820.347243 # average overall mshr miss latency 693system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 37261.183613 # average overall mshr miss latency 694system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 28529.491836 # average overall mshr miss latency 695system.cpu.l2cache.overall_avg_mshr_miss_latency::total 28820.347243 # average overall mshr miss latency 696system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate 697system.cpu.dcache.replacements 2072087 # number of replacements 698system.cpu.dcache.tagsinuse 4072.565599 # Cycle average of tags in use 699system.cpu.dcache.total_refs 71969114 # Total number of references to valid blocks. 700system.cpu.dcache.sampled_refs 2076183 # Sample count of references to valid blocks. 701system.cpu.dcache.avg_refs 34.664148 # Average number of references to valid blocks. 702system.cpu.dcache.warmup_cycle 21167717000 # Cycle when the warmup percentage was hit. 703system.cpu.dcache.occ_blocks::cpu.data 4072.565599 # Average occupied blocks per requestor 704system.cpu.dcache.occ_percent::cpu.data 0.994279 # Average percentage of cache occupancy 705system.cpu.dcache.occ_percent::total 0.994279 # Average percentage of cache occupancy 706system.cpu.dcache.ReadReq_hits::cpu.data 40627633 # number of ReadReq hits 707system.cpu.dcache.ReadReq_hits::total 40627633 # number of ReadReq hits 708system.cpu.dcache.WriteReq_hits::cpu.data 31341474 # number of WriteReq hits 709system.cpu.dcache.WriteReq_hits::total 31341474 # number of WriteReq hits 710system.cpu.dcache.demand_hits::cpu.data 71969107 # number of demand (read+write) hits 711system.cpu.dcache.demand_hits::total 71969107 # number of demand (read+write) hits 712system.cpu.dcache.overall_hits::cpu.data 71969107 # number of overall hits 713system.cpu.dcache.overall_hits::total 71969107 # number of overall hits 714system.cpu.dcache.ReadReq_misses::cpu.data 2625254 # number of ReadReq misses 715system.cpu.dcache.ReadReq_misses::total 2625254 # number of ReadReq misses 716system.cpu.dcache.WriteReq_misses::cpu.data 98277 # number of WriteReq misses 717system.cpu.dcache.WriteReq_misses::total 98277 # number of WriteReq misses 718system.cpu.dcache.demand_misses::cpu.data 2723531 # number of demand (read+write) misses 719system.cpu.dcache.demand_misses::total 2723531 # number of demand (read+write) misses 720system.cpu.dcache.overall_misses::cpu.data 2723531 # number of overall misses 721system.cpu.dcache.overall_misses::total 2723531 # number of overall misses 722system.cpu.dcache.ReadReq_miss_latency::cpu.data 31319760000 # number of ReadReq miss cycles 723system.cpu.dcache.ReadReq_miss_latency::total 31319760000 # number of ReadReq miss cycles 724system.cpu.dcache.WriteReq_miss_latency::cpu.data 2088062998 # number of WriteReq miss cycles 725system.cpu.dcache.WriteReq_miss_latency::total 2088062998 # number of WriteReq miss cycles 726system.cpu.dcache.demand_miss_latency::cpu.data 33407822998 # number of demand (read+write) miss cycles 727system.cpu.dcache.demand_miss_latency::total 33407822998 # number of demand (read+write) miss cycles 728system.cpu.dcache.overall_miss_latency::cpu.data 33407822998 # number of overall miss cycles 729system.cpu.dcache.overall_miss_latency::total 33407822998 # number of overall miss cycles 730system.cpu.dcache.ReadReq_accesses::cpu.data 43252887 # number of ReadReq accesses(hits+misses) 731system.cpu.dcache.ReadReq_accesses::total 43252887 # number of ReadReq accesses(hits+misses) 732system.cpu.dcache.WriteReq_accesses::cpu.data 31439751 # number of WriteReq accesses(hits+misses) 733system.cpu.dcache.WriteReq_accesses::total 31439751 # number of WriteReq accesses(hits+misses) 734system.cpu.dcache.demand_accesses::cpu.data 74692638 # number of demand (read+write) accesses 735system.cpu.dcache.demand_accesses::total 74692638 # number of demand (read+write) accesses 736system.cpu.dcache.overall_accesses::cpu.data 74692638 # number of overall (read+write) accesses 737system.cpu.dcache.overall_accesses::total 74692638 # number of overall (read+write) accesses 738system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.060695 # miss rate for ReadReq accesses 739system.cpu.dcache.ReadReq_miss_rate::total 0.060695 # miss rate for ReadReq accesses 740system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.003126 # miss rate for WriteReq accesses 741system.cpu.dcache.WriteReq_miss_rate::total 0.003126 # miss rate for WriteReq accesses 742system.cpu.dcache.demand_miss_rate::cpu.data 0.036463 # miss rate for demand accesses 743system.cpu.dcache.demand_miss_rate::total 0.036463 # miss rate for demand accesses 744system.cpu.dcache.overall_miss_rate::cpu.data 0.036463 # miss rate for overall accesses 745system.cpu.dcache.overall_miss_rate::total 0.036463 # miss rate for overall accesses 746system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 11930.182756 # average ReadReq miss latency 747system.cpu.dcache.ReadReq_avg_miss_latency::total 11930.182756 # average ReadReq miss latency 748system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 21246.710807 # average WriteReq miss latency 749system.cpu.dcache.WriteReq_avg_miss_latency::total 21246.710807 # average WriteReq miss latency 750system.cpu.dcache.demand_avg_miss_latency::cpu.data 12266.364142 # average overall miss latency 751system.cpu.dcache.demand_avg_miss_latency::total 12266.364142 # average overall miss latency 752system.cpu.dcache.overall_avg_miss_latency::cpu.data 12266.364142 # average overall miss latency 753system.cpu.dcache.overall_avg_miss_latency::total 12266.364142 # average overall miss latency 754system.cpu.dcache.blocked_cycles::no_mshrs 32155 # number of cycles access was blocked 755system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked 756system.cpu.dcache.blocked::no_mshrs 9466 # number of cycles access was blocked 757system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked 758system.cpu.dcache.avg_blocked_cycles::no_mshrs 3.396894 # average number of cycles each access was blocked 759system.cpu.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked 760system.cpu.dcache.fast_writes 0 # number of fast writes performed 761system.cpu.dcache.cache_copies 0 # number of cache copies performed 762system.cpu.dcache.writebacks::writebacks 2066445 # number of writebacks 763system.cpu.dcache.writebacks::total 2066445 # number of writebacks 764system.cpu.dcache.ReadReq_mshr_hits::cpu.data 631206 # number of ReadReq MSHR hits 765system.cpu.dcache.ReadReq_mshr_hits::total 631206 # number of ReadReq MSHR hits 766system.cpu.dcache.WriteReq_mshr_hits::cpu.data 16138 # number of WriteReq MSHR hits 767system.cpu.dcache.WriteReq_mshr_hits::total 16138 # number of WriteReq MSHR hits 768system.cpu.dcache.demand_mshr_hits::cpu.data 647344 # number of demand (read+write) MSHR hits 769system.cpu.dcache.demand_mshr_hits::total 647344 # number of demand (read+write) MSHR hits 770system.cpu.dcache.overall_mshr_hits::cpu.data 647344 # number of overall MSHR hits 771system.cpu.dcache.overall_mshr_hits::total 647344 # number of overall MSHR hits 772system.cpu.dcache.ReadReq_mshr_misses::cpu.data 1994048 # number of ReadReq MSHR misses 773system.cpu.dcache.ReadReq_mshr_misses::total 1994048 # number of ReadReq MSHR misses 774system.cpu.dcache.WriteReq_mshr_misses::cpu.data 82139 # number of WriteReq MSHR misses 775system.cpu.dcache.WriteReq_mshr_misses::total 82139 # number of WriteReq MSHR misses 776system.cpu.dcache.demand_mshr_misses::cpu.data 2076187 # number of demand (read+write) MSHR misses 777system.cpu.dcache.demand_mshr_misses::total 2076187 # number of demand (read+write) MSHR misses 778system.cpu.dcache.overall_mshr_misses::cpu.data 2076187 # number of overall MSHR misses 779system.cpu.dcache.overall_mshr_misses::total 2076187 # number of overall MSHR misses 780system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 21982292500 # number of ReadReq MSHR miss cycles 781system.cpu.dcache.ReadReq_mshr_miss_latency::total 21982292500 # number of ReadReq MSHR miss cycles 782system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 1812892498 # number of WriteReq MSHR miss cycles 783system.cpu.dcache.WriteReq_mshr_miss_latency::total 1812892498 # number of WriteReq MSHR miss cycles 784system.cpu.dcache.demand_mshr_miss_latency::cpu.data 23795184998 # number of demand (read+write) MSHR miss cycles 785system.cpu.dcache.demand_mshr_miss_latency::total 23795184998 # number of demand (read+write) MSHR miss cycles 786system.cpu.dcache.overall_mshr_miss_latency::cpu.data 23795184998 # number of overall MSHR miss cycles 787system.cpu.dcache.overall_mshr_miss_latency::total 23795184998 # number of overall MSHR miss cycles 788system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.046102 # mshr miss rate for ReadReq accesses 789system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.046102 # mshr miss rate for ReadReq accesses 790system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.002613 # mshr miss rate for WriteReq accesses 791system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.002613 # mshr miss rate for WriteReq accesses 792system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.027796 # mshr miss rate for demand accesses 793system.cpu.dcache.demand_mshr_miss_rate::total 0.027796 # mshr miss rate for demand accesses 794system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.027796 # mshr miss rate for overall accesses 795system.cpu.dcache.overall_mshr_miss_rate::total 0.027796 # mshr miss rate for overall accesses 796system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 11023.953536 # average ReadReq mshr miss latency 797system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 11023.953536 # average ReadReq mshr miss latency 798system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 22071.032007 # average WriteReq mshr miss latency 799system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 22071.032007 # average WriteReq mshr miss latency 800system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 11461.002789 # average overall mshr miss latency 801system.cpu.dcache.demand_avg_mshr_miss_latency::total 11461.002789 # average overall mshr miss latency 802system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 11461.002789 # average overall mshr miss latency 803system.cpu.dcache.overall_avg_mshr_miss_latency::total 11461.002789 # average overall mshr miss latency 804system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate 805 806---------- End Simulation Statistics ---------- 807