stats.txt revision 10892:bd37e25fb3b7
1
2---------- Begin Simulation Statistics ----------
3sim_seconds                                  0.062104                       # Number of seconds simulated
4sim_ticks                                 62103992500                       # Number of ticks simulated
5final_tick                                62103992500                       # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
6sim_freq                                 1000000000000                       # Frequency of simulated ticks
7host_inst_rate                                 108853                       # Simulator instruction rate (inst/s)
8host_op_rate                                   191673                       # Simulator op (including micro ops) rate (op/s)
9host_tick_rate                               42789284                       # Simulator tick rate (ticks/s)
10host_mem_usage                                 455804                       # Number of bytes of host memory used
11host_seconds                                  1451.39                       # Real time elapsed on the host
12sim_insts                                   157988547                       # Number of instructions simulated
13sim_ops                                     278192464                       # Number of ops (including micro ops) simulated
14system.voltage_domain.voltage                       1                       # Voltage in Volts
15system.clk_domain.clock                          1000                       # Clock period in ticks
16system.physmem.bytes_read::cpu.inst             64832                       # Number of bytes read from this memory
17system.physmem.bytes_read::cpu.data           1883648                       # Number of bytes read from this memory
18system.physmem.bytes_read::total              1948480                       # Number of bytes read from this memory
19system.physmem.bytes_inst_read::cpu.inst        64832                       # Number of instructions bytes read from this memory
20system.physmem.bytes_inst_read::total           64832                       # Number of instructions bytes read from this memory
21system.physmem.bytes_written::writebacks        11776                       # Number of bytes written to this memory
22system.physmem.bytes_written::total             11776                       # Number of bytes written to this memory
23system.physmem.num_reads::cpu.inst               1013                       # Number of read requests responded to by this memory
24system.physmem.num_reads::cpu.data              29432                       # Number of read requests responded to by this memory
25system.physmem.num_reads::total                 30445                       # Number of read requests responded to by this memory
26system.physmem.num_writes::writebacks             184                       # Number of write requests responded to by this memory
27system.physmem.num_writes::total                  184                       # Number of write requests responded to by this memory
28system.physmem.bw_read::cpu.inst              1043926                       # Total read bandwidth from this memory (bytes/s)
29system.physmem.bw_read::cpu.data             30330546                       # Total read bandwidth from this memory (bytes/s)
30system.physmem.bw_read::total                31374472                       # Total read bandwidth from this memory (bytes/s)
31system.physmem.bw_inst_read::cpu.inst         1043926                       # Instruction read bandwidth from this memory (bytes/s)
32system.physmem.bw_inst_read::total            1043926                       # Instruction read bandwidth from this memory (bytes/s)
33system.physmem.bw_write::writebacks            189617                       # Write bandwidth from this memory (bytes/s)
34system.physmem.bw_write::total                 189617                       # Write bandwidth from this memory (bytes/s)
35system.physmem.bw_total::writebacks            189617                       # Total bandwidth to/from this memory (bytes/s)
36system.physmem.bw_total::cpu.inst             1043926                       # Total bandwidth to/from this memory (bytes/s)
37system.physmem.bw_total::cpu.data            30330546                       # Total bandwidth to/from this memory (bytes/s)
38system.physmem.bw_total::total               31564090                       # Total bandwidth to/from this memory (bytes/s)
39system.physmem.readReqs                         30446                       # Number of read requests accepted
40system.physmem.writeReqs                          184                       # Number of write requests accepted
41system.physmem.readBursts                       30446                       # Number of DRAM read bursts, including those serviced by the write queue
42system.physmem.writeBursts                        184                       # Number of DRAM write bursts, including those merged in the write queue
43system.physmem.bytesReadDRAM                  1943488                       # Total number of bytes read from DRAM
44system.physmem.bytesReadWrQ                      5056                       # Total number of bytes read from write queue
45system.physmem.bytesWritten                     10368                       # Total number of bytes written to DRAM
46system.physmem.bytesReadSys                   1948544                       # Total read bytes from the system interface side
47system.physmem.bytesWrittenSys                  11776                       # Total written bytes from the system interface side
48system.physmem.servicedByWrQ                       79                       # Number of DRAM read bursts serviced by the write queue
49system.physmem.mergedWrBursts                       0                       # Number of DRAM write bursts merged with an existing one
50system.physmem.neitherReadNorWriteReqs              0                       # Number of requests that are neither read nor write
51system.physmem.perBankRdBursts::0                1927                       # Per bank write bursts
52system.physmem.perBankRdBursts::1                2069                       # Per bank write bursts
53system.physmem.perBankRdBursts::2                2026                       # Per bank write bursts
54system.physmem.perBankRdBursts::3                1929                       # Per bank write bursts
55system.physmem.perBankRdBursts::4                2026                       # Per bank write bursts
56system.physmem.perBankRdBursts::5                1901                       # Per bank write bursts
57system.physmem.perBankRdBursts::6                1959                       # Per bank write bursts
58system.physmem.perBankRdBursts::7                1865                       # Per bank write bursts
59system.physmem.perBankRdBursts::8                1938                       # Per bank write bursts
60system.physmem.perBankRdBursts::9                1937                       # Per bank write bursts
61system.physmem.perBankRdBursts::10               1805                       # Per bank write bursts
62system.physmem.perBankRdBursts::11               1796                       # Per bank write bursts
63system.physmem.perBankRdBursts::12               1792                       # Per bank write bursts
64system.physmem.perBankRdBursts::13               1800                       # Per bank write bursts
65system.physmem.perBankRdBursts::14               1819                       # Per bank write bursts
66system.physmem.perBankRdBursts::15               1778                       # Per bank write bursts
67system.physmem.perBankWrBursts::0                  25                       # Per bank write bursts
68system.physmem.perBankWrBursts::1                  94                       # Per bank write bursts
69system.physmem.perBankWrBursts::2                   8                       # Per bank write bursts
70system.physmem.perBankWrBursts::3                   7                       # Per bank write bursts
71system.physmem.perBankWrBursts::4                   7                       # Per bank write bursts
72system.physmem.perBankWrBursts::5                   0                       # Per bank write bursts
73system.physmem.perBankWrBursts::6                  13                       # Per bank write bursts
74system.physmem.perBankWrBursts::7                   0                       # Per bank write bursts
75system.physmem.perBankWrBursts::8                   0                       # Per bank write bursts
76system.physmem.perBankWrBursts::9                   5                       # Per bank write bursts
77system.physmem.perBankWrBursts::10                  3                       # Per bank write bursts
78system.physmem.perBankWrBursts::11                  0                       # Per bank write bursts
79system.physmem.perBankWrBursts::12                  0                       # Per bank write bursts
80system.physmem.perBankWrBursts::13                  0                       # Per bank write bursts
81system.physmem.perBankWrBursts::14                  0                       # Per bank write bursts
82system.physmem.perBankWrBursts::15                  0                       # Per bank write bursts
83system.physmem.numRdRetry                           0                       # Number of times read queue was full causing retry
84system.physmem.numWrRetry                           0                       # Number of times write queue was full causing retry
85system.physmem.totGap                     62103972000                       # Total gap between requests
86system.physmem.readPktSize::0                       0                       # Read request sizes (log2)
87system.physmem.readPktSize::1                       0                       # Read request sizes (log2)
88system.physmem.readPktSize::2                       0                       # Read request sizes (log2)
89system.physmem.readPktSize::3                       0                       # Read request sizes (log2)
90system.physmem.readPktSize::4                       0                       # Read request sizes (log2)
91system.physmem.readPktSize::5                       0                       # Read request sizes (log2)
92system.physmem.readPktSize::6                   30446                       # Read request sizes (log2)
93system.physmem.writePktSize::0                      0                       # Write request sizes (log2)
94system.physmem.writePktSize::1                      0                       # Write request sizes (log2)
95system.physmem.writePktSize::2                      0                       # Write request sizes (log2)
96system.physmem.writePktSize::3                      0                       # Write request sizes (log2)
97system.physmem.writePktSize::4                      0                       # Write request sizes (log2)
98system.physmem.writePktSize::5                      0                       # Write request sizes (log2)
99system.physmem.writePktSize::6                    184                       # Write request sizes (log2)
100system.physmem.rdQLenPdf::0                     29885                       # What read queue length does an incoming req see
101system.physmem.rdQLenPdf::1                       384                       # What read queue length does an incoming req see
102system.physmem.rdQLenPdf::2                        75                       # What read queue length does an incoming req see
103system.physmem.rdQLenPdf::3                        21                       # What read queue length does an incoming req see
104system.physmem.rdQLenPdf::4                         1                       # What read queue length does an incoming req see
105system.physmem.rdQLenPdf::5                         1                       # What read queue length does an incoming req see
106system.physmem.rdQLenPdf::6                         0                       # What read queue length does an incoming req see
107system.physmem.rdQLenPdf::7                         0                       # What read queue length does an incoming req see
108system.physmem.rdQLenPdf::8                         0                       # What read queue length does an incoming req see
109system.physmem.rdQLenPdf::9                         0                       # What read queue length does an incoming req see
110system.physmem.rdQLenPdf::10                        0                       # What read queue length does an incoming req see
111system.physmem.rdQLenPdf::11                        0                       # What read queue length does an incoming req see
112system.physmem.rdQLenPdf::12                        0                       # What read queue length does an incoming req see
113system.physmem.rdQLenPdf::13                        0                       # What read queue length does an incoming req see
114system.physmem.rdQLenPdf::14                        0                       # What read queue length does an incoming req see
115system.physmem.rdQLenPdf::15                        0                       # What read queue length does an incoming req see
116system.physmem.rdQLenPdf::16                        0                       # What read queue length does an incoming req see
117system.physmem.rdQLenPdf::17                        0                       # What read queue length does an incoming req see
118system.physmem.rdQLenPdf::18                        0                       # What read queue length does an incoming req see
119system.physmem.rdQLenPdf::19                        0                       # What read queue length does an incoming req see
120system.physmem.rdQLenPdf::20                        0                       # What read queue length does an incoming req see
121system.physmem.rdQLenPdf::21                        0                       # What read queue length does an incoming req see
122system.physmem.rdQLenPdf::22                        0                       # What read queue length does an incoming req see
123system.physmem.rdQLenPdf::23                        0                       # What read queue length does an incoming req see
124system.physmem.rdQLenPdf::24                        0                       # What read queue length does an incoming req see
125system.physmem.rdQLenPdf::25                        0                       # What read queue length does an incoming req see
126system.physmem.rdQLenPdf::26                        0                       # What read queue length does an incoming req see
127system.physmem.rdQLenPdf::27                        0                       # What read queue length does an incoming req see
128system.physmem.rdQLenPdf::28                        0                       # What read queue length does an incoming req see
129system.physmem.rdQLenPdf::29                        0                       # What read queue length does an incoming req see
130system.physmem.rdQLenPdf::30                        0                       # What read queue length does an incoming req see
131system.physmem.rdQLenPdf::31                        0                       # What read queue length does an incoming req see
132system.physmem.wrQLenPdf::0                         1                       # What write queue length does an incoming req see
133system.physmem.wrQLenPdf::1                         1                       # What write queue length does an incoming req see
134system.physmem.wrQLenPdf::2                         1                       # What write queue length does an incoming req see
135system.physmem.wrQLenPdf::3                         1                       # What write queue length does an incoming req see
136system.physmem.wrQLenPdf::4                         1                       # What write queue length does an incoming req see
137system.physmem.wrQLenPdf::5                         1                       # What write queue length does an incoming req see
138system.physmem.wrQLenPdf::6                         1                       # What write queue length does an incoming req see
139system.physmem.wrQLenPdf::7                         1                       # What write queue length does an incoming req see
140system.physmem.wrQLenPdf::8                         1                       # What write queue length does an incoming req see
141system.physmem.wrQLenPdf::9                         1                       # What write queue length does an incoming req see
142system.physmem.wrQLenPdf::10                        1                       # What write queue length does an incoming req see
143system.physmem.wrQLenPdf::11                        1                       # What write queue length does an incoming req see
144system.physmem.wrQLenPdf::12                        1                       # What write queue length does an incoming req see
145system.physmem.wrQLenPdf::13                        1                       # What write queue length does an incoming req see
146system.physmem.wrQLenPdf::14                        1                       # What write queue length does an incoming req see
147system.physmem.wrQLenPdf::15                       10                       # What write queue length does an incoming req see
148system.physmem.wrQLenPdf::16                       10                       # What write queue length does an incoming req see
149system.physmem.wrQLenPdf::17                       10                       # What write queue length does an incoming req see
150system.physmem.wrQLenPdf::18                       10                       # What write queue length does an incoming req see
151system.physmem.wrQLenPdf::19                       10                       # What write queue length does an incoming req see
152system.physmem.wrQLenPdf::20                       10                       # What write queue length does an incoming req see
153system.physmem.wrQLenPdf::21                       10                       # What write queue length does an incoming req see
154system.physmem.wrQLenPdf::22                        9                       # What write queue length does an incoming req see
155system.physmem.wrQLenPdf::23                        9                       # What write queue length does an incoming req see
156system.physmem.wrQLenPdf::24                        9                       # What write queue length does an incoming req see
157system.physmem.wrQLenPdf::25                        9                       # What write queue length does an incoming req see
158system.physmem.wrQLenPdf::26                        9                       # What write queue length does an incoming req see
159system.physmem.wrQLenPdf::27                        9                       # What write queue length does an incoming req see
160system.physmem.wrQLenPdf::28                        9                       # What write queue length does an incoming req see
161system.physmem.wrQLenPdf::29                        9                       # What write queue length does an incoming req see
162system.physmem.wrQLenPdf::30                        9                       # What write queue length does an incoming req see
163system.physmem.wrQLenPdf::31                        9                       # What write queue length does an incoming req see
164system.physmem.wrQLenPdf::32                        9                       # What write queue length does an incoming req see
165system.physmem.wrQLenPdf::33                        0                       # What write queue length does an incoming req see
166system.physmem.wrQLenPdf::34                        0                       # What write queue length does an incoming req see
167system.physmem.wrQLenPdf::35                        0                       # What write queue length does an incoming req see
168system.physmem.wrQLenPdf::36                        0                       # What write queue length does an incoming req see
169system.physmem.wrQLenPdf::37                        0                       # What write queue length does an incoming req see
170system.physmem.wrQLenPdf::38                        0                       # What write queue length does an incoming req see
171system.physmem.wrQLenPdf::39                        0                       # What write queue length does an incoming req see
172system.physmem.wrQLenPdf::40                        0                       # What write queue length does an incoming req see
173system.physmem.wrQLenPdf::41                        0                       # What write queue length does an incoming req see
174system.physmem.wrQLenPdf::42                        0                       # What write queue length does an incoming req see
175system.physmem.wrQLenPdf::43                        0                       # What write queue length does an incoming req see
176system.physmem.wrQLenPdf::44                        0                       # What write queue length does an incoming req see
177system.physmem.wrQLenPdf::45                        0                       # What write queue length does an incoming req see
178system.physmem.wrQLenPdf::46                        0                       # What write queue length does an incoming req see
179system.physmem.wrQLenPdf::47                        0                       # What write queue length does an incoming req see
180system.physmem.wrQLenPdf::48                        0                       # What write queue length does an incoming req see
181system.physmem.wrQLenPdf::49                        0                       # What write queue length does an incoming req see
182system.physmem.wrQLenPdf::50                        0                       # What write queue length does an incoming req see
183system.physmem.wrQLenPdf::51                        0                       # What write queue length does an incoming req see
184system.physmem.wrQLenPdf::52                        0                       # What write queue length does an incoming req see
185system.physmem.wrQLenPdf::53                        0                       # What write queue length does an incoming req see
186system.physmem.wrQLenPdf::54                        0                       # What write queue length does an incoming req see
187system.physmem.wrQLenPdf::55                        0                       # What write queue length does an incoming req see
188system.physmem.wrQLenPdf::56                        0                       # What write queue length does an incoming req see
189system.physmem.wrQLenPdf::57                        0                       # What write queue length does an incoming req see
190system.physmem.wrQLenPdf::58                        0                       # What write queue length does an incoming req see
191system.physmem.wrQLenPdf::59                        0                       # What write queue length does an incoming req see
192system.physmem.wrQLenPdf::60                        0                       # What write queue length does an incoming req see
193system.physmem.wrQLenPdf::61                        0                       # What write queue length does an incoming req see
194system.physmem.wrQLenPdf::62                        0                       # What write queue length does an incoming req see
195system.physmem.wrQLenPdf::63                        0                       # What write queue length does an incoming req see
196system.physmem.bytesPerActivate::samples         2720                       # Bytes accessed per row activation
197system.physmem.bytesPerActivate::mean      718.117647                       # Bytes accessed per row activation
198system.physmem.bytesPerActivate::gmean     516.851204                       # Bytes accessed per row activation
199system.physmem.bytesPerActivate::stdev     389.329010                       # Bytes accessed per row activation
200system.physmem.bytesPerActivate::0-127            349     12.83%     12.83% # Bytes accessed per row activation
201system.physmem.bytesPerActivate::128-255          252      9.26%     22.10% # Bytes accessed per row activation
202system.physmem.bytesPerActivate::256-383          126      4.63%     26.73% # Bytes accessed per row activation
203system.physmem.bytesPerActivate::384-511          106      3.90%     30.63% # Bytes accessed per row activation
204system.physmem.bytesPerActivate::512-639          106      3.90%     34.52% # Bytes accessed per row activation
205system.physmem.bytesPerActivate::640-767          118      4.34%     38.86% # Bytes accessed per row activation
206system.physmem.bytesPerActivate::768-895           88      3.24%     42.10% # Bytes accessed per row activation
207system.physmem.bytesPerActivate::896-1023           74      2.72%     44.82% # Bytes accessed per row activation
208system.physmem.bytesPerActivate::1024-1151         1501     55.18%    100.00% # Bytes accessed per row activation
209system.physmem.bytesPerActivate::total           2720                       # Bytes accessed per row activation
210system.physmem.rdPerTurnAround::samples             9                       # Reads before turning the bus around for writes
211system.physmem.rdPerTurnAround::mean      3367.333333                       # Reads before turning the bus around for writes
212system.physmem.rdPerTurnAround::gmean       25.147360                       # Reads before turning the bus around for writes
213system.physmem.rdPerTurnAround::stdev    10062.626521                       # Reads before turning the bus around for writes
214system.physmem.rdPerTurnAround::0-1023              8     88.89%     88.89% # Reads before turning the bus around for writes
215system.physmem.rdPerTurnAround::29696-30719            1     11.11%    100.00% # Reads before turning the bus around for writes
216system.physmem.rdPerTurnAround::total               9                       # Reads before turning the bus around for writes
217system.physmem.wrPerTurnAround::samples             9                       # Writes before turning the bus around for reads
218system.physmem.wrPerTurnAround::mean               18                       # Writes before turning the bus around for reads
219system.physmem.wrPerTurnAround::gmean       18.000000                       # Writes before turning the bus around for reads
220system.physmem.wrPerTurnAround::18                  9    100.00%    100.00% # Writes before turning the bus around for reads
221system.physmem.wrPerTurnAround::total               9                       # Writes before turning the bus around for reads
222system.physmem.totQLat                      131808750                       # Total ticks spent queuing
223system.physmem.totMemAccLat                 701190000                       # Total ticks spent from burst creation until serviced by the DRAM
224system.physmem.totBusLat                    151835000                       # Total ticks spent in databus transfers
225system.physmem.avgQLat                        4340.53                       # Average queueing delay per DRAM burst
226system.physmem.avgBusLat                      5000.00                       # Average bus latency per DRAM burst
227system.physmem.avgMemAccLat                  23090.53                       # Average memory access latency per DRAM burst
228system.physmem.avgRdBW                          31.29                       # Average DRAM read bandwidth in MiByte/s
229system.physmem.avgWrBW                           0.17                       # Average achieved write bandwidth in MiByte/s
230system.physmem.avgRdBWSys                       31.38                       # Average system read bandwidth in MiByte/s
231system.physmem.avgWrBWSys                        0.19                       # Average system write bandwidth in MiByte/s
232system.physmem.peakBW                        12800.00                       # Theoretical peak bandwidth in MiByte/s
233system.physmem.busUtil                           0.25                       # Data bus utilization in percentage
234system.physmem.busUtilRead                       0.24                       # Data bus utilization in percentage for reads
235system.physmem.busUtilWrite                      0.00                       # Data bus utilization in percentage for writes
236system.physmem.avgRdQLen                         1.00                       # Average read queue length when enqueuing
237system.physmem.avgWrQLen                        13.82                       # Average write queue length when enqueuing
238system.physmem.readRowHits                      27697                       # Number of row buffer hits during reads
239system.physmem.writeRowHits                       108                       # Number of row buffer hits during writes
240system.physmem.readRowHitRate                   91.21                       # Row buffer hit rate for reads
241system.physmem.writeRowHitRate                  58.70                       # Row buffer hit rate for writes
242system.physmem.avgGap                      2027553.77                       # Average gap between requests
243system.physmem.pageHitRate                      91.01                       # Row buffer hit rate, read and write combined
244system.physmem_0.actEnergy                   10848600                       # Energy for activate commands per rank (pJ)
245system.physmem_0.preEnergy                    5919375                       # Energy for precharge commands per rank (pJ)
246system.physmem_0.readEnergy                 122421000                       # Energy for read commands per rank (pJ)
247system.physmem_0.writeEnergy                   997920                       # Energy for write commands per rank (pJ)
248system.physmem_0.refreshEnergy             4056274560                       # Energy for refresh commands per rank (pJ)
249system.physmem_0.actBackEnergy             2874471525                       # Energy for active background per rank (pJ)
250system.physmem_0.preBackEnergy            34740567750                       # Energy for precharge background per rank (pJ)
251system.physmem_0.totalEnergy              41811500730                       # Total energy per rank (pJ)
252system.physmem_0.averagePower              673.256335                       # Core power per rank (mW)
253system.physmem_0.memoryStateTime::IDLE    57777967000                       # Time in different power states
254system.physmem_0.memoryStateTime::REF      2073760000                       # Time in different power states
255system.physmem_0.memoryStateTime::PRE_PDN            0                       # Time in different power states
256system.physmem_0.memoryStateTime::ACT      2251676750                       # Time in different power states
257system.physmem_0.memoryStateTime::ACT_PDN            0                       # Time in different power states
258system.physmem_1.actEnergy                    9714600                       # Energy for activate commands per rank (pJ)
259system.physmem_1.preEnergy                    5300625                       # Energy for precharge commands per rank (pJ)
260system.physmem_1.readEnergy                 114371400                       # Energy for read commands per rank (pJ)
261system.physmem_1.writeEnergy                    51840                       # Energy for write commands per rank (pJ)
262system.physmem_1.refreshEnergy             4056274560                       # Energy for refresh commands per rank (pJ)
263system.physmem_1.actBackEnergy             3081237030                       # Energy for active background per rank (pJ)
264system.physmem_1.preBackEnergy            34559194500                       # Energy for precharge background per rank (pJ)
265system.physmem_1.totalEnergy              41826144555                       # Total energy per rank (pJ)
266system.physmem_1.averagePower              673.492132                       # Core power per rank (mW)
267system.physmem_1.memoryStateTime::IDLE    57475856750                       # Time in different power states
268system.physmem_1.memoryStateTime::REF      2073760000                       # Time in different power states
269system.physmem_1.memoryStateTime::PRE_PDN            0                       # Time in different power states
270system.physmem_1.memoryStateTime::ACT      2554341750                       # Time in different power states
271system.physmem_1.memoryStateTime::ACT_PDN            0                       # Time in different power states
272system.cpu.branchPred.lookups                37407153                       # Number of BP lookups
273system.cpu.branchPred.condPredicted          37407153                       # Number of conditional branches predicted
274system.cpu.branchPred.condIncorrect            797525                       # Number of conditional branches incorrect
275system.cpu.branchPred.BTBLookups             21397569                       # Number of BTB lookups
276system.cpu.branchPred.BTBHits                21291133                       # Number of BTB hits
277system.cpu.branchPred.BTBCorrect                    0                       # Number of correct BTB predictions (this stat may not work properly.
278system.cpu.branchPred.BTBHitPct             99.502579                       # BTB Hit Percentage
279system.cpu.branchPred.usedRAS                 5522199                       # Number of times the RAS was used to get a target.
280system.cpu.branchPred.RASInCorrect               5378                       # Number of incorrect RAS predictions.
281system.cpu_clk_domain.clock                       500                       # Clock period in ticks
282system.cpu.apic_clk_domain.clock                 8000                       # Clock period in ticks
283system.cpu.workload.num_syscalls                  444                       # Number of system calls
284system.cpu.numCycles                        124207986                       # number of cpu cycles simulated
285system.cpu.numWorkItemsStarted                      0                       # number of work items this cpu started
286system.cpu.numWorkItemsCompleted                    0                       # number of work items this cpu completed
287system.cpu.fetch.icacheStallCycles           28243826                       # Number of cycles fetch is stalled on an Icache miss
288system.cpu.fetch.Insts                      201531916                       # Number of instructions fetch has processed
289system.cpu.fetch.Branches                    37407153                       # Number of branches that fetch encountered
290system.cpu.fetch.predictedBranches           26813332                       # Number of branches that fetch has predicted taken
291system.cpu.fetch.Cycles                      95053081                       # Number of cycles fetch has run and was not squashing or blocked
292system.cpu.fetch.SquashCycles                 1666271                       # Number of cycles fetch has spent squashing
293system.cpu.fetch.TlbCycles                          3                       # Number of cycles fetch has spent waiting for tlb
294system.cpu.fetch.MiscStallCycles                  874                       # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
295system.cpu.fetch.PendingTrapStallCycles         14570                       # Number of stall cycles due to pending traps
296system.cpu.fetch.PendingQuiesceStallCycles           14                       # Number of stall cycles due to pending quiesce instructions
297system.cpu.fetch.CacheLines                  27854872                       # Number of cache lines fetched
298system.cpu.fetch.IcacheSquashes                208775                       # Number of outstanding Icache misses that were squashed
299system.cpu.fetch.rateDist::samples          124145503                       # Number of instructions fetched each cycle (Total)
300system.cpu.fetch.rateDist::mean              2.860655                       # Number of instructions fetched each cycle (Total)
301system.cpu.fetch.rateDist::stdev             3.369153                       # Number of instructions fetched each cycle (Total)
302system.cpu.fetch.rateDist::underflows               0      0.00%      0.00% # Number of instructions fetched each cycle (Total)
303system.cpu.fetch.rateDist::0                 63227150     50.93%     50.93% # Number of instructions fetched each cycle (Total)
304system.cpu.fetch.rateDist::1                  3664165      2.95%     53.88% # Number of instructions fetched each cycle (Total)
305system.cpu.fetch.rateDist::2                  3505505      2.82%     56.71% # Number of instructions fetched each cycle (Total)
306system.cpu.fetch.rateDist::3                  5966108      4.81%     61.51% # Number of instructions fetched each cycle (Total)
307system.cpu.fetch.rateDist::4                  7642313      6.16%     67.67% # Number of instructions fetched each cycle (Total)
308system.cpu.fetch.rateDist::5                  5450974      4.39%     72.06% # Number of instructions fetched each cycle (Total)
309system.cpu.fetch.rateDist::6                  3347715      2.70%     74.75% # Number of instructions fetched each cycle (Total)
310system.cpu.fetch.rateDist::7                  2079081      1.67%     76.43% # Number of instructions fetched each cycle (Total)
311system.cpu.fetch.rateDist::8                 29262492     23.57%    100.00% # Number of instructions fetched each cycle (Total)
312system.cpu.fetch.rateDist::overflows                0      0.00%    100.00% # Number of instructions fetched each cycle (Total)
313system.cpu.fetch.rateDist::min_value                0                       # Number of instructions fetched each cycle (Total)
314system.cpu.fetch.rateDist::max_value                8                       # Number of instructions fetched each cycle (Total)
315system.cpu.fetch.rateDist::total            124145503                       # Number of instructions fetched each cycle (Total)
316system.cpu.fetch.branchRate                  0.301165                       # Number of branch fetches per cycle
317system.cpu.fetch.rate                        1.622536                       # Number of inst fetches per cycle
318system.cpu.decode.IdleCycles                 13298609                       # Number of cycles decode is idle
319system.cpu.decode.BlockedCycles              63688691                       # Number of cycles decode is blocked
320system.cpu.decode.RunCycles                  36532978                       # Number of cycles decode is running
321system.cpu.decode.UnblockCycles               9792090                       # Number of cycles decode is unblocking
322system.cpu.decode.SquashCycles                 833135                       # Number of cycles decode is squashing
323system.cpu.decode.DecodedInsts              335053232                       # Number of instructions handled by decode
324system.cpu.rename.SquashCycles                 833135                       # Number of cycles rename is squashing
325system.cpu.rename.IdleCycles                 18606460                       # Number of cycles rename is idle
326system.cpu.rename.BlockCycles                 8830273                       # Number of cycles rename is blocking
327system.cpu.rename.serializeStallCycles          16174                       # count of cycles rename stalled for serializing inst
328system.cpu.rename.RunCycles                  40807487                       # Number of cycles rename is running
329system.cpu.rename.UnblockCycles              55051974                       # Number of cycles rename is unblocking
330system.cpu.rename.RenamedInsts              328692220                       # Number of instructions processed by rename
331system.cpu.rename.ROBFullEvents                  2265                       # Number of times rename has blocked due to ROB full
332system.cpu.rename.IQFullEvents                 765831                       # Number of times rename has blocked due to IQ full
333system.cpu.rename.LQFullEvents               48323645                       # Number of times rename has blocked due to LQ full
334system.cpu.rename.SQFullEvents                4961410                       # Number of times rename has blocked due to SQ full
335system.cpu.rename.RenamedOperands           330669691                       # Number of destination operands rename has renamed
336system.cpu.rename.RenameLookups             873156420                       # Number of register rename lookups that rename has made
337system.cpu.rename.int_rename_lookups        537756143                       # Number of integer rename lookups
338system.cpu.rename.fp_rename_lookups               567                       # Number of floating rename lookups
339system.cpu.rename.CommittedMaps             279212747                       # Number of HB maps that are committed
340system.cpu.rename.UndoneMaps                 51456944                       # Number of HB maps that are undone due to squashing
341system.cpu.rename.serializingInsts                481                       # count of serializing insts renamed
342system.cpu.rename.tempSerializingInsts            481                       # count of temporary serializing insts renamed
343system.cpu.rename.skidInsts                  66169497                       # count of insts added to the skid buffer
344system.cpu.memDep0.insertedLoads            106330183                       # Number of loads inserted to the mem dependence unit.
345system.cpu.memDep0.insertedStores            36531613                       # Number of stores inserted to the mem dependence unit.
346system.cpu.memDep0.conflictingLoads          49817317                       # Number of conflicting loads.
347system.cpu.memDep0.conflictingStores          8395275                       # Number of conflicting stores.
348system.cpu.iq.iqInstsAdded                  325507363                       # Number of instructions added to the IQ (excludes non-spec)
349system.cpu.iq.iqNonSpecInstsAdded                2500                       # Number of non-speculative instructions added to the IQ
350system.cpu.iq.iqInstsIssued                 308019505                       # Number of instructions issued
351system.cpu.iq.iqSquashedInstsIssued             50533                       # Number of squashed instructions issued
352system.cpu.iq.iqSquashedInstsExamined        47317399                       # Number of squashed instructions iterated over during squash; mainly for profiling
353system.cpu.iq.iqSquashedOperandsExamined     68952386                       # Number of squashed operands that are examined and possibly removed from graph
354system.cpu.iq.iqSquashedNonSpecRemoved           2055                       # Number of squashed non-spec instructions that were removed
355system.cpu.iq.issued_per_cycle::samples     124145503                       # Number of insts issued each cycle
356system.cpu.iq.issued_per_cycle::mean         2.481117                       # Number of insts issued each cycle
357system.cpu.iq.issued_per_cycle::stdev        2.143684                       # Number of insts issued each cycle
358system.cpu.iq.issued_per_cycle::underflows            0      0.00%      0.00% # Number of insts issued each cycle
359system.cpu.iq.issued_per_cycle::0            30872061     24.87%     24.87% # Number of insts issued each cycle
360system.cpu.iq.issued_per_cycle::1            19525697     15.73%     40.60% # Number of insts issued each cycle
361system.cpu.iq.issued_per_cycle::2            16787256     13.52%     54.12% # Number of insts issued each cycle
362system.cpu.iq.issued_per_cycle::3            17357634     13.98%     68.10% # Number of insts issued each cycle
363system.cpu.iq.issued_per_cycle::4            14846406     11.96%     80.06% # Number of insts issued each cycle
364system.cpu.iq.issued_per_cycle::5            12689504     10.22%     90.28% # Number of insts issued each cycle
365system.cpu.iq.issued_per_cycle::6             6302474      5.08%     95.36% # Number of insts issued each cycle
366system.cpu.iq.issued_per_cycle::7             3917362      3.16%     98.51% # Number of insts issued each cycle
367system.cpu.iq.issued_per_cycle::8             1847109      1.49%    100.00% # Number of insts issued each cycle
368system.cpu.iq.issued_per_cycle::overflows            0      0.00%    100.00% # Number of insts issued each cycle
369system.cpu.iq.issued_per_cycle::min_value            0                       # Number of insts issued each cycle
370system.cpu.iq.issued_per_cycle::max_value            8                       # Number of insts issued each cycle
371system.cpu.iq.issued_per_cycle::total       124145503                       # Number of insts issued each cycle
372system.cpu.iq.fu_full::No_OpClass                   0      0.00%      0.00% # attempts to use FU when none available
373system.cpu.iq.fu_full::IntAlu                  329941      8.31%      8.31% # attempts to use FU when none available
374system.cpu.iq.fu_full::IntMult                      0      0.00%      8.31% # attempts to use FU when none available
375system.cpu.iq.fu_full::IntDiv                       0      0.00%      8.31% # attempts to use FU when none available
376system.cpu.iq.fu_full::FloatAdd                     0      0.00%      8.31% # attempts to use FU when none available
377system.cpu.iq.fu_full::FloatCmp                     0      0.00%      8.31% # attempts to use FU when none available
378system.cpu.iq.fu_full::FloatCvt                     0      0.00%      8.31% # attempts to use FU when none available
379system.cpu.iq.fu_full::FloatMult                    0      0.00%      8.31% # attempts to use FU when none available
380system.cpu.iq.fu_full::FloatDiv                     0      0.00%      8.31% # attempts to use FU when none available
381system.cpu.iq.fu_full::FloatSqrt                    0      0.00%      8.31% # attempts to use FU when none available
382system.cpu.iq.fu_full::SimdAdd                      0      0.00%      8.31% # attempts to use FU when none available
383system.cpu.iq.fu_full::SimdAddAcc                   0      0.00%      8.31% # attempts to use FU when none available
384system.cpu.iq.fu_full::SimdAlu                      0      0.00%      8.31% # attempts to use FU when none available
385system.cpu.iq.fu_full::SimdCmp                      0      0.00%      8.31% # attempts to use FU when none available
386system.cpu.iq.fu_full::SimdCvt                      0      0.00%      8.31% # attempts to use FU when none available
387system.cpu.iq.fu_full::SimdMisc                     0      0.00%      8.31% # attempts to use FU when none available
388system.cpu.iq.fu_full::SimdMult                     0      0.00%      8.31% # attempts to use FU when none available
389system.cpu.iq.fu_full::SimdMultAcc                  0      0.00%      8.31% # attempts to use FU when none available
390system.cpu.iq.fu_full::SimdShift                    0      0.00%      8.31% # attempts to use FU when none available
391system.cpu.iq.fu_full::SimdShiftAcc                 0      0.00%      8.31% # attempts to use FU when none available
392system.cpu.iq.fu_full::SimdSqrt                     0      0.00%      8.31% # attempts to use FU when none available
393system.cpu.iq.fu_full::SimdFloatAdd                 0      0.00%      8.31% # attempts to use FU when none available
394system.cpu.iq.fu_full::SimdFloatAlu                 0      0.00%      8.31% # attempts to use FU when none available
395system.cpu.iq.fu_full::SimdFloatCmp                 0      0.00%      8.31% # attempts to use FU when none available
396system.cpu.iq.fu_full::SimdFloatCvt                 0      0.00%      8.31% # attempts to use FU when none available
397system.cpu.iq.fu_full::SimdFloatDiv                 0      0.00%      8.31% # attempts to use FU when none available
398system.cpu.iq.fu_full::SimdFloatMisc                0      0.00%      8.31% # attempts to use FU when none available
399system.cpu.iq.fu_full::SimdFloatMult                0      0.00%      8.31% # attempts to use FU when none available
400system.cpu.iq.fu_full::SimdFloatMultAcc             0      0.00%      8.31% # attempts to use FU when none available
401system.cpu.iq.fu_full::SimdFloatSqrt                0      0.00%      8.31% # attempts to use FU when none available
402system.cpu.iq.fu_full::MemRead                3456308     87.04%     95.35% # attempts to use FU when none available
403system.cpu.iq.fu_full::MemWrite                184474      4.65%    100.00% # attempts to use FU when none available
404system.cpu.iq.fu_full::IprAccess                    0      0.00%    100.00% # attempts to use FU when none available
405system.cpu.iq.fu_full::InstPrefetch                 0      0.00%    100.00% # attempts to use FU when none available
406system.cpu.iq.FU_type_0::No_OpClass             33338      0.01%      0.01% # Type of FU issued
407system.cpu.iq.FU_type_0::IntAlu             175410718     56.95%     56.96% # Type of FU issued
408system.cpu.iq.FU_type_0::IntMult                11212      0.00%     56.96% # Type of FU issued
409system.cpu.iq.FU_type_0::IntDiv                   340      0.00%     56.96% # Type of FU issued
410system.cpu.iq.FU_type_0::FloatAdd                  38      0.00%     56.96% # Type of FU issued
411system.cpu.iq.FU_type_0::FloatCmp                   0      0.00%     56.96% # Type of FU issued
412system.cpu.iq.FU_type_0::FloatCvt                   0      0.00%     56.96% # Type of FU issued
413system.cpu.iq.FU_type_0::FloatMult                  0      0.00%     56.96% # Type of FU issued
414system.cpu.iq.FU_type_0::FloatDiv                   0      0.00%     56.96% # Type of FU issued
415system.cpu.iq.FU_type_0::FloatSqrt                  0      0.00%     56.96% # Type of FU issued
416system.cpu.iq.FU_type_0::SimdAdd                    0      0.00%     56.96% # Type of FU issued
417system.cpu.iq.FU_type_0::SimdAddAcc                 0      0.00%     56.96% # Type of FU issued
418system.cpu.iq.FU_type_0::SimdAlu                    0      0.00%     56.96% # Type of FU issued
419system.cpu.iq.FU_type_0::SimdCmp                    0      0.00%     56.96% # Type of FU issued
420system.cpu.iq.FU_type_0::SimdCvt                    0      0.00%     56.96% # Type of FU issued
421system.cpu.iq.FU_type_0::SimdMisc                   0      0.00%     56.96% # Type of FU issued
422system.cpu.iq.FU_type_0::SimdMult                   0      0.00%     56.96% # Type of FU issued
423system.cpu.iq.FU_type_0::SimdMultAcc                0      0.00%     56.96% # Type of FU issued
424system.cpu.iq.FU_type_0::SimdShift                  0      0.00%     56.96% # Type of FU issued
425system.cpu.iq.FU_type_0::SimdShiftAcc               0      0.00%     56.96% # Type of FU issued
426system.cpu.iq.FU_type_0::SimdSqrt                   0      0.00%     56.96% # Type of FU issued
427system.cpu.iq.FU_type_0::SimdFloatAdd               0      0.00%     56.96% # Type of FU issued
428system.cpu.iq.FU_type_0::SimdFloatAlu               0      0.00%     56.96% # Type of FU issued
429system.cpu.iq.FU_type_0::SimdFloatCmp               0      0.00%     56.96% # Type of FU issued
430system.cpu.iq.FU_type_0::SimdFloatCvt               0      0.00%     56.96% # Type of FU issued
431system.cpu.iq.FU_type_0::SimdFloatDiv               0      0.00%     56.96% # Type of FU issued
432system.cpu.iq.FU_type_0::SimdFloatMisc              0      0.00%     56.96% # Type of FU issued
433system.cpu.iq.FU_type_0::SimdFloatMult              0      0.00%     56.96% # Type of FU issued
434system.cpu.iq.FU_type_0::SimdFloatMultAcc            0      0.00%     56.96% # Type of FU issued
435system.cpu.iq.FU_type_0::SimdFloatSqrt              0      0.00%     56.96% # Type of FU issued
436system.cpu.iq.FU_type_0::MemRead             98529790     31.99%     88.95% # Type of FU issued
437system.cpu.iq.FU_type_0::MemWrite            34034069     11.05%    100.00% # Type of FU issued
438system.cpu.iq.FU_type_0::IprAccess                  0      0.00%    100.00% # Type of FU issued
439system.cpu.iq.FU_type_0::InstPrefetch               0      0.00%    100.00% # Type of FU issued
440system.cpu.iq.FU_type_0::total              308019505                       # Type of FU issued
441system.cpu.iq.rate                           2.479869                       # Inst issue rate
442system.cpu.iq.fu_busy_cnt                     3970723                       # FU busy when requested
443system.cpu.iq.fu_busy_rate                   0.012891                       # FU busy rate (busy events/executed inst)
444system.cpu.iq.int_inst_queue_reads          744205245                       # Number of integer instruction queue reads
445system.cpu.iq.int_inst_queue_writes         372866875                       # Number of integer instruction queue writes
446system.cpu.iq.int_inst_queue_wakeup_accesses    306008038                       # Number of integer instruction queue wakeup accesses
447system.cpu.iq.fp_inst_queue_reads                 524                       # Number of floating instruction queue reads
448system.cpu.iq.fp_inst_queue_writes                864                       # Number of floating instruction queue writes
449system.cpu.iq.fp_inst_queue_wakeup_accesses          168                       # Number of floating instruction queue wakeup accesses
450system.cpu.iq.int_alu_accesses              311956642                       # Number of integer alu accesses
451system.cpu.iq.fp_alu_accesses                     248                       # Number of floating point alu accesses
452system.cpu.iew.lsq.thread0.forwLoads         58273942                       # Number of loads that had data forwarded from stores
453system.cpu.iew.lsq.thread0.invAddrLoads             0                       # Number of loads ignored due to an invalid address
454system.cpu.iew.lsq.thread0.squashedLoads     15550798                       # Number of loads squashed
455system.cpu.iew.lsq.thread0.ignoredResponses        67136                       # Number of memory responses ignored because the instruction is squashed
456system.cpu.iew.lsq.thread0.memOrderViolation        41716                       # Number of memory ordering violations
457system.cpu.iew.lsq.thread0.squashedStores      5091861                       # Number of stores squashed
458system.cpu.iew.lsq.thread0.invAddrSwpfs             0                       # Number of software prefetches ignored due to an invalid address
459system.cpu.iew.lsq.thread0.blockedLoads             0                       # Number of blocked loads due to partial load-store forwarding
460system.cpu.iew.lsq.thread0.rescheduledLoads         3678                       # Number of loads that were rescheduled
461system.cpu.iew.lsq.thread0.cacheBlocked        142532                       # Number of times an access to memory failed due to the cache being blocked
462system.cpu.iew.iewIdleCycles                        0                       # Number of cycles IEW is idle
463system.cpu.iew.iewSquashCycles                 833135                       # Number of cycles IEW is squashing
464system.cpu.iew.iewBlockCycles                 5706209                       # Number of cycles IEW is blocking
465system.cpu.iew.iewUnblockCycles               3030570                       # Number of cycles IEW is unblocking
466system.cpu.iew.iewDispatchedInsts           325509863                       # Number of instructions dispatched to IQ
467system.cpu.iew.iewDispSquashedInsts            125935                       # Number of squashed instructions skipped by dispatch
468system.cpu.iew.iewDispLoadInsts             106330183                       # Number of dispatched load instructions
469system.cpu.iew.iewDispStoreInsts             36531613                       # Number of dispatched store instructions
470system.cpu.iew.iewDispNonSpecInsts                471                       # Number of dispatched non-speculative instructions
471system.cpu.iew.iewIQFullEvents                   2800                       # Number of times the IQ has become full, causing a stall
472system.cpu.iew.iewLSQFullEvents               3033928                       # Number of times the LSQ has become full, causing a stall
473system.cpu.iew.memOrderViolationEvents          41716                       # Number of memory order violations
474system.cpu.iew.predictedTakenIncorrect         402612                       # Number of branches that were predicted taken incorrectly
475system.cpu.iew.predictedNotTakenIncorrect       445047                       # Number of branches that were predicted not taken incorrectly
476system.cpu.iew.branchMispredicts               847659                       # Number of branch mispredicts detected at execute
477system.cpu.iew.iewExecutedInsts             306958421                       # Number of executed instructions
478system.cpu.iew.iewExecLoadInsts              98183223                       # Number of load instructions executed
479system.cpu.iew.iewExecSquashedInsts           1061084                       # Number of squashed instructions skipped in execute
480system.cpu.iew.exec_swp                             0                       # number of swp insts executed
481system.cpu.iew.exec_nop                             0                       # number of nop insts executed
482system.cpu.iew.exec_refs                    132003276                       # number of memory reference insts executed
483system.cpu.iew.exec_branches                 31537655                       # Number of branches executed
484system.cpu.iew.exec_stores                   33820053                       # Number of stores executed
485system.cpu.iew.exec_rate                     2.471326                       # Inst execution rate
486system.cpu.iew.wb_sent                      306335531                       # cumulative count of insts sent to commit
487system.cpu.iew.wb_count                     306008206                       # cumulative count of insts written-back
488system.cpu.iew.wb_producers                 231609196                       # num instructions producing a value
489system.cpu.iew.wb_consumers                 336109097                       # num instructions consuming a value
490system.cpu.iew.wb_penalized                         0                       # number of instrctions required to write to 'other' IQ
491system.cpu.iew.wb_rate                       2.463676                       # insts written-back per cycle
492system.cpu.iew.wb_fanout                     0.689089                       # average fanout of values written-back
493system.cpu.iew.wb_penalized_rate                    0                       # fraction of instructions written-back that wrote to 'other' IQ
494system.cpu.commit.commitSquashedInsts        47420049                       # The number of squashed insts skipped by commit
495system.cpu.commit.commitNonSpecStalls             445                       # The number of times commit has been forced to stall to communicate backwards
496system.cpu.commit.branchMispredicts            798401                       # The number of times a branch was mispredicted
497system.cpu.commit.committed_per_cycle::samples    117693042                       # Number of insts commited each cycle
498system.cpu.commit.committed_per_cycle::mean     2.363712                       # Number of insts commited each cycle
499system.cpu.commit.committed_per_cycle::stdev     3.086908                       # Number of insts commited each cycle
500system.cpu.commit.committed_per_cycle::underflows            0      0.00%      0.00% # Number of insts commited each cycle
501system.cpu.commit.committed_per_cycle::0     53351319     45.33%     45.33% # Number of insts commited each cycle
502system.cpu.commit.committed_per_cycle::1     15952359     13.55%     58.89% # Number of insts commited each cycle
503system.cpu.commit.committed_per_cycle::2     10962553      9.31%     68.20% # Number of insts commited each cycle
504system.cpu.commit.committed_per_cycle::3      8763534      7.45%     75.65% # Number of insts commited each cycle
505system.cpu.commit.committed_per_cycle::4      1923790      1.63%     77.28% # Number of insts commited each cycle
506system.cpu.commit.committed_per_cycle::5      1729278      1.47%     78.75% # Number of insts commited each cycle
507system.cpu.commit.committed_per_cycle::6       853123      0.72%     79.47% # Number of insts commited each cycle
508system.cpu.commit.committed_per_cycle::7       692579      0.59%     80.06% # Number of insts commited each cycle
509system.cpu.commit.committed_per_cycle::8     23464507     19.94%    100.00% # Number of insts commited each cycle
510system.cpu.commit.committed_per_cycle::overflows            0      0.00%    100.00% # Number of insts commited each cycle
511system.cpu.commit.committed_per_cycle::min_value            0                       # Number of insts commited each cycle
512system.cpu.commit.committed_per_cycle::max_value            8                       # Number of insts commited each cycle
513system.cpu.commit.committed_per_cycle::total    117693042                       # Number of insts commited each cycle
514system.cpu.commit.committedInsts            157988547                       # Number of instructions committed
515system.cpu.commit.committedOps              278192464                       # Number of ops (including micro ops) committed
516system.cpu.commit.swp_count                         0                       # Number of s/w prefetches committed
517system.cpu.commit.refs                      122219137                       # Number of memory references committed
518system.cpu.commit.loads                      90779385                       # Number of loads committed
519system.cpu.commit.membars                           0                       # Number of memory barriers committed
520system.cpu.commit.branches                   29309705                       # Number of branches committed
521system.cpu.commit.fp_insts                         40                       # Number of committed floating point instructions.
522system.cpu.commit.int_insts                 278169481                       # Number of committed integer instructions.
523system.cpu.commit.function_calls              4237596                       # Number of function calls committed.
524system.cpu.commit.op_class_0::No_OpClass        16695      0.01%      0.01% # Class of committed instruction
525system.cpu.commit.op_class_0::IntAlu        155945353     56.06%     56.06% # Class of committed instruction
526system.cpu.commit.op_class_0::IntMult           10938      0.00%     56.07% # Class of committed instruction
527system.cpu.commit.op_class_0::IntDiv              329      0.00%     56.07% # Class of committed instruction
528system.cpu.commit.op_class_0::FloatAdd             12      0.00%     56.07% # Class of committed instruction
529system.cpu.commit.op_class_0::FloatCmp              0      0.00%     56.07% # Class of committed instruction
530system.cpu.commit.op_class_0::FloatCvt              0      0.00%     56.07% # Class of committed instruction
531system.cpu.commit.op_class_0::FloatMult             0      0.00%     56.07% # Class of committed instruction
532system.cpu.commit.op_class_0::FloatDiv              0      0.00%     56.07% # Class of committed instruction
533system.cpu.commit.op_class_0::FloatSqrt             0      0.00%     56.07% # Class of committed instruction
534system.cpu.commit.op_class_0::SimdAdd               0      0.00%     56.07% # Class of committed instruction
535system.cpu.commit.op_class_0::SimdAddAcc            0      0.00%     56.07% # Class of committed instruction
536system.cpu.commit.op_class_0::SimdAlu               0      0.00%     56.07% # Class of committed instruction
537system.cpu.commit.op_class_0::SimdCmp               0      0.00%     56.07% # Class of committed instruction
538system.cpu.commit.op_class_0::SimdCvt               0      0.00%     56.07% # Class of committed instruction
539system.cpu.commit.op_class_0::SimdMisc              0      0.00%     56.07% # Class of committed instruction
540system.cpu.commit.op_class_0::SimdMult              0      0.00%     56.07% # Class of committed instruction
541system.cpu.commit.op_class_0::SimdMultAcc            0      0.00%     56.07% # Class of committed instruction
542system.cpu.commit.op_class_0::SimdShift             0      0.00%     56.07% # Class of committed instruction
543system.cpu.commit.op_class_0::SimdShiftAcc            0      0.00%     56.07% # Class of committed instruction
544system.cpu.commit.op_class_0::SimdSqrt              0      0.00%     56.07% # Class of committed instruction
545system.cpu.commit.op_class_0::SimdFloatAdd            0      0.00%     56.07% # Class of committed instruction
546system.cpu.commit.op_class_0::SimdFloatAlu            0      0.00%     56.07% # Class of committed instruction
547system.cpu.commit.op_class_0::SimdFloatCmp            0      0.00%     56.07% # Class of committed instruction
548system.cpu.commit.op_class_0::SimdFloatCvt            0      0.00%     56.07% # Class of committed instruction
549system.cpu.commit.op_class_0::SimdFloatDiv            0      0.00%     56.07% # Class of committed instruction
550system.cpu.commit.op_class_0::SimdFloatMisc            0      0.00%     56.07% # Class of committed instruction
551system.cpu.commit.op_class_0::SimdFloatMult            0      0.00%     56.07% # Class of committed instruction
552system.cpu.commit.op_class_0::SimdFloatMultAcc            0      0.00%     56.07% # Class of committed instruction
553system.cpu.commit.op_class_0::SimdFloatSqrt            0      0.00%     56.07% # Class of committed instruction
554system.cpu.commit.op_class_0::MemRead        90779385     32.63%     88.70% # Class of committed instruction
555system.cpu.commit.op_class_0::MemWrite       31439752     11.30%    100.00% # Class of committed instruction
556system.cpu.commit.op_class_0::IprAccess             0      0.00%    100.00% # Class of committed instruction
557system.cpu.commit.op_class_0::InstPrefetch            0      0.00%    100.00% # Class of committed instruction
558system.cpu.commit.op_class_0::total         278192464                       # Class of committed instruction
559system.cpu.commit.bw_lim_events              23464507                       # number cycles where commit BW limit reached
560system.cpu.rob.rob_reads                    419841048                       # The number of ROB reads
561system.cpu.rob.rob_writes                   657686557                       # The number of ROB writes
562system.cpu.timesIdled                             566                       # Number of times that the entire CPU went into an idle state and unscheduled itself
563system.cpu.idleCycles                           62483                       # Total number of cycles that the CPU has spent unscheduled due to idling
564system.cpu.committedInsts                   157988547                       # Number of Instructions Simulated
565system.cpu.committedOps                     278192464                       # Number of Ops (including micro ops) Simulated
566system.cpu.cpi                               0.786183                       # CPI: Cycles Per Instruction
567system.cpu.cpi_total                         0.786183                       # CPI: Total CPI of All Threads
568system.cpu.ipc                               1.271968                       # IPC: Instructions Per Cycle
569system.cpu.ipc_total                         1.271968                       # IPC: Total IPC of All Threads
570system.cpu.int_regfile_reads                493729388                       # number of integer regfile reads
571system.cpu.int_regfile_writes               240917610                       # number of integer regfile writes
572system.cpu.fp_regfile_reads                       146                       # number of floating regfile reads
573system.cpu.fp_regfile_writes                       96                       # number of floating regfile writes
574system.cpu.cc_regfile_reads                 107705980                       # number of cc regfile reads
575system.cpu.cc_regfile_writes                 64576396                       # number of cc regfile writes
576system.cpu.misc_regfile_reads               196329384                       # number of misc regfile reads
577system.cpu.misc_regfile_writes                      1                       # number of misc regfile writes
578system.cpu.dcache.tags.replacements           2072430                       # number of replacements
579system.cpu.dcache.tags.tagsinuse          4068.090496                       # Cycle average of tags in use
580system.cpu.dcache.tags.total_refs            68424035                       # Total number of references to valid blocks.
581system.cpu.dcache.tags.sampled_refs           2076526                       # Sample count of references to valid blocks.
582system.cpu.dcache.tags.avg_refs             32.951206                       # Average number of references to valid blocks.
583system.cpu.dcache.tags.warmup_cycle       19739908500                       # Cycle when the warmup percentage was hit.
584system.cpu.dcache.tags.occ_blocks::cpu.data  4068.090496                       # Average occupied blocks per requestor
585system.cpu.dcache.tags.occ_percent::cpu.data     0.993186                       # Average percentage of cache occupancy
586system.cpu.dcache.tags.occ_percent::total     0.993186                       # Average percentage of cache occupancy
587system.cpu.dcache.tags.occ_task_id_blocks::1024         4096                       # Occupied blocks per task id
588system.cpu.dcache.tags.age_task_id_blocks_1024::0          595                       # Occupied blocks per task id
589system.cpu.dcache.tags.age_task_id_blocks_1024::1         3373                       # Occupied blocks per task id
590system.cpu.dcache.tags.age_task_id_blocks_1024::2          128                       # Occupied blocks per task id
591system.cpu.dcache.tags.occ_task_id_percent::1024            1                       # Percentage of cache occupancy per task id
592system.cpu.dcache.tags.tag_accesses         144493228                       # Number of tag accesses
593system.cpu.dcache.tags.data_accesses        144493228                       # Number of data accesses
594system.cpu.dcache.ReadReq_hits::cpu.data     37078222                       # number of ReadReq hits
595system.cpu.dcache.ReadReq_hits::total        37078222                       # number of ReadReq hits
596system.cpu.dcache.WriteReq_hits::cpu.data     31345813                       # number of WriteReq hits
597system.cpu.dcache.WriteReq_hits::total       31345813                       # number of WriteReq hits
598system.cpu.dcache.demand_hits::cpu.data      68424035                       # number of demand (read+write) hits
599system.cpu.dcache.demand_hits::total         68424035                       # number of demand (read+write) hits
600system.cpu.dcache.overall_hits::cpu.data     68424035                       # number of overall hits
601system.cpu.dcache.overall_hits::total        68424035                       # number of overall hits
602system.cpu.dcache.ReadReq_misses::cpu.data      2690377                       # number of ReadReq misses
603system.cpu.dcache.ReadReq_misses::total       2690377                       # number of ReadReq misses
604system.cpu.dcache.WriteReq_misses::cpu.data        93939                       # number of WriteReq misses
605system.cpu.dcache.WriteReq_misses::total        93939                       # number of WriteReq misses
606system.cpu.dcache.demand_misses::cpu.data      2784316                       # number of demand (read+write) misses
607system.cpu.dcache.demand_misses::total        2784316                       # number of demand (read+write) misses
608system.cpu.dcache.overall_misses::cpu.data      2784316                       # number of overall misses
609system.cpu.dcache.overall_misses::total       2784316                       # number of overall misses
610system.cpu.dcache.ReadReq_miss_latency::cpu.data  32316565000                       # number of ReadReq miss cycles
611system.cpu.dcache.ReadReq_miss_latency::total  32316565000                       # number of ReadReq miss cycles
612system.cpu.dcache.WriteReq_miss_latency::cpu.data   2955969494                       # number of WriteReq miss cycles
613system.cpu.dcache.WriteReq_miss_latency::total   2955969494                       # number of WriteReq miss cycles
614system.cpu.dcache.demand_miss_latency::cpu.data  35272534494                       # number of demand (read+write) miss cycles
615system.cpu.dcache.demand_miss_latency::total  35272534494                       # number of demand (read+write) miss cycles
616system.cpu.dcache.overall_miss_latency::cpu.data  35272534494                       # number of overall miss cycles
617system.cpu.dcache.overall_miss_latency::total  35272534494                       # number of overall miss cycles
618system.cpu.dcache.ReadReq_accesses::cpu.data     39768599                       # number of ReadReq accesses(hits+misses)
619system.cpu.dcache.ReadReq_accesses::total     39768599                       # number of ReadReq accesses(hits+misses)
620system.cpu.dcache.WriteReq_accesses::cpu.data     31439752                       # number of WriteReq accesses(hits+misses)
621system.cpu.dcache.WriteReq_accesses::total     31439752                       # number of WriteReq accesses(hits+misses)
622system.cpu.dcache.demand_accesses::cpu.data     71208351                       # number of demand (read+write) accesses
623system.cpu.dcache.demand_accesses::total     71208351                       # number of demand (read+write) accesses
624system.cpu.dcache.overall_accesses::cpu.data     71208351                       # number of overall (read+write) accesses
625system.cpu.dcache.overall_accesses::total     71208351                       # number of overall (read+write) accesses
626system.cpu.dcache.ReadReq_miss_rate::cpu.data     0.067651                       # miss rate for ReadReq accesses
627system.cpu.dcache.ReadReq_miss_rate::total     0.067651                       # miss rate for ReadReq accesses
628system.cpu.dcache.WriteReq_miss_rate::cpu.data     0.002988                       # miss rate for WriteReq accesses
629system.cpu.dcache.WriteReq_miss_rate::total     0.002988                       # miss rate for WriteReq accesses
630system.cpu.dcache.demand_miss_rate::cpu.data     0.039101                       # miss rate for demand accesses
631system.cpu.dcache.demand_miss_rate::total     0.039101                       # miss rate for demand accesses
632system.cpu.dcache.overall_miss_rate::cpu.data     0.039101                       # miss rate for overall accesses
633system.cpu.dcache.overall_miss_rate::total     0.039101                       # miss rate for overall accesses
634system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 12011.909483                       # average ReadReq miss latency
635system.cpu.dcache.ReadReq_avg_miss_latency::total 12011.909483                       # average ReadReq miss latency
636system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 31466.903991                       # average WriteReq miss latency
637system.cpu.dcache.WriteReq_avg_miss_latency::total 31466.903991                       # average WriteReq miss latency
638system.cpu.dcache.demand_avg_miss_latency::cpu.data 12668.294293                       # average overall miss latency
639system.cpu.dcache.demand_avg_miss_latency::total 12668.294293                       # average overall miss latency
640system.cpu.dcache.overall_avg_miss_latency::cpu.data 12668.294293                       # average overall miss latency
641system.cpu.dcache.overall_avg_miss_latency::total 12668.294293                       # average overall miss latency
642system.cpu.dcache.blocked_cycles::no_mshrs       221313                       # number of cycles access was blocked
643system.cpu.dcache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
644system.cpu.dcache.blocked::no_mshrs             43094                       # number of cycles access was blocked
645system.cpu.dcache.blocked::no_targets               0                       # number of cycles access was blocked
646system.cpu.dcache.avg_blocked_cycles::no_mshrs     5.135587                       # average number of cycles each access was blocked
647system.cpu.dcache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
648system.cpu.dcache.fast_writes                       0                       # number of fast writes performed
649system.cpu.dcache.cache_copies                      0                       # number of cache copies performed
650system.cpu.dcache.writebacks::writebacks      2066711                       # number of writebacks
651system.cpu.dcache.writebacks::total           2066711                       # number of writebacks
652system.cpu.dcache.ReadReq_mshr_hits::cpu.data       695911                       # number of ReadReq MSHR hits
653system.cpu.dcache.ReadReq_mshr_hits::total       695911                       # number of ReadReq MSHR hits
654system.cpu.dcache.WriteReq_mshr_hits::cpu.data        11877                       # number of WriteReq MSHR hits
655system.cpu.dcache.WriteReq_mshr_hits::total        11877                       # number of WriteReq MSHR hits
656system.cpu.dcache.demand_mshr_hits::cpu.data       707788                       # number of demand (read+write) MSHR hits
657system.cpu.dcache.demand_mshr_hits::total       707788                       # number of demand (read+write) MSHR hits
658system.cpu.dcache.overall_mshr_hits::cpu.data       707788                       # number of overall MSHR hits
659system.cpu.dcache.overall_mshr_hits::total       707788                       # number of overall MSHR hits
660system.cpu.dcache.ReadReq_mshr_misses::cpu.data      1994466                       # number of ReadReq MSHR misses
661system.cpu.dcache.ReadReq_mshr_misses::total      1994466                       # number of ReadReq MSHR misses
662system.cpu.dcache.WriteReq_mshr_misses::cpu.data        82062                       # number of WriteReq MSHR misses
663system.cpu.dcache.WriteReq_mshr_misses::total        82062                       # number of WriteReq MSHR misses
664system.cpu.dcache.demand_mshr_misses::cpu.data      2076528                       # number of demand (read+write) MSHR misses
665system.cpu.dcache.demand_mshr_misses::total      2076528                       # number of demand (read+write) MSHR misses
666system.cpu.dcache.overall_mshr_misses::cpu.data      2076528                       # number of overall MSHR misses
667system.cpu.dcache.overall_mshr_misses::total      2076528                       # number of overall MSHR misses
668system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data  24203306500                       # number of ReadReq MSHR miss cycles
669system.cpu.dcache.ReadReq_mshr_miss_latency::total  24203306500                       # number of ReadReq MSHR miss cycles
670system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data   2798613994                       # number of WriteReq MSHR miss cycles
671system.cpu.dcache.WriteReq_mshr_miss_latency::total   2798613994                       # number of WriteReq MSHR miss cycles
672system.cpu.dcache.demand_mshr_miss_latency::cpu.data  27001920494                       # number of demand (read+write) MSHR miss cycles
673system.cpu.dcache.demand_mshr_miss_latency::total  27001920494                       # number of demand (read+write) MSHR miss cycles
674system.cpu.dcache.overall_mshr_miss_latency::cpu.data  27001920494                       # number of overall MSHR miss cycles
675system.cpu.dcache.overall_mshr_miss_latency::total  27001920494                       # number of overall MSHR miss cycles
676system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data     0.050152                       # mshr miss rate for ReadReq accesses
677system.cpu.dcache.ReadReq_mshr_miss_rate::total     0.050152                       # mshr miss rate for ReadReq accesses
678system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data     0.002610                       # mshr miss rate for WriteReq accesses
679system.cpu.dcache.WriteReq_mshr_miss_rate::total     0.002610                       # mshr miss rate for WriteReq accesses
680system.cpu.dcache.demand_mshr_miss_rate::cpu.data     0.029161                       # mshr miss rate for demand accesses
681system.cpu.dcache.demand_mshr_miss_rate::total     0.029161                       # mshr miss rate for demand accesses
682system.cpu.dcache.overall_mshr_miss_rate::cpu.data     0.029161                       # mshr miss rate for overall accesses
683system.cpu.dcache.overall_mshr_miss_rate::total     0.029161                       # mshr miss rate for overall accesses
684system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 12135.231435                       # average ReadReq mshr miss latency
685system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 12135.231435                       # average ReadReq mshr miss latency
686system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 34103.653262                       # average WriteReq mshr miss latency
687system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 34103.653262                       # average WriteReq mshr miss latency
688system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 13003.398218                       # average overall mshr miss latency
689system.cpu.dcache.demand_avg_mshr_miss_latency::total 13003.398218                       # average overall mshr miss latency
690system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 13003.398218                       # average overall mshr miss latency
691system.cpu.dcache.overall_avg_mshr_miss_latency::total 13003.398218                       # average overall mshr miss latency
692system.cpu.dcache.no_allocate_misses                0                       # Number of misses that were no-allocate
693system.cpu.icache.tags.replacements                64                       # number of replacements
694system.cpu.icache.tags.tagsinuse           833.320748                       # Cycle average of tags in use
695system.cpu.icache.tags.total_refs            27853507                       # Total number of references to valid blocks.
696system.cpu.icache.tags.sampled_refs              1032                       # Sample count of references to valid blocks.
697system.cpu.icache.tags.avg_refs          26989.832364                       # Average number of references to valid blocks.
698system.cpu.icache.tags.warmup_cycle                 0                       # Cycle when the warmup percentage was hit.
699system.cpu.icache.tags.occ_blocks::cpu.inst   833.320748                       # Average occupied blocks per requestor
700system.cpu.icache.tags.occ_percent::cpu.inst     0.406895                       # Average percentage of cache occupancy
701system.cpu.icache.tags.occ_percent::total     0.406895                       # Average percentage of cache occupancy
702system.cpu.icache.tags.occ_task_id_blocks::1024          968                       # Occupied blocks per task id
703system.cpu.icache.tags.age_task_id_blocks_1024::0           52                       # Occupied blocks per task id
704system.cpu.icache.tags.age_task_id_blocks_1024::2           23                       # Occupied blocks per task id
705system.cpu.icache.tags.age_task_id_blocks_1024::3           17                       # Occupied blocks per task id
706system.cpu.icache.tags.age_task_id_blocks_1024::4          876                       # Occupied blocks per task id
707system.cpu.icache.tags.occ_task_id_percent::1024     0.472656                       # Percentage of cache occupancy per task id
708system.cpu.icache.tags.tag_accesses          55710776                       # Number of tag accesses
709system.cpu.icache.tags.data_accesses         55710776                       # Number of data accesses
710system.cpu.icache.ReadReq_hits::cpu.inst     27853507                       # number of ReadReq hits
711system.cpu.icache.ReadReq_hits::total        27853507                       # number of ReadReq hits
712system.cpu.icache.demand_hits::cpu.inst      27853507                       # number of demand (read+write) hits
713system.cpu.icache.demand_hits::total         27853507                       # number of demand (read+write) hits
714system.cpu.icache.overall_hits::cpu.inst     27853507                       # number of overall hits
715system.cpu.icache.overall_hits::total        27853507                       # number of overall hits
716system.cpu.icache.ReadReq_misses::cpu.inst         1365                       # number of ReadReq misses
717system.cpu.icache.ReadReq_misses::total          1365                       # number of ReadReq misses
718system.cpu.icache.demand_misses::cpu.inst         1365                       # number of demand (read+write) misses
719system.cpu.icache.demand_misses::total           1365                       # number of demand (read+write) misses
720system.cpu.icache.overall_misses::cpu.inst         1365                       # number of overall misses
721system.cpu.icache.overall_misses::total          1365                       # number of overall misses
722system.cpu.icache.ReadReq_miss_latency::cpu.inst     98783500                       # number of ReadReq miss cycles
723system.cpu.icache.ReadReq_miss_latency::total     98783500                       # number of ReadReq miss cycles
724system.cpu.icache.demand_miss_latency::cpu.inst     98783500                       # number of demand (read+write) miss cycles
725system.cpu.icache.demand_miss_latency::total     98783500                       # number of demand (read+write) miss cycles
726system.cpu.icache.overall_miss_latency::cpu.inst     98783500                       # number of overall miss cycles
727system.cpu.icache.overall_miss_latency::total     98783500                       # number of overall miss cycles
728system.cpu.icache.ReadReq_accesses::cpu.inst     27854872                       # number of ReadReq accesses(hits+misses)
729system.cpu.icache.ReadReq_accesses::total     27854872                       # number of ReadReq accesses(hits+misses)
730system.cpu.icache.demand_accesses::cpu.inst     27854872                       # number of demand (read+write) accesses
731system.cpu.icache.demand_accesses::total     27854872                       # number of demand (read+write) accesses
732system.cpu.icache.overall_accesses::cpu.inst     27854872                       # number of overall (read+write) accesses
733system.cpu.icache.overall_accesses::total     27854872                       # number of overall (read+write) accesses
734system.cpu.icache.ReadReq_miss_rate::cpu.inst     0.000049                       # miss rate for ReadReq accesses
735system.cpu.icache.ReadReq_miss_rate::total     0.000049                       # miss rate for ReadReq accesses
736system.cpu.icache.demand_miss_rate::cpu.inst     0.000049                       # miss rate for demand accesses
737system.cpu.icache.demand_miss_rate::total     0.000049                       # miss rate for demand accesses
738system.cpu.icache.overall_miss_rate::cpu.inst     0.000049                       # miss rate for overall accesses
739system.cpu.icache.overall_miss_rate::total     0.000049                       # miss rate for overall accesses
740system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 72368.864469                       # average ReadReq miss latency
741system.cpu.icache.ReadReq_avg_miss_latency::total 72368.864469                       # average ReadReq miss latency
742system.cpu.icache.demand_avg_miss_latency::cpu.inst 72368.864469                       # average overall miss latency
743system.cpu.icache.demand_avg_miss_latency::total 72368.864469                       # average overall miss latency
744system.cpu.icache.overall_avg_miss_latency::cpu.inst 72368.864469                       # average overall miss latency
745system.cpu.icache.overall_avg_miss_latency::total 72368.864469                       # average overall miss latency
746system.cpu.icache.blocked_cycles::no_mshrs          217                       # number of cycles access was blocked
747system.cpu.icache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
748system.cpu.icache.blocked::no_mshrs                 3                       # number of cycles access was blocked
749system.cpu.icache.blocked::no_targets               0                       # number of cycles access was blocked
750system.cpu.icache.avg_blocked_cycles::no_mshrs    72.333333                       # average number of cycles each access was blocked
751system.cpu.icache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
752system.cpu.icache.fast_writes                       0                       # number of fast writes performed
753system.cpu.icache.cache_copies                      0                       # number of cache copies performed
754system.cpu.icache.ReadReq_mshr_hits::cpu.inst          333                       # number of ReadReq MSHR hits
755system.cpu.icache.ReadReq_mshr_hits::total          333                       # number of ReadReq MSHR hits
756system.cpu.icache.demand_mshr_hits::cpu.inst          333                       # number of demand (read+write) MSHR hits
757system.cpu.icache.demand_mshr_hits::total          333                       # number of demand (read+write) MSHR hits
758system.cpu.icache.overall_mshr_hits::cpu.inst          333                       # number of overall MSHR hits
759system.cpu.icache.overall_mshr_hits::total          333                       # number of overall MSHR hits
760system.cpu.icache.ReadReq_mshr_misses::cpu.inst         1032                       # number of ReadReq MSHR misses
761system.cpu.icache.ReadReq_mshr_misses::total         1032                       # number of ReadReq MSHR misses
762system.cpu.icache.demand_mshr_misses::cpu.inst         1032                       # number of demand (read+write) MSHR misses
763system.cpu.icache.demand_mshr_misses::total         1032                       # number of demand (read+write) MSHR misses
764system.cpu.icache.overall_mshr_misses::cpu.inst         1032                       # number of overall MSHR misses
765system.cpu.icache.overall_mshr_misses::total         1032                       # number of overall MSHR misses
766system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst     78148000                       # number of ReadReq MSHR miss cycles
767system.cpu.icache.ReadReq_mshr_miss_latency::total     78148000                       # number of ReadReq MSHR miss cycles
768system.cpu.icache.demand_mshr_miss_latency::cpu.inst     78148000                       # number of demand (read+write) MSHR miss cycles
769system.cpu.icache.demand_mshr_miss_latency::total     78148000                       # number of demand (read+write) MSHR miss cycles
770system.cpu.icache.overall_mshr_miss_latency::cpu.inst     78148000                       # number of overall MSHR miss cycles
771system.cpu.icache.overall_mshr_miss_latency::total     78148000                       # number of overall MSHR miss cycles
772system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst     0.000037                       # mshr miss rate for ReadReq accesses
773system.cpu.icache.ReadReq_mshr_miss_rate::total     0.000037                       # mshr miss rate for ReadReq accesses
774system.cpu.icache.demand_mshr_miss_rate::cpu.inst     0.000037                       # mshr miss rate for demand accesses
775system.cpu.icache.demand_mshr_miss_rate::total     0.000037                       # mshr miss rate for demand accesses
776system.cpu.icache.overall_mshr_miss_rate::cpu.inst     0.000037                       # mshr miss rate for overall accesses
777system.cpu.icache.overall_mshr_miss_rate::total     0.000037                       # mshr miss rate for overall accesses
778system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 75724.806202                       # average ReadReq mshr miss latency
779system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 75724.806202                       # average ReadReq mshr miss latency
780system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 75724.806202                       # average overall mshr miss latency
781system.cpu.icache.demand_avg_mshr_miss_latency::total 75724.806202                       # average overall mshr miss latency
782system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 75724.806202                       # average overall mshr miss latency
783system.cpu.icache.overall_avg_mshr_miss_latency::total 75724.806202                       # average overall mshr miss latency
784system.cpu.icache.no_allocate_misses                0                       # Number of misses that were no-allocate
785system.cpu.l2cache.tags.replacements              495                       # number of replacements
786system.cpu.l2cache.tags.tagsinuse        20681.782708                       # Cycle average of tags in use
787system.cpu.l2cache.tags.total_refs            4035350                       # Total number of references to valid blocks.
788system.cpu.l2cache.tags.sampled_refs            30428                       # Sample count of references to valid blocks.
789system.cpu.l2cache.tags.avg_refs           132.619627                       # Average number of references to valid blocks.
790system.cpu.l2cache.tags.warmup_cycle                0                       # Cycle when the warmup percentage was hit.
791system.cpu.l2cache.tags.occ_blocks::writebacks 19745.210929                       # Average occupied blocks per requestor
792system.cpu.l2cache.tags.occ_blocks::cpu.inst   683.118816                       # Average occupied blocks per requestor
793system.cpu.l2cache.tags.occ_blocks::cpu.data   253.452964                       # Average occupied blocks per requestor
794system.cpu.l2cache.tags.occ_percent::writebacks     0.602576                       # Average percentage of cache occupancy
795system.cpu.l2cache.tags.occ_percent::cpu.inst     0.020847                       # Average percentage of cache occupancy
796system.cpu.l2cache.tags.occ_percent::cpu.data     0.007735                       # Average percentage of cache occupancy
797system.cpu.l2cache.tags.occ_percent::total     0.631158                       # Average percentage of cache occupancy
798system.cpu.l2cache.tags.occ_task_id_blocks::1024        29933                       # Occupied blocks per task id
799system.cpu.l2cache.tags.age_task_id_blocks_1024::0           55                       # Occupied blocks per task id
800system.cpu.l2cache.tags.age_task_id_blocks_1024::1           67                       # Occupied blocks per task id
801system.cpu.l2cache.tags.age_task_id_blocks_1024::2          776                       # Occupied blocks per task id
802system.cpu.l2cache.tags.age_task_id_blocks_1024::3         1394                       # Occupied blocks per task id
803system.cpu.l2cache.tags.age_task_id_blocks_1024::4        27641                       # Occupied blocks per task id
804system.cpu.l2cache.tags.occ_task_id_percent::1024     0.913483                       # Percentage of cache occupancy per task id
805system.cpu.l2cache.tags.tag_accesses         33312880                       # Number of tag accesses
806system.cpu.l2cache.tags.data_accesses        33312880                       # Number of data accesses
807system.cpu.l2cache.Writeback_hits::writebacks      2066711                       # number of Writeback hits
808system.cpu.l2cache.Writeback_hits::total      2066711                       # number of Writeback hits
809system.cpu.l2cache.ReadExReq_hits::cpu.data        53096                       # number of ReadExReq hits
810system.cpu.l2cache.ReadExReq_hits::total        53096                       # number of ReadExReq hits
811system.cpu.l2cache.ReadCleanReq_hits::cpu.inst           19                       # number of ReadCleanReq hits
812system.cpu.l2cache.ReadCleanReq_hits::total           19                       # number of ReadCleanReq hits
813system.cpu.l2cache.ReadSharedReq_hits::cpu.data      1993999                       # number of ReadSharedReq hits
814system.cpu.l2cache.ReadSharedReq_hits::total      1993999                       # number of ReadSharedReq hits
815system.cpu.l2cache.demand_hits::cpu.inst           19                       # number of demand (read+write) hits
816system.cpu.l2cache.demand_hits::cpu.data      2047095                       # number of demand (read+write) hits
817system.cpu.l2cache.demand_hits::total         2047114                       # number of demand (read+write) hits
818system.cpu.l2cache.overall_hits::cpu.inst           19                       # number of overall hits
819system.cpu.l2cache.overall_hits::cpu.data      2047095                       # number of overall hits
820system.cpu.l2cache.overall_hits::total        2047114                       # number of overall hits
821system.cpu.l2cache.ReadExReq_misses::cpu.data        28996                       # number of ReadExReq misses
822system.cpu.l2cache.ReadExReq_misses::total        28996                       # number of ReadExReq misses
823system.cpu.l2cache.ReadCleanReq_misses::cpu.inst         1013                       # number of ReadCleanReq misses
824system.cpu.l2cache.ReadCleanReq_misses::total         1013                       # number of ReadCleanReq misses
825system.cpu.l2cache.ReadSharedReq_misses::cpu.data          437                       # number of ReadSharedReq misses
826system.cpu.l2cache.ReadSharedReq_misses::total          437                       # number of ReadSharedReq misses
827system.cpu.l2cache.demand_misses::cpu.inst         1013                       # number of demand (read+write) misses
828system.cpu.l2cache.demand_misses::cpu.data        29433                       # number of demand (read+write) misses
829system.cpu.l2cache.demand_misses::total         30446                       # number of demand (read+write) misses
830system.cpu.l2cache.overall_misses::cpu.inst         1013                       # number of overall misses
831system.cpu.l2cache.overall_misses::cpu.data        29433                       # number of overall misses
832system.cpu.l2cache.overall_misses::total        30446                       # number of overall misses
833system.cpu.l2cache.ReadExReq_miss_latency::cpu.data   2117372000                       # number of ReadExReq miss cycles
834system.cpu.l2cache.ReadExReq_miss_latency::total   2117372000                       # number of ReadExReq miss cycles
835system.cpu.l2cache.ReadCleanReq_miss_latency::cpu.inst     76394500                       # number of ReadCleanReq miss cycles
836system.cpu.l2cache.ReadCleanReq_miss_latency::total     76394500                       # number of ReadCleanReq miss cycles
837system.cpu.l2cache.ReadSharedReq_miss_latency::cpu.data     33330500                       # number of ReadSharedReq miss cycles
838system.cpu.l2cache.ReadSharedReq_miss_latency::total     33330500                       # number of ReadSharedReq miss cycles
839system.cpu.l2cache.demand_miss_latency::cpu.inst     76394500                       # number of demand (read+write) miss cycles
840system.cpu.l2cache.demand_miss_latency::cpu.data   2150702500                       # number of demand (read+write) miss cycles
841system.cpu.l2cache.demand_miss_latency::total   2227097000                       # number of demand (read+write) miss cycles
842system.cpu.l2cache.overall_miss_latency::cpu.inst     76394500                       # number of overall miss cycles
843system.cpu.l2cache.overall_miss_latency::cpu.data   2150702500                       # number of overall miss cycles
844system.cpu.l2cache.overall_miss_latency::total   2227097000                       # number of overall miss cycles
845system.cpu.l2cache.Writeback_accesses::writebacks      2066711                       # number of Writeback accesses(hits+misses)
846system.cpu.l2cache.Writeback_accesses::total      2066711                       # number of Writeback accesses(hits+misses)
847system.cpu.l2cache.ReadExReq_accesses::cpu.data        82092                       # number of ReadExReq accesses(hits+misses)
848system.cpu.l2cache.ReadExReq_accesses::total        82092                       # number of ReadExReq accesses(hits+misses)
849system.cpu.l2cache.ReadCleanReq_accesses::cpu.inst         1032                       # number of ReadCleanReq accesses(hits+misses)
850system.cpu.l2cache.ReadCleanReq_accesses::total         1032                       # number of ReadCleanReq accesses(hits+misses)
851system.cpu.l2cache.ReadSharedReq_accesses::cpu.data      1994436                       # number of ReadSharedReq accesses(hits+misses)
852system.cpu.l2cache.ReadSharedReq_accesses::total      1994436                       # number of ReadSharedReq accesses(hits+misses)
853system.cpu.l2cache.demand_accesses::cpu.inst         1032                       # number of demand (read+write) accesses
854system.cpu.l2cache.demand_accesses::cpu.data      2076528                       # number of demand (read+write) accesses
855system.cpu.l2cache.demand_accesses::total      2077560                       # number of demand (read+write) accesses
856system.cpu.l2cache.overall_accesses::cpu.inst         1032                       # number of overall (read+write) accesses
857system.cpu.l2cache.overall_accesses::cpu.data      2076528                       # number of overall (read+write) accesses
858system.cpu.l2cache.overall_accesses::total      2077560                       # number of overall (read+write) accesses
859system.cpu.l2cache.ReadExReq_miss_rate::cpu.data     0.353213                       # miss rate for ReadExReq accesses
860system.cpu.l2cache.ReadExReq_miss_rate::total     0.353213                       # miss rate for ReadExReq accesses
861system.cpu.l2cache.ReadCleanReq_miss_rate::cpu.inst     0.981589                       # miss rate for ReadCleanReq accesses
862system.cpu.l2cache.ReadCleanReq_miss_rate::total     0.981589                       # miss rate for ReadCleanReq accesses
863system.cpu.l2cache.ReadSharedReq_miss_rate::cpu.data     0.000219                       # miss rate for ReadSharedReq accesses
864system.cpu.l2cache.ReadSharedReq_miss_rate::total     0.000219                       # miss rate for ReadSharedReq accesses
865system.cpu.l2cache.demand_miss_rate::cpu.inst     0.981589                       # miss rate for demand accesses
866system.cpu.l2cache.demand_miss_rate::cpu.data     0.014174                       # miss rate for demand accesses
867system.cpu.l2cache.demand_miss_rate::total     0.014655                       # miss rate for demand accesses
868system.cpu.l2cache.overall_miss_rate::cpu.inst     0.981589                       # miss rate for overall accesses
869system.cpu.l2cache.overall_miss_rate::cpu.data     0.014174                       # miss rate for overall accesses
870system.cpu.l2cache.overall_miss_rate::total     0.014655                       # miss rate for overall accesses
871system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 73022.899710                       # average ReadExReq miss latency
872system.cpu.l2cache.ReadExReq_avg_miss_latency::total 73022.899710                       # average ReadExReq miss latency
873system.cpu.l2cache.ReadCleanReq_avg_miss_latency::cpu.inst 75414.116486                       # average ReadCleanReq miss latency
874system.cpu.l2cache.ReadCleanReq_avg_miss_latency::total 75414.116486                       # average ReadCleanReq miss latency
875system.cpu.l2cache.ReadSharedReq_avg_miss_latency::cpu.data 76271.167048                       # average ReadSharedReq miss latency
876system.cpu.l2cache.ReadSharedReq_avg_miss_latency::total 76271.167048                       # average ReadSharedReq miss latency
877system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 75414.116486                       # average overall miss latency
878system.cpu.l2cache.demand_avg_miss_latency::cpu.data 73071.127646                       # average overall miss latency
879system.cpu.l2cache.demand_avg_miss_latency::total 73149.083623                       # average overall miss latency
880system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 75414.116486                       # average overall miss latency
881system.cpu.l2cache.overall_avg_miss_latency::cpu.data 73071.127646                       # average overall miss latency
882system.cpu.l2cache.overall_avg_miss_latency::total 73149.083623                       # average overall miss latency
883system.cpu.l2cache.blocked_cycles::no_mshrs            0                       # number of cycles access was blocked
884system.cpu.l2cache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
885system.cpu.l2cache.blocked::no_mshrs                0                       # number of cycles access was blocked
886system.cpu.l2cache.blocked::no_targets              0                       # number of cycles access was blocked
887system.cpu.l2cache.avg_blocked_cycles::no_mshrs          nan                       # average number of cycles each access was blocked
888system.cpu.l2cache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
889system.cpu.l2cache.fast_writes                      0                       # number of fast writes performed
890system.cpu.l2cache.cache_copies                     0                       # number of cache copies performed
891system.cpu.l2cache.writebacks::writebacks          184                       # number of writebacks
892system.cpu.l2cache.writebacks::total              184                       # number of writebacks
893system.cpu.l2cache.CleanEvict_mshr_misses::writebacks            7                       # number of CleanEvict MSHR misses
894system.cpu.l2cache.CleanEvict_mshr_misses::total            7                       # number of CleanEvict MSHR misses
895system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data        28996                       # number of ReadExReq MSHR misses
896system.cpu.l2cache.ReadExReq_mshr_misses::total        28996                       # number of ReadExReq MSHR misses
897system.cpu.l2cache.ReadCleanReq_mshr_misses::cpu.inst         1013                       # number of ReadCleanReq MSHR misses
898system.cpu.l2cache.ReadCleanReq_mshr_misses::total         1013                       # number of ReadCleanReq MSHR misses
899system.cpu.l2cache.ReadSharedReq_mshr_misses::cpu.data          437                       # number of ReadSharedReq MSHR misses
900system.cpu.l2cache.ReadSharedReq_mshr_misses::total          437                       # number of ReadSharedReq MSHR misses
901system.cpu.l2cache.demand_mshr_misses::cpu.inst         1013                       # number of demand (read+write) MSHR misses
902system.cpu.l2cache.demand_mshr_misses::cpu.data        29433                       # number of demand (read+write) MSHR misses
903system.cpu.l2cache.demand_mshr_misses::total        30446                       # number of demand (read+write) MSHR misses
904system.cpu.l2cache.overall_mshr_misses::cpu.inst         1013                       # number of overall MSHR misses
905system.cpu.l2cache.overall_mshr_misses::cpu.data        29433                       # number of overall MSHR misses
906system.cpu.l2cache.overall_mshr_misses::total        30446                       # number of overall MSHR misses
907system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data   1827412000                       # number of ReadExReq MSHR miss cycles
908system.cpu.l2cache.ReadExReq_mshr_miss_latency::total   1827412000                       # number of ReadExReq MSHR miss cycles
909system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::cpu.inst     66264500                       # number of ReadCleanReq MSHR miss cycles
910system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::total     66264500                       # number of ReadCleanReq MSHR miss cycles
911system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::cpu.data     28980500                       # number of ReadSharedReq MSHR miss cycles
912system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::total     28980500                       # number of ReadSharedReq MSHR miss cycles
913system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst     66264500                       # number of demand (read+write) MSHR miss cycles
914system.cpu.l2cache.demand_mshr_miss_latency::cpu.data   1856392500                       # number of demand (read+write) MSHR miss cycles
915system.cpu.l2cache.demand_mshr_miss_latency::total   1922657000                       # number of demand (read+write) MSHR miss cycles
916system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst     66264500                       # number of overall MSHR miss cycles
917system.cpu.l2cache.overall_mshr_miss_latency::cpu.data   1856392500                       # number of overall MSHR miss cycles
918system.cpu.l2cache.overall_mshr_miss_latency::total   1922657000                       # number of overall MSHR miss cycles
919system.cpu.l2cache.CleanEvict_mshr_miss_rate::writebacks          inf                       # mshr miss rate for CleanEvict accesses
920system.cpu.l2cache.CleanEvict_mshr_miss_rate::total          inf                       # mshr miss rate for CleanEvict accesses
921system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data     0.353213                       # mshr miss rate for ReadExReq accesses
922system.cpu.l2cache.ReadExReq_mshr_miss_rate::total     0.353213                       # mshr miss rate for ReadExReq accesses
923system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::cpu.inst     0.981589                       # mshr miss rate for ReadCleanReq accesses
924system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::total     0.981589                       # mshr miss rate for ReadCleanReq accesses
925system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::cpu.data     0.000219                       # mshr miss rate for ReadSharedReq accesses
926system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::total     0.000219                       # mshr miss rate for ReadSharedReq accesses
927system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst     0.981589                       # mshr miss rate for demand accesses
928system.cpu.l2cache.demand_mshr_miss_rate::cpu.data     0.014174                       # mshr miss rate for demand accesses
929system.cpu.l2cache.demand_mshr_miss_rate::total     0.014655                       # mshr miss rate for demand accesses
930system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst     0.981589                       # mshr miss rate for overall accesses
931system.cpu.l2cache.overall_mshr_miss_rate::cpu.data     0.014174                       # mshr miss rate for overall accesses
932system.cpu.l2cache.overall_mshr_miss_rate::total     0.014655                       # mshr miss rate for overall accesses
933system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 63022.899710                       # average ReadExReq mshr miss latency
934system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 63022.899710                       # average ReadExReq mshr miss latency
935system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::cpu.inst 65414.116486                       # average ReadCleanReq mshr miss latency
936system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::total 65414.116486                       # average ReadCleanReq mshr miss latency
937system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.data 66316.933638                       # average ReadSharedReq mshr miss latency
938system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::total 66316.933638                       # average ReadSharedReq mshr miss latency
939system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 65414.116486                       # average overall mshr miss latency
940system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 63071.807155                       # average overall mshr miss latency
941system.cpu.l2cache.demand_avg_mshr_miss_latency::total 63149.740524                       # average overall mshr miss latency
942system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 65414.116486                       # average overall mshr miss latency
943system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 63071.807155                       # average overall mshr miss latency
944system.cpu.l2cache.overall_avg_mshr_miss_latency::total 63149.740524                       # average overall mshr miss latency
945system.cpu.l2cache.no_allocate_misses               0                       # Number of misses that were no-allocate
946system.cpu.toL2Bus.trans_dist::ReadResp       1995466                       # Transaction distribution
947system.cpu.toL2Bus.trans_dist::Writeback      2066895                       # Transaction distribution
948system.cpu.toL2Bus.trans_dist::CleanEvict         6085                       # Transaction distribution
949system.cpu.toL2Bus.trans_dist::ReadExReq        82092                       # Transaction distribution
950system.cpu.toL2Bus.trans_dist::ReadExResp        82092                       # Transaction distribution
951system.cpu.toL2Bus.trans_dist::ReadCleanReq         1032                       # Transaction distribution
952system.cpu.toL2Bus.trans_dist::ReadSharedReq      1994436                       # Transaction distribution
953system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side         2128                       # Packet count per connected master and slave (bytes)
954system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side      6225475                       # Packet count per connected master and slave (bytes)
955system.cpu.toL2Bus.pkt_count::total           6227603                       # Packet count per connected master and slave (bytes)
956system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side        66048                       # Cumulative packet size per connected master and slave (bytes)
957system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side    265167168                       # Cumulative packet size per connected master and slave (bytes)
958system.cpu.toL2Bus.pkt_size::total          265233216                       # Cumulative packet size per connected master and slave (bytes)
959system.cpu.toL2Bus.snoops                         495                       # Total snoops (count)
960system.cpu.toL2Bus.snoop_fanout::samples      4150549                       # Request fanout histogram
961system.cpu.toL2Bus.snoop_fanout::mean        1.000119                       # Request fanout histogram
962system.cpu.toL2Bus.snoop_fanout::stdev       0.010920                       # Request fanout histogram
963system.cpu.toL2Bus.snoop_fanout::underflows            0      0.00%      0.00% # Request fanout histogram
964system.cpu.toL2Bus.snoop_fanout::0                  0      0.00%      0.00% # Request fanout histogram
965system.cpu.toL2Bus.snoop_fanout::1            4150054     99.99%     99.99% # Request fanout histogram
966system.cpu.toL2Bus.snoop_fanout::2                495      0.01%    100.00% # Request fanout histogram
967system.cpu.toL2Bus.snoop_fanout::overflows            0      0.00%    100.00% # Request fanout histogram
968system.cpu.toL2Bus.snoop_fanout::min_value            1                       # Request fanout histogram
969system.cpu.toL2Bus.snoop_fanout::max_value            2                       # Request fanout histogram
970system.cpu.toL2Bus.snoop_fanout::total        4150549                       # Request fanout histogram
971system.cpu.toL2Bus.reqLayer0.occupancy     4141738000                       # Layer occupancy (ticks)
972system.cpu.toL2Bus.reqLayer0.utilization          6.7                       # Layer utilization (%)
973system.cpu.toL2Bus.respLayer0.occupancy       1548000                       # Layer occupancy (ticks)
974system.cpu.toL2Bus.respLayer0.utilization          0.0                       # Layer utilization (%)
975system.cpu.toL2Bus.respLayer1.occupancy    3114789000                       # Layer occupancy (ticks)
976system.cpu.toL2Bus.respLayer1.utilization          5.0                       # Layer utilization (%)
977system.membus.trans_dist::ReadResp               1448                       # Transaction distribution
978system.membus.trans_dist::Writeback               184                       # Transaction distribution
979system.membus.trans_dist::CleanEvict               34                       # Transaction distribution
980system.membus.trans_dist::ReadExReq             28996                       # Transaction distribution
981system.membus.trans_dist::ReadExResp            28996                       # Transaction distribution
982system.membus.trans_dist::ReadSharedReq          1450                       # Transaction distribution
983system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port        61108                       # Packet count per connected master and slave (bytes)
984system.membus.pkt_count_system.cpu.l2cache.mem_side::total        61108                       # Packet count per connected master and slave (bytes)
985system.membus.pkt_count::total                  61108                       # Packet count per connected master and slave (bytes)
986system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port      1960192                       # Cumulative packet size per connected master and slave (bytes)
987system.membus.pkt_size_system.cpu.l2cache.mem_side::total      1960192                       # Cumulative packet size per connected master and slave (bytes)
988system.membus.pkt_size::total                 1960192                       # Cumulative packet size per connected master and slave (bytes)
989system.membus.snoops                                0                       # Total snoops (count)
990system.membus.snoop_fanout::samples             30664                       # Request fanout histogram
991system.membus.snoop_fanout::mean                    0                       # Request fanout histogram
992system.membus.snoop_fanout::stdev                   0                       # Request fanout histogram
993system.membus.snoop_fanout::underflows              0      0.00%      0.00% # Request fanout histogram
994system.membus.snoop_fanout::0                   30664    100.00%    100.00% # Request fanout histogram
995system.membus.snoop_fanout::1                       0      0.00%    100.00% # Request fanout histogram
996system.membus.snoop_fanout::overflows               0      0.00%    100.00% # Request fanout histogram
997system.membus.snoop_fanout::min_value               0                       # Request fanout histogram
998system.membus.snoop_fanout::max_value               0                       # Request fanout histogram
999system.membus.snoop_fanout::total               30664                       # Request fanout histogram
1000system.membus.reqLayer0.occupancy            42854000                       # Layer occupancy (ticks)
1001system.membus.reqLayer0.utilization               0.1                       # Layer utilization (%)
1002system.membus.respLayer1.occupancy          160427250                       # Layer occupancy (ticks)
1003system.membus.respLayer1.utilization              0.3                       # Layer utilization (%)
1004
1005---------- End Simulation Statistics   ----------
1006