stats.txt revision 8802:ef66a9083bc4
1
2---------- Begin Simulation Statistics ----------
3sim_seconds                                  0.362431                       # Number of seconds simulated
4sim_ticks                                362430887000                       # Number of ticks simulated
5final_tick                               362430887000                       # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
6sim_freq                                 1000000000000                       # Frequency of simulated ticks
7host_inst_rate                                1587659                       # Simulator instruction rate (inst/s)
8host_tick_rate                             2359857170                       # Simulator tick rate (ticks/s)
9host_mem_usage                                 346888                       # Number of bytes of host memory used
10host_seconds                                   153.58                       # Real time elapsed on the host
11sim_insts                                   243835278                       # Number of instructions simulated
12system.physmem.bytes_read                     1001472                       # Number of bytes read from this memory
13system.physmem.bytes_inst_read                  56256                       # Number of instructions bytes read from this memory
14system.physmem.bytes_written                     2560                       # Number of bytes written to this memory
15system.physmem.num_reads                        15648                       # Number of read requests responded to by this memory
16system.physmem.num_writes                          40                       # Number of write requests responded to by this memory
17system.physmem.num_other                            0                       # Number of other requests responded to by this memory
18system.physmem.bw_read                        2763208                       # Total read bandwidth from this memory (bytes/s)
19system.physmem.bw_inst_read                    155219                       # Instruction read bandwidth from this memory (bytes/s)
20system.physmem.bw_write                          7063                       # Write bandwidth from this memory (bytes/s)
21system.physmem.bw_total                       2770272                       # Total bandwidth to/from this memory (bytes/s)
22system.cpu.workload.num_syscalls                  443                       # Number of system calls
23system.cpu.numCycles                        724861774                       # number of cpu cycles simulated
24system.cpu.numWorkItemsStarted                      0                       # number of work items this cpu started
25system.cpu.numWorkItemsCompleted                    0                       # number of work items this cpu completed
26system.cpu.num_insts                        243835278                       # Number of instructions executed
27system.cpu.num_int_alu_accesses             194726506                       # Number of integer alu accesses
28system.cpu.num_fp_alu_accesses                  11630                       # Number of float alu accesses
29system.cpu.num_func_calls                     4252956                       # number of times a function call or return occured
30system.cpu.num_conditional_control_insts     18619960                       # number of instructions that are conditional controls
31system.cpu.num_int_insts                    194726506                       # number of integer instructions
32system.cpu.num_fp_insts                         11630                       # number of float instructions
33system.cpu.num_int_register_reads           456819010                       # number of times the integer registers were read
34system.cpu.num_int_register_writes          215451566                       # number of times the integer registers were written
35system.cpu.num_fp_register_reads                23256                       # number of times the floating registers were read
36system.cpu.num_fp_register_writes                  90                       # number of times the floating registers were written
37system.cpu.num_mem_refs                     105711442                       # number of memory refs
38system.cpu.num_load_insts                    82803522                       # Number of load instructions
39system.cpu.num_store_insts                   22907920                       # Number of store instructions
40system.cpu.num_idle_cycles                          0                       # Number of idle cycles
41system.cpu.num_busy_cycles                  724861774                       # Number of busy cycles
42system.cpu.not_idle_fraction                        1                       # Percentage of non-idle cycles
43system.cpu.idle_fraction                            0                       # Percentage of idle cycles
44system.cpu.icache.replacements                     25                       # number of replacements
45system.cpu.icache.tagsinuse                725.567632                       # Cycle average of tags in use
46system.cpu.icache.total_refs                244420630                       # Total number of references to valid blocks.
47system.cpu.icache.sampled_refs                    882                       # Sample count of references to valid blocks.
48system.cpu.icache.avg_refs               277120.895692                       # Average number of references to valid blocks.
49system.cpu.icache.warmup_cycle                      0                       # Cycle when the warmup percentage was hit.
50system.cpu.icache.occ_blocks::0            725.567632                       # Average occupied blocks per context
51system.cpu.icache.occ_percent::0             0.354281                       # Average percentage of cache occupancy
52system.cpu.icache.ReadReq_hits              244420630                       # number of ReadReq hits
53system.cpu.icache.demand_hits               244420630                       # number of demand (read+write) hits
54system.cpu.icache.overall_hits              244420630                       # number of overall hits
55system.cpu.icache.ReadReq_misses                  882                       # number of ReadReq misses
56system.cpu.icache.demand_misses                   882                       # number of demand (read+write) misses
57system.cpu.icache.overall_misses                  882                       # number of overall misses
58system.cpu.icache.ReadReq_miss_latency       49266000                       # number of ReadReq miss cycles
59system.cpu.icache.demand_miss_latency        49266000                       # number of demand (read+write) miss cycles
60system.cpu.icache.overall_miss_latency       49266000                       # number of overall miss cycles
61system.cpu.icache.ReadReq_accesses          244421512                       # number of ReadReq accesses(hits+misses)
62system.cpu.icache.demand_accesses           244421512                       # number of demand (read+write) accesses
63system.cpu.icache.overall_accesses          244421512                       # number of overall (read+write) accesses
64system.cpu.icache.ReadReq_miss_rate          0.000004                       # miss rate for ReadReq accesses
65system.cpu.icache.demand_miss_rate           0.000004                       # miss rate for demand accesses
66system.cpu.icache.overall_miss_rate          0.000004                       # miss rate for overall accesses
67system.cpu.icache.ReadReq_avg_miss_latency 55857.142857                       # average ReadReq miss latency
68system.cpu.icache.demand_avg_miss_latency 55857.142857                       # average overall miss latency
69system.cpu.icache.overall_avg_miss_latency 55857.142857                       # average overall miss latency
70system.cpu.icache.blocked_cycles::no_mshrs            0                       # number of cycles access was blocked
71system.cpu.icache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
72system.cpu.icache.blocked::no_mshrs                 0                       # number of cycles access was blocked
73system.cpu.icache.blocked::no_targets               0                       # number of cycles access was blocked
74system.cpu.icache.avg_blocked_cycles::no_mshrs     no_value                       # average number of cycles each access was blocked
75system.cpu.icache.avg_blocked_cycles::no_targets     no_value                       # average number of cycles each access was blocked
76system.cpu.icache.fast_writes                       0                       # number of fast writes performed
77system.cpu.icache.cache_copies                      0                       # number of cache copies performed
78system.cpu.icache.writebacks                        0                       # number of writebacks
79system.cpu.icache.demand_mshr_hits                  0                       # number of demand (read+write) MSHR hits
80system.cpu.icache.overall_mshr_hits                 0                       # number of overall MSHR hits
81system.cpu.icache.ReadReq_mshr_misses             882                       # number of ReadReq MSHR misses
82system.cpu.icache.demand_mshr_misses              882                       # number of demand (read+write) MSHR misses
83system.cpu.icache.overall_mshr_misses             882                       # number of overall MSHR misses
84system.cpu.icache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
85system.cpu.icache.ReadReq_mshr_miss_latency     46620000                       # number of ReadReq MSHR miss cycles
86system.cpu.icache.demand_mshr_miss_latency     46620000                       # number of demand (read+write) MSHR miss cycles
87system.cpu.icache.overall_mshr_miss_latency     46620000                       # number of overall MSHR miss cycles
88system.cpu.icache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
89system.cpu.icache.ReadReq_mshr_miss_rate     0.000004                       # mshr miss rate for ReadReq accesses
90system.cpu.icache.demand_mshr_miss_rate      0.000004                       # mshr miss rate for demand accesses
91system.cpu.icache.overall_mshr_miss_rate     0.000004                       # mshr miss rate for overall accesses
92system.cpu.icache.ReadReq_avg_mshr_miss_latency 52857.142857                       # average ReadReq mshr miss latency
93system.cpu.icache.demand_avg_mshr_miss_latency 52857.142857                       # average overall mshr miss latency
94system.cpu.icache.overall_avg_mshr_miss_latency 52857.142857                       # average overall mshr miss latency
95system.cpu.icache.overall_avg_mshr_uncacheable_latency     no_value                       # average overall mshr uncacheable latency
96system.cpu.icache.mshr_cap_events                   0                       # number of times MSHR cap was activated
97system.cpu.icache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
98system.cpu.icache.no_allocate_misses                0                       # Number of misses that were no-allocate
99system.cpu.dcache.replacements                 935475                       # number of replacements
100system.cpu.dcache.tagsinuse               3563.824259                       # Cycle average of tags in use
101system.cpu.dcache.total_refs                104186700                       # Total number of references to valid blocks.
102system.cpu.dcache.sampled_refs                 939571                       # Sample count of references to valid blocks.
103system.cpu.dcache.avg_refs                 110.887522                       # Average number of references to valid blocks.
104system.cpu.dcache.warmup_cycle           134373316000                       # Cycle when the warmup percentage was hit.
105system.cpu.dcache.occ_blocks::0           3563.824259                       # Average occupied blocks per context
106system.cpu.dcache.occ_percent::0             0.870074                       # Average percentage of cache occupancy
107system.cpu.dcache.ReadReq_hits               81327577                       # number of ReadReq hits
108system.cpu.dcache.WriteReq_hits              22855241                       # number of WriteReq hits
109system.cpu.dcache.SwapReq_hits                   3882                       # number of SwapReq hits
110system.cpu.dcache.demand_hits               104182818                       # number of demand (read+write) hits
111system.cpu.dcache.overall_hits              104182818                       # number of overall hits
112system.cpu.dcache.ReadReq_misses               892857                       # number of ReadReq misses
113system.cpu.dcache.WriteReq_misses               46710                       # number of WriteReq misses
114system.cpu.dcache.SwapReq_misses                    4                       # number of SwapReq misses
115system.cpu.dcache.demand_misses                939567                       # number of demand (read+write) misses
116system.cpu.dcache.overall_misses               939567                       # number of overall misses
117system.cpu.dcache.ReadReq_miss_latency    12508482000                       # number of ReadReq miss cycles
118system.cpu.dcache.WriteReq_miss_latency    1265712000                       # number of WriteReq miss cycles
119system.cpu.dcache.SwapReq_miss_latency          98000                       # number of SwapReq miss cycles
120system.cpu.dcache.demand_miss_latency     13774194000                       # number of demand (read+write) miss cycles
121system.cpu.dcache.overall_miss_latency    13774194000                       # number of overall miss cycles
122system.cpu.dcache.ReadReq_accesses           82220434                       # number of ReadReq accesses(hits+misses)
123system.cpu.dcache.WriteReq_accesses          22901951                       # number of WriteReq accesses(hits+misses)
124system.cpu.dcache.SwapReq_accesses               3886                       # number of SwapReq accesses(hits+misses)
125system.cpu.dcache.demand_accesses           105122385                       # number of demand (read+write) accesses
126system.cpu.dcache.overall_accesses          105122385                       # number of overall (read+write) accesses
127system.cpu.dcache.ReadReq_miss_rate          0.010859                       # miss rate for ReadReq accesses
128system.cpu.dcache.WriteReq_miss_rate         0.002040                       # miss rate for WriteReq accesses
129system.cpu.dcache.SwapReq_miss_rate          0.001029                       # miss rate for SwapReq accesses
130system.cpu.dcache.demand_miss_rate           0.008938                       # miss rate for demand accesses
131system.cpu.dcache.overall_miss_rate          0.008938                       # miss rate for overall accesses
132system.cpu.dcache.ReadReq_avg_miss_latency 14009.502082                       # average ReadReq miss latency
133system.cpu.dcache.WriteReq_avg_miss_latency 27097.238279                       # average WriteReq miss latency
134system.cpu.dcache.SwapReq_avg_miss_latency        24500                       # average SwapReq miss latency
135system.cpu.dcache.demand_avg_miss_latency 14660.150899                       # average overall miss latency
136system.cpu.dcache.overall_avg_miss_latency 14660.150899                       # average overall miss latency
137system.cpu.dcache.blocked_cycles::no_mshrs            0                       # number of cycles access was blocked
138system.cpu.dcache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
139system.cpu.dcache.blocked::no_mshrs                 0                       # number of cycles access was blocked
140system.cpu.dcache.blocked::no_targets               0                       # number of cycles access was blocked
141system.cpu.dcache.avg_blocked_cycles::no_mshrs     no_value                       # average number of cycles each access was blocked
142system.cpu.dcache.avg_blocked_cycles::no_targets     no_value                       # average number of cycles each access was blocked
143system.cpu.dcache.fast_writes                       0                       # number of fast writes performed
144system.cpu.dcache.cache_copies                      0                       # number of cache copies performed
145system.cpu.dcache.writebacks                   935237                       # number of writebacks
146system.cpu.dcache.demand_mshr_hits                  0                       # number of demand (read+write) MSHR hits
147system.cpu.dcache.overall_mshr_hits                 0                       # number of overall MSHR hits
148system.cpu.dcache.ReadReq_mshr_misses          892857                       # number of ReadReq MSHR misses
149system.cpu.dcache.WriteReq_mshr_misses          46710                       # number of WriteReq MSHR misses
150system.cpu.dcache.SwapReq_mshr_misses               4                       # number of SwapReq MSHR misses
151system.cpu.dcache.demand_mshr_misses           939567                       # number of demand (read+write) MSHR misses
152system.cpu.dcache.overall_mshr_misses          939567                       # number of overall MSHR misses
153system.cpu.dcache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
154system.cpu.dcache.ReadReq_mshr_miss_latency   9829911000                       # number of ReadReq MSHR miss cycles
155system.cpu.dcache.WriteReq_mshr_miss_latency   1125582000                       # number of WriteReq MSHR miss cycles
156system.cpu.dcache.SwapReq_mshr_miss_latency        86000                       # number of SwapReq MSHR miss cycles
157system.cpu.dcache.demand_mshr_miss_latency  10955493000                       # number of demand (read+write) MSHR miss cycles
158system.cpu.dcache.overall_mshr_miss_latency  10955493000                       # number of overall MSHR miss cycles
159system.cpu.dcache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
160system.cpu.dcache.ReadReq_mshr_miss_rate     0.010859                       # mshr miss rate for ReadReq accesses
161system.cpu.dcache.WriteReq_mshr_miss_rate     0.002040                       # mshr miss rate for WriteReq accesses
162system.cpu.dcache.SwapReq_mshr_miss_rate     0.001029                       # mshr miss rate for SwapReq accesses
163system.cpu.dcache.demand_mshr_miss_rate      0.008938                       # mshr miss rate for demand accesses
164system.cpu.dcache.overall_mshr_miss_rate     0.008938                       # mshr miss rate for overall accesses
165system.cpu.dcache.ReadReq_avg_mshr_miss_latency 11009.502082                       # average ReadReq mshr miss latency
166system.cpu.dcache.WriteReq_avg_mshr_miss_latency 24097.238279                       # average WriteReq mshr miss latency
167system.cpu.dcache.SwapReq_avg_mshr_miss_latency        21500                       # average SwapReq mshr miss latency
168system.cpu.dcache.demand_avg_mshr_miss_latency 11660.150899                       # average overall mshr miss latency
169system.cpu.dcache.overall_avg_mshr_miss_latency 11660.150899                       # average overall mshr miss latency
170system.cpu.dcache.overall_avg_mshr_uncacheable_latency     no_value                       # average overall mshr uncacheable latency
171system.cpu.dcache.mshr_cap_events                   0                       # number of times MSHR cap was activated
172system.cpu.dcache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
173system.cpu.dcache.no_allocate_misses                0                       # Number of misses that were no-allocate
174system.cpu.l2cache.replacements                   865                       # number of replacements
175system.cpu.l2cache.tagsinuse              9236.752232                       # Cycle average of tags in use
176system.cpu.l2cache.total_refs                 1585884                       # Total number of references to valid blocks.
177system.cpu.l2cache.sampled_refs                 15631                       # Sample count of references to valid blocks.
178system.cpu.l2cache.avg_refs                101.457616                       # Average number of references to valid blocks.
179system.cpu.l2cache.warmup_cycle                     0                       # Cycle when the warmup percentage was hit.
180system.cpu.l2cache.occ_blocks::0           375.506440                       # Average occupied blocks per context
181system.cpu.l2cache.occ_blocks::1          8861.245791                       # Average occupied blocks per context
182system.cpu.l2cache.occ_percent::0            0.011460                       # Average percentage of cache occupancy
183system.cpu.l2cache.occ_percent::1            0.270424                       # Average percentage of cache occupancy
184system.cpu.l2cache.ReadReq_hits                892658                       # number of ReadReq hits
185system.cpu.l2cache.Writeback_hits              935237                       # number of Writeback hits
186system.cpu.l2cache.ReadExReq_hits               32147                       # number of ReadExReq hits
187system.cpu.l2cache.demand_hits                 924805                       # number of demand (read+write) hits
188system.cpu.l2cache.overall_hits                924805                       # number of overall hits
189system.cpu.l2cache.ReadReq_misses                1081                       # number of ReadReq misses
190system.cpu.l2cache.ReadExReq_misses             14567                       # number of ReadExReq misses
191system.cpu.l2cache.demand_misses                15648                       # number of demand (read+write) misses
192system.cpu.l2cache.overall_misses               15648                       # number of overall misses
193system.cpu.l2cache.ReadReq_miss_latency      56212000                       # number of ReadReq miss cycles
194system.cpu.l2cache.ReadExReq_miss_latency    757484000                       # number of ReadExReq miss cycles
195system.cpu.l2cache.demand_miss_latency      813696000                       # number of demand (read+write) miss cycles
196system.cpu.l2cache.overall_miss_latency     813696000                       # number of overall miss cycles
197system.cpu.l2cache.ReadReq_accesses            893739                       # number of ReadReq accesses(hits+misses)
198system.cpu.l2cache.Writeback_accesses          935237                       # number of Writeback accesses(hits+misses)
199system.cpu.l2cache.ReadExReq_accesses           46714                       # number of ReadExReq accesses(hits+misses)
200system.cpu.l2cache.demand_accesses             940453                       # number of demand (read+write) accesses
201system.cpu.l2cache.overall_accesses            940453                       # number of overall (read+write) accesses
202system.cpu.l2cache.ReadReq_miss_rate         0.001210                       # miss rate for ReadReq accesses
203system.cpu.l2cache.ReadExReq_miss_rate       0.311834                       # miss rate for ReadExReq accesses
204system.cpu.l2cache.demand_miss_rate          0.016639                       # miss rate for demand accesses
205system.cpu.l2cache.overall_miss_rate         0.016639                       # miss rate for overall accesses
206system.cpu.l2cache.ReadReq_avg_miss_latency        52000                       # average ReadReq miss latency
207system.cpu.l2cache.ReadExReq_avg_miss_latency        52000                       # average ReadExReq miss latency
208system.cpu.l2cache.demand_avg_miss_latency        52000                       # average overall miss latency
209system.cpu.l2cache.overall_avg_miss_latency        52000                       # average overall miss latency
210system.cpu.l2cache.blocked_cycles::no_mshrs            0                       # number of cycles access was blocked
211system.cpu.l2cache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
212system.cpu.l2cache.blocked::no_mshrs                0                       # number of cycles access was blocked
213system.cpu.l2cache.blocked::no_targets              0                       # number of cycles access was blocked
214system.cpu.l2cache.avg_blocked_cycles::no_mshrs     no_value                       # average number of cycles each access was blocked
215system.cpu.l2cache.avg_blocked_cycles::no_targets     no_value                       # average number of cycles each access was blocked
216system.cpu.l2cache.fast_writes                      0                       # number of fast writes performed
217system.cpu.l2cache.cache_copies                     0                       # number of cache copies performed
218system.cpu.l2cache.writebacks                      40                       # number of writebacks
219system.cpu.l2cache.demand_mshr_hits                 0                       # number of demand (read+write) MSHR hits
220system.cpu.l2cache.overall_mshr_hits                0                       # number of overall MSHR hits
221system.cpu.l2cache.ReadReq_mshr_misses           1081                       # number of ReadReq MSHR misses
222system.cpu.l2cache.ReadExReq_mshr_misses        14567                       # number of ReadExReq MSHR misses
223system.cpu.l2cache.demand_mshr_misses           15648                       # number of demand (read+write) MSHR misses
224system.cpu.l2cache.overall_mshr_misses          15648                       # number of overall MSHR misses
225system.cpu.l2cache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
226system.cpu.l2cache.ReadReq_mshr_miss_latency     43240000                       # number of ReadReq MSHR miss cycles
227system.cpu.l2cache.ReadExReq_mshr_miss_latency    582680000                       # number of ReadExReq MSHR miss cycles
228system.cpu.l2cache.demand_mshr_miss_latency    625920000                       # number of demand (read+write) MSHR miss cycles
229system.cpu.l2cache.overall_mshr_miss_latency    625920000                       # number of overall MSHR miss cycles
230system.cpu.l2cache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
231system.cpu.l2cache.ReadReq_mshr_miss_rate     0.001210                       # mshr miss rate for ReadReq accesses
232system.cpu.l2cache.ReadExReq_mshr_miss_rate     0.311834                       # mshr miss rate for ReadExReq accesses
233system.cpu.l2cache.demand_mshr_miss_rate     0.016639                       # mshr miss rate for demand accesses
234system.cpu.l2cache.overall_mshr_miss_rate     0.016639                       # mshr miss rate for overall accesses
235system.cpu.l2cache.ReadReq_avg_mshr_miss_latency        40000                       # average ReadReq mshr miss latency
236system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency        40000                       # average ReadExReq mshr miss latency
237system.cpu.l2cache.demand_avg_mshr_miss_latency        40000                       # average overall mshr miss latency
238system.cpu.l2cache.overall_avg_mshr_miss_latency        40000                       # average overall mshr miss latency
239system.cpu.l2cache.overall_avg_mshr_uncacheable_latency     no_value                       # average overall mshr uncacheable latency
240system.cpu.l2cache.mshr_cap_events                  0                       # number of times MSHR cap was activated
241system.cpu.l2cache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
242system.cpu.l2cache.no_allocate_misses               0                       # Number of misses that were no-allocate
243
244---------- End Simulation Statistics   ----------
245