stats.txt revision 10892
110515SAli.Saidi@ARM.com
210515SAli.Saidi@ARM.com---------- Begin Simulation Statistics ----------
310892Sandreas.hansson@arm.comsim_seconds                                 51.323721                       # Number of seconds simulated
410892Sandreas.hansson@arm.comsim_ticks                                51323721423000                       # Number of ticks simulated
510892Sandreas.hansson@arm.comfinal_tick                               51323721423000                       # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
610515SAli.Saidi@ARM.comsim_freq                                 1000000000000                       # Frequency of simulated ticks
710892Sandreas.hansson@arm.comhost_inst_rate                                 113854                       # Simulator instruction rate (inst/s)
810892Sandreas.hansson@arm.comhost_op_rate                                   133781                       # Simulator op (including micro ops) rate (op/s)
910892Sandreas.hansson@arm.comhost_tick_rate                             6847821533                       # Simulator tick rate (ticks/s)
1010892Sandreas.hansson@arm.comhost_mem_usage                                 727476                       # Number of bytes of host memory used
1110892Sandreas.hansson@arm.comhost_seconds                                  7494.90                       # Real time elapsed on the host
1210892Sandreas.hansson@arm.comsim_insts                                   853325819                       # Number of instructions simulated
1310892Sandreas.hansson@arm.comsim_ops                                    1002674190                       # Number of ops (including micro ops) simulated
1410515SAli.Saidi@ARM.comsystem.voltage_domain.voltage                       1                       # Voltage in Volts
1510515SAli.Saidi@ARM.comsystem.clk_domain.clock                          1000                       # Clock period in ticks
1610892Sandreas.hansson@arm.comsystem.physmem.bytes_read::cpu.dtb.walker       203200                       # Number of bytes read from this memory
1710892Sandreas.hansson@arm.comsystem.physmem.bytes_read::cpu.itb.walker       189632                       # Number of bytes read from this memory
1810892Sandreas.hansson@arm.comsystem.physmem.bytes_read::cpu.inst           5727200                       # Number of bytes read from this memory
1910892Sandreas.hansson@arm.comsystem.physmem.bytes_read::cpu.data          73778504                       # Number of bytes read from this memory
2010892Sandreas.hansson@arm.comsystem.physmem.bytes_read::realview.ide        419776                       # Number of bytes read from this memory
2110892Sandreas.hansson@arm.comsystem.physmem.bytes_read::total             80318312                       # Number of bytes read from this memory
2210892Sandreas.hansson@arm.comsystem.physmem.bytes_inst_read::cpu.inst      5727200                       # Number of instructions bytes read from this memory
2310892Sandreas.hansson@arm.comsystem.physmem.bytes_inst_read::total         5727200                       # Number of instructions bytes read from this memory
2410892Sandreas.hansson@arm.comsystem.physmem.bytes_written::writebacks     68723904                       # Number of bytes written to this memory
2510585Sandreas.hansson@arm.comsystem.physmem.bytes_written::cpu.data          20580                       # Number of bytes written to this memory
2610892Sandreas.hansson@arm.comsystem.physmem.bytes_written::total          68744484                       # Number of bytes written to this memory
2710892Sandreas.hansson@arm.comsystem.physmem.num_reads::cpu.dtb.walker         3175                       # Number of read requests responded to by this memory
2810892Sandreas.hansson@arm.comsystem.physmem.num_reads::cpu.itb.walker         2963                       # Number of read requests responded to by this memory
2910892Sandreas.hansson@arm.comsystem.physmem.num_reads::cpu.inst             105440                       # Number of read requests responded to by this memory
3010892Sandreas.hansson@arm.comsystem.physmem.num_reads::cpu.data            1152802                       # Number of read requests responded to by this memory
3110892Sandreas.hansson@arm.comsystem.physmem.num_reads::realview.ide           6559                       # Number of read requests responded to by this memory
3210892Sandreas.hansson@arm.comsystem.physmem.num_reads::total               1270939                       # Number of read requests responded to by this memory
3310892Sandreas.hansson@arm.comsystem.physmem.num_writes::writebacks         1073811                       # Number of write requests responded to by this memory
3410585Sandreas.hansson@arm.comsystem.physmem.num_writes::cpu.data              2573                       # Number of write requests responded to by this memory
3510892Sandreas.hansson@arm.comsystem.physmem.num_writes::total              1076384                       # Number of write requests responded to by this memory
3610892Sandreas.hansson@arm.comsystem.physmem.bw_read::cpu.dtb.walker           3959                       # Total read bandwidth from this memory (bytes/s)
3710892Sandreas.hansson@arm.comsystem.physmem.bw_read::cpu.itb.walker           3695                       # Total read bandwidth from this memory (bytes/s)
3810892Sandreas.hansson@arm.comsystem.physmem.bw_read::cpu.inst               111590                       # Total read bandwidth from this memory (bytes/s)
3910892Sandreas.hansson@arm.comsystem.physmem.bw_read::cpu.data              1437513                       # Total read bandwidth from this memory (bytes/s)
4010892Sandreas.hansson@arm.comsystem.physmem.bw_read::realview.ide             8179                       # Total read bandwidth from this memory (bytes/s)
4110892Sandreas.hansson@arm.comsystem.physmem.bw_read::total                 1564935                       # Total read bandwidth from this memory (bytes/s)
4210892Sandreas.hansson@arm.comsystem.physmem.bw_inst_read::cpu.inst          111590                       # Instruction read bandwidth from this memory (bytes/s)
4310892Sandreas.hansson@arm.comsystem.physmem.bw_inst_read::total             111590                       # Instruction read bandwidth from this memory (bytes/s)
4410892Sandreas.hansson@arm.comsystem.physmem.bw_write::writebacks           1339028                       # Write bandwidth from this memory (bytes/s)
4510585Sandreas.hansson@arm.comsystem.physmem.bw_write::cpu.data                 401                       # Write bandwidth from this memory (bytes/s)
4610892Sandreas.hansson@arm.comsystem.physmem.bw_write::total                1339429                       # Write bandwidth from this memory (bytes/s)
4710892Sandreas.hansson@arm.comsystem.physmem.bw_total::writebacks           1339028                       # Total bandwidth to/from this memory (bytes/s)
4810892Sandreas.hansson@arm.comsystem.physmem.bw_total::cpu.dtb.walker          3959                       # Total bandwidth to/from this memory (bytes/s)
4910892Sandreas.hansson@arm.comsystem.physmem.bw_total::cpu.itb.walker          3695                       # Total bandwidth to/from this memory (bytes/s)
5010892Sandreas.hansson@arm.comsystem.physmem.bw_total::cpu.inst              111590                       # Total bandwidth to/from this memory (bytes/s)
5110892Sandreas.hansson@arm.comsystem.physmem.bw_total::cpu.data             1437914                       # Total bandwidth to/from this memory (bytes/s)
5210892Sandreas.hansson@arm.comsystem.physmem.bw_total::realview.ide            8179                       # Total bandwidth to/from this memory (bytes/s)
5310892Sandreas.hansson@arm.comsystem.physmem.bw_total::total                2904365                       # Total bandwidth to/from this memory (bytes/s)
5410892Sandreas.hansson@arm.comsystem.physmem.readReqs                       1270939                       # Number of read requests accepted
5510892Sandreas.hansson@arm.comsystem.physmem.writeReqs                      1076384                       # Number of write requests accepted
5610892Sandreas.hansson@arm.comsystem.physmem.readBursts                     1270939                       # Number of DRAM read bursts, including those serviced by the write queue
5710892Sandreas.hansson@arm.comsystem.physmem.writeBursts                    1076384                       # Number of DRAM write bursts, including those merged in the write queue
5810892Sandreas.hansson@arm.comsystem.physmem.bytesReadDRAM                 81299584                       # Total number of bytes read from DRAM
5910892Sandreas.hansson@arm.comsystem.physmem.bytesReadWrQ                     40512                       # Total number of bytes read from write queue
6010892Sandreas.hansson@arm.comsystem.physmem.bytesWritten                  68742976                       # Total number of bytes written to DRAM
6110892Sandreas.hansson@arm.comsystem.physmem.bytesReadSys                  80318312                       # Total read bytes from the system interface side
6210892Sandreas.hansson@arm.comsystem.physmem.bytesWrittenSys               68744484                       # Total written bytes from the system interface side
6310892Sandreas.hansson@arm.comsystem.physmem.servicedByWrQ                      633                       # Number of DRAM read bursts serviced by the write queue
6410892Sandreas.hansson@arm.comsystem.physmem.mergedWrBursts                    2246                       # Number of DRAM write bursts merged with an existing one
6510892Sandreas.hansson@arm.comsystem.physmem.neitherReadNorWriteReqs         142017                       # Number of requests that are neither read nor write
6610892Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::0               76590                       # Per bank write bursts
6710892Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::1               80112                       # Per bank write bursts
6810892Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::2               82312                       # Per bank write bursts
6910892Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::3               76894                       # Per bank write bursts
7010892Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::4               75148                       # Per bank write bursts
7110892Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::5               84486                       # Per bank write bursts
7210892Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::6               75307                       # Per bank write bursts
7310892Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::7               76047                       # Per bank write bursts
7410892Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::8               76921                       # Per bank write bursts
7510892Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::9              104197                       # Per bank write bursts
7610892Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::10              75653                       # Per bank write bursts
7710892Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::11              81028                       # Per bank write bursts
7810892Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::12              74845                       # Per bank write bursts
7910892Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::13              77383                       # Per bank write bursts
8010892Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::14              76622                       # Per bank write bursts
8110892Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::15              76761                       # Per bank write bursts
8210892Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::0               64108                       # Per bank write bursts
8310892Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::1               67910                       # Per bank write bursts
8410892Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::2               69982                       # Per bank write bursts
8510892Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::3               67432                       # Per bank write bursts
8610892Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::4               65959                       # Per bank write bursts
8710892Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::5               70786                       # Per bank write bursts
8810892Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::6               64733                       # Per bank write bursts
8910892Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::7               66187                       # Per bank write bursts
9010892Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::8               67287                       # Per bank write bursts
9110892Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::9               71812                       # Per bank write bursts
9210892Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::10              65064                       # Per bank write bursts
9310892Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::11              69201                       # Per bank write bursts
9410892Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::12              65082                       # Per bank write bursts
9510892Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::13              66370                       # Per bank write bursts
9610892Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::14              66024                       # Per bank write bursts
9710892Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::15              66172                       # Per bank write bursts
9810515SAli.Saidi@ARM.comsystem.physmem.numRdRetry                           0                       # Number of times read queue was full causing retry
9910892Sandreas.hansson@arm.comsystem.physmem.numWrRetry                          12                       # Number of times write queue was full causing retry
10010892Sandreas.hansson@arm.comsystem.physmem.totGap                    51323720227500                       # Total gap between requests
10110515SAli.Saidi@ARM.comsystem.physmem.readPktSize::0                       0                       # Read request sizes (log2)
10210515SAli.Saidi@ARM.comsystem.physmem.readPktSize::1                       0                       # Read request sizes (log2)
10310515SAli.Saidi@ARM.comsystem.physmem.readPktSize::2                       0                       # Read request sizes (log2)
10410515SAli.Saidi@ARM.comsystem.physmem.readPktSize::3                      13                       # Read request sizes (log2)
10510515SAli.Saidi@ARM.comsystem.physmem.readPktSize::4                   21272                       # Read request sizes (log2)
10610515SAli.Saidi@ARM.comsystem.physmem.readPktSize::5                       0                       # Read request sizes (log2)
10710892Sandreas.hansson@arm.comsystem.physmem.readPktSize::6                 1249654                       # Read request sizes (log2)
10810515SAli.Saidi@ARM.comsystem.physmem.writePktSize::0                      0                       # Write request sizes (log2)
10910515SAli.Saidi@ARM.comsystem.physmem.writePktSize::1                      0                       # Write request sizes (log2)
11010515SAli.Saidi@ARM.comsystem.physmem.writePktSize::2                      1                       # Write request sizes (log2)
11110515SAli.Saidi@ARM.comsystem.physmem.writePktSize::3                   2572                       # Write request sizes (log2)
11210515SAli.Saidi@ARM.comsystem.physmem.writePktSize::4                      0                       # Write request sizes (log2)
11310515SAli.Saidi@ARM.comsystem.physmem.writePktSize::5                      0                       # Write request sizes (log2)
11410892Sandreas.hansson@arm.comsystem.physmem.writePktSize::6                1073811                       # Write request sizes (log2)
11510892Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::0                    646219                       # What read queue length does an incoming req see
11610892Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::1                    339232                       # What read queue length does an incoming req see
11710892Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::2                    151287                       # What read queue length does an incoming req see
11810892Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::3                    128129                       # What read queue length does an incoming req see
11910892Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::4                       684                       # What read queue length does an incoming req see
12010892Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::5                       489                       # What read queue length does an incoming req see
12110892Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::6                       502                       # What read queue length does an incoming req see
12210892Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::7                       533                       # What read queue length does an incoming req see
12310892Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::8                       812                       # What read queue length does an incoming req see
12410892Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::9                       936                       # What read queue length does an incoming req see
12510892Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::10                      392                       # What read queue length does an incoming req see
12610892Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::11                      192                       # What read queue length does an incoming req see
12710892Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::12                      166                       # What read queue length does an incoming req see
12810892Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::13                      135                       # What read queue length does an incoming req see
12910892Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::14                      119                       # What read queue length does an incoming req see
13010892Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::15                      118                       # What read queue length does an incoming req see
13110892Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::16                      106                       # What read queue length does an incoming req see
13210892Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::17                      100                       # What read queue length does an incoming req see
13310892Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::18                       87                       # What read queue length does an incoming req see
13410892Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::19                       63                       # What read queue length does an incoming req see
13510892Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::20                        5                       # What read queue length does an incoming req see
13610892Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::21                        0                       # What read queue length does an incoming req see
13710892Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::22                        0                       # What read queue length does an incoming req see
13810892Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::23                        0                       # What read queue length does an incoming req see
13910515SAli.Saidi@ARM.comsystem.physmem.rdQLenPdf::24                        0                       # What read queue length does an incoming req see
14010515SAli.Saidi@ARM.comsystem.physmem.rdQLenPdf::25                        0                       # What read queue length does an incoming req see
14110515SAli.Saidi@ARM.comsystem.physmem.rdQLenPdf::26                        0                       # What read queue length does an incoming req see
14210515SAli.Saidi@ARM.comsystem.physmem.rdQLenPdf::27                        0                       # What read queue length does an incoming req see
14310515SAli.Saidi@ARM.comsystem.physmem.rdQLenPdf::28                        0                       # What read queue length does an incoming req see
14410515SAli.Saidi@ARM.comsystem.physmem.rdQLenPdf::29                        0                       # What read queue length does an incoming req see
14510515SAli.Saidi@ARM.comsystem.physmem.rdQLenPdf::30                        0                       # What read queue length does an incoming req see
14610515SAli.Saidi@ARM.comsystem.physmem.rdQLenPdf::31                        0                       # What read queue length does an incoming req see
14710515SAli.Saidi@ARM.comsystem.physmem.wrQLenPdf::0                         1                       # What write queue length does an incoming req see
14810515SAli.Saidi@ARM.comsystem.physmem.wrQLenPdf::1                         1                       # What write queue length does an incoming req see
14910515SAli.Saidi@ARM.comsystem.physmem.wrQLenPdf::2                         1                       # What write queue length does an incoming req see
15010515SAli.Saidi@ARM.comsystem.physmem.wrQLenPdf::3                         1                       # What write queue length does an incoming req see
15110515SAli.Saidi@ARM.comsystem.physmem.wrQLenPdf::4                         1                       # What write queue length does an incoming req see
15210515SAli.Saidi@ARM.comsystem.physmem.wrQLenPdf::5                         1                       # What write queue length does an incoming req see
15310515SAli.Saidi@ARM.comsystem.physmem.wrQLenPdf::6                         1                       # What write queue length does an incoming req see
15410515SAli.Saidi@ARM.comsystem.physmem.wrQLenPdf::7                         1                       # What write queue length does an incoming req see
15510515SAli.Saidi@ARM.comsystem.physmem.wrQLenPdf::8                         1                       # What write queue length does an incoming req see
15610515SAli.Saidi@ARM.comsystem.physmem.wrQLenPdf::9                         1                       # What write queue length does an incoming req see
15710515SAli.Saidi@ARM.comsystem.physmem.wrQLenPdf::10                        1                       # What write queue length does an incoming req see
15810515SAli.Saidi@ARM.comsystem.physmem.wrQLenPdf::11                        1                       # What write queue length does an incoming req see
15910515SAli.Saidi@ARM.comsystem.physmem.wrQLenPdf::12                        1                       # What write queue length does an incoming req see
16010515SAli.Saidi@ARM.comsystem.physmem.wrQLenPdf::13                        1                       # What write queue length does an incoming req see
16110515SAli.Saidi@ARM.comsystem.physmem.wrQLenPdf::14                        1                       # What write queue length does an incoming req see
16210892Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::15                    11927                       # What write queue length does an incoming req see
16310892Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::16                    14439                       # What write queue length does an incoming req see
16410892Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::17                    31518                       # What write queue length does an incoming req see
16510892Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::18                    44897                       # What write queue length does an incoming req see
16610892Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::19                    53343                       # What write queue length does an incoming req see
16710892Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::20                    63481                       # What write queue length does an incoming req see
16810892Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::21                    63532                       # What write queue length does an incoming req see
16910892Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::22                    67021                       # What write queue length does an incoming req see
17010892Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::23                    67803                       # What write queue length does an incoming req see
17110892Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::24                    70464                       # What write queue length does an incoming req see
17210892Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::25                    69167                       # What write queue length does an incoming req see
17310892Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::26                    70329                       # What write queue length does an incoming req see
17410892Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::27                    66867                       # What write queue length does an incoming req see
17510892Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::28                    85010                       # What write queue length does an incoming req see
17610892Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::29                    86471                       # What write queue length does an incoming req see
17710892Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::30                    65847                       # What write queue length does an incoming req see
17810892Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::31                    69713                       # What write queue length does an incoming req see
17910892Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::32                    62929                       # What write queue length does an incoming req see
18010892Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::33                     1006                       # What write queue length does an incoming req see
18110892Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::34                      572                       # What write queue length does an incoming req see
18210892Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::35                      637                       # What write queue length does an incoming req see
18310892Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::36                      503                       # What write queue length does an incoming req see
18410892Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::37                      386                       # What write queue length does an incoming req see
18510892Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::38                      415                       # What write queue length does an incoming req see
18610892Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::39                      439                       # What write queue length does an incoming req see
18710892Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::40                      475                       # What write queue length does an incoming req see
18810892Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::41                      414                       # What write queue length does an incoming req see
18910892Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::42                      338                       # What write queue length does an incoming req see
19010892Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::43                      319                       # What write queue length does an incoming req see
19110892Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::44                      291                       # What write queue length does an incoming req see
19210892Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::45                      280                       # What write queue length does an incoming req see
19310892Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::46                      362                       # What write queue length does an incoming req see
19410892Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::47                      327                       # What write queue length does an incoming req see
19510892Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::48                      278                       # What write queue length does an incoming req see
19610892Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::49                      294                       # What write queue length does an incoming req see
19710892Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::50                      213                       # What write queue length does an incoming req see
19810892Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::51                      218                       # What write queue length does an incoming req see
19910892Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::52                      265                       # What write queue length does an incoming req see
20010892Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::53                      178                       # What write queue length does an incoming req see
20110892Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::54                      191                       # What write queue length does an incoming req see
20210892Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::55                      233                       # What write queue length does an incoming req see
20310892Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::56                      181                       # What write queue length does an incoming req see
20410892Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::57                      111                       # What write queue length does an incoming req see
20510892Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::58                      127                       # What write queue length does an incoming req see
20610892Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::59                       80                       # What write queue length does an incoming req see
20710892Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::60                       67                       # What write queue length does an incoming req see
20810892Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::61                       86                       # What write queue length does an incoming req see
20910892Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::62                       37                       # What write queue length does an incoming req see
21010892Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::63                       42                       # What write queue length does an incoming req see
21110892Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::samples       481355                       # Bytes accessed per row activation
21210892Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::mean      311.708207                       # Bytes accessed per row activation
21310892Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::gmean     178.914901                       # Bytes accessed per row activation
21410892Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::stdev     339.146013                       # Bytes accessed per row activation
21510892Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::0-127         186832     38.81%     38.81% # Bytes accessed per row activation
21610892Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::128-255       113175     23.51%     62.33% # Bytes accessed per row activation
21710892Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::256-383        45398      9.43%     71.76% # Bytes accessed per row activation
21810892Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::384-511        23450      4.87%     76.63% # Bytes accessed per row activation
21910892Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::512-639        18101      3.76%     80.39% # Bytes accessed per row activation
22010892Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::640-767        11671      2.42%     82.81% # Bytes accessed per row activation
22110892Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::768-895        10460      2.17%     84.99% # Bytes accessed per row activation
22210892Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::896-1023         8315      1.73%     86.71% # Bytes accessed per row activation
22310892Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::1024-1151        63953     13.29%    100.00% # Bytes accessed per row activation
22410892Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::total         481355                       # Bytes accessed per row activation
22510892Sandreas.hansson@arm.comsystem.physmem.rdPerTurnAround::samples         61522                       # Reads before turning the bus around for writes
22610892Sandreas.hansson@arm.comsystem.physmem.rdPerTurnAround::mean        20.647411                       # Reads before turning the bus around for writes
22710892Sandreas.hansson@arm.comsystem.physmem.rdPerTurnAround::stdev      265.936082                       # Reads before turning the bus around for writes
22810892Sandreas.hansson@arm.comsystem.physmem.rdPerTurnAround::0-2047          61519    100.00%    100.00% # Reads before turning the bus around for writes
22910892Sandreas.hansson@arm.comsystem.physmem.rdPerTurnAround::2048-4095            1      0.00%    100.00% # Reads before turning the bus around for writes
23010892Sandreas.hansson@arm.comsystem.physmem.rdPerTurnAround::10240-12287            1      0.00%    100.00% # Reads before turning the bus around for writes
23110892Sandreas.hansson@arm.comsystem.physmem.rdPerTurnAround::63488-65535            1      0.00%    100.00% # Reads before turning the bus around for writes
23210892Sandreas.hansson@arm.comsystem.physmem.rdPerTurnAround::total           61522                       # Reads before turning the bus around for writes
23310892Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::samples         61522                       # Writes before turning the bus around for reads
23410892Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::mean        17.458942                       # Writes before turning the bus around for reads
23510892Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::gmean       16.948779                       # Writes before turning the bus around for reads
23610892Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::stdev        6.823778                       # Writes before turning the bus around for reads
23710892Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::16-19           58490     95.07%     95.07% # Writes before turning the bus around for reads
23810892Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::20-23             664      1.08%     96.15% # Writes before turning the bus around for reads
23910892Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::24-27             448      0.73%     96.88% # Writes before turning the bus around for reads
24010892Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::28-31             190      0.31%     97.19% # Writes before turning the bus around for reads
24110892Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::32-35             308      0.50%     97.69% # Writes before turning the bus around for reads
24210892Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::36-39             527      0.86%     98.55% # Writes before turning the bus around for reads
24310892Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::40-43             143      0.23%     98.78% # Writes before turning the bus around for reads
24410892Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::44-47              33      0.05%     98.83% # Writes before turning the bus around for reads
24510892Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::48-51              36      0.06%     98.89% # Writes before turning the bus around for reads
24610892Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::52-55              18      0.03%     98.92% # Writes before turning the bus around for reads
24710892Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::56-59              32      0.05%     98.97% # Writes before turning the bus around for reads
24810892Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::60-63              22      0.04%     99.01% # Writes before turning the bus around for reads
24910892Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::64-67             426      0.69%     99.70% # Writes before turning the bus around for reads
25010892Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::68-71              45      0.07%     99.77% # Writes before turning the bus around for reads
25110892Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::72-75              33      0.05%     99.83% # Writes before turning the bus around for reads
25210892Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::76-79              35      0.06%     99.88% # Writes before turning the bus around for reads
25310892Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::80-83              13      0.02%     99.90% # Writes before turning the bus around for reads
25410892Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::92-95               2      0.00%     99.91% # Writes before turning the bus around for reads
25510892Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::96-99               2      0.00%     99.91% # Writes before turning the bus around for reads
25610892Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::100-103             5      0.01%     99.92% # Writes before turning the bus around for reads
25710892Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::108-111             1      0.00%     99.92% # Writes before turning the bus around for reads
25810892Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::112-115             1      0.00%     99.92% # Writes before turning the bus around for reads
25910892Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::116-119             1      0.00%     99.92% # Writes before turning the bus around for reads
26010892Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::124-127             1      0.00%     99.93% # Writes before turning the bus around for reads
26110892Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::128-131            31      0.05%     99.98% # Writes before turning the bus around for reads
26210892Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::132-135             1      0.00%     99.98% # Writes before turning the bus around for reads
26310892Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::136-139             1      0.00%     99.98% # Writes before turning the bus around for reads
26410892Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::144-147             2      0.00%     99.98% # Writes before turning the bus around for reads
26510892Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::148-151             1      0.00%     99.98% # Writes before turning the bus around for reads
26610892Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::164-167             6      0.01%     99.99% # Writes before turning the bus around for reads
26710892Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::176-179             2      0.00%    100.00% # Writes before turning the bus around for reads
26810892Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::180-183             1      0.00%    100.00% # Writes before turning the bus around for reads
26910892Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::240-243             1      0.00%    100.00% # Writes before turning the bus around for reads
27010892Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::total           61522                       # Writes before turning the bus around for reads
27110892Sandreas.hansson@arm.comsystem.physmem.totQLat                    31530968444                       # Total ticks spent queuing
27210892Sandreas.hansson@arm.comsystem.physmem.totMemAccLat               55349205944                       # Total ticks spent from burst creation until serviced by the DRAM
27310892Sandreas.hansson@arm.comsystem.physmem.totBusLat                   6351530000                       # Total ticks spent in databus transfers
27410892Sandreas.hansson@arm.comsystem.physmem.avgQLat                       24821.55                       # Average queueing delay per DRAM burst
27510515SAli.Saidi@ARM.comsystem.physmem.avgBusLat                      5000.00                       # Average bus latency per DRAM burst
27610892Sandreas.hansson@arm.comsystem.physmem.avgMemAccLat                  43571.55                       # Average memory access latency per DRAM burst
27710892Sandreas.hansson@arm.comsystem.physmem.avgRdBW                           1.58                       # Average DRAM read bandwidth in MiByte/s
27810892Sandreas.hansson@arm.comsystem.physmem.avgWrBW                           1.34                       # Average achieved write bandwidth in MiByte/s
27910892Sandreas.hansson@arm.comsystem.physmem.avgRdBWSys                        1.56                       # Average system read bandwidth in MiByte/s
28010892Sandreas.hansson@arm.comsystem.physmem.avgWrBWSys                        1.34                       # Average system write bandwidth in MiByte/s
28110515SAli.Saidi@ARM.comsystem.physmem.peakBW                        12800.00                       # Theoretical peak bandwidth in MiByte/s
28210585Sandreas.hansson@arm.comsystem.physmem.busUtil                           0.02                       # Data bus utilization in percentage
28310585Sandreas.hansson@arm.comsystem.physmem.busUtilRead                       0.01                       # Data bus utilization in percentage for reads
28410892Sandreas.hansson@arm.comsystem.physmem.busUtilWrite                      0.01                       # Data bus utilization in percentage for writes
28510892Sandreas.hansson@arm.comsystem.physmem.avgRdQLen                         1.05                       # Average read queue length when enqueuing
28610892Sandreas.hansson@arm.comsystem.physmem.avgWrQLen                        22.31                       # Average write queue length when enqueuing
28710892Sandreas.hansson@arm.comsystem.physmem.readRowHits                    1047361                       # Number of row buffer hits during reads
28810892Sandreas.hansson@arm.comsystem.physmem.writeRowHits                    815697                       # Number of row buffer hits during writes
28910892Sandreas.hansson@arm.comsystem.physmem.readRowHitRate                   82.45                       # Row buffer hit rate for reads
29010892Sandreas.hansson@arm.comsystem.physmem.writeRowHitRate                  75.94                       # Row buffer hit rate for writes
29110892Sandreas.hansson@arm.comsystem.physmem.avgGap                     21864788.20                       # Average gap between requests
29210892Sandreas.hansson@arm.comsystem.physmem.pageHitRate                      79.47                       # Row buffer hit rate, read and write combined
29310892Sandreas.hansson@arm.comsystem.physmem_0.actEnergy                 1828287720                       # Energy for activate commands per rank (pJ)
29410892Sandreas.hansson@arm.comsystem.physmem_0.preEnergy                  997577625                       # Energy for precharge commands per rank (pJ)
29510892Sandreas.hansson@arm.comsystem.physmem_0.readEnergy                4889757600                       # Energy for read commands per rank (pJ)
29610892Sandreas.hansson@arm.comsystem.physmem_0.writeEnergy               3480388560                       # Energy for write commands per rank (pJ)
29710892Sandreas.hansson@arm.comsystem.physmem_0.refreshEnergy           3352215959040                       # Energy for refresh commands per rank (pJ)
29810892Sandreas.hansson@arm.comsystem.physmem_0.actBackEnergy           1226219398425                       # Energy for active background per rank (pJ)
29910892Sandreas.hansson@arm.comsystem.physmem_0.preBackEnergy           29718601656750                       # Energy for precharge background per rank (pJ)
30010892Sandreas.hansson@arm.comsystem.physmem_0.totalEnergy             34308233025720                       # Total energy per rank (pJ)
30110892Sandreas.hansson@arm.comsystem.physmem_0.averagePower              668.467372                       # Core power per rank (mW)
30210892Sandreas.hansson@arm.comsystem.physmem_0.memoryStateTime::IDLE   49439480717043                       # Time in different power states
30310892Sandreas.hansson@arm.comsystem.physmem_0.memoryStateTime::REF    1713811840000                       # Time in different power states
30410628Sandreas.hansson@arm.comsystem.physmem_0.memoryStateTime::PRE_PDN            0                       # Time in different power states
30510892Sandreas.hansson@arm.comsystem.physmem_0.memoryStateTime::ACT    170428636707                       # Time in different power states
30610628Sandreas.hansson@arm.comsystem.physmem_0.memoryStateTime::ACT_PDN            0                       # Time in different power states
30710892Sandreas.hansson@arm.comsystem.physmem_1.actEnergy                 1810756080                       # Energy for activate commands per rank (pJ)
30810892Sandreas.hansson@arm.comsystem.physmem_1.preEnergy                  988011750                       # Energy for precharge commands per rank (pJ)
30910892Sandreas.hansson@arm.comsystem.physmem_1.readEnergy                5018598000                       # Energy for read commands per rank (pJ)
31010892Sandreas.hansson@arm.comsystem.physmem_1.writeEnergy               3479837760                       # Energy for write commands per rank (pJ)
31110892Sandreas.hansson@arm.comsystem.physmem_1.refreshEnergy           3352215959040                       # Energy for refresh commands per rank (pJ)
31210892Sandreas.hansson@arm.comsystem.physmem_1.actBackEnergy           1228704019020                       # Energy for active background per rank (pJ)
31310892Sandreas.hansson@arm.comsystem.physmem_1.preBackEnergy           29716422156750                       # Energy for precharge background per rank (pJ)
31410892Sandreas.hansson@arm.comsystem.physmem_1.totalEnergy             34308639338400                       # Total energy per rank (pJ)
31510892Sandreas.hansson@arm.comsystem.physmem_1.averagePower              668.475289                       # Core power per rank (mW)
31610892Sandreas.hansson@arm.comsystem.physmem_1.memoryStateTime::IDLE   49435820968594                       # Time in different power states
31710892Sandreas.hansson@arm.comsystem.physmem_1.memoryStateTime::REF    1713811840000                       # Time in different power states
31810628Sandreas.hansson@arm.comsystem.physmem_1.memoryStateTime::PRE_PDN            0                       # Time in different power states
31910892Sandreas.hansson@arm.comsystem.physmem_1.memoryStateTime::ACT    174088371406                       # Time in different power states
32010628Sandreas.hansson@arm.comsystem.physmem_1.memoryStateTime::ACT_PDN            0                       # Time in different power states
32110585Sandreas.hansson@arm.comsystem.realview.nvmem.bytes_read::cpu.inst          400                       # Number of bytes read from this memory
32210585Sandreas.hansson@arm.comsystem.realview.nvmem.bytes_read::cpu.data           36                       # Number of bytes read from this memory
32310585Sandreas.hansson@arm.comsystem.realview.nvmem.bytes_read::total           436                       # Number of bytes read from this memory
32410585Sandreas.hansson@arm.comsystem.realview.nvmem.bytes_inst_read::cpu.inst          400                       # Number of instructions bytes read from this memory
32510585Sandreas.hansson@arm.comsystem.realview.nvmem.bytes_inst_read::total          400                       # Number of instructions bytes read from this memory
32610585Sandreas.hansson@arm.comsystem.realview.nvmem.num_reads::cpu.inst           25                       # Number of read requests responded to by this memory
32710585Sandreas.hansson@arm.comsystem.realview.nvmem.num_reads::cpu.data            5                       # Number of read requests responded to by this memory
32810585Sandreas.hansson@arm.comsystem.realview.nvmem.num_reads::total             30                       # Number of read requests responded to by this memory
32910585Sandreas.hansson@arm.comsystem.realview.nvmem.bw_read::cpu.inst             8                       # Total read bandwidth from this memory (bytes/s)
33010585Sandreas.hansson@arm.comsystem.realview.nvmem.bw_read::cpu.data             1                       # Total read bandwidth from this memory (bytes/s)
33110585Sandreas.hansson@arm.comsystem.realview.nvmem.bw_read::total                8                       # Total read bandwidth from this memory (bytes/s)
33210585Sandreas.hansson@arm.comsystem.realview.nvmem.bw_inst_read::cpu.inst            8                       # Instruction read bandwidth from this memory (bytes/s)
33310585Sandreas.hansson@arm.comsystem.realview.nvmem.bw_inst_read::total            8                       # Instruction read bandwidth from this memory (bytes/s)
33410585Sandreas.hansson@arm.comsystem.realview.nvmem.bw_total::cpu.inst            8                       # Total bandwidth to/from this memory (bytes/s)
33510585Sandreas.hansson@arm.comsystem.realview.nvmem.bw_total::cpu.data            1                       # Total bandwidth to/from this memory (bytes/s)
33610585Sandreas.hansson@arm.comsystem.realview.nvmem.bw_total::total               8                       # Total bandwidth to/from this memory (bytes/s)
33710585Sandreas.hansson@arm.comsystem.cf0.dma_read_full_pages                    122                       # Number of full page size DMA reads (not PRD).
33810585Sandreas.hansson@arm.comsystem.cf0.dma_read_bytes                      499712                       # Number of bytes transfered via DMA reads (not PRD).
33910585Sandreas.hansson@arm.comsystem.cf0.dma_read_txs                           122                       # Number of DMA read transactions (not PRD).
34010585Sandreas.hansson@arm.comsystem.cf0.dma_write_full_pages                  1666                       # Number of full page size DMA writes.
34110585Sandreas.hansson@arm.comsystem.cf0.dma_write_bytes                    6826496                       # Number of bytes transfered via DMA writes.
34210585Sandreas.hansson@arm.comsystem.cf0.dma_write_txs                         1669                       # Number of DMA write transactions.
34310892Sandreas.hansson@arm.comsystem.cpu.branchPred.lookups               225557622                       # Number of BP lookups
34410892Sandreas.hansson@arm.comsystem.cpu.branchPred.condPredicted         150824960                       # Number of conditional branches predicted
34510892Sandreas.hansson@arm.comsystem.cpu.branchPred.condIncorrect          12221670                       # Number of conditional branches incorrect
34610892Sandreas.hansson@arm.comsystem.cpu.branchPred.BTBLookups            159273353                       # Number of BTB lookups
34710892Sandreas.hansson@arm.comsystem.cpu.branchPred.BTBHits               104130221                       # Number of BTB hits
34810585Sandreas.hansson@arm.comsystem.cpu.branchPred.BTBCorrect                    0                       # Number of correct BTB predictions (this stat may not work properly.
34910892Sandreas.hansson@arm.comsystem.cpu.branchPred.BTBHitPct             65.378307                       # BTB Hit Percentage
35010892Sandreas.hansson@arm.comsystem.cpu.branchPred.usedRAS                30957399                       # Number of times the RAS was used to get a target.
35110892Sandreas.hansson@arm.comsystem.cpu.branchPred.RASInCorrect             344598                       # Number of incorrect RAS predictions.
35210585Sandreas.hansson@arm.comsystem.cpu_clk_domain.clock                       500                       # Clock period in ticks
35310628Sandreas.hansson@arm.comsystem.cpu.dstage2_mmu.stage2_tlb.walker.walks            0                       # Table walker walks requested
35410628Sandreas.hansson@arm.comsystem.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Data            0                       # Table walker requests started/completed, data/inst
35510628Sandreas.hansson@arm.comsystem.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Inst            0                       # Table walker requests started/completed, data/inst
35610628Sandreas.hansson@arm.comsystem.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::total            0                       # Table walker requests started/completed, data/inst
35710628Sandreas.hansson@arm.comsystem.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::Data            0                       # Table walker requests started/completed, data/inst
35810628Sandreas.hansson@arm.comsystem.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::Inst            0                       # Table walker requests started/completed, data/inst
35910628Sandreas.hansson@arm.comsystem.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::total            0                       # Table walker requests started/completed, data/inst
36010628Sandreas.hansson@arm.comsystem.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin::total            0                       # Table walker requests started/completed, data/inst
36110585Sandreas.hansson@arm.comsystem.cpu.dstage2_mmu.stage2_tlb.inst_hits            0                       # ITB inst hits
36210585Sandreas.hansson@arm.comsystem.cpu.dstage2_mmu.stage2_tlb.inst_misses            0                       # ITB inst misses
36310585Sandreas.hansson@arm.comsystem.cpu.dstage2_mmu.stage2_tlb.read_hits            0                       # DTB read hits
36410585Sandreas.hansson@arm.comsystem.cpu.dstage2_mmu.stage2_tlb.read_misses            0                       # DTB read misses
36510585Sandreas.hansson@arm.comsystem.cpu.dstage2_mmu.stage2_tlb.write_hits            0                       # DTB write hits
36610585Sandreas.hansson@arm.comsystem.cpu.dstage2_mmu.stage2_tlb.write_misses            0                       # DTB write misses
36710585Sandreas.hansson@arm.comsystem.cpu.dstage2_mmu.stage2_tlb.flush_tlb            0                       # Number of times complete TLB was flushed
36810585Sandreas.hansson@arm.comsystem.cpu.dstage2_mmu.stage2_tlb.flush_tlb_mva            0                       # Number of times TLB was flushed by MVA
36910585Sandreas.hansson@arm.comsystem.cpu.dstage2_mmu.stage2_tlb.flush_tlb_mva_asid            0                       # Number of times TLB was flushed by MVA & ASID
37010585Sandreas.hansson@arm.comsystem.cpu.dstage2_mmu.stage2_tlb.flush_tlb_asid            0                       # Number of times TLB was flushed by ASID
37110585Sandreas.hansson@arm.comsystem.cpu.dstage2_mmu.stage2_tlb.flush_entries            0                       # Number of entries that have been flushed from TLB
37210585Sandreas.hansson@arm.comsystem.cpu.dstage2_mmu.stage2_tlb.align_faults            0                       # Number of TLB faults due to alignment restrictions
37310585Sandreas.hansson@arm.comsystem.cpu.dstage2_mmu.stage2_tlb.prefetch_faults            0                       # Number of TLB faults due to prefetch
37410585Sandreas.hansson@arm.comsystem.cpu.dstage2_mmu.stage2_tlb.domain_faults            0                       # Number of TLB faults due to domain restrictions
37510585Sandreas.hansson@arm.comsystem.cpu.dstage2_mmu.stage2_tlb.perms_faults            0                       # Number of TLB faults due to permissions restrictions
37610585Sandreas.hansson@arm.comsystem.cpu.dstage2_mmu.stage2_tlb.read_accesses            0                       # DTB read accesses
37710585Sandreas.hansson@arm.comsystem.cpu.dstage2_mmu.stage2_tlb.write_accesses            0                       # DTB write accesses
37810585Sandreas.hansson@arm.comsystem.cpu.dstage2_mmu.stage2_tlb.inst_accesses            0                       # ITB inst accesses
37910585Sandreas.hansson@arm.comsystem.cpu.dstage2_mmu.stage2_tlb.hits              0                       # DTB hits
38010585Sandreas.hansson@arm.comsystem.cpu.dstage2_mmu.stage2_tlb.misses            0                       # DTB misses
38110585Sandreas.hansson@arm.comsystem.cpu.dstage2_mmu.stage2_tlb.accesses            0                       # DTB accesses
38210892Sandreas.hansson@arm.comsystem.cpu.dtb.walker.walks                    951838                       # Table walker walks requested
38310892Sandreas.hansson@arm.comsystem.cpu.dtb.walker.walksLong                951838                       # Table walker walks initiated with long descriptors
38410892Sandreas.hansson@arm.comsystem.cpu.dtb.walker.walksLongTerminationLevel::Level2        16475                       # Level at which table walker walks with long descriptors terminate
38510892Sandreas.hansson@arm.comsystem.cpu.dtb.walker.walksLongTerminationLevel::Level3       156308                       # Level at which table walker walks with long descriptors terminate
38610892Sandreas.hansson@arm.comsystem.cpu.dtb.walker.walksSquashedBefore       435006                       # Table walks squashed before starting
38710892Sandreas.hansson@arm.comsystem.cpu.dtb.walker.walkWaitTime::samples       516832                       # Table walker wait (enqueue to first request) latency
38810892Sandreas.hansson@arm.comsystem.cpu.dtb.walker.walkWaitTime::mean  1986.510123                       # Table walker wait (enqueue to first request) latency
38910892Sandreas.hansson@arm.comsystem.cpu.dtb.walker.walkWaitTime::stdev 12487.736879                       # Table walker wait (enqueue to first request) latency
39010892Sandreas.hansson@arm.comsystem.cpu.dtb.walker.walkWaitTime::0-32767       508349     98.36%     98.36% # Table walker wait (enqueue to first request) latency
39110892Sandreas.hansson@arm.comsystem.cpu.dtb.walker.walkWaitTime::32768-65535         5443      1.05%     99.41% # Table walker wait (enqueue to first request) latency
39210892Sandreas.hansson@arm.comsystem.cpu.dtb.walker.walkWaitTime::65536-98303         1244      0.24%     99.65% # Table walker wait (enqueue to first request) latency
39310892Sandreas.hansson@arm.comsystem.cpu.dtb.walker.walkWaitTime::98304-131071         1085      0.21%     99.86% # Table walker wait (enqueue to first request) latency
39410892Sandreas.hansson@arm.comsystem.cpu.dtb.walker.walkWaitTime::131072-163839          165      0.03%     99.89% # Table walker wait (enqueue to first request) latency
39510892Sandreas.hansson@arm.comsystem.cpu.dtb.walker.walkWaitTime::163840-196607          178      0.03%     99.93% # Table walker wait (enqueue to first request) latency
39610892Sandreas.hansson@arm.comsystem.cpu.dtb.walker.walkWaitTime::196608-229375          121      0.02%     99.95% # Table walker wait (enqueue to first request) latency
39710892Sandreas.hansson@arm.comsystem.cpu.dtb.walker.walkWaitTime::229376-262143           54      0.01%     99.96% # Table walker wait (enqueue to first request) latency
39810892Sandreas.hansson@arm.comsystem.cpu.dtb.walker.walkWaitTime::262144-294911           95      0.02%     99.98% # Table walker wait (enqueue to first request) latency
39910892Sandreas.hansson@arm.comsystem.cpu.dtb.walker.walkWaitTime::294912-327679            7      0.00%     99.98% # Table walker wait (enqueue to first request) latency
40010892Sandreas.hansson@arm.comsystem.cpu.dtb.walker.walkWaitTime::327680-360447            5      0.00%     99.98% # Table walker wait (enqueue to first request) latency
40110892Sandreas.hansson@arm.comsystem.cpu.dtb.walker.walkWaitTime::360448-393215           38      0.01%     99.99% # Table walker wait (enqueue to first request) latency
40210892Sandreas.hansson@arm.comsystem.cpu.dtb.walker.walkWaitTime::393216-425983           41      0.01%    100.00% # Table walker wait (enqueue to first request) latency
40310892Sandreas.hansson@arm.comsystem.cpu.dtb.walker.walkWaitTime::425984-458751            7      0.00%    100.00% # Table walker wait (enqueue to first request) latency
40410892Sandreas.hansson@arm.comsystem.cpu.dtb.walker.walkWaitTime::total       516832                       # Table walker wait (enqueue to first request) latency
40510892Sandreas.hansson@arm.comsystem.cpu.dtb.walker.walkCompletionTime::samples       485267                       # Table walker service (enqueue to completion) latency
40610892Sandreas.hansson@arm.comsystem.cpu.dtb.walker.walkCompletionTime::mean 21943.293074                       # Table walker service (enqueue to completion) latency
40710892Sandreas.hansson@arm.comsystem.cpu.dtb.walker.walkCompletionTime::gmean 17562.054008                       # Table walker service (enqueue to completion) latency
40810892Sandreas.hansson@arm.comsystem.cpu.dtb.walker.walkCompletionTime::stdev 15786.896980                       # Table walker service (enqueue to completion) latency
40910892Sandreas.hansson@arm.comsystem.cpu.dtb.walker.walkCompletionTime::0-65535       475094     97.90%     97.90% # Table walker service (enqueue to completion) latency
41010892Sandreas.hansson@arm.comsystem.cpu.dtb.walker.walkCompletionTime::65536-131071         9290      1.91%     99.82% # Table walker service (enqueue to completion) latency
41110892Sandreas.hansson@arm.comsystem.cpu.dtb.walker.walkCompletionTime::131072-196607          546      0.11%     99.93% # Table walker service (enqueue to completion) latency
41210892Sandreas.hansson@arm.comsystem.cpu.dtb.walker.walkCompletionTime::196608-262143          199      0.04%     99.97% # Table walker service (enqueue to completion) latency
41310892Sandreas.hansson@arm.comsystem.cpu.dtb.walker.walkCompletionTime::262144-327679           82      0.02%     99.99% # Table walker service (enqueue to completion) latency
41410892Sandreas.hansson@arm.comsystem.cpu.dtb.walker.walkCompletionTime::327680-393215           29      0.01%     99.99% # Table walker service (enqueue to completion) latency
41510892Sandreas.hansson@arm.comsystem.cpu.dtb.walker.walkCompletionTime::393216-458751           20      0.00%    100.00% # Table walker service (enqueue to completion) latency
41610892Sandreas.hansson@arm.comsystem.cpu.dtb.walker.walkCompletionTime::458752-524287            5      0.00%    100.00% # Table walker service (enqueue to completion) latency
41710726Sandreas.hansson@arm.comsystem.cpu.dtb.walker.walkCompletionTime::589824-655359            2      0.00%    100.00% # Table walker service (enqueue to completion) latency
41810892Sandreas.hansson@arm.comsystem.cpu.dtb.walker.walkCompletionTime::total       485267                       # Table walker service (enqueue to completion) latency
41910892Sandreas.hansson@arm.comsystem.cpu.dtb.walker.walksPending::samples 776250627376                       # Table walker pending requests distribution
42010892Sandreas.hansson@arm.comsystem.cpu.dtb.walker.walksPending::mean     0.722476                       # Table walker pending requests distribution
42110892Sandreas.hansson@arm.comsystem.cpu.dtb.walker.walksPending::stdev     0.519579                       # Table walker pending requests distribution
42210892Sandreas.hansson@arm.comsystem.cpu.dtb.walker.walksPending::0-1  774163165376     99.73%     99.73% # Table walker pending requests distribution
42310892Sandreas.hansson@arm.comsystem.cpu.dtb.walker.walksPending::2-3    1120728500      0.14%     99.88% # Table walker pending requests distribution
42410892Sandreas.hansson@arm.comsystem.cpu.dtb.walker.walksPending::4-5     435636500      0.06%     99.93% # Table walker pending requests distribution
42510892Sandreas.hansson@arm.comsystem.cpu.dtb.walker.walksPending::6-7     187638500      0.02%     99.96% # Table walker pending requests distribution
42610892Sandreas.hansson@arm.comsystem.cpu.dtb.walker.walksPending::8-9     148036000      0.02%     99.97% # Table walker pending requests distribution
42710892Sandreas.hansson@arm.comsystem.cpu.dtb.walker.walksPending::10-11    113935000      0.01%     99.99% # Table walker pending requests distribution
42810892Sandreas.hansson@arm.comsystem.cpu.dtb.walker.walksPending::12-13     26323500      0.00%     99.99% # Table walker pending requests distribution
42910892Sandreas.hansson@arm.comsystem.cpu.dtb.walker.walksPending::14-15     52542500      0.01%    100.00% # Table walker pending requests distribution
43010892Sandreas.hansson@arm.comsystem.cpu.dtb.walker.walksPending::16-17      2621500      0.00%    100.00% # Table walker pending requests distribution
43110892Sandreas.hansson@arm.comsystem.cpu.dtb.walker.walksPending::total 776250627376                       # Table walker pending requests distribution
43210892Sandreas.hansson@arm.comsystem.cpu.dtb.walker.walkPageSizes::4K        156309     90.46%     90.46% # Table walker page sizes translated
43310892Sandreas.hansson@arm.comsystem.cpu.dtb.walker.walkPageSizes::2M         16475      9.54%    100.00% # Table walker page sizes translated
43410892Sandreas.hansson@arm.comsystem.cpu.dtb.walker.walkPageSizes::total       172784                       # Table walker page sizes translated
43510892Sandreas.hansson@arm.comsystem.cpu.dtb.walker.walkRequestOrigin_Requested::Data       951838                       # Table walker requests started/completed, data/inst
43610628Sandreas.hansson@arm.comsystem.cpu.dtb.walker.walkRequestOrigin_Requested::Inst            0                       # Table walker requests started/completed, data/inst
43710892Sandreas.hansson@arm.comsystem.cpu.dtb.walker.walkRequestOrigin_Requested::total       951838                       # Table walker requests started/completed, data/inst
43810892Sandreas.hansson@arm.comsystem.cpu.dtb.walker.walkRequestOrigin_Completed::Data       172784                       # Table walker requests started/completed, data/inst
43910628Sandreas.hansson@arm.comsystem.cpu.dtb.walker.walkRequestOrigin_Completed::Inst            0                       # Table walker requests started/completed, data/inst
44010892Sandreas.hansson@arm.comsystem.cpu.dtb.walker.walkRequestOrigin_Completed::total       172784                       # Table walker requests started/completed, data/inst
44110892Sandreas.hansson@arm.comsystem.cpu.dtb.walker.walkRequestOrigin::total      1124622                       # Table walker requests started/completed, data/inst
44210585Sandreas.hansson@arm.comsystem.cpu.dtb.inst_hits                            0                       # ITB inst hits
44310585Sandreas.hansson@arm.comsystem.cpu.dtb.inst_misses                          0                       # ITB inst misses
44410892Sandreas.hansson@arm.comsystem.cpu.dtb.read_hits                    170417440                       # DTB read hits
44510892Sandreas.hansson@arm.comsystem.cpu.dtb.read_misses                     677013                       # DTB read misses
44610892Sandreas.hansson@arm.comsystem.cpu.dtb.write_hits                   148384109                       # DTB write hits
44710892Sandreas.hansson@arm.comsystem.cpu.dtb.write_misses                    274825                       # DTB write misses
44810585Sandreas.hansson@arm.comsystem.cpu.dtb.flush_tlb                           10                       # Number of times complete TLB was flushed
44910585Sandreas.hansson@arm.comsystem.cpu.dtb.flush_tlb_mva                        0                       # Number of times TLB was flushed by MVA
45010892Sandreas.hansson@arm.comsystem.cpu.dtb.flush_tlb_mva_asid               39714                       # Number of times TLB was flushed by MVA & ASID
45110892Sandreas.hansson@arm.comsystem.cpu.dtb.flush_tlb_asid                    1025                       # Number of times TLB was flushed by ASID
45210892Sandreas.hansson@arm.comsystem.cpu.dtb.flush_entries                    72556                       # Number of entries that have been flushed from TLB
45310892Sandreas.hansson@arm.comsystem.cpu.dtb.align_faults                       110                       # Number of TLB faults due to alignment restrictions
45410892Sandreas.hansson@arm.comsystem.cpu.dtb.prefetch_faults                  10696                       # Number of TLB faults due to prefetch
45510585Sandreas.hansson@arm.comsystem.cpu.dtb.domain_faults                        0                       # Number of TLB faults due to domain restrictions
45610892Sandreas.hansson@arm.comsystem.cpu.dtb.perms_faults                     70061                       # Number of TLB faults due to permissions restrictions
45710892Sandreas.hansson@arm.comsystem.cpu.dtb.read_accesses                171094453                       # DTB read accesses
45810892Sandreas.hansson@arm.comsystem.cpu.dtb.write_accesses               148658934                       # DTB write accesses
45910585Sandreas.hansson@arm.comsystem.cpu.dtb.inst_accesses                        0                       # ITB inst accesses
46010892Sandreas.hansson@arm.comsystem.cpu.dtb.hits                         318801549                       # DTB hits
46110892Sandreas.hansson@arm.comsystem.cpu.dtb.misses                          951838                       # DTB misses
46210892Sandreas.hansson@arm.comsystem.cpu.dtb.accesses                     319753387                       # DTB accesses
46310628Sandreas.hansson@arm.comsystem.cpu.istage2_mmu.stage2_tlb.walker.walks            0                       # Table walker walks requested
46410628Sandreas.hansson@arm.comsystem.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Data            0                       # Table walker requests started/completed, data/inst
46510628Sandreas.hansson@arm.comsystem.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Inst            0                       # Table walker requests started/completed, data/inst
46610628Sandreas.hansson@arm.comsystem.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::total            0                       # Table walker requests started/completed, data/inst
46710628Sandreas.hansson@arm.comsystem.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::Data            0                       # Table walker requests started/completed, data/inst
46810628Sandreas.hansson@arm.comsystem.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::Inst            0                       # Table walker requests started/completed, data/inst
46910628Sandreas.hansson@arm.comsystem.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::total            0                       # Table walker requests started/completed, data/inst
47010628Sandreas.hansson@arm.comsystem.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin::total            0                       # Table walker requests started/completed, data/inst
47110585Sandreas.hansson@arm.comsystem.cpu.istage2_mmu.stage2_tlb.inst_hits            0                       # ITB inst hits
47210585Sandreas.hansson@arm.comsystem.cpu.istage2_mmu.stage2_tlb.inst_misses            0                       # ITB inst misses
47310585Sandreas.hansson@arm.comsystem.cpu.istage2_mmu.stage2_tlb.read_hits            0                       # DTB read hits
47410585Sandreas.hansson@arm.comsystem.cpu.istage2_mmu.stage2_tlb.read_misses            0                       # DTB read misses
47510585Sandreas.hansson@arm.comsystem.cpu.istage2_mmu.stage2_tlb.write_hits            0                       # DTB write hits
47610585Sandreas.hansson@arm.comsystem.cpu.istage2_mmu.stage2_tlb.write_misses            0                       # DTB write misses
47710585Sandreas.hansson@arm.comsystem.cpu.istage2_mmu.stage2_tlb.flush_tlb            0                       # Number of times complete TLB was flushed
47810585Sandreas.hansson@arm.comsystem.cpu.istage2_mmu.stage2_tlb.flush_tlb_mva            0                       # Number of times TLB was flushed by MVA
47910585Sandreas.hansson@arm.comsystem.cpu.istage2_mmu.stage2_tlb.flush_tlb_mva_asid            0                       # Number of times TLB was flushed by MVA & ASID
48010585Sandreas.hansson@arm.comsystem.cpu.istage2_mmu.stage2_tlb.flush_tlb_asid            0                       # Number of times TLB was flushed by ASID
48110585Sandreas.hansson@arm.comsystem.cpu.istage2_mmu.stage2_tlb.flush_entries            0                       # Number of entries that have been flushed from TLB
48210585Sandreas.hansson@arm.comsystem.cpu.istage2_mmu.stage2_tlb.align_faults            0                       # Number of TLB faults due to alignment restrictions
48310585Sandreas.hansson@arm.comsystem.cpu.istage2_mmu.stage2_tlb.prefetch_faults            0                       # Number of TLB faults due to prefetch
48410585Sandreas.hansson@arm.comsystem.cpu.istage2_mmu.stage2_tlb.domain_faults            0                       # Number of TLB faults due to domain restrictions
48510585Sandreas.hansson@arm.comsystem.cpu.istage2_mmu.stage2_tlb.perms_faults            0                       # Number of TLB faults due to permissions restrictions
48610585Sandreas.hansson@arm.comsystem.cpu.istage2_mmu.stage2_tlb.read_accesses            0                       # DTB read accesses
48710585Sandreas.hansson@arm.comsystem.cpu.istage2_mmu.stage2_tlb.write_accesses            0                       # DTB write accesses
48810585Sandreas.hansson@arm.comsystem.cpu.istage2_mmu.stage2_tlb.inst_accesses            0                       # ITB inst accesses
48910585Sandreas.hansson@arm.comsystem.cpu.istage2_mmu.stage2_tlb.hits              0                       # DTB hits
49010585Sandreas.hansson@arm.comsystem.cpu.istage2_mmu.stage2_tlb.misses            0                       # DTB misses
49110585Sandreas.hansson@arm.comsystem.cpu.istage2_mmu.stage2_tlb.accesses            0                       # DTB accesses
49210892Sandreas.hansson@arm.comsystem.cpu.itb.walker.walks                    162167                       # Table walker walks requested
49310892Sandreas.hansson@arm.comsystem.cpu.itb.walker.walksLong                162167                       # Table walker walks initiated with long descriptors
49410726Sandreas.hansson@arm.comsystem.cpu.itb.walker.walksLongTerminationLevel::Level2         1433                       # Level at which table walker walks with long descriptors terminate
49510892Sandreas.hansson@arm.comsystem.cpu.itb.walker.walksLongTerminationLevel::Level3       122178                       # Level at which table walker walks with long descriptors terminate
49610892Sandreas.hansson@arm.comsystem.cpu.itb.walker.walksSquashedBefore        17760                       # Table walks squashed before starting
49710892Sandreas.hansson@arm.comsystem.cpu.itb.walker.walkWaitTime::samples       144407                       # Table walker wait (enqueue to first request) latency
49810892Sandreas.hansson@arm.comsystem.cpu.itb.walker.walkWaitTime::mean  1087.128740                       # Table walker wait (enqueue to first request) latency
49910892Sandreas.hansson@arm.comsystem.cpu.itb.walker.walkWaitTime::stdev  7079.961036                       # Table walker wait (enqueue to first request) latency
50010892Sandreas.hansson@arm.comsystem.cpu.itb.walker.walkWaitTime::0-32767       143546     99.40%     99.40% # Table walker wait (enqueue to first request) latency
50110892Sandreas.hansson@arm.comsystem.cpu.itb.walker.walkWaitTime::32768-65535          491      0.34%     99.74% # Table walker wait (enqueue to first request) latency
50210892Sandreas.hansson@arm.comsystem.cpu.itb.walker.walkWaitTime::65536-98303          245      0.17%     99.91% # Table walker wait (enqueue to first request) latency
50310892Sandreas.hansson@arm.comsystem.cpu.itb.walker.walkWaitTime::98304-131071           86      0.06%     99.97% # Table walker wait (enqueue to first request) latency
50410892Sandreas.hansson@arm.comsystem.cpu.itb.walker.walkWaitTime::131072-163839           14      0.01%     99.98% # Table walker wait (enqueue to first request) latency
50510892Sandreas.hansson@arm.comsystem.cpu.itb.walker.walkWaitTime::163840-196607           13      0.01%     99.99% # Table walker wait (enqueue to first request) latency
50610892Sandreas.hansson@arm.comsystem.cpu.itb.walker.walkWaitTime::196608-229375            1      0.00%     99.99% # Table walker wait (enqueue to first request) latency
50710892Sandreas.hansson@arm.comsystem.cpu.itb.walker.walkWaitTime::229376-262143            3      0.00%     99.99% # Table walker wait (enqueue to first request) latency
50810892Sandreas.hansson@arm.comsystem.cpu.itb.walker.walkWaitTime::262144-294911            2      0.00%    100.00% # Table walker wait (enqueue to first request) latency
50910892Sandreas.hansson@arm.comsystem.cpu.itb.walker.walkWaitTime::294912-327679            4      0.00%    100.00% # Table walker wait (enqueue to first request) latency
51010892Sandreas.hansson@arm.comsystem.cpu.itb.walker.walkWaitTime::327680-360447            2      0.00%    100.00% # Table walker wait (enqueue to first request) latency
51110892Sandreas.hansson@arm.comsystem.cpu.itb.walker.walkWaitTime::total       144407                       # Table walker wait (enqueue to first request) latency
51210892Sandreas.hansson@arm.comsystem.cpu.itb.walker.walkCompletionTime::samples       141371                       # Table walker service (enqueue to completion) latency
51310892Sandreas.hansson@arm.comsystem.cpu.itb.walker.walkCompletionTime::mean 27408.566821                       # Table walker service (enqueue to completion) latency
51410892Sandreas.hansson@arm.comsystem.cpu.itb.walker.walkCompletionTime::gmean 23535.121999                       # Table walker service (enqueue to completion) latency
51510892Sandreas.hansson@arm.comsystem.cpu.itb.walker.walkCompletionTime::stdev 16611.953111                       # Table walker service (enqueue to completion) latency
51610892Sandreas.hansson@arm.comsystem.cpu.itb.walker.walkCompletionTime::0-65535       138940     98.28%     98.28% # Table walker service (enqueue to completion) latency
51710892Sandreas.hansson@arm.comsystem.cpu.itb.walker.walkCompletionTime::65536-131071         2106      1.49%     99.77% # Table walker service (enqueue to completion) latency
51810892Sandreas.hansson@arm.comsystem.cpu.itb.walker.walkCompletionTime::131072-196607          209      0.15%     99.92% # Table walker service (enqueue to completion) latency
51910892Sandreas.hansson@arm.comsystem.cpu.itb.walker.walkCompletionTime::196608-262143           62      0.04%     99.96% # Table walker service (enqueue to completion) latency
52010892Sandreas.hansson@arm.comsystem.cpu.itb.walker.walkCompletionTime::262144-327679           27      0.02%     99.98% # Table walker service (enqueue to completion) latency
52110892Sandreas.hansson@arm.comsystem.cpu.itb.walker.walkCompletionTime::327680-393215           18      0.01%     99.99% # Table walker service (enqueue to completion) latency
52210892Sandreas.hansson@arm.comsystem.cpu.itb.walker.walkCompletionTime::393216-458751            7      0.00%    100.00% # Table walker service (enqueue to completion) latency
52310726Sandreas.hansson@arm.comsystem.cpu.itb.walker.walkCompletionTime::458752-524287            1      0.00%    100.00% # Table walker service (enqueue to completion) latency
52410726Sandreas.hansson@arm.comsystem.cpu.itb.walker.walkCompletionTime::524288-589823            1      0.00%    100.00% # Table walker service (enqueue to completion) latency
52510892Sandreas.hansson@arm.comsystem.cpu.itb.walker.walkCompletionTime::total       141371                       # Table walker service (enqueue to completion) latency
52610892Sandreas.hansson@arm.comsystem.cpu.itb.walker.walksPending::samples 655988501088                       # Table walker pending requests distribution
52710892Sandreas.hansson@arm.comsystem.cpu.itb.walker.walksPending::mean     0.936740                       # Table walker pending requests distribution
52810892Sandreas.hansson@arm.comsystem.cpu.itb.walker.walksPending::stdev     0.243710                       # Table walker pending requests distribution
52910892Sandreas.hansson@arm.comsystem.cpu.itb.walker.walksPending::0     41542191152      6.33%      6.33% # Table walker pending requests distribution
53010892Sandreas.hansson@arm.comsystem.cpu.itb.walker.walksPending::1    614402729936     93.66%     99.99% # Table walker pending requests distribution
53110892Sandreas.hansson@arm.comsystem.cpu.itb.walker.walksPending::2        43110500      0.01%    100.00% # Table walker pending requests distribution
53210892Sandreas.hansson@arm.comsystem.cpu.itb.walker.walksPending::3          467500      0.00%    100.00% # Table walker pending requests distribution
53310892Sandreas.hansson@arm.comsystem.cpu.itb.walker.walksPending::4            2000      0.00%    100.00% # Table walker pending requests distribution
53410892Sandreas.hansson@arm.comsystem.cpu.itb.walker.walksPending::total 655988501088                       # Table walker pending requests distribution
53510892Sandreas.hansson@arm.comsystem.cpu.itb.walker.walkPageSizes::4K        122178     98.84%     98.84% # Table walker page sizes translated
53610726Sandreas.hansson@arm.comsystem.cpu.itb.walker.walkPageSizes::2M          1433      1.16%    100.00% # Table walker page sizes translated
53710892Sandreas.hansson@arm.comsystem.cpu.itb.walker.walkPageSizes::total       123611                       # Table walker page sizes translated
53810628Sandreas.hansson@arm.comsystem.cpu.itb.walker.walkRequestOrigin_Requested::Data            0                       # Table walker requests started/completed, data/inst
53910892Sandreas.hansson@arm.comsystem.cpu.itb.walker.walkRequestOrigin_Requested::Inst       162167                       # Table walker requests started/completed, data/inst
54010892Sandreas.hansson@arm.comsystem.cpu.itb.walker.walkRequestOrigin_Requested::total       162167                       # Table walker requests started/completed, data/inst
54110628Sandreas.hansson@arm.comsystem.cpu.itb.walker.walkRequestOrigin_Completed::Data            0                       # Table walker requests started/completed, data/inst
54210892Sandreas.hansson@arm.comsystem.cpu.itb.walker.walkRequestOrigin_Completed::Inst       123611                       # Table walker requests started/completed, data/inst
54310892Sandreas.hansson@arm.comsystem.cpu.itb.walker.walkRequestOrigin_Completed::total       123611                       # Table walker requests started/completed, data/inst
54410892Sandreas.hansson@arm.comsystem.cpu.itb.walker.walkRequestOrigin::total       285778                       # Table walker requests started/completed, data/inst
54510892Sandreas.hansson@arm.comsystem.cpu.itb.inst_hits                    358625455                       # ITB inst hits
54610892Sandreas.hansson@arm.comsystem.cpu.itb.inst_misses                     162167                       # ITB inst misses
54710585Sandreas.hansson@arm.comsystem.cpu.itb.read_hits                            0                       # DTB read hits
54810585Sandreas.hansson@arm.comsystem.cpu.itb.read_misses                          0                       # DTB read misses
54910585Sandreas.hansson@arm.comsystem.cpu.itb.write_hits                           0                       # DTB write hits
55010585Sandreas.hansson@arm.comsystem.cpu.itb.write_misses                         0                       # DTB write misses
55110585Sandreas.hansson@arm.comsystem.cpu.itb.flush_tlb                           10                       # Number of times complete TLB was flushed
55210585Sandreas.hansson@arm.comsystem.cpu.itb.flush_tlb_mva                        0                       # Number of times TLB was flushed by MVA
55310892Sandreas.hansson@arm.comsystem.cpu.itb.flush_tlb_mva_asid               39714                       # Number of times TLB was flushed by MVA & ASID
55410892Sandreas.hansson@arm.comsystem.cpu.itb.flush_tlb_asid                    1025                       # Number of times TLB was flushed by ASID
55510892Sandreas.hansson@arm.comsystem.cpu.itb.flush_entries                    53363                       # Number of entries that have been flushed from TLB
55610585Sandreas.hansson@arm.comsystem.cpu.itb.align_faults                         0                       # Number of TLB faults due to alignment restrictions
55710585Sandreas.hansson@arm.comsystem.cpu.itb.prefetch_faults                      0                       # Number of TLB faults due to prefetch
55810585Sandreas.hansson@arm.comsystem.cpu.itb.domain_faults                        0                       # Number of TLB faults due to domain restrictions
55910892Sandreas.hansson@arm.comsystem.cpu.itb.perms_faults                    372145                       # Number of TLB faults due to permissions restrictions
56010585Sandreas.hansson@arm.comsystem.cpu.itb.read_accesses                        0                       # DTB read accesses
56110585Sandreas.hansson@arm.comsystem.cpu.itb.write_accesses                       0                       # DTB write accesses
56210892Sandreas.hansson@arm.comsystem.cpu.itb.inst_accesses                358787622                       # ITB inst accesses
56310892Sandreas.hansson@arm.comsystem.cpu.itb.hits                         358625455                       # DTB hits
56410892Sandreas.hansson@arm.comsystem.cpu.itb.misses                          162167                       # DTB misses
56510892Sandreas.hansson@arm.comsystem.cpu.itb.accesses                     358787622                       # DTB accesses
56610892Sandreas.hansson@arm.comsystem.cpu.numCycles                       1590418745                       # number of cpu cycles simulated
56710585Sandreas.hansson@arm.comsystem.cpu.numWorkItemsStarted                      0                       # number of work items this cpu started
56810585Sandreas.hansson@arm.comsystem.cpu.numWorkItemsCompleted                    0                       # number of work items this cpu completed
56910892Sandreas.hansson@arm.comsystem.cpu.fetch.icacheStallCycles          646410999                       # Number of cycles fetch is stalled on an Icache miss
57010892Sandreas.hansson@arm.comsystem.cpu.fetch.Insts                     1006402404                       # Number of instructions fetch has processed
57110892Sandreas.hansson@arm.comsystem.cpu.fetch.Branches                   225557622                       # Number of branches that fetch encountered
57210892Sandreas.hansson@arm.comsystem.cpu.fetch.predictedBranches          135087620                       # Number of branches that fetch has predicted taken
57310892Sandreas.hansson@arm.comsystem.cpu.fetch.Cycles                     866562323                       # Number of cycles fetch has run and was not squashing or blocked
57410892Sandreas.hansson@arm.comsystem.cpu.fetch.SquashCycles                26107474                       # Number of cycles fetch has spent squashing
57510892Sandreas.hansson@arm.comsystem.cpu.fetch.TlbCycles                    3678311                       # Number of cycles fetch has spent waiting for tlb
57610892Sandreas.hansson@arm.comsystem.cpu.fetch.MiscStallCycles                25439                       # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
57710892Sandreas.hansson@arm.comsystem.cpu.fetch.PendingTrapStallCycles       9275413                       # Number of stall cycles due to pending traps
57810892Sandreas.hansson@arm.comsystem.cpu.fetch.PendingQuiesceStallCycles      1023850                       # Number of stall cycles due to pending quiesce instructions
57910892Sandreas.hansson@arm.comsystem.cpu.fetch.IcacheWaitRetryStallCycles          676                       # Number of stall cycles due to full MSHR
58010892Sandreas.hansson@arm.comsystem.cpu.fetch.CacheLines                 358236204                       # Number of cache lines fetched
58110892Sandreas.hansson@arm.comsystem.cpu.fetch.IcacheSquashes               6112300                       # Number of outstanding Icache misses that were squashed
58210892Sandreas.hansson@arm.comsystem.cpu.fetch.ItlbSquashes                   49056                       # Number of outstanding ITLB misses that were squashed
58310892Sandreas.hansson@arm.comsystem.cpu.fetch.rateDist::samples         1540030748                       # Number of instructions fetched each cycle (Total)
58410892Sandreas.hansson@arm.comsystem.cpu.fetch.rateDist::mean              0.765724                       # Number of instructions fetched each cycle (Total)
58510892Sandreas.hansson@arm.comsystem.cpu.fetch.rateDist::stdev             1.157325                       # Number of instructions fetched each cycle (Total)
58610585Sandreas.hansson@arm.comsystem.cpu.fetch.rateDist::underflows               0      0.00%      0.00% # Number of instructions fetched each cycle (Total)
58710892Sandreas.hansson@arm.comsystem.cpu.fetch.rateDist::0                979927440     63.63%     63.63% # Number of instructions fetched each cycle (Total)
58810892Sandreas.hansson@arm.comsystem.cpu.fetch.rateDist::1                215057699     13.96%     77.59% # Number of instructions fetched each cycle (Total)
58910892Sandreas.hansson@arm.comsystem.cpu.fetch.rateDist::2                 70955696      4.61%     82.20% # Number of instructions fetched each cycle (Total)
59010892Sandreas.hansson@arm.comsystem.cpu.fetch.rateDist::3                274089913     17.80%    100.00% # Number of instructions fetched each cycle (Total)
59110585Sandreas.hansson@arm.comsystem.cpu.fetch.rateDist::overflows                0      0.00%    100.00% # Number of instructions fetched each cycle (Total)
59210585Sandreas.hansson@arm.comsystem.cpu.fetch.rateDist::min_value                0                       # Number of instructions fetched each cycle (Total)
59310585Sandreas.hansson@arm.comsystem.cpu.fetch.rateDist::max_value                3                       # Number of instructions fetched each cycle (Total)
59410892Sandreas.hansson@arm.comsystem.cpu.fetch.rateDist::total           1540030748                       # Number of instructions fetched each cycle (Total)
59510892Sandreas.hansson@arm.comsystem.cpu.fetch.branchRate                  0.141823                       # Number of branch fetches per cycle
59610892Sandreas.hansson@arm.comsystem.cpu.fetch.rate                        0.632791                       # Number of inst fetches per cycle
59710892Sandreas.hansson@arm.comsystem.cpu.decode.IdleCycles                525466953                       # Number of cycles decode is idle
59810892Sandreas.hansson@arm.comsystem.cpu.decode.BlockedCycles             519947088                       # Number of cycles decode is blocked
59910892Sandreas.hansson@arm.comsystem.cpu.decode.RunCycles                 434864784                       # Number of cycles decode is running
60010892Sandreas.hansson@arm.comsystem.cpu.decode.UnblockCycles              50506307                       # Number of cycles decode is unblocking
60110892Sandreas.hansson@arm.comsystem.cpu.decode.SquashCycles                9245616                       # Number of cycles decode is squashing
60210892Sandreas.hansson@arm.comsystem.cpu.decode.BranchResolved             33796734                       # Number of times decode resolved a branch
60310892Sandreas.hansson@arm.comsystem.cpu.decode.BranchMispred               3867997                       # Number of times decode detected a branch misprediction
60410892Sandreas.hansson@arm.comsystem.cpu.decode.DecodedInsts             1090931528                       # Number of instructions handled by decode
60510892Sandreas.hansson@arm.comsystem.cpu.decode.SquashedInsts              29050280                       # Number of squashed instructions handled by decode
60610892Sandreas.hansson@arm.comsystem.cpu.rename.SquashCycles                9245616                       # Number of cycles rename is squashing
60710892Sandreas.hansson@arm.comsystem.cpu.rename.IdleCycles                570424085                       # Number of cycles rename is idle
60810892Sandreas.hansson@arm.comsystem.cpu.rename.BlockCycles                50840114                       # Number of cycles rename is blocking
60910892Sandreas.hansson@arm.comsystem.cpu.rename.serializeStallCycles      363017689                       # count of cycles rename stalled for serializing inst
61010892Sandreas.hansson@arm.comsystem.cpu.rename.RunCycles                 440398811                       # Number of cycles rename is running
61110892Sandreas.hansson@arm.comsystem.cpu.rename.UnblockCycles             106104433                       # Number of cycles rename is unblocking
61210892Sandreas.hansson@arm.comsystem.cpu.rename.RenamedInsts             1071115355                       # Number of instructions processed by rename
61310892Sandreas.hansson@arm.comsystem.cpu.rename.SquashedInsts               6801917                       # Number of squashed instructions processed by rename
61410892Sandreas.hansson@arm.comsystem.cpu.rename.ROBFullEvents               5040663                       # Number of times rename has blocked due to ROB full
61510892Sandreas.hansson@arm.comsystem.cpu.rename.IQFullEvents                 343395                       # Number of times rename has blocked due to IQ full
61610892Sandreas.hansson@arm.comsystem.cpu.rename.LQFullEvents                 645255                       # Number of times rename has blocked due to LQ full
61710892Sandreas.hansson@arm.comsystem.cpu.rename.SQFullEvents               54344412                       # Number of times rename has blocked due to SQ full
61810892Sandreas.hansson@arm.comsystem.cpu.rename.FullRegisterEvents            20434                       # Number of times there has been no free registers
61910892Sandreas.hansson@arm.comsystem.cpu.rename.RenamedOperands          1018974666                       # Number of destination operands rename has renamed
62010892Sandreas.hansson@arm.comsystem.cpu.rename.RenameLookups            1651092433                       # Number of register rename lookups that rename has made
62110892Sandreas.hansson@arm.comsystem.cpu.rename.int_rename_lookups       1266893179                       # Number of integer rename lookups
62210892Sandreas.hansson@arm.comsystem.cpu.rename.fp_rename_lookups           1473696                       # Number of floating rename lookups
62310892Sandreas.hansson@arm.comsystem.cpu.rename.CommittedMaps             953236782                       # Number of HB maps that are committed
62410892Sandreas.hansson@arm.comsystem.cpu.rename.UndoneMaps                 65737881                       # Number of HB maps that are undone due to squashing
62510892Sandreas.hansson@arm.comsystem.cpu.rename.serializingInsts           27206823                       # count of serializing insts renamed
62610892Sandreas.hansson@arm.comsystem.cpu.rename.tempSerializingInsts       23528426                       # count of temporary serializing insts renamed
62710892Sandreas.hansson@arm.comsystem.cpu.rename.skidInsts                 103688094                       # count of insts added to the skid buffer
62810892Sandreas.hansson@arm.comsystem.cpu.memDep0.insertedLoads            174464093                       # Number of loads inserted to the mem dependence unit.
62910892Sandreas.hansson@arm.comsystem.cpu.memDep0.insertedStores           151959443                       # Number of stores inserted to the mem dependence unit.
63010892Sandreas.hansson@arm.comsystem.cpu.memDep0.conflictingLoads           9931077                       # Number of conflicting loads.
63110892Sandreas.hansson@arm.comsystem.cpu.memDep0.conflictingStores          9032567                       # Number of conflicting stores.
63210892Sandreas.hansson@arm.comsystem.cpu.iq.iqInstsAdded                 1035787653                       # Number of instructions added to the IQ (excludes non-spec)
63310892Sandreas.hansson@arm.comsystem.cpu.iq.iqNonSpecInstsAdded            27506074                       # Number of non-speculative instructions added to the IQ
63410892Sandreas.hansson@arm.comsystem.cpu.iq.iqInstsIssued                1051526043                       # Number of instructions issued
63510892Sandreas.hansson@arm.comsystem.cpu.iq.iqSquashedInstsIssued           3293799                       # Number of squashed instructions issued
63610892Sandreas.hansson@arm.comsystem.cpu.iq.iqSquashedInstsExamined        60619533                       # Number of squashed instructions iterated over during squash; mainly for profiling
63710892Sandreas.hansson@arm.comsystem.cpu.iq.iqSquashedOperandsExamined     33780075                       # Number of squashed operands that are examined and possibly removed from graph
63810892Sandreas.hansson@arm.comsystem.cpu.iq.iqSquashedNonSpecRemoved         314140                       # Number of squashed non-spec instructions that were removed
63910892Sandreas.hansson@arm.comsystem.cpu.iq.issued_per_cycle::samples    1540030748                       # Number of insts issued each cycle
64010892Sandreas.hansson@arm.comsystem.cpu.iq.issued_per_cycle::mean         0.682795                       # Number of insts issued each cycle
64110892Sandreas.hansson@arm.comsystem.cpu.iq.issued_per_cycle::stdev        0.925415                       # Number of insts issued each cycle
64210585Sandreas.hansson@arm.comsystem.cpu.iq.issued_per_cycle::underflows            0      0.00%      0.00% # Number of insts issued each cycle
64310892Sandreas.hansson@arm.comsystem.cpu.iq.issued_per_cycle::0           888949202     57.72%     57.72% # Number of insts issued each cycle
64410892Sandreas.hansson@arm.comsystem.cpu.iq.issued_per_cycle::1           336251490     21.83%     79.56% # Number of insts issued each cycle
64510892Sandreas.hansson@arm.comsystem.cpu.iq.issued_per_cycle::2           235798342     15.31%     94.87% # Number of insts issued each cycle
64610892Sandreas.hansson@arm.comsystem.cpu.iq.issued_per_cycle::3            72468185      4.71%     99.57% # Number of insts issued each cycle
64710892Sandreas.hansson@arm.comsystem.cpu.iq.issued_per_cycle::4             6544331      0.42%    100.00% # Number of insts issued each cycle
64810892Sandreas.hansson@arm.comsystem.cpu.iq.issued_per_cycle::5               19198      0.00%    100.00% # Number of insts issued each cycle
64910585Sandreas.hansson@arm.comsystem.cpu.iq.issued_per_cycle::6                   0      0.00%    100.00% # Number of insts issued each cycle
65010585Sandreas.hansson@arm.comsystem.cpu.iq.issued_per_cycle::7                   0      0.00%    100.00% # Number of insts issued each cycle
65110585Sandreas.hansson@arm.comsystem.cpu.iq.issued_per_cycle::8                   0      0.00%    100.00% # Number of insts issued each cycle
65210585Sandreas.hansson@arm.comsystem.cpu.iq.issued_per_cycle::overflows            0      0.00%    100.00% # Number of insts issued each cycle
65310585Sandreas.hansson@arm.comsystem.cpu.iq.issued_per_cycle::min_value            0                       # Number of insts issued each cycle
65410585Sandreas.hansson@arm.comsystem.cpu.iq.issued_per_cycle::max_value            5                       # Number of insts issued each cycle
65510892Sandreas.hansson@arm.comsystem.cpu.iq.issued_per_cycle::total      1540030748                       # Number of insts issued each cycle
65610585Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::No_OpClass                   0      0.00%      0.00% # attempts to use FU when none available
65710892Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::IntAlu                58035888     35.01%     35.01% # attempts to use FU when none available
65810892Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::IntMult                  99674      0.06%     35.07% # attempts to use FU when none available
65910892Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::IntDiv                   26738      0.02%     35.09% # attempts to use FU when none available
66010892Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::FloatAdd                     0      0.00%     35.09% # attempts to use FU when none available
66110892Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::FloatCmp                     0      0.00%     35.09% # attempts to use FU when none available
66210892Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::FloatCvt                     0      0.00%     35.09% # attempts to use FU when none available
66310892Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::FloatMult                    0      0.00%     35.09% # attempts to use FU when none available
66410892Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::FloatDiv                     0      0.00%     35.09% # attempts to use FU when none available
66510892Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::FloatSqrt                    0      0.00%     35.09% # attempts to use FU when none available
66610892Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdAdd                      0      0.00%     35.09% # attempts to use FU when none available
66710892Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdAddAcc                   0      0.00%     35.09% # attempts to use FU when none available
66810892Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdAlu                      0      0.00%     35.09% # attempts to use FU when none available
66910892Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdCmp                      0      0.00%     35.09% # attempts to use FU when none available
67010892Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdCvt                      0      0.00%     35.09% # attempts to use FU when none available
67110892Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdMisc                     0      0.00%     35.09% # attempts to use FU when none available
67210892Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdMult                     0      0.00%     35.09% # attempts to use FU when none available
67310892Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdMultAcc                  0      0.00%     35.09% # attempts to use FU when none available
67410892Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdShift                    0      0.00%     35.09% # attempts to use FU when none available
67510892Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdShiftAcc                 0      0.00%     35.09% # attempts to use FU when none available
67610892Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdSqrt                     0      0.00%     35.09% # attempts to use FU when none available
67710892Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdFloatAdd                 0      0.00%     35.09% # attempts to use FU when none available
67810892Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdFloatAlu                 0      0.00%     35.09% # attempts to use FU when none available
67910892Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdFloatCmp                 0      0.00%     35.09% # attempts to use FU when none available
68010892Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdFloatCvt                 0      0.00%     35.09% # attempts to use FU when none available
68110892Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdFloatDiv                 0      0.00%     35.09% # attempts to use FU when none available
68210892Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdFloatMisc              574      0.00%     35.09% # attempts to use FU when none available
68310892Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdFloatMult                0      0.00%     35.09% # attempts to use FU when none available
68410892Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdFloatMultAcc             0      0.00%     35.09% # attempts to use FU when none available
68510892Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdFloatSqrt                0      0.00%     35.09% # attempts to use FU when none available
68610892Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::MemRead               44566242     26.88%     61.97% # attempts to use FU when none available
68710892Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::MemWrite              63041416     38.03%    100.00% # attempts to use FU when none available
68810585Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::IprAccess                    0      0.00%    100.00% # attempts to use FU when none available
68910585Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::InstPrefetch                 0      0.00%    100.00% # attempts to use FU when none available
69010892Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::No_OpClass                11      0.00%      0.00% # Type of FU issued
69110892Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::IntAlu             724142674     68.87%     68.87% # Type of FU issued
69210892Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::IntMult              2543730      0.24%     69.11% # Type of FU issued
69310892Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::IntDiv                122779      0.01%     69.12% # Type of FU issued
69410892Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::FloatAdd                 376      0.00%     69.12% # Type of FU issued
69510585Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::FloatCmp                   0      0.00%     69.12% # Type of FU issued
69610585Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::FloatCvt                   0      0.00%     69.12% # Type of FU issued
69710585Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::FloatMult                  0      0.00%     69.12% # Type of FU issued
69810585Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::FloatDiv                   0      0.00%     69.12% # Type of FU issued
69910585Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::FloatSqrt                  0      0.00%     69.12% # Type of FU issued
70010585Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdAdd                    0      0.00%     69.12% # Type of FU issued
70110585Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdAddAcc                 0      0.00%     69.12% # Type of FU issued
70210585Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdAlu                    0      0.00%     69.12% # Type of FU issued
70310585Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdCmp                    0      0.00%     69.12% # Type of FU issued
70410585Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdCvt                    0      0.00%     69.12% # Type of FU issued
70510585Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdMisc                   0      0.00%     69.12% # Type of FU issued
70610585Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdMult                   0      0.00%     69.12% # Type of FU issued
70710585Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdMultAcc                0      0.00%     69.12% # Type of FU issued
70810585Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdShift                  0      0.00%     69.12% # Type of FU issued
70910585Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdShiftAcc               0      0.00%     69.12% # Type of FU issued
71010585Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdSqrt                   0      0.00%     69.12% # Type of FU issued
71110585Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdFloatAdd               8      0.00%     69.12% # Type of FU issued
71210585Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdFloatAlu               0      0.00%     69.12% # Type of FU issued
71310585Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdFloatCmp              15      0.00%     69.12% # Type of FU issued
71410585Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdFloatCvt              23      0.00%     69.12% # Type of FU issued
71510585Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdFloatDiv               0      0.00%     69.12% # Type of FU issued
71610892Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdFloatMisc         121012      0.01%     69.13% # Type of FU issued
71710585Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdFloatMult              0      0.00%     69.13% # Type of FU issued
71810585Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdFloatMultAcc            0      0.00%     69.13% # Type of FU issued
71910585Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdFloatSqrt              0      0.00%     69.13% # Type of FU issued
72010892Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::MemRead            174312709     16.58%     85.71% # Type of FU issued
72110892Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::MemWrite           150282706     14.29%    100.00% # Type of FU issued
72210585Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::IprAccess                  0      0.00%    100.00% # Type of FU issued
72310585Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::InstPrefetch               0      0.00%    100.00% # Type of FU issued
72410892Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::total             1051526043                       # Type of FU issued
72510892Sandreas.hansson@arm.comsystem.cpu.iq.rate                           0.661163                       # Inst issue rate
72610892Sandreas.hansson@arm.comsystem.cpu.iq.fu_busy_cnt                   165770532                       # FU busy when requested
72710892Sandreas.hansson@arm.comsystem.cpu.iq.fu_busy_rate                   0.157648                       # FU busy rate (busy events/executed inst)
72810892Sandreas.hansson@arm.comsystem.cpu.iq.int_inst_queue_reads         3809671307                       # Number of integer instruction queue reads
72910892Sandreas.hansson@arm.comsystem.cpu.iq.int_inst_queue_writes        1123107931                       # Number of integer instruction queue writes
73010892Sandreas.hansson@arm.comsystem.cpu.iq.int_inst_queue_wakeup_accesses   1033541701                       # Number of integer instruction queue wakeup accesses
73110892Sandreas.hansson@arm.comsystem.cpu.iq.fp_inst_queue_reads             2475857                       # Number of floating instruction queue reads
73210892Sandreas.hansson@arm.comsystem.cpu.iq.fp_inst_queue_writes             947397                       # Number of floating instruction queue writes
73310892Sandreas.hansson@arm.comsystem.cpu.iq.fp_inst_queue_wakeup_accesses       910004                       # Number of floating instruction queue wakeup accesses
73410892Sandreas.hansson@arm.comsystem.cpu.iq.int_alu_accesses             1215741366                       # Number of integer alu accesses
73510892Sandreas.hansson@arm.comsystem.cpu.iq.fp_alu_accesses                 1555198                       # Number of floating point alu accesses
73610892Sandreas.hansson@arm.comsystem.cpu.iew.lsq.thread0.forwLoads          4333965                       # Number of loads that had data forwarded from stores
73710585Sandreas.hansson@arm.comsystem.cpu.iew.lsq.thread0.invAddrLoads             0                       # Number of loads ignored due to an invalid address
73810892Sandreas.hansson@arm.comsystem.cpu.iew.lsq.thread0.squashedLoads     13839303                       # Number of loads squashed
73910892Sandreas.hansson@arm.comsystem.cpu.iew.lsq.thread0.ignoredResponses        14833                       # Number of memory responses ignored because the instruction is squashed
74010892Sandreas.hansson@arm.comsystem.cpu.iew.lsq.thread0.memOrderViolation       143349                       # Number of memory ordering violations
74110892Sandreas.hansson@arm.comsystem.cpu.iew.lsq.thread0.squashedStores      6338712                       # Number of stores squashed
74210585Sandreas.hansson@arm.comsystem.cpu.iew.lsq.thread0.invAddrSwpfs             0                       # Number of software prefetches ignored due to an invalid address
74310585Sandreas.hansson@arm.comsystem.cpu.iew.lsq.thread0.blockedLoads             0                       # Number of blocked loads due to partial load-store forwarding
74410892Sandreas.hansson@arm.comsystem.cpu.iew.lsq.thread0.rescheduledLoads      2540349                       # Number of loads that were rescheduled
74510892Sandreas.hansson@arm.comsystem.cpu.iew.lsq.thread0.cacheBlocked       1552925                       # Number of times an access to memory failed due to the cache being blocked
74610585Sandreas.hansson@arm.comsystem.cpu.iew.iewIdleCycles                        0                       # Number of cycles IEW is idle
74710892Sandreas.hansson@arm.comsystem.cpu.iew.iewSquashCycles                9245616                       # Number of cycles IEW is squashing
74810892Sandreas.hansson@arm.comsystem.cpu.iew.iewBlockCycles                 6389360                       # Number of cycles IEW is blocking
74910892Sandreas.hansson@arm.comsystem.cpu.iew.iewUnblockCycles               5797347                       # Number of cycles IEW is unblocking
75010892Sandreas.hansson@arm.comsystem.cpu.iew.iewDispatchedInsts          1063516239                       # Number of instructions dispatched to IQ
75110585Sandreas.hansson@arm.comsystem.cpu.iew.iewDispSquashedInsts                 0                       # Number of squashed instructions skipped by dispatch
75210892Sandreas.hansson@arm.comsystem.cpu.iew.iewDispLoadInsts             174464093                       # Number of dispatched load instructions
75310892Sandreas.hansson@arm.comsystem.cpu.iew.iewDispStoreInsts            151959443                       # Number of dispatched store instructions
75410892Sandreas.hansson@arm.comsystem.cpu.iew.iewDispNonSpecInsts           23100216                       # Number of dispatched non-speculative instructions
75510892Sandreas.hansson@arm.comsystem.cpu.iew.iewIQFullEvents                  59008                       # Number of times the IQ has become full, causing a stall
75610892Sandreas.hansson@arm.comsystem.cpu.iew.iewLSQFullEvents               5663632                       # Number of times the LSQ has become full, causing a stall
75710892Sandreas.hansson@arm.comsystem.cpu.iew.memOrderViolationEvents         143349                       # Number of memory order violations
75810892Sandreas.hansson@arm.comsystem.cpu.iew.predictedTakenIncorrect        3667729                       # Number of branches that were predicted taken incorrectly
75910892Sandreas.hansson@arm.comsystem.cpu.iew.predictedNotTakenIncorrect      5111764                       # Number of branches that were predicted not taken incorrectly
76010892Sandreas.hansson@arm.comsystem.cpu.iew.branchMispredicts              8779493                       # Number of branch mispredicts detected at execute
76110892Sandreas.hansson@arm.comsystem.cpu.iew.iewExecutedInsts            1040328227                       # Number of executed instructions
76210892Sandreas.hansson@arm.comsystem.cpu.iew.iewExecLoadInsts             170406440                       # Number of load instructions executed
76310892Sandreas.hansson@arm.comsystem.cpu.iew.iewExecSquashedInsts          10257681                       # Number of squashed instructions skipped in execute
76410585Sandreas.hansson@arm.comsystem.cpu.iew.exec_swp                             0                       # number of swp insts executed
76510892Sandreas.hansson@arm.comsystem.cpu.iew.exec_nop                        222512                       # number of nop insts executed
76610892Sandreas.hansson@arm.comsystem.cpu.iew.exec_refs                    318786335                       # number of memory reference insts executed
76710892Sandreas.hansson@arm.comsystem.cpu.iew.exec_branches                197400349                       # Number of branches executed
76810892Sandreas.hansson@arm.comsystem.cpu.iew.exec_stores                  148379895                       # Number of stores executed
76910892Sandreas.hansson@arm.comsystem.cpu.iew.exec_rate                     0.654122                       # Inst execution rate
77010892Sandreas.hansson@arm.comsystem.cpu.iew.wb_sent                     1035262700                       # cumulative count of insts sent to commit
77110892Sandreas.hansson@arm.comsystem.cpu.iew.wb_count                    1034451705                       # cumulative count of insts written-back
77210892Sandreas.hansson@arm.comsystem.cpu.iew.wb_producers                 440415620                       # num instructions producing a value
77310892Sandreas.hansson@arm.comsystem.cpu.iew.wb_consumers                 712619707                       # num instructions consuming a value
77410585Sandreas.hansson@arm.comsystem.cpu.iew.wb_penalized                         0                       # number of instrctions required to write to 'other' IQ
77510892Sandreas.hansson@arm.comsystem.cpu.iew.wb_rate                       0.650427                       # insts written-back per cycle
77610892Sandreas.hansson@arm.comsystem.cpu.iew.wb_fanout                     0.618023                       # average fanout of values written-back
77710585Sandreas.hansson@arm.comsystem.cpu.iew.wb_penalized_rate                    0                       # fraction of instructions written-back that wrote to 'other' IQ
77810892Sandreas.hansson@arm.comsystem.cpu.commit.commitSquashedInsts        51498978                       # The number of squashed insts skipped by commit
77910892Sandreas.hansson@arm.comsystem.cpu.commit.commitNonSpecStalls        27191934                       # The number of times commit has been forced to stall to communicate backwards
78010892Sandreas.hansson@arm.comsystem.cpu.commit.branchMispredicts           8413549                       # The number of times a branch was mispredicted
78110892Sandreas.hansson@arm.comsystem.cpu.commit.committed_per_cycle::samples   1528028900                       # Number of insts commited each cycle
78210892Sandreas.hansson@arm.comsystem.cpu.commit.committed_per_cycle::mean     0.656188                       # Number of insts commited each cycle
78310892Sandreas.hansson@arm.comsystem.cpu.commit.committed_per_cycle::stdev     1.286676                       # Number of insts commited each cycle
78410585Sandreas.hansson@arm.comsystem.cpu.commit.committed_per_cycle::underflows            0      0.00%      0.00% # Number of insts commited each cycle
78510892Sandreas.hansson@arm.comsystem.cpu.commit.committed_per_cycle::0   1013092181     66.30%     66.30% # Number of insts commited each cycle
78610892Sandreas.hansson@arm.comsystem.cpu.commit.committed_per_cycle::1    289858237     18.97%     85.27% # Number of insts commited each cycle
78710892Sandreas.hansson@arm.comsystem.cpu.commit.committed_per_cycle::2    121052617      7.92%     93.19% # Number of insts commited each cycle
78810892Sandreas.hansson@arm.comsystem.cpu.commit.committed_per_cycle::3     36682667      2.40%     95.59% # Number of insts commited each cycle
78910892Sandreas.hansson@arm.comsystem.cpu.commit.committed_per_cycle::4     28563883      1.87%     97.46% # Number of insts commited each cycle
79010892Sandreas.hansson@arm.comsystem.cpu.commit.committed_per_cycle::5     14105791      0.92%     98.39% # Number of insts commited each cycle
79110892Sandreas.hansson@arm.comsystem.cpu.commit.committed_per_cycle::6      8655946      0.57%     98.95% # Number of insts commited each cycle
79210892Sandreas.hansson@arm.comsystem.cpu.commit.committed_per_cycle::7      4198069      0.27%     99.23% # Number of insts commited each cycle
79310892Sandreas.hansson@arm.comsystem.cpu.commit.committed_per_cycle::8     11819509      0.77%    100.00% # Number of insts commited each cycle
79410585Sandreas.hansson@arm.comsystem.cpu.commit.committed_per_cycle::overflows            0      0.00%    100.00% # Number of insts commited each cycle
79510585Sandreas.hansson@arm.comsystem.cpu.commit.committed_per_cycle::min_value            0                       # Number of insts commited each cycle
79610585Sandreas.hansson@arm.comsystem.cpu.commit.committed_per_cycle::max_value            8                       # Number of insts commited each cycle
79710892Sandreas.hansson@arm.comsystem.cpu.commit.committed_per_cycle::total   1528028900                       # Number of insts commited each cycle
79810892Sandreas.hansson@arm.comsystem.cpu.commit.committedInsts            853325819                       # Number of instructions committed
79910892Sandreas.hansson@arm.comsystem.cpu.commit.committedOps             1002674190                       # Number of ops (including micro ops) committed
80010585Sandreas.hansson@arm.comsystem.cpu.commit.swp_count                         0                       # Number of s/w prefetches committed
80110892Sandreas.hansson@arm.comsystem.cpu.commit.refs                      306245520                       # Number of memory references committed
80210892Sandreas.hansson@arm.comsystem.cpu.commit.loads                     160624789                       # Number of loads committed
80310892Sandreas.hansson@arm.comsystem.cpu.commit.membars                     6977905                       # Number of memory barriers committed
80410892Sandreas.hansson@arm.comsystem.cpu.commit.branches                  190474151                       # Number of branches committed
80510892Sandreas.hansson@arm.comsystem.cpu.commit.fp_insts                     896785                       # Number of committed floating point instructions.
80610892Sandreas.hansson@arm.comsystem.cpu.commit.int_insts                 921116747                       # Number of committed integer instructions.
80710892Sandreas.hansson@arm.comsystem.cpu.commit.function_calls             25400785                       # Number of function calls committed.
80810585Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::No_OpClass            0      0.00%      0.00% # Class of committed instruction
80910892Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::IntAlu        694059947     69.22%     69.22% # Class of committed instruction
81010892Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::IntMult         2158876      0.22%     69.44% # Class of committed instruction
81110892Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::IntDiv            98131      0.01%     69.45% # Class of committed instruction
81210585Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::FloatAdd              0      0.00%     69.45% # Class of committed instruction
81310585Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::FloatCmp              0      0.00%     69.45% # Class of committed instruction
81410585Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::FloatCvt              0      0.00%     69.45% # Class of committed instruction
81510585Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::FloatMult             0      0.00%     69.45% # Class of committed instruction
81610585Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::FloatDiv              0      0.00%     69.45% # Class of committed instruction
81710585Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::FloatSqrt             0      0.00%     69.45% # Class of committed instruction
81810585Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::SimdAdd               0      0.00%     69.45% # Class of committed instruction
81910585Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::SimdAddAcc            0      0.00%     69.45% # Class of committed instruction
82010585Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::SimdAlu               0      0.00%     69.45% # Class of committed instruction
82110585Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::SimdCmp               0      0.00%     69.45% # Class of committed instruction
82210585Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::SimdCvt               0      0.00%     69.45% # Class of committed instruction
82310585Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::SimdMisc              0      0.00%     69.45% # Class of committed instruction
82410585Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::SimdMult              0      0.00%     69.45% # Class of committed instruction
82510585Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::SimdMultAcc            0      0.00%     69.45% # Class of committed instruction
82610585Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::SimdShift             0      0.00%     69.45% # Class of committed instruction
82710585Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::SimdShiftAcc            0      0.00%     69.45% # Class of committed instruction
82810585Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::SimdSqrt              0      0.00%     69.45% # Class of committed instruction
82910585Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::SimdFloatAdd            8      0.00%     69.45% # Class of committed instruction
83010585Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::SimdFloatAlu            0      0.00%     69.45% # Class of committed instruction
83110585Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::SimdFloatCmp           13      0.00%     69.45% # Class of committed instruction
83210585Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::SimdFloatCvt           21      0.00%     69.45% # Class of committed instruction
83310585Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::SimdFloatDiv            0      0.00%     69.45% # Class of committed instruction
83410892Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::SimdFloatMisc       111674      0.01%     69.46% # Class of committed instruction
83510585Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::SimdFloatMult            0      0.00%     69.46% # Class of committed instruction
83610585Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::SimdFloatMultAcc            0      0.00%     69.46% # Class of committed instruction
83710585Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::SimdFloatSqrt            0      0.00%     69.46% # Class of committed instruction
83810892Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::MemRead       160624789     16.02%     85.48% # Class of committed instruction
83910892Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::MemWrite      145620731     14.52%    100.00% # Class of committed instruction
84010585Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::IprAccess             0      0.00%    100.00% # Class of committed instruction
84110585Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::InstPrefetch            0      0.00%    100.00% # Class of committed instruction
84210892Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::total        1002674190                       # Class of committed instruction
84310892Sandreas.hansson@arm.comsystem.cpu.commit.bw_lim_events              11819509                       # number cycles where commit BW limit reached
84410892Sandreas.hansson@arm.comsystem.cpu.rob.rob_reads                   2562796067                       # The number of ROB reads
84510892Sandreas.hansson@arm.comsystem.cpu.rob.rob_writes                  2120254358                       # The number of ROB writes
84610892Sandreas.hansson@arm.comsystem.cpu.timesIdled                         8129447                       # Number of times that the entire CPU went into an idle state and unscheduled itself
84710892Sandreas.hansson@arm.comsystem.cpu.idleCycles                        50387997                       # Total number of cycles that the CPU has spent unscheduled due to idling
84810892Sandreas.hansson@arm.comsystem.cpu.quiesceCycles                 101057024238                       # Total number of cycles that CPU has spent quiesced or waiting for an interrupt
84910892Sandreas.hansson@arm.comsystem.cpu.committedInsts                   853325819                       # Number of Instructions Simulated
85010892Sandreas.hansson@arm.comsystem.cpu.committedOps                    1002674190                       # Number of Ops (including micro ops) Simulated
85110892Sandreas.hansson@arm.comsystem.cpu.cpi                               1.863788                       # CPI: Cycles Per Instruction
85210892Sandreas.hansson@arm.comsystem.cpu.cpi_total                         1.863788                       # CPI: Total CPI of All Threads
85310892Sandreas.hansson@arm.comsystem.cpu.ipc                               0.536542                       # IPC: Instructions Per Cycle
85410892Sandreas.hansson@arm.comsystem.cpu.ipc_total                         0.536542                       # IPC: Total IPC of All Threads
85510892Sandreas.hansson@arm.comsystem.cpu.int_regfile_reads               1231590969                       # number of integer regfile reads
85610892Sandreas.hansson@arm.comsystem.cpu.int_regfile_writes               735370525                       # number of integer regfile writes
85710892Sandreas.hansson@arm.comsystem.cpu.fp_regfile_reads                   1462122                       # number of floating regfile reads
85810892Sandreas.hansson@arm.comsystem.cpu.fp_regfile_writes                   782688                       # number of floating regfile writes
85910892Sandreas.hansson@arm.comsystem.cpu.cc_regfile_reads                 226859046                       # number of cc regfile reads
86010892Sandreas.hansson@arm.comsystem.cpu.cc_regfile_writes                227515194                       # number of cc regfile writes
86110892Sandreas.hansson@arm.comsystem.cpu.misc_regfile_reads              2534481060                       # number of misc regfile reads
86210892Sandreas.hansson@arm.comsystem.cpu.misc_regfile_writes               27245755                       # number of misc regfile writes
86310892Sandreas.hansson@arm.comsystem.cpu.dcache.tags.replacements           9758519                       # number of replacements
86410892Sandreas.hansson@arm.comsystem.cpu.dcache.tags.tagsinuse           511.983709                       # Cycle average of tags in use
86510892Sandreas.hansson@arm.comsystem.cpu.dcache.tags.total_refs           284707567                       # Total number of references to valid blocks.
86610892Sandreas.hansson@arm.comsystem.cpu.dcache.tags.sampled_refs           9759031                       # Sample count of references to valid blocks.
86710892Sandreas.hansson@arm.comsystem.cpu.dcache.tags.avg_refs             29.173754                       # Average number of references to valid blocks.
86810892Sandreas.hansson@arm.comsystem.cpu.dcache.tags.warmup_cycle        1642601500                       # Cycle when the warmup percentage was hit.
86910892Sandreas.hansson@arm.comsystem.cpu.dcache.tags.occ_blocks::cpu.data   511.983709                       # Average occupied blocks per requestor
87010726Sandreas.hansson@arm.comsystem.cpu.dcache.tags.occ_percent::cpu.data     0.999968                       # Average percentage of cache occupancy
87110726Sandreas.hansson@arm.comsystem.cpu.dcache.tags.occ_percent::total     0.999968                       # Average percentage of cache occupancy
87210585Sandreas.hansson@arm.comsystem.cpu.dcache.tags.occ_task_id_blocks::1024          512                       # Occupied blocks per task id
87310892Sandreas.hansson@arm.comsystem.cpu.dcache.tags.age_task_id_blocks_1024::0           89                       # Occupied blocks per task id
87410892Sandreas.hansson@arm.comsystem.cpu.dcache.tags.age_task_id_blocks_1024::1          386                       # Occupied blocks per task id
87510892Sandreas.hansson@arm.comsystem.cpu.dcache.tags.age_task_id_blocks_1024::2           37                       # Occupied blocks per task id
87610585Sandreas.hansson@arm.comsystem.cpu.dcache.tags.occ_task_id_percent::1024            1                       # Percentage of cache occupancy per task id
87710892Sandreas.hansson@arm.comsystem.cpu.dcache.tags.tag_accesses        1243872376                       # Number of tag accesses
87810892Sandreas.hansson@arm.comsystem.cpu.dcache.tags.data_accesses       1243872376                       # Number of data accesses
87910892Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_hits::cpu.data    147964440                       # number of ReadReq hits
88010892Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_hits::total       147964440                       # number of ReadReq hits
88110892Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_hits::cpu.data    128940955                       # number of WriteReq hits
88210892Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_hits::total      128940955                       # number of WriteReq hits
88310892Sandreas.hansson@arm.comsystem.cpu.dcache.SoftPFReq_hits::cpu.data       380183                       # number of SoftPFReq hits
88410892Sandreas.hansson@arm.comsystem.cpu.dcache.SoftPFReq_hits::total        380183                       # number of SoftPFReq hits
88510892Sandreas.hansson@arm.comsystem.cpu.dcache.WriteLineReq_hits::cpu.data       324678                       # number of WriteLineReq hits
88610892Sandreas.hansson@arm.comsystem.cpu.dcache.WriteLineReq_hits::total       324678                       # number of WriteLineReq hits
88710892Sandreas.hansson@arm.comsystem.cpu.dcache.LoadLockedReq_hits::cpu.data      3327415                       # number of LoadLockedReq hits
88810892Sandreas.hansson@arm.comsystem.cpu.dcache.LoadLockedReq_hits::total      3327415                       # number of LoadLockedReq hits
88910892Sandreas.hansson@arm.comsystem.cpu.dcache.StoreCondReq_hits::cpu.data      3725844                       # number of StoreCondReq hits
89010892Sandreas.hansson@arm.comsystem.cpu.dcache.StoreCondReq_hits::total      3725844                       # number of StoreCondReq hits
89110892Sandreas.hansson@arm.comsystem.cpu.dcache.demand_hits::cpu.data     276905395                       # number of demand (read+write) hits
89210892Sandreas.hansson@arm.comsystem.cpu.dcache.demand_hits::total        276905395                       # number of demand (read+write) hits
89310892Sandreas.hansson@arm.comsystem.cpu.dcache.overall_hits::cpu.data    277285578                       # number of overall hits
89410892Sandreas.hansson@arm.comsystem.cpu.dcache.overall_hits::total       277285578                       # number of overall hits
89510892Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_misses::cpu.data      9612542                       # number of ReadReq misses
89610892Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_misses::total       9612542                       # number of ReadReq misses
89710892Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_misses::cpu.data     11385353                       # number of WriteReq misses
89810892Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_misses::total     11385353                       # number of WriteReq misses
89910892Sandreas.hansson@arm.comsystem.cpu.dcache.SoftPFReq_misses::cpu.data      1184834                       # number of SoftPFReq misses
90010892Sandreas.hansson@arm.comsystem.cpu.dcache.SoftPFReq_misses::total      1184834                       # number of SoftPFReq misses
90110892Sandreas.hansson@arm.comsystem.cpu.dcache.WriteLineReq_misses::cpu.data      1232047                       # number of WriteLineReq misses
90210892Sandreas.hansson@arm.comsystem.cpu.dcache.WriteLineReq_misses::total      1232047                       # number of WriteLineReq misses
90310892Sandreas.hansson@arm.comsystem.cpu.dcache.LoadLockedReq_misses::cpu.data       450033                       # number of LoadLockedReq misses
90410892Sandreas.hansson@arm.comsystem.cpu.dcache.LoadLockedReq_misses::total       450033                       # number of LoadLockedReq misses
90510892Sandreas.hansson@arm.comsystem.cpu.dcache.StoreCondReq_misses::cpu.data            7                       # number of StoreCondReq misses
90610892Sandreas.hansson@arm.comsystem.cpu.dcache.StoreCondReq_misses::total            7                       # number of StoreCondReq misses
90710892Sandreas.hansson@arm.comsystem.cpu.dcache.demand_misses::cpu.data     20997895                       # number of demand (read+write) misses
90810892Sandreas.hansson@arm.comsystem.cpu.dcache.demand_misses::total       20997895                       # number of demand (read+write) misses
90910892Sandreas.hansson@arm.comsystem.cpu.dcache.overall_misses::cpu.data     22182729                       # number of overall misses
91010892Sandreas.hansson@arm.comsystem.cpu.dcache.overall_misses::total      22182729                       # number of overall misses
91110892Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_miss_latency::cpu.data 144669003500                       # number of ReadReq miss cycles
91210892Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_miss_latency::total 144669003500                       # number of ReadReq miss cycles
91310892Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_miss_latency::cpu.data 330867751444                       # number of WriteReq miss cycles
91410892Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_miss_latency::total 330867751444                       # number of WriteReq miss cycles
91510892Sandreas.hansson@arm.comsystem.cpu.dcache.WriteLineReq_miss_latency::cpu.data  63675897168                       # number of WriteLineReq miss cycles
91610892Sandreas.hansson@arm.comsystem.cpu.dcache.WriteLineReq_miss_latency::total  63675897168                       # number of WriteLineReq miss cycles
91710892Sandreas.hansson@arm.comsystem.cpu.dcache.LoadLockedReq_miss_latency::cpu.data   6433485000                       # number of LoadLockedReq miss cycles
91810892Sandreas.hansson@arm.comsystem.cpu.dcache.LoadLockedReq_miss_latency::total   6433485000                       # number of LoadLockedReq miss cycles
91910892Sandreas.hansson@arm.comsystem.cpu.dcache.StoreCondReq_miss_latency::cpu.data       251000                       # number of StoreCondReq miss cycles
92010892Sandreas.hansson@arm.comsystem.cpu.dcache.StoreCondReq_miss_latency::total       251000                       # number of StoreCondReq miss cycles
92110892Sandreas.hansson@arm.comsystem.cpu.dcache.demand_miss_latency::cpu.data 475536754944                       # number of demand (read+write) miss cycles
92210892Sandreas.hansson@arm.comsystem.cpu.dcache.demand_miss_latency::total 475536754944                       # number of demand (read+write) miss cycles
92310892Sandreas.hansson@arm.comsystem.cpu.dcache.overall_miss_latency::cpu.data 475536754944                       # number of overall miss cycles
92410892Sandreas.hansson@arm.comsystem.cpu.dcache.overall_miss_latency::total 475536754944                       # number of overall miss cycles
92510892Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_accesses::cpu.data    157576982                       # number of ReadReq accesses(hits+misses)
92610892Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_accesses::total    157576982                       # number of ReadReq accesses(hits+misses)
92710892Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_accesses::cpu.data    140326308                       # number of WriteReq accesses(hits+misses)
92810892Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_accesses::total    140326308                       # number of WriteReq accesses(hits+misses)
92910892Sandreas.hansson@arm.comsystem.cpu.dcache.SoftPFReq_accesses::cpu.data      1565017                       # number of SoftPFReq accesses(hits+misses)
93010892Sandreas.hansson@arm.comsystem.cpu.dcache.SoftPFReq_accesses::total      1565017                       # number of SoftPFReq accesses(hits+misses)
93110892Sandreas.hansson@arm.comsystem.cpu.dcache.WriteLineReq_accesses::cpu.data      1556725                       # number of WriteLineReq accesses(hits+misses)
93210892Sandreas.hansson@arm.comsystem.cpu.dcache.WriteLineReq_accesses::total      1556725                       # number of WriteLineReq accesses(hits+misses)
93310892Sandreas.hansson@arm.comsystem.cpu.dcache.LoadLockedReq_accesses::cpu.data      3777448                       # number of LoadLockedReq accesses(hits+misses)
93410892Sandreas.hansson@arm.comsystem.cpu.dcache.LoadLockedReq_accesses::total      3777448                       # number of LoadLockedReq accesses(hits+misses)
93510892Sandreas.hansson@arm.comsystem.cpu.dcache.StoreCondReq_accesses::cpu.data      3725851                       # number of StoreCondReq accesses(hits+misses)
93610892Sandreas.hansson@arm.comsystem.cpu.dcache.StoreCondReq_accesses::total      3725851                       # number of StoreCondReq accesses(hits+misses)
93710892Sandreas.hansson@arm.comsystem.cpu.dcache.demand_accesses::cpu.data    297903290                       # number of demand (read+write) accesses
93810892Sandreas.hansson@arm.comsystem.cpu.dcache.demand_accesses::total    297903290                       # number of demand (read+write) accesses
93910892Sandreas.hansson@arm.comsystem.cpu.dcache.overall_accesses::cpu.data    299468307                       # number of overall (read+write) accesses
94010892Sandreas.hansson@arm.comsystem.cpu.dcache.overall_accesses::total    299468307                       # number of overall (read+write) accesses
94110892Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_miss_rate::cpu.data     0.061002                       # miss rate for ReadReq accesses
94210892Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_miss_rate::total     0.061002                       # miss rate for ReadReq accesses
94310892Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_miss_rate::cpu.data     0.081135                       # miss rate for WriteReq accesses
94410892Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_miss_rate::total     0.081135                       # miss rate for WriteReq accesses
94510892Sandreas.hansson@arm.comsystem.cpu.dcache.SoftPFReq_miss_rate::cpu.data     0.757074                       # miss rate for SoftPFReq accesses
94610892Sandreas.hansson@arm.comsystem.cpu.dcache.SoftPFReq_miss_rate::total     0.757074                       # miss rate for SoftPFReq accesses
94710892Sandreas.hansson@arm.comsystem.cpu.dcache.WriteLineReq_miss_rate::cpu.data     0.791435                       # miss rate for WriteLineReq accesses
94810892Sandreas.hansson@arm.comsystem.cpu.dcache.WriteLineReq_miss_rate::total     0.791435                       # miss rate for WriteLineReq accesses
94910892Sandreas.hansson@arm.comsystem.cpu.dcache.LoadLockedReq_miss_rate::cpu.data     0.119137                       # miss rate for LoadLockedReq accesses
95010892Sandreas.hansson@arm.comsystem.cpu.dcache.LoadLockedReq_miss_rate::total     0.119137                       # miss rate for LoadLockedReq accesses
95110726Sandreas.hansson@arm.comsystem.cpu.dcache.StoreCondReq_miss_rate::cpu.data     0.000002                       # miss rate for StoreCondReq accesses
95210726Sandreas.hansson@arm.comsystem.cpu.dcache.StoreCondReq_miss_rate::total     0.000002                       # miss rate for StoreCondReq accesses
95310892Sandreas.hansson@arm.comsystem.cpu.dcache.demand_miss_rate::cpu.data     0.070486                       # miss rate for demand accesses
95410892Sandreas.hansson@arm.comsystem.cpu.dcache.demand_miss_rate::total     0.070486                       # miss rate for demand accesses
95510892Sandreas.hansson@arm.comsystem.cpu.dcache.overall_miss_rate::cpu.data     0.074074                       # miss rate for overall accesses
95610892Sandreas.hansson@arm.comsystem.cpu.dcache.overall_miss_rate::total     0.074074                       # miss rate for overall accesses
95710892Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 15050.025633                       # average ReadReq miss latency
95810892Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_avg_miss_latency::total 15050.025633                       # average ReadReq miss latency
95910892Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 29060.825031                       # average WriteReq miss latency
96010892Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_avg_miss_latency::total 29060.825031                       # average WriteReq miss latency
96110892Sandreas.hansson@arm.comsystem.cpu.dcache.WriteLineReq_avg_miss_latency::cpu.data 51683.009794                       # average WriteLineReq miss latency
96210892Sandreas.hansson@arm.comsystem.cpu.dcache.WriteLineReq_avg_miss_latency::total 51683.009794                       # average WriteLineReq miss latency
96310892Sandreas.hansson@arm.comsystem.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 14295.584990                       # average LoadLockedReq miss latency
96410892Sandreas.hansson@arm.comsystem.cpu.dcache.LoadLockedReq_avg_miss_latency::total 14295.584990                       # average LoadLockedReq miss latency
96510892Sandreas.hansson@arm.comsystem.cpu.dcache.StoreCondReq_avg_miss_latency::cpu.data 35857.142857                       # average StoreCondReq miss latency
96610892Sandreas.hansson@arm.comsystem.cpu.dcache.StoreCondReq_avg_miss_latency::total 35857.142857                       # average StoreCondReq miss latency
96710892Sandreas.hansson@arm.comsystem.cpu.dcache.demand_avg_miss_latency::cpu.data 22646.877458                       # average overall miss latency
96810892Sandreas.hansson@arm.comsystem.cpu.dcache.demand_avg_miss_latency::total 22646.877458                       # average overall miss latency
96910892Sandreas.hansson@arm.comsystem.cpu.dcache.overall_avg_miss_latency::cpu.data 21437.252150                       # average overall miss latency
97010892Sandreas.hansson@arm.comsystem.cpu.dcache.overall_avg_miss_latency::total 21437.252150                       # average overall miss latency
97110892Sandreas.hansson@arm.comsystem.cpu.dcache.blocked_cycles::no_mshrs     35158879                       # number of cycles access was blocked
97210585Sandreas.hansson@arm.comsystem.cpu.dcache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
97310892Sandreas.hansson@arm.comsystem.cpu.dcache.blocked::no_mshrs           1606955                       # number of cycles access was blocked
97410585Sandreas.hansson@arm.comsystem.cpu.dcache.blocked::no_targets               0                       # number of cycles access was blocked
97510892Sandreas.hansson@arm.comsystem.cpu.dcache.avg_blocked_cycles::no_mshrs    21.879193                       # average number of cycles each access was blocked
97610585Sandreas.hansson@arm.comsystem.cpu.dcache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
97710585Sandreas.hansson@arm.comsystem.cpu.dcache.fast_writes                       0                       # number of fast writes performed
97810585Sandreas.hansson@arm.comsystem.cpu.dcache.cache_copies                      0                       # number of cache copies performed
97910892Sandreas.hansson@arm.comsystem.cpu.dcache.writebacks::writebacks      7549082                       # number of writebacks
98010892Sandreas.hansson@arm.comsystem.cpu.dcache.writebacks::total           7549082                       # number of writebacks
98110892Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_mshr_hits::cpu.data      4467834                       # number of ReadReq MSHR hits
98210892Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_mshr_hits::total      4467834                       # number of ReadReq MSHR hits
98310892Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_mshr_hits::cpu.data      9360902                       # number of WriteReq MSHR hits
98410892Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_mshr_hits::total      9360902                       # number of WriteReq MSHR hits
98510892Sandreas.hansson@arm.comsystem.cpu.dcache.WriteLineReq_mshr_hits::cpu.data         7079                       # number of WriteLineReq MSHR hits
98610892Sandreas.hansson@arm.comsystem.cpu.dcache.WriteLineReq_mshr_hits::total         7079                       # number of WriteLineReq MSHR hits
98710892Sandreas.hansson@arm.comsystem.cpu.dcache.LoadLockedReq_mshr_hits::cpu.data       219205                       # number of LoadLockedReq MSHR hits
98810892Sandreas.hansson@arm.comsystem.cpu.dcache.LoadLockedReq_mshr_hits::total       219205                       # number of LoadLockedReq MSHR hits
98910892Sandreas.hansson@arm.comsystem.cpu.dcache.demand_mshr_hits::cpu.data     13828736                       # number of demand (read+write) MSHR hits
99010892Sandreas.hansson@arm.comsystem.cpu.dcache.demand_mshr_hits::total     13828736                       # number of demand (read+write) MSHR hits
99110892Sandreas.hansson@arm.comsystem.cpu.dcache.overall_mshr_hits::cpu.data     13828736                       # number of overall MSHR hits
99210892Sandreas.hansson@arm.comsystem.cpu.dcache.overall_mshr_hits::total     13828736                       # number of overall MSHR hits
99310892Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_mshr_misses::cpu.data      5144708                       # number of ReadReq MSHR misses
99410892Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_mshr_misses::total      5144708                       # number of ReadReq MSHR misses
99510892Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_mshr_misses::cpu.data      2024451                       # number of WriteReq MSHR misses
99610892Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_mshr_misses::total      2024451                       # number of WriteReq MSHR misses
99710892Sandreas.hansson@arm.comsystem.cpu.dcache.SoftPFReq_mshr_misses::cpu.data      1178103                       # number of SoftPFReq MSHR misses
99810892Sandreas.hansson@arm.comsystem.cpu.dcache.SoftPFReq_mshr_misses::total      1178103                       # number of SoftPFReq MSHR misses
99910892Sandreas.hansson@arm.comsystem.cpu.dcache.WriteLineReq_mshr_misses::cpu.data      1224968                       # number of WriteLineReq MSHR misses
100010892Sandreas.hansson@arm.comsystem.cpu.dcache.WriteLineReq_mshr_misses::total      1224968                       # number of WriteLineReq MSHR misses
100110892Sandreas.hansson@arm.comsystem.cpu.dcache.LoadLockedReq_mshr_misses::cpu.data       230828                       # number of LoadLockedReq MSHR misses
100210892Sandreas.hansson@arm.comsystem.cpu.dcache.LoadLockedReq_mshr_misses::total       230828                       # number of LoadLockedReq MSHR misses
100310892Sandreas.hansson@arm.comsystem.cpu.dcache.StoreCondReq_mshr_misses::cpu.data            7                       # number of StoreCondReq MSHR misses
100410892Sandreas.hansson@arm.comsystem.cpu.dcache.StoreCondReq_mshr_misses::total            7                       # number of StoreCondReq MSHR misses
100510892Sandreas.hansson@arm.comsystem.cpu.dcache.demand_mshr_misses::cpu.data      7169159                       # number of demand (read+write) MSHR misses
100610892Sandreas.hansson@arm.comsystem.cpu.dcache.demand_mshr_misses::total      7169159                       # number of demand (read+write) MSHR misses
100710892Sandreas.hansson@arm.comsystem.cpu.dcache.overall_mshr_misses::cpu.data      8347262                       # number of overall MSHR misses
100810892Sandreas.hansson@arm.comsystem.cpu.dcache.overall_mshr_misses::total      8347262                       # number of overall MSHR misses
100910892Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_mshr_uncacheable::cpu.data        33678                       # number of ReadReq MSHR uncacheable
101010892Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_mshr_uncacheable::total        33678                       # number of ReadReq MSHR uncacheable
101110892Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_mshr_uncacheable::cpu.data        33696                       # number of WriteReq MSHR uncacheable
101210892Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_mshr_uncacheable::total        33696                       # number of WriteReq MSHR uncacheable
101310892Sandreas.hansson@arm.comsystem.cpu.dcache.overall_mshr_uncacheable_misses::cpu.data        67374                       # number of overall MSHR uncacheable misses
101410892Sandreas.hansson@arm.comsystem.cpu.dcache.overall_mshr_uncacheable_misses::total        67374                       # number of overall MSHR uncacheable misses
101510892Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data  75818409500                       # number of ReadReq MSHR miss cycles
101610892Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_mshr_miss_latency::total  75818409500                       # number of ReadReq MSHR miss cycles
101710892Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data  57062160713                       # number of WriteReq MSHR miss cycles
101810892Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_mshr_miss_latency::total  57062160713                       # number of WriteReq MSHR miss cycles
101910892Sandreas.hansson@arm.comsystem.cpu.dcache.SoftPFReq_mshr_miss_latency::cpu.data  20148080000                       # number of SoftPFReq MSHR miss cycles
102010892Sandreas.hansson@arm.comsystem.cpu.dcache.SoftPFReq_mshr_miss_latency::total  20148080000                       # number of SoftPFReq MSHR miss cycles
102110892Sandreas.hansson@arm.comsystem.cpu.dcache.WriteLineReq_mshr_miss_latency::cpu.data  62191648168                       # number of WriteLineReq MSHR miss cycles
102210892Sandreas.hansson@arm.comsystem.cpu.dcache.WriteLineReq_mshr_miss_latency::total  62191648168                       # number of WriteLineReq MSHR miss cycles
102310892Sandreas.hansson@arm.comsystem.cpu.dcache.LoadLockedReq_mshr_miss_latency::cpu.data   3063087000                       # number of LoadLockedReq MSHR miss cycles
102410892Sandreas.hansson@arm.comsystem.cpu.dcache.LoadLockedReq_mshr_miss_latency::total   3063087000                       # number of LoadLockedReq MSHR miss cycles
102510892Sandreas.hansson@arm.comsystem.cpu.dcache.StoreCondReq_mshr_miss_latency::cpu.data       244000                       # number of StoreCondReq MSHR miss cycles
102610892Sandreas.hansson@arm.comsystem.cpu.dcache.StoreCondReq_mshr_miss_latency::total       244000                       # number of StoreCondReq MSHR miss cycles
102710892Sandreas.hansson@arm.comsystem.cpu.dcache.demand_mshr_miss_latency::cpu.data 132880570213                       # number of demand (read+write) MSHR miss cycles
102810892Sandreas.hansson@arm.comsystem.cpu.dcache.demand_mshr_miss_latency::total 132880570213                       # number of demand (read+write) MSHR miss cycles
102910892Sandreas.hansson@arm.comsystem.cpu.dcache.overall_mshr_miss_latency::cpu.data 153028650213                       # number of overall MSHR miss cycles
103010892Sandreas.hansson@arm.comsystem.cpu.dcache.overall_mshr_miss_latency::total 153028650213                       # number of overall MSHR miss cycles
103110892Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_mshr_uncacheable_latency::cpu.data   5828327500                       # number of ReadReq MSHR uncacheable cycles
103210892Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_mshr_uncacheable_latency::total   5828327500                       # number of ReadReq MSHR uncacheable cycles
103310892Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_mshr_uncacheable_latency::cpu.data   5707957967                       # number of WriteReq MSHR uncacheable cycles
103410892Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_mshr_uncacheable_latency::total   5707957967                       # number of WriteReq MSHR uncacheable cycles
103510892Sandreas.hansson@arm.comsystem.cpu.dcache.overall_mshr_uncacheable_latency::cpu.data  11536285467                       # number of overall MSHR uncacheable cycles
103610892Sandreas.hansson@arm.comsystem.cpu.dcache.overall_mshr_uncacheable_latency::total  11536285467                       # number of overall MSHR uncacheable cycles
103710892Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data     0.032649                       # mshr miss rate for ReadReq accesses
103810892Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_mshr_miss_rate::total     0.032649                       # mshr miss rate for ReadReq accesses
103910892Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data     0.014427                       # mshr miss rate for WriteReq accesses
104010892Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_mshr_miss_rate::total     0.014427                       # mshr miss rate for WriteReq accesses
104110892Sandreas.hansson@arm.comsystem.cpu.dcache.SoftPFReq_mshr_miss_rate::cpu.data     0.752773                       # mshr miss rate for SoftPFReq accesses
104210892Sandreas.hansson@arm.comsystem.cpu.dcache.SoftPFReq_mshr_miss_rate::total     0.752773                       # mshr miss rate for SoftPFReq accesses
104310892Sandreas.hansson@arm.comsystem.cpu.dcache.WriteLineReq_mshr_miss_rate::cpu.data     0.786888                       # mshr miss rate for WriteLineReq accesses
104410892Sandreas.hansson@arm.comsystem.cpu.dcache.WriteLineReq_mshr_miss_rate::total     0.786888                       # mshr miss rate for WriteLineReq accesses
104510892Sandreas.hansson@arm.comsystem.cpu.dcache.LoadLockedReq_mshr_miss_rate::cpu.data     0.061107                       # mshr miss rate for LoadLockedReq accesses
104610892Sandreas.hansson@arm.comsystem.cpu.dcache.LoadLockedReq_mshr_miss_rate::total     0.061107                       # mshr miss rate for LoadLockedReq accesses
104710726Sandreas.hansson@arm.comsystem.cpu.dcache.StoreCondReq_mshr_miss_rate::cpu.data     0.000002                       # mshr miss rate for StoreCondReq accesses
104810726Sandreas.hansson@arm.comsystem.cpu.dcache.StoreCondReq_mshr_miss_rate::total     0.000002                       # mshr miss rate for StoreCondReq accesses
104910892Sandreas.hansson@arm.comsystem.cpu.dcache.demand_mshr_miss_rate::cpu.data     0.024065                       # mshr miss rate for demand accesses
105010892Sandreas.hansson@arm.comsystem.cpu.dcache.demand_mshr_miss_rate::total     0.024065                       # mshr miss rate for demand accesses
105110892Sandreas.hansson@arm.comsystem.cpu.dcache.overall_mshr_miss_rate::cpu.data     0.027874                       # mshr miss rate for overall accesses
105210892Sandreas.hansson@arm.comsystem.cpu.dcache.overall_mshr_miss_rate::total     0.027874                       # mshr miss rate for overall accesses
105310892Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 14737.164772                       # average ReadReq mshr miss latency
105410892Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 14737.164772                       # average ReadReq mshr miss latency
105510892Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 28186.486466                       # average WriteReq mshr miss latency
105610892Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 28186.486466                       # average WriteReq mshr miss latency
105710892Sandreas.hansson@arm.comsystem.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::cpu.data 17102.137929                       # average SoftPFReq mshr miss latency
105810892Sandreas.hansson@arm.comsystem.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::total 17102.137929                       # average SoftPFReq mshr miss latency
105910892Sandreas.hansson@arm.comsystem.cpu.dcache.WriteLineReq_avg_mshr_miss_latency::cpu.data 50770.018619                       # average WriteLineReq mshr miss latency
106010892Sandreas.hansson@arm.comsystem.cpu.dcache.WriteLineReq_avg_mshr_miss_latency::total 50770.018619                       # average WriteLineReq mshr miss latency
106110892Sandreas.hansson@arm.comsystem.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::cpu.data 13269.997574                       # average LoadLockedReq mshr miss latency
106210892Sandreas.hansson@arm.comsystem.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::total 13269.997574                       # average LoadLockedReq mshr miss latency
106310892Sandreas.hansson@arm.comsystem.cpu.dcache.StoreCondReq_avg_mshr_miss_latency::cpu.data 34857.142857                       # average StoreCondReq mshr miss latency
106410892Sandreas.hansson@arm.comsystem.cpu.dcache.StoreCondReq_avg_mshr_miss_latency::total 34857.142857                       # average StoreCondReq mshr miss latency
106510892Sandreas.hansson@arm.comsystem.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 18535.029034                       # average overall mshr miss latency
106610892Sandreas.hansson@arm.comsystem.cpu.dcache.demand_avg_mshr_miss_latency::total 18535.029034                       # average overall mshr miss latency
106710892Sandreas.hansson@arm.comsystem.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 18332.795857                       # average overall mshr miss latency
106810892Sandreas.hansson@arm.comsystem.cpu.dcache.overall_avg_mshr_miss_latency::total 18332.795857                       # average overall mshr miss latency
106910892Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_avg_mshr_uncacheable_latency::cpu.data 173060.380664                       # average ReadReq mshr uncacheable latency
107010892Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_avg_mshr_uncacheable_latency::total 173060.380664                       # average ReadReq mshr uncacheable latency
107110892Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_avg_mshr_uncacheable_latency::cpu.data 169395.713646                       # average WriteReq mshr uncacheable latency
107210892Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_avg_mshr_uncacheable_latency::total 169395.713646                       # average WriteReq mshr uncacheable latency
107310892Sandreas.hansson@arm.comsystem.cpu.dcache.overall_avg_mshr_uncacheable_latency::cpu.data 171227.557619                       # average overall mshr uncacheable latency
107410892Sandreas.hansson@arm.comsystem.cpu.dcache.overall_avg_mshr_uncacheable_latency::total 171227.557619                       # average overall mshr uncacheable latency
107510585Sandreas.hansson@arm.comsystem.cpu.dcache.no_allocate_misses                0                       # Number of misses that were no-allocate
107610892Sandreas.hansson@arm.comsystem.cpu.icache.tags.replacements          15042093                       # number of replacements
107710892Sandreas.hansson@arm.comsystem.cpu.icache.tags.tagsinuse           511.944879                       # Cycle average of tags in use
107810892Sandreas.hansson@arm.comsystem.cpu.icache.tags.total_refs           342405629                       # Total number of references to valid blocks.
107910892Sandreas.hansson@arm.comsystem.cpu.icache.tags.sampled_refs          15042605                       # Sample count of references to valid blocks.
108010892Sandreas.hansson@arm.comsystem.cpu.icache.tags.avg_refs             22.762389                       # Average number of references to valid blocks.
108110892Sandreas.hansson@arm.comsystem.cpu.icache.tags.warmup_cycle       17214303500                       # Cycle when the warmup percentage was hit.
108210892Sandreas.hansson@arm.comsystem.cpu.icache.tags.occ_blocks::cpu.inst   511.944879                       # Average occupied blocks per requestor
108310892Sandreas.hansson@arm.comsystem.cpu.icache.tags.occ_percent::cpu.inst     0.999892                       # Average percentage of cache occupancy
108410892Sandreas.hansson@arm.comsystem.cpu.icache.tags.occ_percent::total     0.999892                       # Average percentage of cache occupancy
108510585Sandreas.hansson@arm.comsystem.cpu.icache.tags.occ_task_id_blocks::1024          512                       # Occupied blocks per task id
108610892Sandreas.hansson@arm.comsystem.cpu.icache.tags.age_task_id_blocks_1024::0          114                       # Occupied blocks per task id
108710726Sandreas.hansson@arm.comsystem.cpu.icache.tags.age_task_id_blocks_1024::1          299                       # Occupied blocks per task id
108810892Sandreas.hansson@arm.comsystem.cpu.icache.tags.age_task_id_blocks_1024::2           99                       # Occupied blocks per task id
108910585Sandreas.hansson@arm.comsystem.cpu.icache.tags.occ_task_id_percent::1024            1                       # Percentage of cache occupancy per task id
109010892Sandreas.hansson@arm.comsystem.cpu.icache.tags.tag_accesses         373257734                       # Number of tag accesses
109110892Sandreas.hansson@arm.comsystem.cpu.icache.tags.data_accesses        373257734                       # Number of data accesses
109210892Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_hits::cpu.inst    342405629                       # number of ReadReq hits
109310892Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_hits::total       342405629                       # number of ReadReq hits
109410892Sandreas.hansson@arm.comsystem.cpu.icache.demand_hits::cpu.inst     342405629                       # number of demand (read+write) hits
109510892Sandreas.hansson@arm.comsystem.cpu.icache.demand_hits::total        342405629                       # number of demand (read+write) hits
109610892Sandreas.hansson@arm.comsystem.cpu.icache.overall_hits::cpu.inst    342405629                       # number of overall hits
109710892Sandreas.hansson@arm.comsystem.cpu.icache.overall_hits::total       342405629                       # number of overall hits
109810892Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_misses::cpu.inst     15809279                       # number of ReadReq misses
109910892Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_misses::total      15809279                       # number of ReadReq misses
110010892Sandreas.hansson@arm.comsystem.cpu.icache.demand_misses::cpu.inst     15809279                       # number of demand (read+write) misses
110110892Sandreas.hansson@arm.comsystem.cpu.icache.demand_misses::total       15809279                       # number of demand (read+write) misses
110210892Sandreas.hansson@arm.comsystem.cpu.icache.overall_misses::cpu.inst     15809279                       # number of overall misses
110310892Sandreas.hansson@arm.comsystem.cpu.icache.overall_misses::total      15809279                       # number of overall misses
110410892Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_miss_latency::cpu.inst 208403044384                       # number of ReadReq miss cycles
110510892Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_miss_latency::total 208403044384                       # number of ReadReq miss cycles
110610892Sandreas.hansson@arm.comsystem.cpu.icache.demand_miss_latency::cpu.inst 208403044384                       # number of demand (read+write) miss cycles
110710892Sandreas.hansson@arm.comsystem.cpu.icache.demand_miss_latency::total 208403044384                       # number of demand (read+write) miss cycles
110810892Sandreas.hansson@arm.comsystem.cpu.icache.overall_miss_latency::cpu.inst 208403044384                       # number of overall miss cycles
110910892Sandreas.hansson@arm.comsystem.cpu.icache.overall_miss_latency::total 208403044384                       # number of overall miss cycles
111010892Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_accesses::cpu.inst    358214908                       # number of ReadReq accesses(hits+misses)
111110892Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_accesses::total    358214908                       # number of ReadReq accesses(hits+misses)
111210892Sandreas.hansson@arm.comsystem.cpu.icache.demand_accesses::cpu.inst    358214908                       # number of demand (read+write) accesses
111310892Sandreas.hansson@arm.comsystem.cpu.icache.demand_accesses::total    358214908                       # number of demand (read+write) accesses
111410892Sandreas.hansson@arm.comsystem.cpu.icache.overall_accesses::cpu.inst    358214908                       # number of overall (read+write) accesses
111510892Sandreas.hansson@arm.comsystem.cpu.icache.overall_accesses::total    358214908                       # number of overall (read+write) accesses
111610892Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_miss_rate::cpu.inst     0.044134                       # miss rate for ReadReq accesses
111710892Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_miss_rate::total     0.044134                       # miss rate for ReadReq accesses
111810892Sandreas.hansson@arm.comsystem.cpu.icache.demand_miss_rate::cpu.inst     0.044134                       # miss rate for demand accesses
111910892Sandreas.hansson@arm.comsystem.cpu.icache.demand_miss_rate::total     0.044134                       # miss rate for demand accesses
112010892Sandreas.hansson@arm.comsystem.cpu.icache.overall_miss_rate::cpu.inst     0.044134                       # miss rate for overall accesses
112110892Sandreas.hansson@arm.comsystem.cpu.icache.overall_miss_rate::total     0.044134                       # miss rate for overall accesses
112210892Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 13182.324405                       # average ReadReq miss latency
112310892Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_avg_miss_latency::total 13182.324405                       # average ReadReq miss latency
112410892Sandreas.hansson@arm.comsystem.cpu.icache.demand_avg_miss_latency::cpu.inst 13182.324405                       # average overall miss latency
112510892Sandreas.hansson@arm.comsystem.cpu.icache.demand_avg_miss_latency::total 13182.324405                       # average overall miss latency
112610892Sandreas.hansson@arm.comsystem.cpu.icache.overall_avg_miss_latency::cpu.inst 13182.324405                       # average overall miss latency
112710892Sandreas.hansson@arm.comsystem.cpu.icache.overall_avg_miss_latency::total 13182.324405                       # average overall miss latency
112810892Sandreas.hansson@arm.comsystem.cpu.icache.blocked_cycles::no_mshrs        15030                       # number of cycles access was blocked
112910585Sandreas.hansson@arm.comsystem.cpu.icache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
113010892Sandreas.hansson@arm.comsystem.cpu.icache.blocked::no_mshrs              1210                       # number of cycles access was blocked
113110585Sandreas.hansson@arm.comsystem.cpu.icache.blocked::no_targets               0                       # number of cycles access was blocked
113210892Sandreas.hansson@arm.comsystem.cpu.icache.avg_blocked_cycles::no_mshrs    12.421488                       # average number of cycles each access was blocked
113310585Sandreas.hansson@arm.comsystem.cpu.icache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
113410585Sandreas.hansson@arm.comsystem.cpu.icache.fast_writes                       0                       # number of fast writes performed
113510585Sandreas.hansson@arm.comsystem.cpu.icache.cache_copies                      0                       # number of cache copies performed
113610892Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_mshr_hits::cpu.inst       766453                       # number of ReadReq MSHR hits
113710892Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_mshr_hits::total       766453                       # number of ReadReq MSHR hits
113810892Sandreas.hansson@arm.comsystem.cpu.icache.demand_mshr_hits::cpu.inst       766453                       # number of demand (read+write) MSHR hits
113910892Sandreas.hansson@arm.comsystem.cpu.icache.demand_mshr_hits::total       766453                       # number of demand (read+write) MSHR hits
114010892Sandreas.hansson@arm.comsystem.cpu.icache.overall_mshr_hits::cpu.inst       766453                       # number of overall MSHR hits
114110892Sandreas.hansson@arm.comsystem.cpu.icache.overall_mshr_hits::total       766453                       # number of overall MSHR hits
114210892Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_mshr_misses::cpu.inst     15042826                       # number of ReadReq MSHR misses
114310892Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_mshr_misses::total     15042826                       # number of ReadReq MSHR misses
114410892Sandreas.hansson@arm.comsystem.cpu.icache.demand_mshr_misses::cpu.inst     15042826                       # number of demand (read+write) MSHR misses
114510892Sandreas.hansson@arm.comsystem.cpu.icache.demand_mshr_misses::total     15042826                       # number of demand (read+write) MSHR misses
114610892Sandreas.hansson@arm.comsystem.cpu.icache.overall_mshr_misses::cpu.inst     15042826                       # number of overall MSHR misses
114710892Sandreas.hansson@arm.comsystem.cpu.icache.overall_mshr_misses::total     15042826                       # number of overall MSHR misses
114810827Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_mshr_uncacheable::cpu.inst        21295                       # number of ReadReq MSHR uncacheable
114910827Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_mshr_uncacheable::total        21295                       # number of ReadReq MSHR uncacheable
115010827Sandreas.hansson@arm.comsystem.cpu.icache.overall_mshr_uncacheable_misses::cpu.inst        21295                       # number of overall MSHR uncacheable misses
115110827Sandreas.hansson@arm.comsystem.cpu.icache.overall_mshr_uncacheable_misses::total        21295                       # number of overall MSHR uncacheable misses
115210892Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 186915451392                       # number of ReadReq MSHR miss cycles
115310892Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_mshr_miss_latency::total 186915451392                       # number of ReadReq MSHR miss cycles
115410892Sandreas.hansson@arm.comsystem.cpu.icache.demand_mshr_miss_latency::cpu.inst 186915451392                       # number of demand (read+write) MSHR miss cycles
115510892Sandreas.hansson@arm.comsystem.cpu.icache.demand_mshr_miss_latency::total 186915451392                       # number of demand (read+write) MSHR miss cycles
115610892Sandreas.hansson@arm.comsystem.cpu.icache.overall_mshr_miss_latency::cpu.inst 186915451392                       # number of overall MSHR miss cycles
115710892Sandreas.hansson@arm.comsystem.cpu.icache.overall_mshr_miss_latency::total 186915451392                       # number of overall MSHR miss cycles
115810892Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_mshr_uncacheable_latency::cpu.inst   1594412000                       # number of ReadReq MSHR uncacheable cycles
115910892Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_mshr_uncacheable_latency::total   1594412000                       # number of ReadReq MSHR uncacheable cycles
116010892Sandreas.hansson@arm.comsystem.cpu.icache.overall_mshr_uncacheable_latency::cpu.inst   1594412000                       # number of overall MSHR uncacheable cycles
116110892Sandreas.hansson@arm.comsystem.cpu.icache.overall_mshr_uncacheable_latency::total   1594412000                       # number of overall MSHR uncacheable cycles
116210892Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst     0.041994                       # mshr miss rate for ReadReq accesses
116310892Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_mshr_miss_rate::total     0.041994                       # mshr miss rate for ReadReq accesses
116410892Sandreas.hansson@arm.comsystem.cpu.icache.demand_mshr_miss_rate::cpu.inst     0.041994                       # mshr miss rate for demand accesses
116510892Sandreas.hansson@arm.comsystem.cpu.icache.demand_mshr_miss_rate::total     0.041994                       # mshr miss rate for demand accesses
116610892Sandreas.hansson@arm.comsystem.cpu.icache.overall_mshr_miss_rate::cpu.inst     0.041994                       # mshr miss rate for overall accesses
116710892Sandreas.hansson@arm.comsystem.cpu.icache.overall_mshr_miss_rate::total     0.041994                       # mshr miss rate for overall accesses
116810892Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 12425.554307                       # average ReadReq mshr miss latency
116910892Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_avg_mshr_miss_latency::total 12425.554307                       # average ReadReq mshr miss latency
117010892Sandreas.hansson@arm.comsystem.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 12425.554307                       # average overall mshr miss latency
117110892Sandreas.hansson@arm.comsystem.cpu.icache.demand_avg_mshr_miss_latency::total 12425.554307                       # average overall mshr miss latency
117210892Sandreas.hansson@arm.comsystem.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 12425.554307                       # average overall mshr miss latency
117310892Sandreas.hansson@arm.comsystem.cpu.icache.overall_avg_mshr_miss_latency::total 12425.554307                       # average overall mshr miss latency
117410892Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_avg_mshr_uncacheable_latency::cpu.inst 74872.599202                       # average ReadReq mshr uncacheable latency
117510892Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_avg_mshr_uncacheable_latency::total 74872.599202                       # average ReadReq mshr uncacheable latency
117610892Sandreas.hansson@arm.comsystem.cpu.icache.overall_avg_mshr_uncacheable_latency::cpu.inst 74872.599202                       # average overall mshr uncacheable latency
117710892Sandreas.hansson@arm.comsystem.cpu.icache.overall_avg_mshr_uncacheable_latency::total 74872.599202                       # average overall mshr uncacheable latency
117810585Sandreas.hansson@arm.comsystem.cpu.icache.no_allocate_misses                0                       # Number of misses that were no-allocate
117910892Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.replacements          1148683                       # number of replacements
118010892Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.tagsinuse        65278.817014                       # Cycle average of tags in use
118110892Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.total_refs           46198537                       # Total number of references to valid blocks.
118210892Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.sampled_refs          1210914                       # Sample count of references to valid blocks.
118310892Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.avg_refs            38.151790                       # Average number of references to valid blocks.
118410892Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.warmup_cycle      15659706000                       # Cycle when the warmup percentage was hit.
118510892Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.occ_blocks::writebacks 37192.962627                       # Average occupied blocks per requestor
118610892Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.occ_blocks::cpu.dtb.walker   301.460755                       # Average occupied blocks per requestor
118710892Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.occ_blocks::cpu.itb.walker   460.210435                       # Average occupied blocks per requestor
118810892Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.occ_blocks::cpu.inst  7626.713626                       # Average occupied blocks per requestor
118910892Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.occ_blocks::cpu.data 19697.469572                       # Average occupied blocks per requestor
119010892Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.occ_percent::writebacks     0.567520                       # Average percentage of cache occupancy
119110892Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.occ_percent::cpu.dtb.walker     0.004600                       # Average percentage of cache occupancy
119210892Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.occ_percent::cpu.itb.walker     0.007022                       # Average percentage of cache occupancy
119310892Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.occ_percent::cpu.inst     0.116374                       # Average percentage of cache occupancy
119410892Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.occ_percent::cpu.data     0.300560                       # Average percentage of cache occupancy
119510892Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.occ_percent::total     0.996076                       # Average percentage of cache occupancy
119610892Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.occ_task_id_blocks::1023          380                       # Occupied blocks per task id
119710892Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.occ_task_id_blocks::1024        61851                       # Occupied blocks per task id
119810892Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.age_task_id_blocks_1023::3            1                       # Occupied blocks per task id
119910892Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.age_task_id_blocks_1023::4          379                       # Occupied blocks per task id
120010892Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.age_task_id_blocks_1024::0           63                       # Occupied blocks per task id
120110892Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.age_task_id_blocks_1024::1          530                       # Occupied blocks per task id
120210892Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.age_task_id_blocks_1024::2         2690                       # Occupied blocks per task id
120310892Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.age_task_id_blocks_1024::3         5173                       # Occupied blocks per task id
120410892Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.age_task_id_blocks_1024::4        53395                       # Occupied blocks per task id
120510892Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.occ_task_id_percent::1023     0.005798                       # Percentage of cache occupancy per task id
120610892Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.occ_task_id_percent::1024     0.943771                       # Percentage of cache occupancy per task id
120710892Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.tag_accesses        410382726                       # Number of tag accesses
120810892Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.data_accesses       410382726                       # Number of data accesses
120910892Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_hits::cpu.dtb.walker       788948                       # number of ReadReq hits
121010892Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_hits::cpu.itb.walker       299798                       # number of ReadReq hits
121110892Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_hits::total        1088746                       # number of ReadReq hits
121210892Sandreas.hansson@arm.comsystem.cpu.l2cache.Writeback_hits::writebacks      7549082                       # number of Writeback hits
121310892Sandreas.hansson@arm.comsystem.cpu.l2cache.Writeback_hits::total      7549082                       # number of Writeback hits
121410892Sandreas.hansson@arm.comsystem.cpu.l2cache.UpgradeReq_hits::cpu.data         9455                       # number of UpgradeReq hits
121510892Sandreas.hansson@arm.comsystem.cpu.l2cache.UpgradeReq_hits::total         9455                       # number of UpgradeReq hits
121610892Sandreas.hansson@arm.comsystem.cpu.l2cache.SCUpgradeReq_hits::cpu.data            4                       # number of SCUpgradeReq hits
121710892Sandreas.hansson@arm.comsystem.cpu.l2cache.SCUpgradeReq_hits::total            4                       # number of SCUpgradeReq hits
121810892Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_hits::cpu.data      1576072                       # number of ReadExReq hits
121910892Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_hits::total      1576072                       # number of ReadExReq hits
122010892Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadCleanReq_hits::cpu.inst     14958434                       # number of ReadCleanReq hits
122110892Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadCleanReq_hits::total     14958434                       # number of ReadCleanReq hits
122210892Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadSharedReq_hits::cpu.data      6296354                       # number of ReadSharedReq hits
122310892Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadSharedReq_hits::total      6296354                       # number of ReadSharedReq hits
122410892Sandreas.hansson@arm.comsystem.cpu.l2cache.InvalidateReq_hits::cpu.data       732370                       # number of InvalidateReq hits
122510892Sandreas.hansson@arm.comsystem.cpu.l2cache.InvalidateReq_hits::total       732370                       # number of InvalidateReq hits
122610892Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_hits::cpu.dtb.walker       788948                       # number of demand (read+write) hits
122710892Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_hits::cpu.itb.walker       299798                       # number of demand (read+write) hits
122810892Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_hits::cpu.inst     14958434                       # number of demand (read+write) hits
122910892Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_hits::cpu.data      7872426                       # number of demand (read+write) hits
123010892Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_hits::total        23919606                       # number of demand (read+write) hits
123110892Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_hits::cpu.dtb.walker       788948                       # number of overall hits
123210892Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_hits::cpu.itb.walker       299798                       # number of overall hits
123310892Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_hits::cpu.inst     14958434                       # number of overall hits
123410892Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_hits::cpu.data      7872426                       # number of overall hits
123510892Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_hits::total       23919606                       # number of overall hits
123610892Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_misses::cpu.dtb.walker         3175                       # number of ReadReq misses
123710892Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_misses::cpu.itb.walker         2963                       # number of ReadReq misses
123810892Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_misses::total         6138                       # number of ReadReq misses
123910892Sandreas.hansson@arm.comsystem.cpu.l2cache.UpgradeReq_misses::cpu.data        34552                       # number of UpgradeReq misses
124010892Sandreas.hansson@arm.comsystem.cpu.l2cache.UpgradeReq_misses::total        34552                       # number of UpgradeReq misses
124110726Sandreas.hansson@arm.comsystem.cpu.l2cache.SCUpgradeReq_misses::cpu.data            3                       # number of SCUpgradeReq misses
124210726Sandreas.hansson@arm.comsystem.cpu.l2cache.SCUpgradeReq_misses::total            3                       # number of SCUpgradeReq misses
124310892Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_misses::cpu.data       407912                       # number of ReadExReq misses
124410892Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_misses::total       407912                       # number of ReadExReq misses
124510892Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadCleanReq_misses::cpu.inst        84184                       # number of ReadCleanReq misses
124610892Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadCleanReq_misses::total        84184                       # number of ReadCleanReq misses
124710892Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadSharedReq_misses::cpu.data       253746                       # number of ReadSharedReq misses
124810892Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadSharedReq_misses::total       253746                       # number of ReadSharedReq misses
124910892Sandreas.hansson@arm.comsystem.cpu.l2cache.InvalidateReq_misses::cpu.data       492598                       # number of InvalidateReq misses
125010892Sandreas.hansson@arm.comsystem.cpu.l2cache.InvalidateReq_misses::total       492598                       # number of InvalidateReq misses
125110892Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_misses::cpu.dtb.walker         3175                       # number of demand (read+write) misses
125210892Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_misses::cpu.itb.walker         2963                       # number of demand (read+write) misses
125310892Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_misses::cpu.inst        84184                       # number of demand (read+write) misses
125410892Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_misses::cpu.data       661658                       # number of demand (read+write) misses
125510892Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_misses::total        751980                       # number of demand (read+write) misses
125610892Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_misses::cpu.dtb.walker         3175                       # number of overall misses
125710892Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_misses::cpu.itb.walker         2963                       # number of overall misses
125810892Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_misses::cpu.inst        84184                       # number of overall misses
125910892Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_misses::cpu.data       661658                       # number of overall misses
126010892Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_misses::total       751980                       # number of overall misses
126110892Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_miss_latency::cpu.dtb.walker    276956000                       # number of ReadReq miss cycles
126210892Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_miss_latency::cpu.itb.walker    265379500                       # number of ReadReq miss cycles
126310892Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_miss_latency::total    542335500                       # number of ReadReq miss cycles
126410892Sandreas.hansson@arm.comsystem.cpu.l2cache.UpgradeReq_miss_latency::cpu.data    544075000                       # number of UpgradeReq miss cycles
126510892Sandreas.hansson@arm.comsystem.cpu.l2cache.UpgradeReq_miss_latency::total    544075000                       # number of UpgradeReq miss cycles
126610892Sandreas.hansson@arm.comsystem.cpu.l2cache.SCUpgradeReq_miss_latency::cpu.data       160500                       # number of SCUpgradeReq miss cycles
126710892Sandreas.hansson@arm.comsystem.cpu.l2cache.SCUpgradeReq_miss_latency::total       160500                       # number of SCUpgradeReq miss cycles
126810892Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_miss_latency::cpu.data  36032836500                       # number of ReadExReq miss cycles
126910892Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_miss_latency::total  36032836500                       # number of ReadExReq miss cycles
127010892Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadCleanReq_miss_latency::cpu.inst   7082572500                       # number of ReadCleanReq miss cycles
127110892Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadCleanReq_miss_latency::total   7082572500                       # number of ReadCleanReq miss cycles
127210892Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadSharedReq_miss_latency::cpu.data  22536354000                       # number of ReadSharedReq miss cycles
127310892Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadSharedReq_miss_latency::total  22536354000                       # number of ReadSharedReq miss cycles
127410892Sandreas.hansson@arm.comsystem.cpu.l2cache.InvalidateReq_miss_latency::cpu.data  51203919000                       # number of InvalidateReq miss cycles
127510892Sandreas.hansson@arm.comsystem.cpu.l2cache.InvalidateReq_miss_latency::total  51203919000                       # number of InvalidateReq miss cycles
127610892Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_miss_latency::cpu.dtb.walker    276956000                       # number of demand (read+write) miss cycles
127710892Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_miss_latency::cpu.itb.walker    265379500                       # number of demand (read+write) miss cycles
127810892Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_miss_latency::cpu.inst   7082572500                       # number of demand (read+write) miss cycles
127910892Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_miss_latency::cpu.data  58569190500                       # number of demand (read+write) miss cycles
128010892Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_miss_latency::total  66194098500                       # number of demand (read+write) miss cycles
128110892Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_miss_latency::cpu.dtb.walker    276956000                       # number of overall miss cycles
128210892Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_miss_latency::cpu.itb.walker    265379500                       # number of overall miss cycles
128310892Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_miss_latency::cpu.inst   7082572500                       # number of overall miss cycles
128410892Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_miss_latency::cpu.data  58569190500                       # number of overall miss cycles
128510892Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_miss_latency::total  66194098500                       # number of overall miss cycles
128610892Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_accesses::cpu.dtb.walker       792123                       # number of ReadReq accesses(hits+misses)
128710892Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_accesses::cpu.itb.walker       302761                       # number of ReadReq accesses(hits+misses)
128810892Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_accesses::total      1094884                       # number of ReadReq accesses(hits+misses)
128910892Sandreas.hansson@arm.comsystem.cpu.l2cache.Writeback_accesses::writebacks      7549082                       # number of Writeback accesses(hits+misses)
129010892Sandreas.hansson@arm.comsystem.cpu.l2cache.Writeback_accesses::total      7549082                       # number of Writeback accesses(hits+misses)
129110892Sandreas.hansson@arm.comsystem.cpu.l2cache.UpgradeReq_accesses::cpu.data        44007                       # number of UpgradeReq accesses(hits+misses)
129210892Sandreas.hansson@arm.comsystem.cpu.l2cache.UpgradeReq_accesses::total        44007                       # number of UpgradeReq accesses(hits+misses)
129310892Sandreas.hansson@arm.comsystem.cpu.l2cache.SCUpgradeReq_accesses::cpu.data            7                       # number of SCUpgradeReq accesses(hits+misses)
129410892Sandreas.hansson@arm.comsystem.cpu.l2cache.SCUpgradeReq_accesses::total            7                       # number of SCUpgradeReq accesses(hits+misses)
129510892Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_accesses::cpu.data      1983984                       # number of ReadExReq accesses(hits+misses)
129610892Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_accesses::total      1983984                       # number of ReadExReq accesses(hits+misses)
129710892Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadCleanReq_accesses::cpu.inst     15042618                       # number of ReadCleanReq accesses(hits+misses)
129810892Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadCleanReq_accesses::total     15042618                       # number of ReadCleanReq accesses(hits+misses)
129910892Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadSharedReq_accesses::cpu.data      6550100                       # number of ReadSharedReq accesses(hits+misses)
130010892Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadSharedReq_accesses::total      6550100                       # number of ReadSharedReq accesses(hits+misses)
130110892Sandreas.hansson@arm.comsystem.cpu.l2cache.InvalidateReq_accesses::cpu.data      1224968                       # number of InvalidateReq accesses(hits+misses)
130210892Sandreas.hansson@arm.comsystem.cpu.l2cache.InvalidateReq_accesses::total      1224968                       # number of InvalidateReq accesses(hits+misses)
130310892Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_accesses::cpu.dtb.walker       792123                       # number of demand (read+write) accesses
130410892Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_accesses::cpu.itb.walker       302761                       # number of demand (read+write) accesses
130510892Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_accesses::cpu.inst     15042618                       # number of demand (read+write) accesses
130610892Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_accesses::cpu.data      8534084                       # number of demand (read+write) accesses
130710892Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_accesses::total     24671586                       # number of demand (read+write) accesses
130810892Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_accesses::cpu.dtb.walker       792123                       # number of overall (read+write) accesses
130910892Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_accesses::cpu.itb.walker       302761                       # number of overall (read+write) accesses
131010892Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_accesses::cpu.inst     15042618                       # number of overall (read+write) accesses
131110892Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_accesses::cpu.data      8534084                       # number of overall (read+write) accesses
131210892Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_accesses::total     24671586                       # number of overall (read+write) accesses
131310892Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_miss_rate::cpu.dtb.walker     0.004008                       # miss rate for ReadReq accesses
131410892Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_miss_rate::cpu.itb.walker     0.009787                       # miss rate for ReadReq accesses
131510892Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_miss_rate::total     0.005606                       # miss rate for ReadReq accesses
131610892Sandreas.hansson@arm.comsystem.cpu.l2cache.UpgradeReq_miss_rate::cpu.data     0.785148                       # miss rate for UpgradeReq accesses
131710892Sandreas.hansson@arm.comsystem.cpu.l2cache.UpgradeReq_miss_rate::total     0.785148                       # miss rate for UpgradeReq accesses
131810892Sandreas.hansson@arm.comsystem.cpu.l2cache.SCUpgradeReq_miss_rate::cpu.data     0.428571                       # miss rate for SCUpgradeReq accesses
131910892Sandreas.hansson@arm.comsystem.cpu.l2cache.SCUpgradeReq_miss_rate::total     0.428571                       # miss rate for SCUpgradeReq accesses
132010892Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_miss_rate::cpu.data     0.205602                       # miss rate for ReadExReq accesses
132110892Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_miss_rate::total     0.205602                       # miss rate for ReadExReq accesses
132210892Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadCleanReq_miss_rate::cpu.inst     0.005596                       # miss rate for ReadCleanReq accesses
132310892Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadCleanReq_miss_rate::total     0.005596                       # miss rate for ReadCleanReq accesses
132410892Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadSharedReq_miss_rate::cpu.data     0.038739                       # miss rate for ReadSharedReq accesses
132510892Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadSharedReq_miss_rate::total     0.038739                       # miss rate for ReadSharedReq accesses
132610892Sandreas.hansson@arm.comsystem.cpu.l2cache.InvalidateReq_miss_rate::cpu.data     0.402131                       # miss rate for InvalidateReq accesses
132710892Sandreas.hansson@arm.comsystem.cpu.l2cache.InvalidateReq_miss_rate::total     0.402131                       # miss rate for InvalidateReq accesses
132810892Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_miss_rate::cpu.dtb.walker     0.004008                       # miss rate for demand accesses
132910892Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_miss_rate::cpu.itb.walker     0.009787                       # miss rate for demand accesses
133010892Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_miss_rate::cpu.inst     0.005596                       # miss rate for demand accesses
133110892Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_miss_rate::cpu.data     0.077531                       # miss rate for demand accesses
133210892Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_miss_rate::total     0.030480                       # miss rate for demand accesses
133310892Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_miss_rate::cpu.dtb.walker     0.004008                       # miss rate for overall accesses
133410892Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_miss_rate::cpu.itb.walker     0.009787                       # miss rate for overall accesses
133510892Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_miss_rate::cpu.inst     0.005596                       # miss rate for overall accesses
133610892Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_miss_rate::cpu.data     0.077531                       # miss rate for overall accesses
133710892Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_miss_rate::total     0.030480                       # miss rate for overall accesses
133810892Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_avg_miss_latency::cpu.dtb.walker 87230.236220                       # average ReadReq miss latency
133910892Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_avg_miss_latency::cpu.itb.walker 89564.461694                       # average ReadReq miss latency
134010892Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_avg_miss_latency::total 88357.038123                       # average ReadReq miss latency
134110892Sandreas.hansson@arm.comsystem.cpu.l2cache.UpgradeReq_avg_miss_latency::cpu.data 15746.555916                       # average UpgradeReq miss latency
134210892Sandreas.hansson@arm.comsystem.cpu.l2cache.UpgradeReq_avg_miss_latency::total 15746.555916                       # average UpgradeReq miss latency
134310892Sandreas.hansson@arm.comsystem.cpu.l2cache.SCUpgradeReq_avg_miss_latency::cpu.data        53500                       # average SCUpgradeReq miss latency
134410892Sandreas.hansson@arm.comsystem.cpu.l2cache.SCUpgradeReq_avg_miss_latency::total        53500                       # average SCUpgradeReq miss latency
134510892Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 88334.828345                       # average ReadExReq miss latency
134610892Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_avg_miss_latency::total 88334.828345                       # average ReadExReq miss latency
134710892Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadCleanReq_avg_miss_latency::cpu.inst 84132.050033                       # average ReadCleanReq miss latency
134810892Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadCleanReq_avg_miss_latency::total 84132.050033                       # average ReadCleanReq miss latency
134910892Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadSharedReq_avg_miss_latency::cpu.data 88814.617767                       # average ReadSharedReq miss latency
135010892Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadSharedReq_avg_miss_latency::total 88814.617767                       # average ReadSharedReq miss latency
135110892Sandreas.hansson@arm.comsystem.cpu.l2cache.InvalidateReq_avg_miss_latency::cpu.data 103946.664420                       # average InvalidateReq miss latency
135210892Sandreas.hansson@arm.comsystem.cpu.l2cache.InvalidateReq_avg_miss_latency::total 103946.664420                       # average InvalidateReq miss latency
135310892Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_avg_miss_latency::cpu.dtb.walker 87230.236220                       # average overall miss latency
135410892Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_avg_miss_latency::cpu.itb.walker 89564.461694                       # average overall miss latency
135510892Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_avg_miss_latency::cpu.inst 84132.050033                       # average overall miss latency
135610892Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_avg_miss_latency::cpu.data 88518.827703                       # average overall miss latency
135710892Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_avg_miss_latency::total 88026.408282                       # average overall miss latency
135810892Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_avg_miss_latency::cpu.dtb.walker 87230.236220                       # average overall miss latency
135910892Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_avg_miss_latency::cpu.itb.walker 89564.461694                       # average overall miss latency
136010892Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_avg_miss_latency::cpu.inst 84132.050033                       # average overall miss latency
136110892Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_avg_miss_latency::cpu.data 88518.827703                       # average overall miss latency
136210892Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_avg_miss_latency::total 88026.408282                       # average overall miss latency
136310585Sandreas.hansson@arm.comsystem.cpu.l2cache.blocked_cycles::no_mshrs            0                       # number of cycles access was blocked
136410585Sandreas.hansson@arm.comsystem.cpu.l2cache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
136510585Sandreas.hansson@arm.comsystem.cpu.l2cache.blocked::no_mshrs                0                       # number of cycles access was blocked
136610585Sandreas.hansson@arm.comsystem.cpu.l2cache.blocked::no_targets              0                       # number of cycles access was blocked
136710585Sandreas.hansson@arm.comsystem.cpu.l2cache.avg_blocked_cycles::no_mshrs          nan                       # average number of cycles each access was blocked
136810585Sandreas.hansson@arm.comsystem.cpu.l2cache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
136910585Sandreas.hansson@arm.comsystem.cpu.l2cache.fast_writes                      0                       # number of fast writes performed
137010585Sandreas.hansson@arm.comsystem.cpu.l2cache.cache_copies                     0                       # number of cache copies performed
137110892Sandreas.hansson@arm.comsystem.cpu.l2cache.writebacks::writebacks       967181                       # number of writebacks
137210892Sandreas.hansson@arm.comsystem.cpu.l2cache.writebacks::total           967181                       # number of writebacks
137310892Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadSharedReq_mshr_hits::cpu.data           21                       # number of ReadSharedReq MSHR hits
137410892Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadSharedReq_mshr_hits::total           21                       # number of ReadSharedReq MSHR hits
137510585Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_mshr_hits::cpu.data           21                       # number of demand (read+write) MSHR hits
137610585Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_mshr_hits::total           21                       # number of demand (read+write) MSHR hits
137710585Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_mshr_hits::cpu.data           21                       # number of overall MSHR hits
137810585Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_mshr_hits::total           21                       # number of overall MSHR hits
137910892Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_mshr_misses::cpu.dtb.walker         3175                       # number of ReadReq MSHR misses
138010892Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_mshr_misses::cpu.itb.walker         2963                       # number of ReadReq MSHR misses
138110892Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_mshr_misses::total         6138                       # number of ReadReq MSHR misses
138210892Sandreas.hansson@arm.comsystem.cpu.l2cache.CleanEvict_mshr_misses::writebacks         1073                       # number of CleanEvict MSHR misses
138310892Sandreas.hansson@arm.comsystem.cpu.l2cache.CleanEvict_mshr_misses::total         1073                       # number of CleanEvict MSHR misses
138410892Sandreas.hansson@arm.comsystem.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data        34552                       # number of UpgradeReq MSHR misses
138510892Sandreas.hansson@arm.comsystem.cpu.l2cache.UpgradeReq_mshr_misses::total        34552                       # number of UpgradeReq MSHR misses
138610726Sandreas.hansson@arm.comsystem.cpu.l2cache.SCUpgradeReq_mshr_misses::cpu.data            3                       # number of SCUpgradeReq MSHR misses
138710726Sandreas.hansson@arm.comsystem.cpu.l2cache.SCUpgradeReq_mshr_misses::total            3                       # number of SCUpgradeReq MSHR misses
138810892Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_mshr_misses::cpu.data       407912                       # number of ReadExReq MSHR misses
138910892Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_mshr_misses::total       407912                       # number of ReadExReq MSHR misses
139010892Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadCleanReq_mshr_misses::cpu.inst        84184                       # number of ReadCleanReq MSHR misses
139110892Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadCleanReq_mshr_misses::total        84184                       # number of ReadCleanReq MSHR misses
139210892Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadSharedReq_mshr_misses::cpu.data       253725                       # number of ReadSharedReq MSHR misses
139310892Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadSharedReq_mshr_misses::total       253725                       # number of ReadSharedReq MSHR misses
139410892Sandreas.hansson@arm.comsystem.cpu.l2cache.InvalidateReq_mshr_misses::cpu.data       492598                       # number of InvalidateReq MSHR misses
139510892Sandreas.hansson@arm.comsystem.cpu.l2cache.InvalidateReq_mshr_misses::total       492598                       # number of InvalidateReq MSHR misses
139610892Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_mshr_misses::cpu.dtb.walker         3175                       # number of demand (read+write) MSHR misses
139710892Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_mshr_misses::cpu.itb.walker         2963                       # number of demand (read+write) MSHR misses
139810892Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_mshr_misses::cpu.inst        84184                       # number of demand (read+write) MSHR misses
139910892Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_mshr_misses::cpu.data       661637                       # number of demand (read+write) MSHR misses
140010892Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_mshr_misses::total       751959                       # number of demand (read+write) MSHR misses
140110892Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_mshr_misses::cpu.dtb.walker         3175                       # number of overall MSHR misses
140210892Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_mshr_misses::cpu.itb.walker         2963                       # number of overall MSHR misses
140310892Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_mshr_misses::cpu.inst        84184                       # number of overall MSHR misses
140410892Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_mshr_misses::cpu.data       661637                       # number of overall MSHR misses
140510892Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_mshr_misses::total       751959                       # number of overall MSHR misses
140610827Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_mshr_uncacheable::cpu.inst        21295                       # number of ReadReq MSHR uncacheable
140710892Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_mshr_uncacheable::cpu.data        33678                       # number of ReadReq MSHR uncacheable
140810892Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_mshr_uncacheable::total        54973                       # number of ReadReq MSHR uncacheable
140910892Sandreas.hansson@arm.comsystem.cpu.l2cache.WriteReq_mshr_uncacheable::cpu.data        33696                       # number of WriteReq MSHR uncacheable
141010892Sandreas.hansson@arm.comsystem.cpu.l2cache.WriteReq_mshr_uncacheable::total        33696                       # number of WriteReq MSHR uncacheable
141110827Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_mshr_uncacheable_misses::cpu.inst        21295                       # number of overall MSHR uncacheable misses
141210892Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_mshr_uncacheable_misses::cpu.data        67374                       # number of overall MSHR uncacheable misses
141310892Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_mshr_uncacheable_misses::total        88669                       # number of overall MSHR uncacheable misses
141410892Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.dtb.walker    245206000                       # number of ReadReq MSHR miss cycles
141510892Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.itb.walker    235749500                       # number of ReadReq MSHR miss cycles
141610892Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_mshr_miss_latency::total    480955500                       # number of ReadReq MSHR miss cycles
141710892Sandreas.hansson@arm.comsystem.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data    717374500                       # number of UpgradeReq MSHR miss cycles
141810892Sandreas.hansson@arm.comsystem.cpu.l2cache.UpgradeReq_mshr_miss_latency::total    717374500                       # number of UpgradeReq MSHR miss cycles
141910892Sandreas.hansson@arm.comsystem.cpu.l2cache.SCUpgradeReq_mshr_miss_latency::cpu.data       161500                       # number of SCUpgradeReq MSHR miss cycles
142010892Sandreas.hansson@arm.comsystem.cpu.l2cache.SCUpgradeReq_mshr_miss_latency::total       161500                       # number of SCUpgradeReq MSHR miss cycles
142110892Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data  31953716500                       # number of ReadExReq MSHR miss cycles
142210892Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_mshr_miss_latency::total  31953716500                       # number of ReadExReq MSHR miss cycles
142310892Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadCleanReq_mshr_miss_latency::cpu.inst   6240732500                       # number of ReadCleanReq MSHR miss cycles
142410892Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadCleanReq_mshr_miss_latency::total   6240732500                       # number of ReadCleanReq MSHR miss cycles
142510892Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadSharedReq_mshr_miss_latency::cpu.data  19997854000                       # number of ReadSharedReq MSHR miss cycles
142610892Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadSharedReq_mshr_miss_latency::total  19997854000                       # number of ReadSharedReq MSHR miss cycles
142710892Sandreas.hansson@arm.comsystem.cpu.l2cache.InvalidateReq_mshr_miss_latency::cpu.data  46277939000                       # number of InvalidateReq MSHR miss cycles
142810892Sandreas.hansson@arm.comsystem.cpu.l2cache.InvalidateReq_mshr_miss_latency::total  46277939000                       # number of InvalidateReq MSHR miss cycles
142910892Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_mshr_miss_latency::cpu.dtb.walker    245206000                       # number of demand (read+write) MSHR miss cycles
143010892Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_mshr_miss_latency::cpu.itb.walker    235749500                       # number of demand (read+write) MSHR miss cycles
143110892Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_mshr_miss_latency::cpu.inst   6240732500                       # number of demand (read+write) MSHR miss cycles
143210892Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_mshr_miss_latency::cpu.data  51951570500                       # number of demand (read+write) MSHR miss cycles
143310892Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_mshr_miss_latency::total  58673258500                       # number of demand (read+write) MSHR miss cycles
143410892Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_mshr_miss_latency::cpu.dtb.walker    245206000                       # number of overall MSHR miss cycles
143510892Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_mshr_miss_latency::cpu.itb.walker    235749500                       # number of overall MSHR miss cycles
143610892Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_mshr_miss_latency::cpu.inst   6240732500                       # number of overall MSHR miss cycles
143710892Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_mshr_miss_latency::cpu.data  51951570500                       # number of overall MSHR miss cycles
143810892Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_mshr_miss_latency::total  58673258500                       # number of overall MSHR miss cycles
143910892Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_mshr_uncacheable_latency::cpu.inst   1328224500                       # number of ReadReq MSHR uncacheable cycles
144010892Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_mshr_uncacheable_latency::cpu.data   5407344500                       # number of ReadReq MSHR uncacheable cycles
144110892Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_mshr_uncacheable_latency::total   6735569000                       # number of ReadReq MSHR uncacheable cycles
144210892Sandreas.hansson@arm.comsystem.cpu.l2cache.WriteReq_mshr_uncacheable_latency::cpu.data   5315951000                       # number of WriteReq MSHR uncacheable cycles
144310892Sandreas.hansson@arm.comsystem.cpu.l2cache.WriteReq_mshr_uncacheable_latency::total   5315951000                       # number of WriteReq MSHR uncacheable cycles
144410892Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_mshr_uncacheable_latency::cpu.inst   1328224500                       # number of overall MSHR uncacheable cycles
144510892Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_mshr_uncacheable_latency::cpu.data  10723295500                       # number of overall MSHR uncacheable cycles
144610892Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_mshr_uncacheable_latency::total  12051520000                       # number of overall MSHR uncacheable cycles
144710892Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.dtb.walker     0.004008                       # mshr miss rate for ReadReq accesses
144810892Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.itb.walker     0.009787                       # mshr miss rate for ReadReq accesses
144910892Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_mshr_miss_rate::total     0.005606                       # mshr miss rate for ReadReq accesses
145010892Sandreas.hansson@arm.comsystem.cpu.l2cache.CleanEvict_mshr_miss_rate::writebacks          inf                       # mshr miss rate for CleanEvict accesses
145110892Sandreas.hansson@arm.comsystem.cpu.l2cache.CleanEvict_mshr_miss_rate::total          inf                       # mshr miss rate for CleanEvict accesses
145210892Sandreas.hansson@arm.comsystem.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data     0.785148                       # mshr miss rate for UpgradeReq accesses
145310892Sandreas.hansson@arm.comsystem.cpu.l2cache.UpgradeReq_mshr_miss_rate::total     0.785148                       # mshr miss rate for UpgradeReq accesses
145410892Sandreas.hansson@arm.comsystem.cpu.l2cache.SCUpgradeReq_mshr_miss_rate::cpu.data     0.428571                       # mshr miss rate for SCUpgradeReq accesses
145510892Sandreas.hansson@arm.comsystem.cpu.l2cache.SCUpgradeReq_mshr_miss_rate::total     0.428571                       # mshr miss rate for SCUpgradeReq accesses
145610892Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data     0.205602                       # mshr miss rate for ReadExReq accesses
145710892Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_mshr_miss_rate::total     0.205602                       # mshr miss rate for ReadExReq accesses
145810892Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadCleanReq_mshr_miss_rate::cpu.inst     0.005596                       # mshr miss rate for ReadCleanReq accesses
145910892Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadCleanReq_mshr_miss_rate::total     0.005596                       # mshr miss rate for ReadCleanReq accesses
146010892Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadSharedReq_mshr_miss_rate::cpu.data     0.038736                       # mshr miss rate for ReadSharedReq accesses
146110892Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadSharedReq_mshr_miss_rate::total     0.038736                       # mshr miss rate for ReadSharedReq accesses
146210892Sandreas.hansson@arm.comsystem.cpu.l2cache.InvalidateReq_mshr_miss_rate::cpu.data     0.402131                       # mshr miss rate for InvalidateReq accesses
146310892Sandreas.hansson@arm.comsystem.cpu.l2cache.InvalidateReq_mshr_miss_rate::total     0.402131                       # mshr miss rate for InvalidateReq accesses
146410892Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_mshr_miss_rate::cpu.dtb.walker     0.004008                       # mshr miss rate for demand accesses
146510892Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_mshr_miss_rate::cpu.itb.walker     0.009787                       # mshr miss rate for demand accesses
146610892Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_mshr_miss_rate::cpu.inst     0.005596                       # mshr miss rate for demand accesses
146710892Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_mshr_miss_rate::cpu.data     0.077529                       # mshr miss rate for demand accesses
146810892Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_mshr_miss_rate::total     0.030479                       # mshr miss rate for demand accesses
146910892Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_mshr_miss_rate::cpu.dtb.walker     0.004008                       # mshr miss rate for overall accesses
147010892Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_mshr_miss_rate::cpu.itb.walker     0.009787                       # mshr miss rate for overall accesses
147110892Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_mshr_miss_rate::cpu.inst     0.005596                       # mshr miss rate for overall accesses
147210892Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_mshr_miss_rate::cpu.data     0.077529                       # mshr miss rate for overall accesses
147310892Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_mshr_miss_rate::total     0.030479                       # mshr miss rate for overall accesses
147410892Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.dtb.walker 77230.236220                       # average ReadReq mshr miss latency
147510892Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.itb.walker 79564.461694                       # average ReadReq mshr miss latency
147610892Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 78357.038123                       # average ReadReq mshr miss latency
147710892Sandreas.hansson@arm.comsystem.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 20762.170063                       # average UpgradeReq mshr miss latency
147810892Sandreas.hansson@arm.comsystem.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total 20762.170063                       # average UpgradeReq mshr miss latency
147910892Sandreas.hansson@arm.comsystem.cpu.l2cache.SCUpgradeReq_avg_mshr_miss_latency::cpu.data 53833.333333                       # average SCUpgradeReq mshr miss latency
148010892Sandreas.hansson@arm.comsystem.cpu.l2cache.SCUpgradeReq_avg_mshr_miss_latency::total 53833.333333                       # average SCUpgradeReq mshr miss latency
148110892Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 78334.828345                       # average ReadExReq mshr miss latency
148210892Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 78334.828345                       # average ReadExReq mshr miss latency
148310892Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::cpu.inst 74132.050033                       # average ReadCleanReq mshr miss latency
148410892Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::total 74132.050033                       # average ReadCleanReq mshr miss latency
148510892Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.data 78817.042073                       # average ReadSharedReq mshr miss latency
148610892Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::total 78817.042073                       # average ReadSharedReq mshr miss latency
148710892Sandreas.hansson@arm.comsystem.cpu.l2cache.InvalidateReq_avg_mshr_miss_latency::cpu.data 93946.664420                       # average InvalidateReq mshr miss latency
148810892Sandreas.hansson@arm.comsystem.cpu.l2cache.InvalidateReq_avg_mshr_miss_latency::total 93946.664420                       # average InvalidateReq mshr miss latency
148910892Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.dtb.walker 77230.236220                       # average overall mshr miss latency
149010892Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.itb.walker 79564.461694                       # average overall mshr miss latency
149110892Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 74132.050033                       # average overall mshr miss latency
149210892Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 78519.747989                       # average overall mshr miss latency
149310892Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_avg_mshr_miss_latency::total 78027.204276                       # average overall mshr miss latency
149410892Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.dtb.walker 77230.236220                       # average overall mshr miss latency
149510892Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.itb.walker 79564.461694                       # average overall mshr miss latency
149610892Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 74132.050033                       # average overall mshr miss latency
149710892Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 78519.747989                       # average overall mshr miss latency
149810892Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_avg_mshr_miss_latency::total 78027.204276                       # average overall mshr miss latency
149910892Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_avg_mshr_uncacheable_latency::cpu.inst 62372.599202                       # average ReadReq mshr uncacheable latency
150010892Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_avg_mshr_uncacheable_latency::cpu.data 160560.143120                       # average ReadReq mshr uncacheable latency
150110892Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_avg_mshr_uncacheable_latency::total 122525.039565                       # average ReadReq mshr uncacheable latency
150210892Sandreas.hansson@arm.comsystem.cpu.l2cache.WriteReq_avg_mshr_uncacheable_latency::cpu.data 157762.078585                       # average WriteReq mshr uncacheable latency
150310892Sandreas.hansson@arm.comsystem.cpu.l2cache.WriteReq_avg_mshr_uncacheable_latency::total 157762.078585                       # average WriteReq mshr uncacheable latency
150410892Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_avg_mshr_uncacheable_latency::cpu.inst 62372.599202                       # average overall mshr uncacheable latency
150510892Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_avg_mshr_uncacheable_latency::cpu.data 159160.737080                       # average overall mshr uncacheable latency
150610892Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_avg_mshr_uncacheable_latency::total 135915.821764                       # average overall mshr uncacheable latency
150710585Sandreas.hansson@arm.comsystem.cpu.l2cache.no_allocate_misses               0                       # Number of misses that were no-allocate
150810892Sandreas.hansson@arm.comsystem.cpu.toL2Bus.trans_dist::ReadReq        1633565                       # Transaction distribution
150910892Sandreas.hansson@arm.comsystem.cpu.toL2Bus.trans_dist::ReadResp      23227278                       # Transaction distribution
151010892Sandreas.hansson@arm.comsystem.cpu.toL2Bus.trans_dist::WriteReq         33696                       # Transaction distribution
151110892Sandreas.hansson@arm.comsystem.cpu.toL2Bus.trans_dist::WriteResp        33696                       # Transaction distribution
151210892Sandreas.hansson@arm.comsystem.cpu.toL2Bus.trans_dist::Writeback      8622904                       # Transaction distribution
151310892Sandreas.hansson@arm.comsystem.cpu.toL2Bus.trans_dist::CleanEvict     17438576                       # Transaction distribution
151410892Sandreas.hansson@arm.comsystem.cpu.toL2Bus.trans_dist::UpgradeReq        44010                       # Transaction distribution
151510892Sandreas.hansson@arm.comsystem.cpu.toL2Bus.trans_dist::SCUpgradeReq            7                       # Transaction distribution
151610892Sandreas.hansson@arm.comsystem.cpu.toL2Bus.trans_dist::UpgradeResp        44017                       # Transaction distribution
151710892Sandreas.hansson@arm.comsystem.cpu.toL2Bus.trans_dist::ReadExReq      1983984                       # Transaction distribution
151810892Sandreas.hansson@arm.comsystem.cpu.toL2Bus.trans_dist::ReadExResp      1983984                       # Transaction distribution
151910892Sandreas.hansson@arm.comsystem.cpu.toL2Bus.trans_dist::ReadCleanReq     15042826                       # Transaction distribution
152010892Sandreas.hansson@arm.comsystem.cpu.toL2Bus.trans_dist::ReadSharedReq      6558947                       # Transaction distribution
152110892Sandreas.hansson@arm.comsystem.cpu.toL2Bus.trans_dist::InvalidateReq      1331632                       # Transaction distribution
152210892Sandreas.hansson@arm.comsystem.cpu.toL2Bus.trans_dist::InvalidateResp      1224968                       # Transaction distribution
152310892Sandreas.hansson@arm.comsystem.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side     45167572                       # Packet count per connected master and slave (bytes)
152410892Sandreas.hansson@arm.comsystem.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side     29499463                       # Packet count per connected master and slave (bytes)
152510892Sandreas.hansson@arm.comsystem.cpu.toL2Bus.pkt_count_system.cpu.itb.walker.dma::system.cpu.l2cache.cpu_side       732865                       # Packet count per connected master and slave (bytes)
152610892Sandreas.hansson@arm.comsystem.cpu.toL2Bus.pkt_count_system.cpu.dtb.walker.dma::system.cpu.l2cache.cpu_side      1940611                       # Packet count per connected master and slave (bytes)
152710892Sandreas.hansson@arm.comsystem.cpu.toL2Bus.pkt_count::total          77340511                       # Packet count per connected master and slave (bytes)
152810892Sandreas.hansson@arm.comsystem.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side    963068272                       # Cumulative packet size per connected master and slave (bytes)
152910892Sandreas.hansson@arm.comsystem.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side   1029563294                       # Cumulative packet size per connected master and slave (bytes)
153010892Sandreas.hansson@arm.comsystem.cpu.toL2Bus.pkt_size_system.cpu.itb.walker.dma::system.cpu.l2cache.cpu_side      2422088                       # Cumulative packet size per connected master and slave (bytes)
153110892Sandreas.hansson@arm.comsystem.cpu.toL2Bus.pkt_size_system.cpu.dtb.walker.dma::system.cpu.l2cache.cpu_side      6336984                       # Cumulative packet size per connected master and slave (bytes)
153210892Sandreas.hansson@arm.comsystem.cpu.toL2Bus.pkt_size::total         2001390638                       # Cumulative packet size per connected master and slave (bytes)
153310892Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoops                     1864369                       # Total snoops (count)
153410892Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoop_fanout::samples     52693428                       # Request fanout histogram
153510892Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoop_fanout::mean        1.056141                       # Request fanout histogram
153610892Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoop_fanout::stdev       0.230194                       # Request fanout histogram
153710585Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoop_fanout::underflows            0      0.00%      0.00% # Request fanout histogram
153810585Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoop_fanout::0                  0      0.00%      0.00% # Request fanout histogram
153910892Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoop_fanout::1           49735173     94.39%     94.39% # Request fanout histogram
154010892Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoop_fanout::2            2958255      5.61%    100.00% # Request fanout histogram
154110585Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoop_fanout::overflows            0      0.00%    100.00% # Request fanout histogram
154210827Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoop_fanout::min_value            1                       # Request fanout histogram
154310827Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoop_fanout::max_value            2                       # Request fanout histogram
154410892Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoop_fanout::total       52693428                       # Request fanout histogram
154510892Sandreas.hansson@arm.comsystem.cpu.toL2Bus.reqLayer0.occupancy    33222815494                       # Layer occupancy (ticks)
154610585Sandreas.hansson@arm.comsystem.cpu.toL2Bus.reqLayer0.utilization          0.1                       # Layer utilization (%)
154710892Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoopLayer0.occupancy      1182000                       # Layer occupancy (ticks)
154810585Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoopLayer0.utilization          0.0                       # Layer utilization (%)
154910892Sandreas.hansson@arm.comsystem.cpu.toL2Bus.respLayer0.occupancy   22592032956                       # Layer occupancy (ticks)
155010585Sandreas.hansson@arm.comsystem.cpu.toL2Bus.respLayer0.utilization          0.0                       # Layer utilization (%)
155110892Sandreas.hansson@arm.comsystem.cpu.toL2Bus.respLayer1.occupancy   13487423434                       # Layer occupancy (ticks)
155210585Sandreas.hansson@arm.comsystem.cpu.toL2Bus.respLayer1.utilization          0.0                       # Layer utilization (%)
155310892Sandreas.hansson@arm.comsystem.cpu.toL2Bus.respLayer2.occupancy     430634727                       # Layer occupancy (ticks)
155410585Sandreas.hansson@arm.comsystem.cpu.toL2Bus.respLayer2.utilization          0.0                       # Layer utilization (%)
155510892Sandreas.hansson@arm.comsystem.cpu.toL2Bus.respLayer3.occupancy    1148958035                       # Layer occupancy (ticks)
155610585Sandreas.hansson@arm.comsystem.cpu.toL2Bus.respLayer3.utilization          0.0                       # Layer utilization (%)
155710892Sandreas.hansson@arm.comsystem.iobus.trans_dist::ReadReq                40295                       # Transaction distribution
155810892Sandreas.hansson@arm.comsystem.iobus.trans_dist::ReadResp               40295                       # Transaction distribution
155910892Sandreas.hansson@arm.comsystem.iobus.trans_dist::WriteReq              136571                       # Transaction distribution
156010892Sandreas.hansson@arm.comsystem.iobus.trans_dist::WriteResp             136571                       # Transaction distribution
156110726Sandreas.hansson@arm.comsystem.iobus.pkt_count_system.bridge.master::system.realview.uart.pio        47822                       # Packet count per connected master and slave (bytes)
156210585Sandreas.hansson@arm.comsystem.iobus.pkt_count_system.bridge.master::system.realview.realview_io.pio           14                       # Packet count per connected master and slave (bytes)
156310585Sandreas.hansson@arm.comsystem.iobus.pkt_count_system.bridge.master::system.realview.timer0.pio           16                       # Packet count per connected master and slave (bytes)
156410585Sandreas.hansson@arm.comsystem.iobus.pkt_count_system.bridge.master::system.realview.timer1.pio           16                       # Packet count per connected master and slave (bytes)
156510585Sandreas.hansson@arm.comsystem.iobus.pkt_count_system.bridge.master::system.realview.rtc.pio           16                       # Packet count per connected master and slave (bytes)
156610585Sandreas.hansson@arm.comsystem.iobus.pkt_count_system.bridge.master::system.realview.uart1_fake.pio           16                       # Packet count per connected master and slave (bytes)
156710585Sandreas.hansson@arm.comsystem.iobus.pkt_count_system.bridge.master::system.realview.uart2_fake.pio           16                       # Packet count per connected master and slave (bytes)
156810585Sandreas.hansson@arm.comsystem.iobus.pkt_count_system.bridge.master::system.realview.uart3_fake.pio           16                       # Packet count per connected master and slave (bytes)
156910585Sandreas.hansson@arm.comsystem.iobus.pkt_count_system.bridge.master::system.realview.sp810_fake.pio           24                       # Packet count per connected master and slave (bytes)
157010585Sandreas.hansson@arm.comsystem.iobus.pkt_count_system.bridge.master::system.realview.watchdog_fake.pio           16                       # Packet count per connected master and slave (bytes)
157110892Sandreas.hansson@arm.comsystem.iobus.pkt_count_system.bridge.master::system.realview.ide.pio        29548                       # Packet count per connected master and slave (bytes)
157210585Sandreas.hansson@arm.comsystem.iobus.pkt_count_system.bridge.master::system.realview.ide-pciconf          210                       # Packet count per connected master and slave (bytes)
157310585Sandreas.hansson@arm.comsystem.iobus.pkt_count_system.bridge.master::system.realview.ethernet.pio        44750                       # Packet count per connected master and slave (bytes)
157410585Sandreas.hansson@arm.comsystem.iobus.pkt_count_system.bridge.master::system.realview.ethernet-pciconf          164                       # Packet count per connected master and slave (bytes)
157510585Sandreas.hansson@arm.comsystem.iobus.pkt_count_system.bridge.master::system.realview.pciconfig.pio           60                       # Packet count per connected master and slave (bytes)
157610892Sandreas.hansson@arm.comsystem.iobus.pkt_count_system.bridge.master::total       122704                       # Packet count per connected master and slave (bytes)
157710892Sandreas.hansson@arm.comsystem.iobus.pkt_count_system.realview.ide.dma::system.iocache.cpu_side       230948                       # Packet count per connected master and slave (bytes)
157810892Sandreas.hansson@arm.comsystem.iobus.pkt_count_system.realview.ide.dma::total       230948                       # Packet count per connected master and slave (bytes)
157910585Sandreas.hansson@arm.comsystem.iobus.pkt_count_system.realview.ethernet.dma::system.iocache.cpu_side           80                       # Packet count per connected master and slave (bytes)
158010585Sandreas.hansson@arm.comsystem.iobus.pkt_count_system.realview.ethernet.dma::total           80                       # Packet count per connected master and slave (bytes)
158110892Sandreas.hansson@arm.comsystem.iobus.pkt_count::total                  353732                       # Packet count per connected master and slave (bytes)
158210726Sandreas.hansson@arm.comsystem.iobus.pkt_size_system.bridge.master::system.realview.uart.pio        47842                       # Cumulative packet size per connected master and slave (bytes)
158310585Sandreas.hansson@arm.comsystem.iobus.pkt_size_system.bridge.master::system.realview.realview_io.pio           28                       # Cumulative packet size per connected master and slave (bytes)
158410585Sandreas.hansson@arm.comsystem.iobus.pkt_size_system.bridge.master::system.realview.timer0.pio           32                       # Cumulative packet size per connected master and slave (bytes)
158510585Sandreas.hansson@arm.comsystem.iobus.pkt_size_system.bridge.master::system.realview.timer1.pio           32                       # Cumulative packet size per connected master and slave (bytes)
158610585Sandreas.hansson@arm.comsystem.iobus.pkt_size_system.bridge.master::system.realview.rtc.pio           32                       # Cumulative packet size per connected master and slave (bytes)
158710585Sandreas.hansson@arm.comsystem.iobus.pkt_size_system.bridge.master::system.realview.uart1_fake.pio           32                       # Cumulative packet size per connected master and slave (bytes)
158810585Sandreas.hansson@arm.comsystem.iobus.pkt_size_system.bridge.master::system.realview.uart2_fake.pio           32                       # Cumulative packet size per connected master and slave (bytes)
158910585Sandreas.hansson@arm.comsystem.iobus.pkt_size_system.bridge.master::system.realview.uart3_fake.pio           32                       # Cumulative packet size per connected master and slave (bytes)
159010585Sandreas.hansson@arm.comsystem.iobus.pkt_size_system.bridge.master::system.realview.sp810_fake.pio           48                       # Cumulative packet size per connected master and slave (bytes)
159110585Sandreas.hansson@arm.comsystem.iobus.pkt_size_system.bridge.master::system.realview.watchdog_fake.pio           32                       # Cumulative packet size per connected master and slave (bytes)
159210892Sandreas.hansson@arm.comsystem.iobus.pkt_size_system.bridge.master::system.realview.ide.pio        17558                       # Cumulative packet size per connected master and slave (bytes)
159310585Sandreas.hansson@arm.comsystem.iobus.pkt_size_system.bridge.master::system.realview.ide-pciconf          263                       # Cumulative packet size per connected master and slave (bytes)
159410585Sandreas.hansson@arm.comsystem.iobus.pkt_size_system.bridge.master::system.realview.ethernet.pio        89500                       # Cumulative packet size per connected master and slave (bytes)
159510585Sandreas.hansson@arm.comsystem.iobus.pkt_size_system.bridge.master::system.realview.ethernet-pciconf          251                       # Cumulative packet size per connected master and slave (bytes)
159610585Sandreas.hansson@arm.comsystem.iobus.pkt_size_system.bridge.master::system.realview.pciconfig.pio          120                       # Cumulative packet size per connected master and slave (bytes)
159710892Sandreas.hansson@arm.comsystem.iobus.pkt_size_system.bridge.master::total       155834                       # Cumulative packet size per connected master and slave (bytes)
159810892Sandreas.hansson@arm.comsystem.iobus.pkt_size_system.realview.ide.dma::system.iocache.cpu_side      7334224                       # Cumulative packet size per connected master and slave (bytes)
159910892Sandreas.hansson@arm.comsystem.iobus.pkt_size_system.realview.ide.dma::total      7334224                       # Cumulative packet size per connected master and slave (bytes)
160010585Sandreas.hansson@arm.comsystem.iobus.pkt_size_system.realview.ethernet.dma::system.iocache.cpu_side         2086                       # Cumulative packet size per connected master and slave (bytes)
160110585Sandreas.hansson@arm.comsystem.iobus.pkt_size_system.realview.ethernet.dma::total         2086                       # Cumulative packet size per connected master and slave (bytes)
160210892Sandreas.hansson@arm.comsystem.iobus.pkt_size::total                  7492144                       # Cumulative packet size per connected master and slave (bytes)
160310726Sandreas.hansson@arm.comsystem.iobus.reqLayer0.occupancy             36301000                       # Layer occupancy (ticks)
160410585Sandreas.hansson@arm.comsystem.iobus.reqLayer0.utilization                0.0                       # Layer utilization (%)
160510585Sandreas.hansson@arm.comsystem.iobus.reqLayer1.occupancy                 9000                       # Layer occupancy (ticks)
160610585Sandreas.hansson@arm.comsystem.iobus.reqLayer1.utilization                0.0                       # Layer utilization (%)
160710585Sandreas.hansson@arm.comsystem.iobus.reqLayer2.occupancy                 8000                       # Layer occupancy (ticks)
160810585Sandreas.hansson@arm.comsystem.iobus.reqLayer2.utilization                0.0                       # Layer utilization (%)
160910585Sandreas.hansson@arm.comsystem.iobus.reqLayer3.occupancy                 8000                       # Layer occupancy (ticks)
161010585Sandreas.hansson@arm.comsystem.iobus.reqLayer3.utilization                0.0                       # Layer utilization (%)
161110585Sandreas.hansson@arm.comsystem.iobus.reqLayer10.occupancy                8000                       # Layer occupancy (ticks)
161210585Sandreas.hansson@arm.comsystem.iobus.reqLayer10.utilization               0.0                       # Layer utilization (%)
161310585Sandreas.hansson@arm.comsystem.iobus.reqLayer13.occupancy                8000                       # Layer occupancy (ticks)
161410585Sandreas.hansson@arm.comsystem.iobus.reqLayer13.utilization               0.0                       # Layer utilization (%)
161510585Sandreas.hansson@arm.comsystem.iobus.reqLayer14.occupancy                8000                       # Layer occupancy (ticks)
161610585Sandreas.hansson@arm.comsystem.iobus.reqLayer14.utilization               0.0                       # Layer utilization (%)
161710585Sandreas.hansson@arm.comsystem.iobus.reqLayer15.occupancy                8000                       # Layer occupancy (ticks)
161810585Sandreas.hansson@arm.comsystem.iobus.reqLayer15.utilization               0.0                       # Layer utilization (%)
161910585Sandreas.hansson@arm.comsystem.iobus.reqLayer16.occupancy               12000                       # Layer occupancy (ticks)
162010585Sandreas.hansson@arm.comsystem.iobus.reqLayer16.utilization               0.0                       # Layer utilization (%)
162110585Sandreas.hansson@arm.comsystem.iobus.reqLayer17.occupancy                8000                       # Layer occupancy (ticks)
162210585Sandreas.hansson@arm.comsystem.iobus.reqLayer17.utilization               0.0                       # Layer utilization (%)
162310892Sandreas.hansson@arm.comsystem.iobus.reqLayer23.occupancy            21947000                       # Layer occupancy (ticks)
162410585Sandreas.hansson@arm.comsystem.iobus.reqLayer23.utilization               0.0                       # Layer utilization (%)
162510585Sandreas.hansson@arm.comsystem.iobus.reqLayer24.occupancy              142000                       # Layer occupancy (ticks)
162610585Sandreas.hansson@arm.comsystem.iobus.reqLayer24.utilization               0.0                       # Layer utilization (%)
162710585Sandreas.hansson@arm.comsystem.iobus.reqLayer25.occupancy            32658000                       # Layer occupancy (ticks)
162810585Sandreas.hansson@arm.comsystem.iobus.reqLayer25.utilization               0.0                       # Layer utilization (%)
162910585Sandreas.hansson@arm.comsystem.iobus.reqLayer26.occupancy              101000                       # Layer occupancy (ticks)
163010585Sandreas.hansson@arm.comsystem.iobus.reqLayer26.utilization               0.0                       # Layer utilization (%)
163110892Sandreas.hansson@arm.comsystem.iobus.reqLayer27.occupancy           568813596                       # Layer occupancy (ticks)
163210585Sandreas.hansson@arm.comsystem.iobus.reqLayer27.utilization               0.0                       # Layer utilization (%)
163310585Sandreas.hansson@arm.comsystem.iobus.reqLayer28.occupancy               30000                       # Layer occupancy (ticks)
163410585Sandreas.hansson@arm.comsystem.iobus.reqLayer28.utilization               0.0                       # Layer utilization (%)
163510892Sandreas.hansson@arm.comsystem.iobus.respLayer0.occupancy            92800000                       # Layer occupancy (ticks)
163610585Sandreas.hansson@arm.comsystem.iobus.respLayer0.utilization               0.0                       # Layer utilization (%)
163710892Sandreas.hansson@arm.comsystem.iobus.respLayer3.occupancy           147708000                       # Layer occupancy (ticks)
163810585Sandreas.hansson@arm.comsystem.iobus.respLayer3.utilization               0.0                       # Layer utilization (%)
163910892Sandreas.hansson@arm.comsystem.iobus.respLayer4.occupancy              170000                       # Layer occupancy (ticks)
164010585Sandreas.hansson@arm.comsystem.iobus.respLayer4.utilization               0.0                       # Layer utilization (%)
164110892Sandreas.hansson@arm.comsystem.iocache.tags.replacements               115455                       # number of replacements
164210892Sandreas.hansson@arm.comsystem.iocache.tags.tagsinuse               10.423947                       # Cycle average of tags in use
164310585Sandreas.hansson@arm.comsystem.iocache.tags.total_refs                      3                       # Total number of references to valid blocks.
164410892Sandreas.hansson@arm.comsystem.iocache.tags.sampled_refs               115471                       # Sample count of references to valid blocks.
164510585Sandreas.hansson@arm.comsystem.iocache.tags.avg_refs                 0.000026                       # Average number of references to valid blocks.
164610892Sandreas.hansson@arm.comsystem.iocache.tags.warmup_cycle         13095311635000                       # Cycle when the warmup percentage was hit.
164710892Sandreas.hansson@arm.comsystem.iocache.tags.occ_blocks::realview.ethernet     3.544418                       # Average occupied blocks per requestor
164810892Sandreas.hansson@arm.comsystem.iocache.tags.occ_blocks::realview.ide     6.879529                       # Average occupied blocks per requestor
164910892Sandreas.hansson@arm.comsystem.iocache.tags.occ_percent::realview.ethernet     0.221526                       # Average percentage of cache occupancy
165010892Sandreas.hansson@arm.comsystem.iocache.tags.occ_percent::realview.ide     0.429971                       # Average percentage of cache occupancy
165110892Sandreas.hansson@arm.comsystem.iocache.tags.occ_percent::total       0.651497                       # Average percentage of cache occupancy
165210585Sandreas.hansson@arm.comsystem.iocache.tags.occ_task_id_blocks::1023           16                       # Occupied blocks per task id
165310585Sandreas.hansson@arm.comsystem.iocache.tags.age_task_id_blocks_1023::3           16                       # Occupied blocks per task id
165410585Sandreas.hansson@arm.comsystem.iocache.tags.occ_task_id_percent::1023            1                       # Percentage of cache occupancy per task id
165510892Sandreas.hansson@arm.comsystem.iocache.tags.tag_accesses              1039623                       # Number of tag accesses
165610892Sandreas.hansson@arm.comsystem.iocache.tags.data_accesses             1039623                       # Number of data accesses
165710585Sandreas.hansson@arm.comsystem.iocache.ReadReq_misses::realview.ethernet           37                       # number of ReadReq misses
165810892Sandreas.hansson@arm.comsystem.iocache.ReadReq_misses::realview.ide         8810                       # number of ReadReq misses
165910892Sandreas.hansson@arm.comsystem.iocache.ReadReq_misses::total             8847                       # number of ReadReq misses
166010585Sandreas.hansson@arm.comsystem.iocache.WriteReq_misses::realview.ethernet            3                       # number of WriteReq misses
166110585Sandreas.hansson@arm.comsystem.iocache.WriteReq_misses::total               3                       # number of WriteReq misses
166210892Sandreas.hansson@arm.comsystem.iocache.WriteLineReq_misses::realview.ide       106664                       # number of WriteLineReq misses
166310892Sandreas.hansson@arm.comsystem.iocache.WriteLineReq_misses::total       106664                       # number of WriteLineReq misses
166410585Sandreas.hansson@arm.comsystem.iocache.demand_misses::realview.ethernet           40                       # number of demand (read+write) misses
166510892Sandreas.hansson@arm.comsystem.iocache.demand_misses::realview.ide         8810                       # number of demand (read+write) misses
166610892Sandreas.hansson@arm.comsystem.iocache.demand_misses::total              8850                       # number of demand (read+write) misses
166710585Sandreas.hansson@arm.comsystem.iocache.overall_misses::realview.ethernet           40                       # number of overall misses
166810892Sandreas.hansson@arm.comsystem.iocache.overall_misses::realview.ide         8810                       # number of overall misses
166910892Sandreas.hansson@arm.comsystem.iocache.overall_misses::total             8850                       # number of overall misses
167010892Sandreas.hansson@arm.comsystem.iocache.ReadReq_miss_latency::realview.ethernet      5069000                       # number of ReadReq miss cycles
167110892Sandreas.hansson@arm.comsystem.iocache.ReadReq_miss_latency::realview.ide   1621911166                       # number of ReadReq miss cycles
167210892Sandreas.hansson@arm.comsystem.iocache.ReadReq_miss_latency::total   1626980166                       # number of ReadReq miss cycles
167310892Sandreas.hansson@arm.comsystem.iocache.WriteReq_miss_latency::realview.ethernet       351000                       # number of WriteReq miss cycles
167410892Sandreas.hansson@arm.comsystem.iocache.WriteReq_miss_latency::total       351000                       # number of WriteReq miss cycles
167510892Sandreas.hansson@arm.comsystem.iocache.WriteLineReq_miss_latency::realview.ide  12610487430                       # number of WriteLineReq miss cycles
167610892Sandreas.hansson@arm.comsystem.iocache.WriteLineReq_miss_latency::total  12610487430                       # number of WriteLineReq miss cycles
167710892Sandreas.hansson@arm.comsystem.iocache.demand_miss_latency::realview.ethernet      5420000                       # number of demand (read+write) miss cycles
167810892Sandreas.hansson@arm.comsystem.iocache.demand_miss_latency::realview.ide   1621911166                       # number of demand (read+write) miss cycles
167910892Sandreas.hansson@arm.comsystem.iocache.demand_miss_latency::total   1627331166                       # number of demand (read+write) miss cycles
168010892Sandreas.hansson@arm.comsystem.iocache.overall_miss_latency::realview.ethernet      5420000                       # number of overall miss cycles
168110892Sandreas.hansson@arm.comsystem.iocache.overall_miss_latency::realview.ide   1621911166                       # number of overall miss cycles
168210892Sandreas.hansson@arm.comsystem.iocache.overall_miss_latency::total   1627331166                       # number of overall miss cycles
168310585Sandreas.hansson@arm.comsystem.iocache.ReadReq_accesses::realview.ethernet           37                       # number of ReadReq accesses(hits+misses)
168410892Sandreas.hansson@arm.comsystem.iocache.ReadReq_accesses::realview.ide         8810                       # number of ReadReq accesses(hits+misses)
168510892Sandreas.hansson@arm.comsystem.iocache.ReadReq_accesses::total           8847                       # number of ReadReq accesses(hits+misses)
168610585Sandreas.hansson@arm.comsystem.iocache.WriteReq_accesses::realview.ethernet            3                       # number of WriteReq accesses(hits+misses)
168710585Sandreas.hansson@arm.comsystem.iocache.WriteReq_accesses::total             3                       # number of WriteReq accesses(hits+misses)
168810892Sandreas.hansson@arm.comsystem.iocache.WriteLineReq_accesses::realview.ide       106664                       # number of WriteLineReq accesses(hits+misses)
168910892Sandreas.hansson@arm.comsystem.iocache.WriteLineReq_accesses::total       106664                       # number of WriteLineReq accesses(hits+misses)
169010585Sandreas.hansson@arm.comsystem.iocache.demand_accesses::realview.ethernet           40                       # number of demand (read+write) accesses
169110892Sandreas.hansson@arm.comsystem.iocache.demand_accesses::realview.ide         8810                       # number of demand (read+write) accesses
169210892Sandreas.hansson@arm.comsystem.iocache.demand_accesses::total            8850                       # number of demand (read+write) accesses
169310585Sandreas.hansson@arm.comsystem.iocache.overall_accesses::realview.ethernet           40                       # number of overall (read+write) accesses
169410892Sandreas.hansson@arm.comsystem.iocache.overall_accesses::realview.ide         8810                       # number of overall (read+write) accesses
169510892Sandreas.hansson@arm.comsystem.iocache.overall_accesses::total           8850                       # number of overall (read+write) accesses
169610585Sandreas.hansson@arm.comsystem.iocache.ReadReq_miss_rate::realview.ethernet            1                       # miss rate for ReadReq accesses
169710585Sandreas.hansson@arm.comsystem.iocache.ReadReq_miss_rate::realview.ide            1                       # miss rate for ReadReq accesses
169810585Sandreas.hansson@arm.comsystem.iocache.ReadReq_miss_rate::total             1                       # miss rate for ReadReq accesses
169910585Sandreas.hansson@arm.comsystem.iocache.WriteReq_miss_rate::realview.ethernet            1                       # miss rate for WriteReq accesses
170010585Sandreas.hansson@arm.comsystem.iocache.WriteReq_miss_rate::total            1                       # miss rate for WriteReq accesses
170110892Sandreas.hansson@arm.comsystem.iocache.WriteLineReq_miss_rate::realview.ide            1                       # miss rate for WriteLineReq accesses
170210892Sandreas.hansson@arm.comsystem.iocache.WriteLineReq_miss_rate::total            1                       # miss rate for WriteLineReq accesses
170310585Sandreas.hansson@arm.comsystem.iocache.demand_miss_rate::realview.ethernet            1                       # miss rate for demand accesses
170410585Sandreas.hansson@arm.comsystem.iocache.demand_miss_rate::realview.ide            1                       # miss rate for demand accesses
170510585Sandreas.hansson@arm.comsystem.iocache.demand_miss_rate::total              1                       # miss rate for demand accesses
170610585Sandreas.hansson@arm.comsystem.iocache.overall_miss_rate::realview.ethernet            1                       # miss rate for overall accesses
170710585Sandreas.hansson@arm.comsystem.iocache.overall_miss_rate::realview.ide            1                       # miss rate for overall accesses
170810585Sandreas.hansson@arm.comsystem.iocache.overall_miss_rate::total             1                       # miss rate for overall accesses
170910892Sandreas.hansson@arm.comsystem.iocache.ReadReq_avg_miss_latency::realview.ethernet       137000                       # average ReadReq miss latency
171010892Sandreas.hansson@arm.comsystem.iocache.ReadReq_avg_miss_latency::realview.ide 184098.883768                       # average ReadReq miss latency
171110892Sandreas.hansson@arm.comsystem.iocache.ReadReq_avg_miss_latency::total 183901.906409                       # average ReadReq miss latency
171210892Sandreas.hansson@arm.comsystem.iocache.WriteReq_avg_miss_latency::realview.ethernet       117000                       # average WriteReq miss latency
171310892Sandreas.hansson@arm.comsystem.iocache.WriteReq_avg_miss_latency::total       117000                       # average WriteReq miss latency
171410892Sandreas.hansson@arm.comsystem.iocache.WriteLineReq_avg_miss_latency::realview.ide 118226.275313                       # average WriteLineReq miss latency
171510892Sandreas.hansson@arm.comsystem.iocache.WriteLineReq_avg_miss_latency::total 118226.275313                       # average WriteLineReq miss latency
171610892Sandreas.hansson@arm.comsystem.iocache.demand_avg_miss_latency::realview.ethernet       135500                       # average overall miss latency
171710892Sandreas.hansson@arm.comsystem.iocache.demand_avg_miss_latency::realview.ide 184098.883768                       # average overall miss latency
171810892Sandreas.hansson@arm.comsystem.iocache.demand_avg_miss_latency::total 183879.227797                       # average overall miss latency
171910892Sandreas.hansson@arm.comsystem.iocache.overall_avg_miss_latency::realview.ethernet       135500                       # average overall miss latency
172010892Sandreas.hansson@arm.comsystem.iocache.overall_avg_miss_latency::realview.ide 184098.883768                       # average overall miss latency
172110892Sandreas.hansson@arm.comsystem.iocache.overall_avg_miss_latency::total 183879.227797                       # average overall miss latency
172210892Sandreas.hansson@arm.comsystem.iocache.blocked_cycles::no_mshrs         31681                       # number of cycles access was blocked
172310585Sandreas.hansson@arm.comsystem.iocache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
172410892Sandreas.hansson@arm.comsystem.iocache.blocked::no_mshrs                 3345                       # number of cycles access was blocked
172510585Sandreas.hansson@arm.comsystem.iocache.blocked::no_targets                  0                       # number of cycles access was blocked
172610892Sandreas.hansson@arm.comsystem.iocache.avg_blocked_cycles::no_mshrs     9.471151                       # average number of cycles each access was blocked
172710585Sandreas.hansson@arm.comsystem.iocache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
172810585Sandreas.hansson@arm.comsystem.iocache.fast_writes                          0                       # number of fast writes performed
172910585Sandreas.hansson@arm.comsystem.iocache.cache_copies                         0                       # number of cache copies performed
173010726Sandreas.hansson@arm.comsystem.iocache.writebacks::writebacks          106630                       # number of writebacks
173110726Sandreas.hansson@arm.comsystem.iocache.writebacks::total               106630                       # number of writebacks
173210585Sandreas.hansson@arm.comsystem.iocache.ReadReq_mshr_misses::realview.ethernet           37                       # number of ReadReq MSHR misses
173310892Sandreas.hansson@arm.comsystem.iocache.ReadReq_mshr_misses::realview.ide         8810                       # number of ReadReq MSHR misses
173410892Sandreas.hansson@arm.comsystem.iocache.ReadReq_mshr_misses::total         8847                       # number of ReadReq MSHR misses
173510585Sandreas.hansson@arm.comsystem.iocache.WriteReq_mshr_misses::realview.ethernet            3                       # number of WriteReq MSHR misses
173610585Sandreas.hansson@arm.comsystem.iocache.WriteReq_mshr_misses::total            3                       # number of WriteReq MSHR misses
173710892Sandreas.hansson@arm.comsystem.iocache.WriteLineReq_mshr_misses::realview.ide       106664                       # number of WriteLineReq MSHR misses
173810892Sandreas.hansson@arm.comsystem.iocache.WriteLineReq_mshr_misses::total       106664                       # number of WriteLineReq MSHR misses
173910585Sandreas.hansson@arm.comsystem.iocache.demand_mshr_misses::realview.ethernet           40                       # number of demand (read+write) MSHR misses
174010892Sandreas.hansson@arm.comsystem.iocache.demand_mshr_misses::realview.ide         8810                       # number of demand (read+write) MSHR misses
174110892Sandreas.hansson@arm.comsystem.iocache.demand_mshr_misses::total         8850                       # number of demand (read+write) MSHR misses
174210585Sandreas.hansson@arm.comsystem.iocache.overall_mshr_misses::realview.ethernet           40                       # number of overall MSHR misses
174310892Sandreas.hansson@arm.comsystem.iocache.overall_mshr_misses::realview.ide         8810                       # number of overall MSHR misses
174410892Sandreas.hansson@arm.comsystem.iocache.overall_mshr_misses::total         8850                       # number of overall MSHR misses
174510892Sandreas.hansson@arm.comsystem.iocache.ReadReq_mshr_miss_latency::realview.ethernet      3219000                       # number of ReadReq MSHR miss cycles
174610892Sandreas.hansson@arm.comsystem.iocache.ReadReq_mshr_miss_latency::realview.ide   1181411166                       # number of ReadReq MSHR miss cycles
174710892Sandreas.hansson@arm.comsystem.iocache.ReadReq_mshr_miss_latency::total   1184630166                       # number of ReadReq MSHR miss cycles
174810892Sandreas.hansson@arm.comsystem.iocache.WriteReq_mshr_miss_latency::realview.ethernet       201000                       # number of WriteReq MSHR miss cycles
174910892Sandreas.hansson@arm.comsystem.iocache.WriteReq_mshr_miss_latency::total       201000                       # number of WriteReq MSHR miss cycles
175010892Sandreas.hansson@arm.comsystem.iocache.WriteLineReq_mshr_miss_latency::realview.ide   7277287430                       # number of WriteLineReq MSHR miss cycles
175110892Sandreas.hansson@arm.comsystem.iocache.WriteLineReq_mshr_miss_latency::total   7277287430                       # number of WriteLineReq MSHR miss cycles
175210892Sandreas.hansson@arm.comsystem.iocache.demand_mshr_miss_latency::realview.ethernet      3420000                       # number of demand (read+write) MSHR miss cycles
175310892Sandreas.hansson@arm.comsystem.iocache.demand_mshr_miss_latency::realview.ide   1181411166                       # number of demand (read+write) MSHR miss cycles
175410892Sandreas.hansson@arm.comsystem.iocache.demand_mshr_miss_latency::total   1184831166                       # number of demand (read+write) MSHR miss cycles
175510892Sandreas.hansson@arm.comsystem.iocache.overall_mshr_miss_latency::realview.ethernet      3420000                       # number of overall MSHR miss cycles
175610892Sandreas.hansson@arm.comsystem.iocache.overall_mshr_miss_latency::realview.ide   1181411166                       # number of overall MSHR miss cycles
175710892Sandreas.hansson@arm.comsystem.iocache.overall_mshr_miss_latency::total   1184831166                       # number of overall MSHR miss cycles
175810585Sandreas.hansson@arm.comsystem.iocache.ReadReq_mshr_miss_rate::realview.ethernet            1                       # mshr miss rate for ReadReq accesses
175910585Sandreas.hansson@arm.comsystem.iocache.ReadReq_mshr_miss_rate::realview.ide            1                       # mshr miss rate for ReadReq accesses
176010585Sandreas.hansson@arm.comsystem.iocache.ReadReq_mshr_miss_rate::total            1                       # mshr miss rate for ReadReq accesses
176110585Sandreas.hansson@arm.comsystem.iocache.WriteReq_mshr_miss_rate::realview.ethernet            1                       # mshr miss rate for WriteReq accesses
176210585Sandreas.hansson@arm.comsystem.iocache.WriteReq_mshr_miss_rate::total            1                       # mshr miss rate for WriteReq accesses
176310892Sandreas.hansson@arm.comsystem.iocache.WriteLineReq_mshr_miss_rate::realview.ide            1                       # mshr miss rate for WriteLineReq accesses
176410892Sandreas.hansson@arm.comsystem.iocache.WriteLineReq_mshr_miss_rate::total            1                       # mshr miss rate for WriteLineReq accesses
176510585Sandreas.hansson@arm.comsystem.iocache.demand_mshr_miss_rate::realview.ethernet            1                       # mshr miss rate for demand accesses
176610585Sandreas.hansson@arm.comsystem.iocache.demand_mshr_miss_rate::realview.ide            1                       # mshr miss rate for demand accesses
176710585Sandreas.hansson@arm.comsystem.iocache.demand_mshr_miss_rate::total            1                       # mshr miss rate for demand accesses
176810585Sandreas.hansson@arm.comsystem.iocache.overall_mshr_miss_rate::realview.ethernet            1                       # mshr miss rate for overall accesses
176910585Sandreas.hansson@arm.comsystem.iocache.overall_mshr_miss_rate::realview.ide            1                       # mshr miss rate for overall accesses
177010585Sandreas.hansson@arm.comsystem.iocache.overall_mshr_miss_rate::total            1                       # mshr miss rate for overall accesses
177110892Sandreas.hansson@arm.comsystem.iocache.ReadReq_avg_mshr_miss_latency::realview.ethernet        87000                       # average ReadReq mshr miss latency
177210892Sandreas.hansson@arm.comsystem.iocache.ReadReq_avg_mshr_miss_latency::realview.ide 134098.883768                       # average ReadReq mshr miss latency
177310892Sandreas.hansson@arm.comsystem.iocache.ReadReq_avg_mshr_miss_latency::total 133901.906409                       # average ReadReq mshr miss latency
177410892Sandreas.hansson@arm.comsystem.iocache.WriteReq_avg_mshr_miss_latency::realview.ethernet        67000                       # average WriteReq mshr miss latency
177510892Sandreas.hansson@arm.comsystem.iocache.WriteReq_avg_mshr_miss_latency::total        67000                       # average WriteReq mshr miss latency
177610892Sandreas.hansson@arm.comsystem.iocache.WriteLineReq_avg_mshr_miss_latency::realview.ide 68226.275313                       # average WriteLineReq mshr miss latency
177710892Sandreas.hansson@arm.comsystem.iocache.WriteLineReq_avg_mshr_miss_latency::total 68226.275313                       # average WriteLineReq mshr miss latency
177810892Sandreas.hansson@arm.comsystem.iocache.demand_avg_mshr_miss_latency::realview.ethernet        85500                       # average overall mshr miss latency
177910892Sandreas.hansson@arm.comsystem.iocache.demand_avg_mshr_miss_latency::realview.ide 134098.883768                       # average overall mshr miss latency
178010892Sandreas.hansson@arm.comsystem.iocache.demand_avg_mshr_miss_latency::total 133879.227797                       # average overall mshr miss latency
178110892Sandreas.hansson@arm.comsystem.iocache.overall_avg_mshr_miss_latency::realview.ethernet        85500                       # average overall mshr miss latency
178210892Sandreas.hansson@arm.comsystem.iocache.overall_avg_mshr_miss_latency::realview.ide 134098.883768                       # average overall mshr miss latency
178310892Sandreas.hansson@arm.comsystem.iocache.overall_avg_mshr_miss_latency::total 133879.227797                       # average overall mshr miss latency
178410585Sandreas.hansson@arm.comsystem.iocache.no_allocate_misses                   0                       # Number of misses that were no-allocate
178510892Sandreas.hansson@arm.comsystem.membus.trans_dist::ReadReq               54973                       # Transaction distribution
178610892Sandreas.hansson@arm.comsystem.membus.trans_dist::ReadResp             407867                       # Transaction distribution
178710892Sandreas.hansson@arm.comsystem.membus.trans_dist::WriteReq              33696                       # Transaction distribution
178810892Sandreas.hansson@arm.comsystem.membus.trans_dist::WriteResp             33696                       # Transaction distribution
178910892Sandreas.hansson@arm.comsystem.membus.trans_dist::Writeback           1073811                       # Transaction distribution
179010892Sandreas.hansson@arm.comsystem.membus.trans_dist::CleanEvict           187846                       # Transaction distribution
179110892Sandreas.hansson@arm.comsystem.membus.trans_dist::UpgradeReq            35358                       # Transaction distribution
179210726Sandreas.hansson@arm.comsystem.membus.trans_dist::SCUpgradeReq              3                       # Transaction distribution
179310892Sandreas.hansson@arm.comsystem.membus.trans_dist::UpgradeResp           35361                       # Transaction distribution
179410892Sandreas.hansson@arm.comsystem.membus.trans_dist::ReadExReq            899707                       # Transaction distribution
179510892Sandreas.hansson@arm.comsystem.membus.trans_dist::ReadExResp           899707                       # Transaction distribution
179610892Sandreas.hansson@arm.comsystem.membus.trans_dist::ReadSharedReq        352894                       # Transaction distribution
179710892Sandreas.hansson@arm.comsystem.membus.trans_dist::InvalidateReq        106664                       # Transaction distribution
179810892Sandreas.hansson@arm.comsystem.membus.trans_dist::InvalidateResp       106664                       # Transaction distribution
179910892Sandreas.hansson@arm.comsystem.membus.pkt_count_system.cpu.l2cache.mem_side::system.bridge.slave       122704                       # Packet count per connected master and slave (bytes)
180010515SAli.Saidi@ARM.comsystem.membus.pkt_count_system.cpu.l2cache.mem_side::system.realview.nvmem.port           60                       # Packet count per connected master and slave (bytes)
180110892Sandreas.hansson@arm.comsystem.membus.pkt_count_system.cpu.l2cache.mem_side::system.realview.gic.pio         6858                       # Packet count per connected master and slave (bytes)
180210892Sandreas.hansson@arm.comsystem.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port      3753956                       # Packet count per connected master and slave (bytes)
180310892Sandreas.hansson@arm.comsystem.membus.pkt_count_system.cpu.l2cache.mem_side::total      3883578                       # Packet count per connected master and slave (bytes)
180410892Sandreas.hansson@arm.comsystem.membus.pkt_count_system.iocache.mem_side::system.physmem.port       341714                       # Packet count per connected master and slave (bytes)
180510892Sandreas.hansson@arm.comsystem.membus.pkt_count_system.iocache.mem_side::total       341714                       # Packet count per connected master and slave (bytes)
180610892Sandreas.hansson@arm.comsystem.membus.pkt_count::total                4225292                       # Packet count per connected master and slave (bytes)
180710892Sandreas.hansson@arm.comsystem.membus.pkt_size_system.cpu.l2cache.mem_side::system.bridge.slave       155834                       # Cumulative packet size per connected master and slave (bytes)
180810515SAli.Saidi@ARM.comsystem.membus.pkt_size_system.cpu.l2cache.mem_side::system.realview.nvmem.port          436                       # Cumulative packet size per connected master and slave (bytes)
180910892Sandreas.hansson@arm.comsystem.membus.pkt_size_system.cpu.l2cache.mem_side::system.realview.gic.pio        13716                       # Cumulative packet size per connected master and slave (bytes)
181010892Sandreas.hansson@arm.comsystem.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port    141818700                       # Cumulative packet size per connected master and slave (bytes)
181110892Sandreas.hansson@arm.comsystem.membus.pkt_size_system.cpu.l2cache.mem_side::total    141988686                       # Cumulative packet size per connected master and slave (bytes)
181210892Sandreas.hansson@arm.comsystem.membus.pkt_size_system.iocache.mem_side::system.physmem.port      7244096                       # Cumulative packet size per connected master and slave (bytes)
181310892Sandreas.hansson@arm.comsystem.membus.pkt_size_system.iocache.mem_side::total      7244096                       # Cumulative packet size per connected master and slave (bytes)
181410892Sandreas.hansson@arm.comsystem.membus.pkt_size::total               149232782                       # Cumulative packet size per connected master and slave (bytes)
181510892Sandreas.hansson@arm.comsystem.membus.snoops                             2955                       # Total snoops (count)
181610892Sandreas.hansson@arm.comsystem.membus.snoop_fanout::samples           2747442                       # Request fanout histogram
181710515SAli.Saidi@ARM.comsystem.membus.snoop_fanout::mean                    1                       # Request fanout histogram
181810515SAli.Saidi@ARM.comsystem.membus.snoop_fanout::stdev                   0                       # Request fanout histogram
181910515SAli.Saidi@ARM.comsystem.membus.snoop_fanout::underflows              0      0.00%      0.00% # Request fanout histogram
182010515SAli.Saidi@ARM.comsystem.membus.snoop_fanout::0                       0      0.00%      0.00% # Request fanout histogram
182110892Sandreas.hansson@arm.comsystem.membus.snoop_fanout::1                 2747442    100.00%    100.00% # Request fanout histogram
182210515SAli.Saidi@ARM.comsystem.membus.snoop_fanout::2                       0      0.00%    100.00% # Request fanout histogram
182310515SAli.Saidi@ARM.comsystem.membus.snoop_fanout::overflows               0      0.00%    100.00% # Request fanout histogram
182410515SAli.Saidi@ARM.comsystem.membus.snoop_fanout::min_value               1                       # Request fanout histogram
182510515SAli.Saidi@ARM.comsystem.membus.snoop_fanout::max_value               1                       # Request fanout histogram
182610892Sandreas.hansson@arm.comsystem.membus.snoop_fanout::total             2747442                       # Request fanout histogram
182710892Sandreas.hansson@arm.comsystem.membus.reqLayer0.occupancy           104159500                       # Layer occupancy (ticks)
182810515SAli.Saidi@ARM.comsystem.membus.reqLayer0.utilization               0.0                       # Layer utilization (%)
182910726Sandreas.hansson@arm.comsystem.membus.reqLayer1.occupancy               33000                       # Layer occupancy (ticks)
183010515SAli.Saidi@ARM.comsystem.membus.reqLayer1.utilization               0.0                       # Layer utilization (%)
183110892Sandreas.hansson@arm.comsystem.membus.reqLayer2.occupancy             5443500                       # Layer occupancy (ticks)
183210515SAli.Saidi@ARM.comsystem.membus.reqLayer2.utilization               0.0                       # Layer utilization (%)
183310892Sandreas.hansson@arm.comsystem.membus.reqLayer5.occupancy          7279924206                       # Layer occupancy (ticks)
183410585Sandreas.hansson@arm.comsystem.membus.reqLayer5.utilization               0.0                       # Layer utilization (%)
183510892Sandreas.hansson@arm.comsystem.membus.respLayer2.occupancy         6776038462                       # Layer occupancy (ticks)
183610515SAli.Saidi@ARM.comsystem.membus.respLayer2.utilization              0.0                       # Layer utilization (%)
183710892Sandreas.hansson@arm.comsystem.membus.respLayer3.occupancy          228860056                       # Layer occupancy (ticks)
183810515SAli.Saidi@ARM.comsystem.membus.respLayer3.utilization              0.0                       # Layer utilization (%)
183910515SAli.Saidi@ARM.comsystem.realview.ethernet.txBytes                  966                       # Bytes Transmitted
184010515SAli.Saidi@ARM.comsystem.realview.ethernet.txPackets                  3                       # Number of Packets Transmitted
184110515SAli.Saidi@ARM.comsystem.realview.ethernet.txIpChecksums              0                       # Number of tx IP Checksums done by device
184210515SAli.Saidi@ARM.comsystem.realview.ethernet.txTcpChecksums             0                       # Number of tx TCP Checksums done by device
184310515SAli.Saidi@ARM.comsystem.realview.ethernet.txUdpChecksums             0                       # Number of tx UDP Checksums done by device
184410515SAli.Saidi@ARM.comsystem.realview.ethernet.descDMAReads               0                       # Number of descriptors the device read w/ DMA
184510515SAli.Saidi@ARM.comsystem.realview.ethernet.descDMAWrites              0                       # Number of descriptors the device wrote w/ DMA
184610515SAli.Saidi@ARM.comsystem.realview.ethernet.descDmaReadBytes            0                       # number of descriptor bytes read w/ DMA
184710515SAli.Saidi@ARM.comsystem.realview.ethernet.descDmaWriteBytes            0                       # number of descriptor bytes write w/ DMA
184810585Sandreas.hansson@arm.comsystem.realview.ethernet.totBandwidth             151                       # Total Bandwidth (bits/s)
184910515SAli.Saidi@ARM.comsystem.realview.ethernet.totPackets                 3                       # Total Packets
185010515SAli.Saidi@ARM.comsystem.realview.ethernet.totBytes                 966                       # Total Bytes
185110515SAli.Saidi@ARM.comsystem.realview.ethernet.totPPS                     0                       # Total Tranmission Rate (packets/s)
185210585Sandreas.hansson@arm.comsystem.realview.ethernet.txBandwidth              151                       # Transmit Bandwidth (bits/s)
185310515SAli.Saidi@ARM.comsystem.realview.ethernet.txPPS                      0                       # Packet Tranmission Rate (packets/s)
185410515SAli.Saidi@ARM.comsystem.realview.ethernet.postedSwi                  0                       # number of software interrupts posted to CPU
185510515SAli.Saidi@ARM.comsystem.realview.ethernet.coalescedSwi               0                       # average number of Swi's coalesced into each post
185610515SAli.Saidi@ARM.comsystem.realview.ethernet.totalSwi                   0                       # total number of Swi written to ISR
185710515SAli.Saidi@ARM.comsystem.realview.ethernet.postedRxIdle               0                       # number of rxIdle interrupts posted to CPU
185810515SAli.Saidi@ARM.comsystem.realview.ethernet.coalescedRxIdle            0                       # average number of RxIdle's coalesced into each post
185910515SAli.Saidi@ARM.comsystem.realview.ethernet.totalRxIdle                0                       # total number of RxIdle written to ISR
186010515SAli.Saidi@ARM.comsystem.realview.ethernet.postedRxOk                 0                       # number of RxOk interrupts posted to CPU
186110515SAli.Saidi@ARM.comsystem.realview.ethernet.coalescedRxOk              0                       # average number of RxOk's coalesced into each post
186210515SAli.Saidi@ARM.comsystem.realview.ethernet.totalRxOk                  0                       # total number of RxOk written to ISR
186310515SAli.Saidi@ARM.comsystem.realview.ethernet.postedRxDesc               0                       # number of RxDesc interrupts posted to CPU
186410515SAli.Saidi@ARM.comsystem.realview.ethernet.coalescedRxDesc            0                       # average number of RxDesc's coalesced into each post
186510515SAli.Saidi@ARM.comsystem.realview.ethernet.totalRxDesc                0                       # total number of RxDesc written to ISR
186610515SAli.Saidi@ARM.comsystem.realview.ethernet.postedTxOk                 0                       # number of TxOk interrupts posted to CPU
186710515SAli.Saidi@ARM.comsystem.realview.ethernet.coalescedTxOk              0                       # average number of TxOk's coalesced into each post
186810515SAli.Saidi@ARM.comsystem.realview.ethernet.totalTxOk                  0                       # total number of TxOk written to ISR
186910515SAli.Saidi@ARM.comsystem.realview.ethernet.postedTxIdle               0                       # number of TxIdle interrupts posted to CPU
187010515SAli.Saidi@ARM.comsystem.realview.ethernet.coalescedTxIdle            0                       # average number of TxIdle's coalesced into each post
187110515SAli.Saidi@ARM.comsystem.realview.ethernet.totalTxIdle                0                       # total number of TxIdle written to ISR
187210515SAli.Saidi@ARM.comsystem.realview.ethernet.postedTxDesc               0                       # number of TxDesc interrupts posted to CPU
187310515SAli.Saidi@ARM.comsystem.realview.ethernet.coalescedTxDesc            0                       # average number of TxDesc's coalesced into each post
187410515SAli.Saidi@ARM.comsystem.realview.ethernet.totalTxDesc                0                       # total number of TxDesc written to ISR
187510515SAli.Saidi@ARM.comsystem.realview.ethernet.postedRxOrn                0                       # number of RxOrn posted to CPU
187610515SAli.Saidi@ARM.comsystem.realview.ethernet.coalescedRxOrn             0                       # average number of RxOrn's coalesced into each post
187710515SAli.Saidi@ARM.comsystem.realview.ethernet.totalRxOrn                 0                       # total number of RxOrn written to ISR
187810515SAli.Saidi@ARM.comsystem.realview.ethernet.coalescedTotal             0                       # average number of interrupts coalesced into each post
187910515SAli.Saidi@ARM.comsystem.realview.ethernet.postedInterrupts           13                       # number of posts to CPU
188010515SAli.Saidi@ARM.comsystem.realview.ethernet.droppedPackets             0                       # number of packets dropped
188110515SAli.Saidi@ARM.comsystem.cpu.kern.inst.arm                            0                       # number of arm instructions executed
188210892Sandreas.hansson@arm.comsystem.cpu.kern.inst.quiesce                    16150                       # number of quiesce instructions executed
188310515SAli.Saidi@ARM.com
188410515SAli.Saidi@ARM.com---------- End Simulation Statistics   ----------
1885