stats.txt revision 9924:31ef410b6843
1
2---------- Begin Simulation Statistics ----------
3sim_seconds                                  1.104038                       # Number of seconds simulated
4sim_ticks                                1104038330000                       # Number of ticks simulated
5final_tick                               1104038330000                       # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
6sim_freq                                 1000000000000                       # Frequency of simulated ticks
7host_inst_rate                                  65967                       # Simulator instruction rate (inst/s)
8host_op_rate                                    84921                       # Simulator op (including micro ops) rate (op/s)
9host_tick_rate                             1182267512                       # Simulator tick rate (ticks/s)
10host_mem_usage                                 404512                       # Number of bytes of host memory used
11host_seconds                                   933.83                       # Real time elapsed on the host
12sim_insts                                    61602211                       # Number of instructions simulated
13sim_ops                                      79302243                       # Number of ops (including micro ops) simulated
14system.physmem.bytes_read::realview.clcd     48758784                       # Number of bytes read from this memory
15system.physmem.bytes_read::cpu0.dtb.walker          768                       # Number of bytes read from this memory
16system.physmem.bytes_read::cpu0.itb.walker          192                       # Number of bytes read from this memory
17system.physmem.bytes_read::cpu0.inst           410368                       # Number of bytes read from this memory
18system.physmem.bytes_read::cpu0.data          4366772                       # Number of bytes read from this memory
19system.physmem.bytes_read::cpu1.dtb.walker          896                       # Number of bytes read from this memory
20system.physmem.bytes_read::cpu1.itb.walker           64                       # Number of bytes read from this memory
21system.physmem.bytes_read::cpu1.inst           405824                       # Number of bytes read from this memory
22system.physmem.bytes_read::cpu1.data          5250416                       # Number of bytes read from this memory
23system.physmem.bytes_read::total             59194084                       # Number of bytes read from this memory
24system.physmem.bytes_inst_read::cpu0.inst       410368                       # Number of instructions bytes read from this memory
25system.physmem.bytes_inst_read::cpu1.inst       405824                       # Number of instructions bytes read from this memory
26system.physmem.bytes_inst_read::total          816192                       # Number of instructions bytes read from this memory
27system.physmem.bytes_written::writebacks      4267200                       # Number of bytes written to this memory
28system.physmem.bytes_written::cpu0.data         17000                       # Number of bytes written to this memory
29system.physmem.bytes_written::cpu1.data       3010344                       # Number of bytes written to this memory
30system.physmem.bytes_written::total           7294544                       # Number of bytes written to this memory
31system.physmem.num_reads::realview.clcd       6094848                       # Number of read requests responded to by this memory
32system.physmem.num_reads::cpu0.dtb.walker           12                       # Number of read requests responded to by this memory
33system.physmem.num_reads::cpu0.itb.walker            3                       # Number of read requests responded to by this memory
34system.physmem.num_reads::cpu0.inst              6412                       # Number of read requests responded to by this memory
35system.physmem.num_reads::cpu0.data             68303                       # Number of read requests responded to by this memory
36system.physmem.num_reads::cpu1.dtb.walker           14                       # Number of read requests responded to by this memory
37system.physmem.num_reads::cpu1.itb.walker            1                       # Number of read requests responded to by this memory
38system.physmem.num_reads::cpu1.inst              6341                       # Number of read requests responded to by this memory
39system.physmem.num_reads::cpu1.data             82064                       # Number of read requests responded to by this memory
40system.physmem.num_reads::total               6257998                       # Number of read requests responded to by this memory
41system.physmem.num_writes::writebacks           66675                       # Number of write requests responded to by this memory
42system.physmem.num_writes::cpu0.data             4250                       # Number of write requests responded to by this memory
43system.physmem.num_writes::cpu1.data           752586                       # Number of write requests responded to by this memory
44system.physmem.num_writes::total               823511                       # Number of write requests responded to by this memory
45system.physmem.bw_read::realview.clcd        44164032                       # Total read bandwidth from this memory (bytes/s)
46system.physmem.bw_read::cpu0.dtb.walker           696                       # Total read bandwidth from this memory (bytes/s)
47system.physmem.bw_read::cpu0.itb.walker           174                       # Total read bandwidth from this memory (bytes/s)
48system.physmem.bw_read::cpu0.inst              371697                       # Total read bandwidth from this memory (bytes/s)
49system.physmem.bw_read::cpu0.data             3955272                       # Total read bandwidth from this memory (bytes/s)
50system.physmem.bw_read::cpu1.dtb.walker           812                       # Total read bandwidth from this memory (bytes/s)
51system.physmem.bw_read::cpu1.itb.walker            58                       # Total read bandwidth from this memory (bytes/s)
52system.physmem.bw_read::cpu1.inst              367581                       # Total read bandwidth from this memory (bytes/s)
53system.physmem.bw_read::cpu1.data             4755646                       # Total read bandwidth from this memory (bytes/s)
54system.physmem.bw_read::total                53615968                       # Total read bandwidth from this memory (bytes/s)
55system.physmem.bw_inst_read::cpu0.inst         371697                       # Instruction read bandwidth from this memory (bytes/s)
56system.physmem.bw_inst_read::cpu1.inst         367581                       # Instruction read bandwidth from this memory (bytes/s)
57system.physmem.bw_inst_read::total             739279                       # Instruction read bandwidth from this memory (bytes/s)
58system.physmem.bw_write::writebacks           3865083                       # Write bandwidth from this memory (bytes/s)
59system.physmem.bw_write::cpu0.data              15398                       # Write bandwidth from this memory (bytes/s)
60system.physmem.bw_write::cpu1.data            2726666                       # Write bandwidth from this memory (bytes/s)
61system.physmem.bw_write::total                6607147                       # Write bandwidth from this memory (bytes/s)
62system.physmem.bw_total::writebacks           3865083                       # Total bandwidth to/from this memory (bytes/s)
63system.physmem.bw_total::realview.clcd       44164032                       # Total bandwidth to/from this memory (bytes/s)
64system.physmem.bw_total::cpu0.dtb.walker          696                       # Total bandwidth to/from this memory (bytes/s)
65system.physmem.bw_total::cpu0.itb.walker          174                       # Total bandwidth to/from this memory (bytes/s)
66system.physmem.bw_total::cpu0.inst             371697                       # Total bandwidth to/from this memory (bytes/s)
67system.physmem.bw_total::cpu0.data            3970670                       # Total bandwidth to/from this memory (bytes/s)
68system.physmem.bw_total::cpu1.dtb.walker          812                       # Total bandwidth to/from this memory (bytes/s)
69system.physmem.bw_total::cpu1.itb.walker           58                       # Total bandwidth to/from this memory (bytes/s)
70system.physmem.bw_total::cpu1.inst             367581                       # Total bandwidth to/from this memory (bytes/s)
71system.physmem.bw_total::cpu1.data            7482313                       # Total bandwidth to/from this memory (bytes/s)
72system.physmem.bw_total::total               60223116                       # Total bandwidth to/from this memory (bytes/s)
73system.physmem.readReqs                       6257998                       # Total number of read requests accepted by DRAM controller
74system.physmem.writeReqs                       823511                       # Total number of write requests accepted by DRAM controller
75system.physmem.readBursts                     6257998                       # Total number of DRAM read bursts. Each DRAM read request translates to either one or multiple DRAM read bursts
76system.physmem.writeBursts                     823511                       # Total number of DRAM write bursts. Each DRAM write request translates to either one or multiple DRAM write bursts
77system.physmem.bytesRead                    400511872                       # Total number of bytes read from memory
78system.physmem.bytesWritten                  52704704                       # Total number of bytes written to memory
79system.physmem.bytesConsumedRd               59194084                       # bytesRead derated as per pkt->getSize()
80system.physmem.bytesConsumedWr                7294544                       # bytesWritten derated as per pkt->getSize()
81system.physmem.servicedByWrQ                     4191                       # Number of DRAM read bursts serviced by write Q
82system.physmem.neitherReadNorWrite              12574                       # Reqs where no action is needed
83system.physmem.perBankRdReqs::0                391107                       # Track reads on a per bank basis
84system.physmem.perBankRdReqs::1                391051                       # Track reads on a per bank basis
85system.physmem.perBankRdReqs::2                391031                       # Track reads on a per bank basis
86system.physmem.perBankRdReqs::3                390511                       # Track reads on a per bank basis
87system.physmem.perBankRdReqs::4                391821                       # Track reads on a per bank basis
88system.physmem.perBankRdReqs::5                391470                       # Track reads on a per bank basis
89system.physmem.perBankRdReqs::6                391242                       # Track reads on a per bank basis
90system.physmem.perBankRdReqs::7                390250                       # Track reads on a per bank basis
91system.physmem.perBankRdReqs::8                391441                       # Track reads on a per bank basis
92system.physmem.perBankRdReqs::9                391418                       # Track reads on a per bank basis
93system.physmem.perBankRdReqs::10               390570                       # Track reads on a per bank basis
94system.physmem.perBankRdReqs::11               389084                       # Track reads on a per bank basis
95system.physmem.perBankRdReqs::12               390982                       # Track reads on a per bank basis
96system.physmem.perBankRdReqs::13               390746                       # Track reads on a per bank basis
97system.physmem.perBankRdReqs::14               391146                       # Track reads on a per bank basis
98system.physmem.perBankRdReqs::15               389937                       # Track reads on a per bank basis
99system.physmem.perBankWrReqs::0                  7175                       # Track writes on a per bank basis
100system.physmem.perBankWrReqs::1                  7210                       # Track writes on a per bank basis
101system.physmem.perBankWrReqs::2                  7320                       # Track writes on a per bank basis
102system.physmem.perBankWrReqs::3                  7294                       # Track writes on a per bank basis
103system.physmem.perBankWrReqs::4                  7815                       # Track writes on a per bank basis
104system.physmem.perBankWrReqs::5                  7419                       # Track writes on a per bank basis
105system.physmem.perBankWrReqs::6                  7389                       # Track writes on a per bank basis
106system.physmem.perBankWrReqs::7                  7204                       # Track writes on a per bank basis
107system.physmem.perBankWrReqs::8                  7511                       # Track writes on a per bank basis
108system.physmem.perBankWrReqs::9                  7529                       # Track writes on a per bank basis
109system.physmem.perBankWrReqs::10                 6860                       # Track writes on a per bank basis
110system.physmem.perBankWrReqs::11                 6626                       # Track writes on a per bank basis
111system.physmem.perBankWrReqs::12                 7171                       # Track writes on a per bank basis
112system.physmem.perBankWrReqs::13                 6832                       # Track writes on a per bank basis
113system.physmem.perBankWrReqs::14                 7294                       # Track writes on a per bank basis
114system.physmem.perBankWrReqs::15                 7205                       # Track writes on a per bank basis
115system.physmem.numRdRetry                           0                       # Number of times rd buffer was full causing retry
116system.physmem.numWrRetry                           0                       # Number of times wr buffer was full causing retry
117system.physmem.totGap                    1104037196000                       # Total gap between requests
118system.physmem.readPktSize::0                       0                       # Categorize read packet sizes
119system.physmem.readPktSize::1                       0                       # Categorize read packet sizes
120system.physmem.readPktSize::2                     105                       # Categorize read packet sizes
121system.physmem.readPktSize::3                 6094848                       # Categorize read packet sizes
122system.physmem.readPktSize::4                       0                       # Categorize read packet sizes
123system.physmem.readPktSize::5                       0                       # Categorize read packet sizes
124system.physmem.readPktSize::6                  163045                       # Categorize read packet sizes
125system.physmem.writePktSize::0                      0                       # Categorize write packet sizes
126system.physmem.writePktSize::1                      0                       # Categorize write packet sizes
127system.physmem.writePktSize::2                 756836                       # Categorize write packet sizes
128system.physmem.writePktSize::3                      0                       # Categorize write packet sizes
129system.physmem.writePktSize::4                      0                       # Categorize write packet sizes
130system.physmem.writePktSize::5                      0                       # Categorize write packet sizes
131system.physmem.writePktSize::6                  66675                       # Categorize write packet sizes
132system.physmem.rdQLenPdf::0                    510579                       # What read queue length does an incoming req see
133system.physmem.rdQLenPdf::1                    438231                       # What read queue length does an incoming req see
134system.physmem.rdQLenPdf::2                    410611                       # What read queue length does an incoming req see
135system.physmem.rdQLenPdf::3                   1497375                       # What read queue length does an incoming req see
136system.physmem.rdQLenPdf::4                   1129368                       # What read queue length does an incoming req see
137system.physmem.rdQLenPdf::5                   1114937                       # What read queue length does an incoming req see
138system.physmem.rdQLenPdf::6                   1085131                       # What read queue length does an incoming req see
139system.physmem.rdQLenPdf::7                     10318                       # What read queue length does an incoming req see
140system.physmem.rdQLenPdf::8                      7846                       # What read queue length does an incoming req see
141system.physmem.rdQLenPdf::9                     12945                       # What read queue length does an incoming req see
142system.physmem.rdQLenPdf::10                    17928                       # What read queue length does an incoming req see
143system.physmem.rdQLenPdf::11                    12334                       # What read queue length does an incoming req see
144system.physmem.rdQLenPdf::12                     1651                       # What read queue length does an incoming req see
145system.physmem.rdQLenPdf::13                     1534                       # What read queue length does an incoming req see
146system.physmem.rdQLenPdf::14                     1452                       # What read queue length does an incoming req see
147system.physmem.rdQLenPdf::15                     1390                       # What read queue length does an incoming req see
148system.physmem.rdQLenPdf::16                       94                       # What read queue length does an incoming req see
149system.physmem.rdQLenPdf::17                       72                       # What read queue length does an incoming req see
150system.physmem.rdQLenPdf::18                        6                       # What read queue length does an incoming req see
151system.physmem.rdQLenPdf::19                        4                       # What read queue length does an incoming req see
152system.physmem.rdQLenPdf::20                        1                       # What read queue length does an incoming req see
153system.physmem.rdQLenPdf::21                        0                       # What read queue length does an incoming req see
154system.physmem.rdQLenPdf::22                        0                       # What read queue length does an incoming req see
155system.physmem.rdQLenPdf::23                        0                       # What read queue length does an incoming req see
156system.physmem.rdQLenPdf::24                        0                       # What read queue length does an incoming req see
157system.physmem.rdQLenPdf::25                        0                       # What read queue length does an incoming req see
158system.physmem.rdQLenPdf::26                        0                       # What read queue length does an incoming req see
159system.physmem.rdQLenPdf::27                        0                       # What read queue length does an incoming req see
160system.physmem.rdQLenPdf::28                        0                       # What read queue length does an incoming req see
161system.physmem.rdQLenPdf::29                        0                       # What read queue length does an incoming req see
162system.physmem.rdQLenPdf::30                        0                       # What read queue length does an incoming req see
163system.physmem.rdQLenPdf::31                        0                       # What read queue length does an incoming req see
164system.physmem.wrQLenPdf::0                      5005                       # What write queue length does an incoming req see
165system.physmem.wrQLenPdf::1                      5036                       # What write queue length does an incoming req see
166system.physmem.wrQLenPdf::2                      5037                       # What write queue length does an incoming req see
167system.physmem.wrQLenPdf::3                      5037                       # What write queue length does an incoming req see
168system.physmem.wrQLenPdf::4                      5037                       # What write queue length does an incoming req see
169system.physmem.wrQLenPdf::5                      5037                       # What write queue length does an incoming req see
170system.physmem.wrQLenPdf::6                      5037                       # What write queue length does an incoming req see
171system.physmem.wrQLenPdf::7                      5037                       # What write queue length does an incoming req see
172system.physmem.wrQLenPdf::8                      5037                       # What write queue length does an incoming req see
173system.physmem.wrQLenPdf::9                      5037                       # What write queue length does an incoming req see
174system.physmem.wrQLenPdf::10                     5037                       # What write queue length does an incoming req see
175system.physmem.wrQLenPdf::11                     5037                       # What write queue length does an incoming req see
176system.physmem.wrQLenPdf::12                     5037                       # What write queue length does an incoming req see
177system.physmem.wrQLenPdf::13                     5037                       # What write queue length does an incoming req see
178system.physmem.wrQLenPdf::14                     5037                       # What write queue length does an incoming req see
179system.physmem.wrQLenPdf::15                     5037                       # What write queue length does an incoming req see
180system.physmem.wrQLenPdf::16                     5037                       # What write queue length does an incoming req see
181system.physmem.wrQLenPdf::17                     5037                       # What write queue length does an incoming req see
182system.physmem.wrQLenPdf::18                     5037                       # What write queue length does an incoming req see
183system.physmem.wrQLenPdf::19                     5037                       # What write queue length does an incoming req see
184system.physmem.wrQLenPdf::20                     5037                       # What write queue length does an incoming req see
185system.physmem.wrQLenPdf::21                     5037                       # What write queue length does an incoming req see
186system.physmem.wrQLenPdf::22                     5037                       # What write queue length does an incoming req see
187system.physmem.wrQLenPdf::23                       33                       # What write queue length does an incoming req see
188system.physmem.wrQLenPdf::24                        2                       # What write queue length does an incoming req see
189system.physmem.wrQLenPdf::25                        1                       # What write queue length does an incoming req see
190system.physmem.wrQLenPdf::26                        0                       # What write queue length does an incoming req see
191system.physmem.wrQLenPdf::27                        0                       # What write queue length does an incoming req see
192system.physmem.wrQLenPdf::28                        0                       # What write queue length does an incoming req see
193system.physmem.wrQLenPdf::29                        0                       # What write queue length does an incoming req see
194system.physmem.wrQLenPdf::30                        0                       # What write queue length does an incoming req see
195system.physmem.wrQLenPdf::31                        0                       # What write queue length does an incoming req see
196system.physmem.bytesPerActivate::samples        35262                       # Bytes accessed per row activation
197system.physmem.bytesPerActivate::mean    11560.822642                       # Bytes accessed per row activation
198system.physmem.bytesPerActivate::gmean     608.575977                       # Bytes accessed per row activation
199system.physmem.bytesPerActivate::stdev   24356.197009                       # Bytes accessed per row activation
200system.physmem.bytesPerActivate::64-79           8749     24.81%     24.81% # Bytes accessed per row activation
201system.physmem.bytesPerActivate::128-143         4356     12.35%     37.16% # Bytes accessed per row activation
202system.physmem.bytesPerActivate::192-207         2652      7.52%     44.69% # Bytes accessed per row activation
203system.physmem.bytesPerActivate::256-271         2010      5.70%     50.39% # Bytes accessed per row activation
204system.physmem.bytesPerActivate::320-335         1437      4.08%     54.46% # Bytes accessed per row activation
205system.physmem.bytesPerActivate::384-399         1214      3.44%     57.90% # Bytes accessed per row activation
206system.physmem.bytesPerActivate::448-463          927      2.63%     60.53% # Bytes accessed per row activation
207system.physmem.bytesPerActivate::512-527         1120      3.18%     63.71% # Bytes accessed per row activation
208system.physmem.bytesPerActivate::576-591          659      1.87%     65.58% # Bytes accessed per row activation
209system.physmem.bytesPerActivate::640-655          617      1.75%     67.33% # Bytes accessed per row activation
210system.physmem.bytesPerActivate::704-719          450      1.28%     68.60% # Bytes accessed per row activation
211system.physmem.bytesPerActivate::768-783          454      1.29%     69.89% # Bytes accessed per row activation
212system.physmem.bytesPerActivate::832-847          302      0.86%     70.75% # Bytes accessed per row activation
213system.physmem.bytesPerActivate::896-911          302      0.86%     71.60% # Bytes accessed per row activation
214system.physmem.bytesPerActivate::960-975          179      0.51%     72.11% # Bytes accessed per row activation
215system.physmem.bytesPerActivate::1024-1039          219      0.62%     72.73% # Bytes accessed per row activation
216system.physmem.bytesPerActivate::1088-1103          133      0.38%     73.11% # Bytes accessed per row activation
217system.physmem.bytesPerActivate::1152-1167          156      0.44%     73.55% # Bytes accessed per row activation
218system.physmem.bytesPerActivate::1216-1231           97      0.28%     73.83% # Bytes accessed per row activation
219system.physmem.bytesPerActivate::1280-1295          134      0.38%     74.21% # Bytes accessed per row activation
220system.physmem.bytesPerActivate::1344-1359           73      0.21%     74.41% # Bytes accessed per row activation
221system.physmem.bytesPerActivate::1408-1423          395      1.12%     75.53% # Bytes accessed per row activation
222system.physmem.bytesPerActivate::1472-1487          262      0.74%     76.28% # Bytes accessed per row activation
223system.physmem.bytesPerActivate::1536-1551          538      1.53%     77.80% # Bytes accessed per row activation
224system.physmem.bytesPerActivate::1600-1615          109      0.31%     78.11% # Bytes accessed per row activation
225system.physmem.bytesPerActivate::1664-1679          178      0.50%     78.62% # Bytes accessed per row activation
226system.physmem.bytesPerActivate::1728-1743           51      0.14%     78.76% # Bytes accessed per row activation
227system.physmem.bytesPerActivate::1792-1807          128      0.36%     79.12% # Bytes accessed per row activation
228system.physmem.bytesPerActivate::1856-1871           49      0.14%     79.26% # Bytes accessed per row activation
229system.physmem.bytesPerActivate::1920-1935           68      0.19%     79.46% # Bytes accessed per row activation
230system.physmem.bytesPerActivate::1984-1999           39      0.11%     79.57% # Bytes accessed per row activation
231system.physmem.bytesPerActivate::2048-2063           74      0.21%     79.78% # Bytes accessed per row activation
232system.physmem.bytesPerActivate::2112-2127           17      0.05%     79.83% # Bytes accessed per row activation
233system.physmem.bytesPerActivate::2176-2191           56      0.16%     79.98% # Bytes accessed per row activation
234system.physmem.bytesPerActivate::2240-2255           22      0.06%     80.05% # Bytes accessed per row activation
235system.physmem.bytesPerActivate::2304-2319           30      0.09%     80.13% # Bytes accessed per row activation
236system.physmem.bytesPerActivate::2368-2383           13      0.04%     80.17% # Bytes accessed per row activation
237system.physmem.bytesPerActivate::2432-2447           29      0.08%     80.25% # Bytes accessed per row activation
238system.physmem.bytesPerActivate::2496-2511           10      0.03%     80.28% # Bytes accessed per row activation
239system.physmem.bytesPerActivate::2560-2575           19      0.05%     80.33% # Bytes accessed per row activation
240system.physmem.bytesPerActivate::2624-2639            9      0.03%     80.36% # Bytes accessed per row activation
241system.physmem.bytesPerActivate::2688-2703           17      0.05%     80.41% # Bytes accessed per row activation
242system.physmem.bytesPerActivate::2752-2767            7      0.02%     80.43% # Bytes accessed per row activation
243system.physmem.bytesPerActivate::2816-2831           14      0.04%     80.47% # Bytes accessed per row activation
244system.physmem.bytesPerActivate::2880-2895            6      0.02%     80.48% # Bytes accessed per row activation
245system.physmem.bytesPerActivate::2944-2959           10      0.03%     80.51% # Bytes accessed per row activation
246system.physmem.bytesPerActivate::3008-3023            4      0.01%     80.52% # Bytes accessed per row activation
247system.physmem.bytesPerActivate::3072-3087           17      0.05%     80.57% # Bytes accessed per row activation
248system.physmem.bytesPerActivate::3136-3151            3      0.01%     80.58% # Bytes accessed per row activation
249system.physmem.bytesPerActivate::3200-3215           15      0.04%     80.62% # Bytes accessed per row activation
250system.physmem.bytesPerActivate::3264-3279            4      0.01%     80.63% # Bytes accessed per row activation
251system.physmem.bytesPerActivate::3328-3343            7      0.02%     80.65% # Bytes accessed per row activation
252system.physmem.bytesPerActivate::3392-3407            9      0.03%     80.68% # Bytes accessed per row activation
253system.physmem.bytesPerActivate::3456-3471           11      0.03%     80.71% # Bytes accessed per row activation
254system.physmem.bytesPerActivate::3520-3535            3      0.01%     80.72% # Bytes accessed per row activation
255system.physmem.bytesPerActivate::3584-3599            7      0.02%     80.74% # Bytes accessed per row activation
256system.physmem.bytesPerActivate::3648-3663            3      0.01%     80.75% # Bytes accessed per row activation
257system.physmem.bytesPerActivate::3712-3727           11      0.03%     80.78% # Bytes accessed per row activation
258system.physmem.bytesPerActivate::3776-3791            3      0.01%     80.79% # Bytes accessed per row activation
259system.physmem.bytesPerActivate::3840-3855            4      0.01%     80.80% # Bytes accessed per row activation
260system.physmem.bytesPerActivate::3904-3919            5      0.01%     80.81% # Bytes accessed per row activation
261system.physmem.bytesPerActivate::3968-3983           13      0.04%     80.85% # Bytes accessed per row activation
262system.physmem.bytesPerActivate::4032-4047            3      0.01%     80.86% # Bytes accessed per row activation
263system.physmem.bytesPerActivate::4096-4111           28      0.08%     80.94% # Bytes accessed per row activation
264system.physmem.bytesPerActivate::4160-4175            4      0.01%     80.95% # Bytes accessed per row activation
265system.physmem.bytesPerActivate::4224-4239            7      0.02%     80.97% # Bytes accessed per row activation
266system.physmem.bytesPerActivate::4288-4303            4      0.01%     80.98% # Bytes accessed per row activation
267system.physmem.bytesPerActivate::4352-4367            3      0.01%     80.99% # Bytes accessed per row activation
268system.physmem.bytesPerActivate::4416-4431            1      0.00%     80.99% # Bytes accessed per row activation
269system.physmem.bytesPerActivate::4480-4495            6      0.02%     81.01% # Bytes accessed per row activation
270system.physmem.bytesPerActivate::4544-4559            4      0.01%     81.02% # Bytes accessed per row activation
271system.physmem.bytesPerActivate::4608-4623            2      0.01%     81.02% # Bytes accessed per row activation
272system.physmem.bytesPerActivate::4672-4687            1      0.00%     81.03% # Bytes accessed per row activation
273system.physmem.bytesPerActivate::4736-4751            1      0.00%     81.03% # Bytes accessed per row activation
274system.physmem.bytesPerActivate::4800-4815            6      0.02%     81.05% # Bytes accessed per row activation
275system.physmem.bytesPerActivate::4864-4879            4      0.01%     81.06% # Bytes accessed per row activation
276system.physmem.bytesPerActivate::4928-4943            5      0.01%     81.07% # Bytes accessed per row activation
277system.physmem.bytesPerActivate::4992-5007            3      0.01%     81.08% # Bytes accessed per row activation
278system.physmem.bytesPerActivate::5120-5135            4      0.01%     81.09% # Bytes accessed per row activation
279system.physmem.bytesPerActivate::5184-5199            4      0.01%     81.10% # Bytes accessed per row activation
280system.physmem.bytesPerActivate::5248-5263            2      0.01%     81.11% # Bytes accessed per row activation
281system.physmem.bytesPerActivate::5312-5327            1      0.00%     81.11% # Bytes accessed per row activation
282system.physmem.bytesPerActivate::5376-5391            5      0.01%     81.13% # Bytes accessed per row activation
283system.physmem.bytesPerActivate::5440-5455            1      0.00%     81.13% # Bytes accessed per row activation
284system.physmem.bytesPerActivate::5504-5519            1      0.00%     81.13% # Bytes accessed per row activation
285system.physmem.bytesPerActivate::5568-5583            4      0.01%     81.14% # Bytes accessed per row activation
286system.physmem.bytesPerActivate::5632-5647            3      0.01%     81.15% # Bytes accessed per row activation
287system.physmem.bytesPerActivate::5696-5711            1      0.00%     81.16% # Bytes accessed per row activation
288system.physmem.bytesPerActivate::5760-5775            4      0.01%     81.17% # Bytes accessed per row activation
289system.physmem.bytesPerActivate::5824-5839            1      0.00%     81.17% # Bytes accessed per row activation
290system.physmem.bytesPerActivate::5888-5903            2      0.01%     81.18% # Bytes accessed per row activation
291system.physmem.bytesPerActivate::6016-6031            2      0.01%     81.18% # Bytes accessed per row activation
292system.physmem.bytesPerActivate::6080-6095            1      0.00%     81.18% # Bytes accessed per row activation
293system.physmem.bytesPerActivate::6144-6159            2      0.01%     81.19% # Bytes accessed per row activation
294system.physmem.bytesPerActivate::6208-6223            3      0.01%     81.20% # Bytes accessed per row activation
295system.physmem.bytesPerActivate::6272-6287            2      0.01%     81.20% # Bytes accessed per row activation
296system.physmem.bytesPerActivate::6336-6351            3      0.01%     81.21% # Bytes accessed per row activation
297system.physmem.bytesPerActivate::6400-6415            1      0.00%     81.21% # Bytes accessed per row activation
298system.physmem.bytesPerActivate::6464-6479            3      0.01%     81.22% # Bytes accessed per row activation
299system.physmem.bytesPerActivate::6528-6543            1      0.00%     81.23% # Bytes accessed per row activation
300system.physmem.bytesPerActivate::6656-6671            2      0.01%     81.23% # Bytes accessed per row activation
301system.physmem.bytesPerActivate::6720-6735            2      0.01%     81.24% # Bytes accessed per row activation
302system.physmem.bytesPerActivate::6784-6799           16      0.05%     81.28% # Bytes accessed per row activation
303system.physmem.bytesPerActivate::6848-6863            3      0.01%     81.29% # Bytes accessed per row activation
304system.physmem.bytesPerActivate::6912-6927            5      0.01%     81.31% # Bytes accessed per row activation
305system.physmem.bytesPerActivate::6976-6991            3      0.01%     81.31% # Bytes accessed per row activation
306system.physmem.bytesPerActivate::7040-7055            1      0.00%     81.32% # Bytes accessed per row activation
307system.physmem.bytesPerActivate::7168-7183            8      0.02%     81.34% # Bytes accessed per row activation
308system.physmem.bytesPerActivate::7232-7247            1      0.00%     81.34% # Bytes accessed per row activation
309system.physmem.bytesPerActivate::7296-7311            1      0.00%     81.35% # Bytes accessed per row activation
310system.physmem.bytesPerActivate::7424-7439            3      0.01%     81.35% # Bytes accessed per row activation
311system.physmem.bytesPerActivate::7552-7567            5      0.01%     81.37% # Bytes accessed per row activation
312system.physmem.bytesPerActivate::7616-7631            2      0.01%     81.37% # Bytes accessed per row activation
313system.physmem.bytesPerActivate::7680-7695            3      0.01%     81.38% # Bytes accessed per row activation
314system.physmem.bytesPerActivate::7744-7759            2      0.01%     81.39% # Bytes accessed per row activation
315system.physmem.bytesPerActivate::7808-7823            1      0.00%     81.39% # Bytes accessed per row activation
316system.physmem.bytesPerActivate::7872-7887            4      0.01%     81.40% # Bytes accessed per row activation
317system.physmem.bytesPerActivate::7936-7951            6      0.02%     81.42% # Bytes accessed per row activation
318system.physmem.bytesPerActivate::8000-8015            1      0.00%     81.42% # Bytes accessed per row activation
319system.physmem.bytesPerActivate::8064-8079            7      0.02%     81.44% # Bytes accessed per row activation
320system.physmem.bytesPerActivate::8128-8143            5      0.01%     81.46% # Bytes accessed per row activation
321system.physmem.bytesPerActivate::8192-8207          318      0.90%     82.36% # Bytes accessed per row activation
322system.physmem.bytesPerActivate::8384-8399            1      0.00%     82.36% # Bytes accessed per row activation
323system.physmem.bytesPerActivate::8448-8463           41      0.12%     82.48% # Bytes accessed per row activation
324system.physmem.bytesPerActivate::8512-8527          122      0.35%     82.82% # Bytes accessed per row activation
325system.physmem.bytesPerActivate::8576-8591            8      0.02%     82.85% # Bytes accessed per row activation
326system.physmem.bytesPerActivate::8704-8719            1      0.00%     82.85% # Bytes accessed per row activation
327system.physmem.bytesPerActivate::8768-8783            3      0.01%     82.86% # Bytes accessed per row activation
328system.physmem.bytesPerActivate::9216-9231            3      0.01%     82.87% # Bytes accessed per row activation
329system.physmem.bytesPerActivate::9472-9487            1      0.00%     82.87% # Bytes accessed per row activation
330system.physmem.bytesPerActivate::9728-9743            2      0.01%     82.87% # Bytes accessed per row activation
331system.physmem.bytesPerActivate::9984-9999            1      0.00%     82.88% # Bytes accessed per row activation
332system.physmem.bytesPerActivate::10240-10255            2      0.01%     82.88% # Bytes accessed per row activation
333system.physmem.bytesPerActivate::10752-10767            2      0.01%     82.89% # Bytes accessed per row activation
334system.physmem.bytesPerActivate::11008-11023            1      0.00%     82.89% # Bytes accessed per row activation
335system.physmem.bytesPerActivate::11264-11279            2      0.01%     82.90% # Bytes accessed per row activation
336system.physmem.bytesPerActivate::11520-11535            2      0.01%     82.90% # Bytes accessed per row activation
337system.physmem.bytesPerActivate::12032-12047            2      0.01%     82.91% # Bytes accessed per row activation
338system.physmem.bytesPerActivate::12288-12303            1      0.00%     82.91% # Bytes accessed per row activation
339system.physmem.bytesPerActivate::12736-12751            1      0.00%     82.91% # Bytes accessed per row activation
340system.physmem.bytesPerActivate::13056-13071            1      0.00%     82.92% # Bytes accessed per row activation
341system.physmem.bytesPerActivate::13568-13583            1      0.00%     82.92% # Bytes accessed per row activation
342system.physmem.bytesPerActivate::13824-13839            1      0.00%     82.92% # Bytes accessed per row activation
343system.physmem.bytesPerActivate::14336-14351            1      0.00%     82.92% # Bytes accessed per row activation
344system.physmem.bytesPerActivate::14592-14607            1      0.00%     82.93% # Bytes accessed per row activation
345system.physmem.bytesPerActivate::15360-15375            2      0.01%     82.93% # Bytes accessed per row activation
346system.physmem.bytesPerActivate::15616-15631            1      0.00%     82.94% # Bytes accessed per row activation
347system.physmem.bytesPerActivate::16384-16399            2      0.01%     82.94% # Bytes accessed per row activation
348system.physmem.bytesPerActivate::16512-16527            1      0.00%     82.94% # Bytes accessed per row activation
349system.physmem.bytesPerActivate::17408-17423            3      0.01%     82.95% # Bytes accessed per row activation
350system.physmem.bytesPerActivate::17664-17679            1      0.00%     82.96% # Bytes accessed per row activation
351system.physmem.bytesPerActivate::17920-17935            1      0.00%     82.96% # Bytes accessed per row activation
352system.physmem.bytesPerActivate::18432-18447            1      0.00%     82.96% # Bytes accessed per row activation
353system.physmem.bytesPerActivate::18880-18895            1      0.00%     82.96% # Bytes accessed per row activation
354system.physmem.bytesPerActivate::19136-19151            1      0.00%     82.97% # Bytes accessed per row activation
355system.physmem.bytesPerActivate::19200-19215            1      0.00%     82.97% # Bytes accessed per row activation
356system.physmem.bytesPerActivate::19712-19727            1      0.00%     82.97% # Bytes accessed per row activation
357system.physmem.bytesPerActivate::19904-19919            1      0.00%     82.98% # Bytes accessed per row activation
358system.physmem.bytesPerActivate::20224-20239            1      0.00%     82.98% # Bytes accessed per row activation
359system.physmem.bytesPerActivate::20480-20495            2      0.01%     82.98% # Bytes accessed per row activation
360system.physmem.bytesPerActivate::20928-20943            1      0.00%     82.99% # Bytes accessed per row activation
361system.physmem.bytesPerActivate::20992-21007            2      0.01%     82.99% # Bytes accessed per row activation
362system.physmem.bytesPerActivate::21312-21327            1      0.00%     83.00% # Bytes accessed per row activation
363system.physmem.bytesPerActivate::21504-21519            2      0.01%     83.00% # Bytes accessed per row activation
364system.physmem.bytesPerActivate::22016-22031            1      0.00%     83.00% # Bytes accessed per row activation
365system.physmem.bytesPerActivate::22528-22543            3      0.01%     83.01% # Bytes accessed per row activation
366system.physmem.bytesPerActivate::23552-23567            1      0.00%     83.02% # Bytes accessed per row activation
367system.physmem.bytesPerActivate::23808-23823            1      0.00%     83.02% # Bytes accessed per row activation
368system.physmem.bytesPerActivate::24128-24143            1      0.00%     83.02% # Bytes accessed per row activation
369system.physmem.bytesPerActivate::24576-24591            4      0.01%     83.03% # Bytes accessed per row activation
370system.physmem.bytesPerActivate::24832-24847            1      0.00%     83.04% # Bytes accessed per row activation
371system.physmem.bytesPerActivate::25024-25039            1      0.00%     83.04% # Bytes accessed per row activation
372system.physmem.bytesPerActivate::25088-25103            1      0.00%     83.04% # Bytes accessed per row activation
373system.physmem.bytesPerActivate::25344-25359            1      0.00%     83.04% # Bytes accessed per row activation
374system.physmem.bytesPerActivate::26304-26319            1      0.00%     83.05% # Bytes accessed per row activation
375system.physmem.bytesPerActivate::26368-26383            1      0.00%     83.05% # Bytes accessed per row activation
376system.physmem.bytesPerActivate::26624-26639            1      0.00%     83.05% # Bytes accessed per row activation
377system.physmem.bytesPerActivate::26688-26703            1      0.00%     83.06% # Bytes accessed per row activation
378system.physmem.bytesPerActivate::27200-27215            1      0.00%     83.06% # Bytes accessed per row activation
379system.physmem.bytesPerActivate::27392-27407            1      0.00%     83.06% # Bytes accessed per row activation
380system.physmem.bytesPerActivate::27648-27663            2      0.01%     83.07% # Bytes accessed per row activation
381system.physmem.bytesPerActivate::27968-27983            1      0.00%     83.07% # Bytes accessed per row activation
382system.physmem.bytesPerActivate::28096-28111            1      0.00%     83.07% # Bytes accessed per row activation
383system.physmem.bytesPerActivate::28672-28687            3      0.01%     83.08% # Bytes accessed per row activation
384system.physmem.bytesPerActivate::29440-29455            1      0.00%     83.08% # Bytes accessed per row activation
385system.physmem.bytesPerActivate::29696-29711            1      0.00%     83.09% # Bytes accessed per row activation
386system.physmem.bytesPerActivate::29952-29967            3      0.01%     83.10% # Bytes accessed per row activation
387system.physmem.bytesPerActivate::30400-30415            1      0.00%     83.10% # Bytes accessed per row activation
388system.physmem.bytesPerActivate::30464-30479            1      0.00%     83.10% # Bytes accessed per row activation
389system.physmem.bytesPerActivate::30720-30735            1      0.00%     83.10% # Bytes accessed per row activation
390system.physmem.bytesPerActivate::31232-31247            2      0.01%     83.11% # Bytes accessed per row activation
391system.physmem.bytesPerActivate::31744-31759            3      0.01%     83.12% # Bytes accessed per row activation
392system.physmem.bytesPerActivate::32000-32015            1      0.00%     83.12% # Bytes accessed per row activation
393system.physmem.bytesPerActivate::32256-32271            1      0.00%     83.12% # Bytes accessed per row activation
394system.physmem.bytesPerActivate::32512-32527            1      0.00%     83.13% # Bytes accessed per row activation
395system.physmem.bytesPerActivate::32640-32655            1      0.00%     83.13% # Bytes accessed per row activation
396system.physmem.bytesPerActivate::32768-32783            2      0.01%     83.13% # Bytes accessed per row activation
397system.physmem.bytesPerActivate::32896-32911            1      0.00%     83.14% # Bytes accessed per row activation
398system.physmem.bytesPerActivate::33024-33039            1      0.00%     83.14% # Bytes accessed per row activation
399system.physmem.bytesPerActivate::33280-33295            1      0.00%     83.14% # Bytes accessed per row activation
400system.physmem.bytesPerActivate::33536-33551            9      0.03%     83.17% # Bytes accessed per row activation
401system.physmem.bytesPerActivate::33600-33615            9      0.03%     83.19% # Bytes accessed per row activation
402system.physmem.bytesPerActivate::33664-33679            3      0.01%     83.20% # Bytes accessed per row activation
403system.physmem.bytesPerActivate::33728-33743            3      0.01%     83.21% # Bytes accessed per row activation
404system.physmem.bytesPerActivate::33792-33807           23      0.07%     83.28% # Bytes accessed per row activation
405system.physmem.bytesPerActivate::36864-36879            1      0.00%     83.28% # Bytes accessed per row activation
406system.physmem.bytesPerActivate::37568-37583            1      0.00%     83.28% # Bytes accessed per row activation
407system.physmem.bytesPerActivate::37888-37903            2      0.01%     83.29% # Bytes accessed per row activation
408system.physmem.bytesPerActivate::39232-39247            1      0.00%     83.29% # Bytes accessed per row activation
409system.physmem.bytesPerActivate::39680-39695            1      0.00%     83.29% # Bytes accessed per row activation
410system.physmem.bytesPerActivate::42752-42767            1      0.00%     83.30% # Bytes accessed per row activation
411system.physmem.bytesPerActivate::43520-43535            1      0.00%     83.30% # Bytes accessed per row activation
412system.physmem.bytesPerActivate::44224-44239            1      0.00%     83.30% # Bytes accessed per row activation
413system.physmem.bytesPerActivate::44544-44559            1      0.00%     83.30% # Bytes accessed per row activation
414system.physmem.bytesPerActivate::45568-45583            1      0.00%     83.31% # Bytes accessed per row activation
415system.physmem.bytesPerActivate::46400-46415            1      0.00%     83.31% # Bytes accessed per row activation
416system.physmem.bytesPerActivate::46848-46863            1      0.00%     83.31% # Bytes accessed per row activation
417system.physmem.bytesPerActivate::47104-47119            1      0.00%     83.32% # Bytes accessed per row activation
418system.physmem.bytesPerActivate::47232-47247            1      0.00%     83.32% # Bytes accessed per row activation
419system.physmem.bytesPerActivate::47296-47311            1      0.00%     83.32% # Bytes accessed per row activation
420system.physmem.bytesPerActivate::47424-47439            1      0.00%     83.32% # Bytes accessed per row activation
421system.physmem.bytesPerActivate::47872-47887            1      0.00%     83.33% # Bytes accessed per row activation
422system.physmem.bytesPerActivate::48128-48143            2      0.01%     83.33% # Bytes accessed per row activation
423system.physmem.bytesPerActivate::48320-48335            2      0.01%     83.34% # Bytes accessed per row activation
424system.physmem.bytesPerActivate::49024-49039            1      0.00%     83.34% # Bytes accessed per row activation
425system.physmem.bytesPerActivate::49600-49615            1      0.00%     83.34% # Bytes accessed per row activation
426system.physmem.bytesPerActivate::49920-49935            1      0.00%     83.35% # Bytes accessed per row activation
427system.physmem.bytesPerActivate::52864-52879            1      0.00%     83.35% # Bytes accessed per row activation
428system.physmem.bytesPerActivate::53504-53519            1      0.00%     83.35% # Bytes accessed per row activation
429system.physmem.bytesPerActivate::54272-54287            1      0.00%     83.36% # Bytes accessed per row activation
430system.physmem.bytesPerActivate::54464-54479            1      0.00%     83.36% # Bytes accessed per row activation
431system.physmem.bytesPerActivate::54784-54799            1      0.00%     83.36% # Bytes accessed per row activation
432system.physmem.bytesPerActivate::58368-58383            1      0.00%     83.36% # Bytes accessed per row activation
433system.physmem.bytesPerActivate::60160-60175            1      0.00%     83.37% # Bytes accessed per row activation
434system.physmem.bytesPerActivate::60672-60687            1      0.00%     83.37% # Bytes accessed per row activation
435system.physmem.bytesPerActivate::60928-60943            1      0.00%     83.37% # Bytes accessed per row activation
436system.physmem.bytesPerActivate::64512-64527            1      0.00%     83.38% # Bytes accessed per row activation
437system.physmem.bytesPerActivate::65024-65039           10      0.03%     83.40% # Bytes accessed per row activation
438system.physmem.bytesPerActivate::65408-65423            6      0.02%     83.42% # Bytes accessed per row activation
439system.physmem.bytesPerActivate::65536-65551         5666     16.07%     99.49% # Bytes accessed per row activation
440system.physmem.bytesPerActivate::68672-68687            1      0.00%     99.49% # Bytes accessed per row activation
441system.physmem.bytesPerActivate::69120-69135            1      0.00%     99.50% # Bytes accessed per row activation
442system.physmem.bytesPerActivate::72128-72143            1      0.00%     99.50% # Bytes accessed per row activation
443system.physmem.bytesPerActivate::73088-73103            1      0.00%     99.50% # Bytes accessed per row activation
444system.physmem.bytesPerActivate::73920-73935           20      0.06%     99.56% # Bytes accessed per row activation
445system.physmem.bytesPerActivate::73984-73999           91      0.26%     99.82% # Bytes accessed per row activation
446system.physmem.bytesPerActivate::74048-74063           61      0.17%     99.99% # Bytes accessed per row activation
447system.physmem.bytesPerActivate::74112-74127            4      0.01%    100.00% # Bytes accessed per row activation
448system.physmem.bytesPerActivate::total          35262                       # Bytes accessed per row activation
449system.physmem.totQLat                   121597245250                       # Total cycles spent in queuing delays
450system.physmem.totMemAccLat              160506894000                       # Sum of mem lat for all requests
451system.physmem.totBusLat                  31269035000                       # Total cycles spent in databus access
452system.physmem.totBankLat                  7640613750                       # Total cycles spent in bank access
453system.physmem.avgQLat                       19443.72                       # Average queueing delay per request
454system.physmem.avgBankLat                     1221.75                       # Average bank access latency per request
455system.physmem.avgBusLat                      5000.00                       # Average bus latency per request
456system.physmem.avgMemAccLat                  25665.47                       # Average memory access latency
457system.physmem.avgRdBW                         362.77                       # Average achieved read bandwidth in MB/s
458system.physmem.avgWrBW                          47.74                       # Average achieved write bandwidth in MB/s
459system.physmem.avgConsumedRdBW                  53.62                       # Average consumed read bandwidth in MB/s
460system.physmem.avgConsumedWrBW                   6.61                       # Average consumed write bandwidth in MB/s
461system.physmem.peakBW                        12800.00                       # Theoretical peak bandwidth in MB/s
462system.physmem.busUtil                           3.21                       # Data bus utilization in percentage
463system.physmem.avgRdQLen                         0.15                       # Average read queue length over time
464system.physmem.avgWrQLen                        12.74                       # Average write queue length over time
465system.physmem.readRowHits                    6235456                       # Number of row buffer hits during reads
466system.physmem.writeRowHits                     98940                       # Number of row buffer hits during writes
467system.physmem.readRowHitRate                   99.71                       # Row buffer hit rate for reads
468system.physmem.writeRowHitRate                  12.01                       # Row buffer hit rate for writes
469system.physmem.avgGap                       155904.23                       # Average gap between requests
470system.realview.nvmem.bytes_read::cpu0.inst           64                       # Number of bytes read from this memory
471system.realview.nvmem.bytes_read::cpu1.inst          384                       # Number of bytes read from this memory
472system.realview.nvmem.bytes_read::total           448                       # Number of bytes read from this memory
473system.realview.nvmem.bytes_inst_read::cpu0.inst           64                       # Number of instructions bytes read from this memory
474system.realview.nvmem.bytes_inst_read::cpu1.inst          384                       # Number of instructions bytes read from this memory
475system.realview.nvmem.bytes_inst_read::total          448                       # Number of instructions bytes read from this memory
476system.realview.nvmem.num_reads::cpu0.inst            1                       # Number of read requests responded to by this memory
477system.realview.nvmem.num_reads::cpu1.inst            6                       # Number of read requests responded to by this memory
478system.realview.nvmem.num_reads::total              7                       # Number of read requests responded to by this memory
479system.realview.nvmem.bw_read::cpu0.inst           58                       # Total read bandwidth from this memory (bytes/s)
480system.realview.nvmem.bw_read::cpu1.inst          348                       # Total read bandwidth from this memory (bytes/s)
481system.realview.nvmem.bw_read::total              406                       # Total read bandwidth from this memory (bytes/s)
482system.realview.nvmem.bw_inst_read::cpu0.inst           58                       # Instruction read bandwidth from this memory (bytes/s)
483system.realview.nvmem.bw_inst_read::cpu1.inst          348                       # Instruction read bandwidth from this memory (bytes/s)
484system.realview.nvmem.bw_inst_read::total          406                       # Instruction read bandwidth from this memory (bytes/s)
485system.realview.nvmem.bw_total::cpu0.inst           58                       # Total bandwidth to/from this memory (bytes/s)
486system.realview.nvmem.bw_total::cpu1.inst          348                       # Total bandwidth to/from this memory (bytes/s)
487system.realview.nvmem.bw_total::total             406                       # Total bandwidth to/from this memory (bytes/s)
488system.membus.throughput                     62410733                       # Throughput (bytes/s)
489system.membus.trans_dist::ReadReq             7306749                       # Transaction distribution
490system.membus.trans_dist::ReadResp            7306749                       # Transaction distribution
491system.membus.trans_dist::WriteReq             767894                       # Transaction distribution
492system.membus.trans_dist::WriteResp            767894                       # Transaction distribution
493system.membus.trans_dist::Writeback             66675                       # Transaction distribution
494system.membus.trans_dist::UpgradeReq            33869                       # Transaction distribution
495system.membus.trans_dist::SCUpgradeReq          17715                       # Transaction distribution
496system.membus.trans_dist::UpgradeResp           12574                       # Transaction distribution
497system.membus.trans_dist::ReadExReq            138085                       # Transaction distribution
498system.membus.trans_dist::ReadExResp           137703                       # Transaction distribution
499system.membus.pkt_count_system.l2c.mem_side::system.bridge.slave      2382522                       # Packet count per connected master and slave (bytes)
500system.membus.pkt_count_system.l2c.mem_side::system.realview.nvmem.port           14                       # Packet count per connected master and slave (bytes)
501system.membus.pkt_count_system.l2c.mem_side::system.realview.gic.pio        11642                       # Packet count per connected master and slave (bytes)
502system.membus.pkt_count_system.l2c.mem_side::system.realview.a9scu.pio            4                       # Packet count per connected master and slave (bytes)
503system.membus.pkt_count_system.l2c.mem_side::system.realview.local_cpu_timer.pio          842                       # Packet count per connected master and slave (bytes)
504system.membus.pkt_count_system.l2c.mem_side::system.physmem.port      1971187                       # Packet count per connected master and slave (bytes)
505system.membus.pkt_count_system.l2c.mem_side::total      4366211                       # Packet count per connected master and slave (bytes)
506system.membus.pkt_count_system.iocache.mem_side::system.physmem.port     12189696                       # Packet count per connected master and slave (bytes)
507system.membus.pkt_count_system.iocache.mem_side::total     12189696                       # Packet count per connected master and slave (bytes)
508system.membus.pkt_count::total               16555907                       # Packet count per connected master and slave (bytes)
509system.membus.tot_pkt_size_system.l2c.mem_side::system.bridge.slave      2389789                       # Cumulative packet size per connected master and slave (bytes)
510system.membus.tot_pkt_size_system.l2c.mem_side::system.realview.nvmem.port          448                       # Cumulative packet size per connected master and slave (bytes)
511system.membus.tot_pkt_size_system.l2c.mem_side::system.realview.gic.pio        23284                       # Cumulative packet size per connected master and slave (bytes)
512system.membus.tot_pkt_size_system.l2c.mem_side::system.realview.a9scu.pio            8                       # Cumulative packet size per connected master and slave (bytes)
513system.membus.tot_pkt_size_system.l2c.mem_side::system.realview.local_cpu_timer.pio         1684                       # Cumulative packet size per connected master and slave (bytes)
514system.membus.tot_pkt_size_system.l2c.mem_side::system.physmem.port     17729844                       # Cumulative packet size per connected master and slave (bytes)
515system.membus.tot_pkt_size_system.l2c.mem_side::total     20145057                       # Cumulative packet size per connected master and slave (bytes)
516system.membus.tot_pkt_size_system.iocache.mem_side::system.physmem.port     48758784                       # Cumulative packet size per connected master and slave (bytes)
517system.membus.tot_pkt_size_system.iocache.mem_side::total     48758784                       # Cumulative packet size per connected master and slave (bytes)
518system.membus.tot_pkt_size::total            68903841                       # Cumulative packet size per connected master and slave (bytes)
519system.membus.data_through_bus               68903841                       # Total data (bytes)
520system.membus.snoop_data_through_bus                0                       # Total snoop data (bytes)
521system.membus.reqLayer0.occupancy          1475612500                       # Layer occupancy (ticks)
522system.membus.reqLayer0.utilization               0.1                       # Layer utilization (%)
523system.membus.reqLayer1.occupancy                7000                       # Layer occupancy (ticks)
524system.membus.reqLayer1.utilization               0.0                       # Layer utilization (%)
525system.membus.reqLayer2.occupancy             9865000                       # Layer occupancy (ticks)
526system.membus.reqLayer2.utilization               0.0                       # Layer utilization (%)
527system.membus.reqLayer4.occupancy                3000                       # Layer occupancy (ticks)
528system.membus.reqLayer4.utilization               0.0                       # Layer utilization (%)
529system.membus.reqLayer5.occupancy              750000                       # Layer occupancy (ticks)
530system.membus.reqLayer5.utilization               0.0                       # Layer utilization (%)
531system.membus.reqLayer6.occupancy          8618805999                       # Layer occupancy (ticks)
532system.membus.reqLayer6.utilization               0.8                       # Layer utilization (%)
533system.membus.respLayer1.occupancy         4854602214                       # Layer occupancy (ticks)
534system.membus.respLayer1.utilization              0.4                       # Layer utilization (%)
535system.membus.respLayer2.occupancy        13760099489                       # Layer occupancy (ticks)
536system.membus.respLayer2.utilization              1.2                       # Layer utilization (%)
537system.l2c.tags.replacements                    72758                       # number of replacements
538system.l2c.tags.tagsinuse                53808.125296                       # Cycle average of tags in use
539system.l2c.tags.total_refs                    1836602                       # Total number of references to valid blocks.
540system.l2c.tags.sampled_refs                   137939                       # Sample count of references to valid blocks.
541system.l2c.tags.avg_refs                    13.314596                       # Average number of references to valid blocks.
542system.l2c.tags.warmup_cycle                        0                       # Cycle when the warmup percentage was hit.
543system.l2c.tags.occ_blocks::writebacks   39514.415699                       # Average occupied blocks per requestor
544system.l2c.tags.occ_blocks::cpu0.dtb.walker     4.446892                       # Average occupied blocks per requestor
545system.l2c.tags.occ_blocks::cpu0.itb.walker     0.257540                       # Average occupied blocks per requestor
546system.l2c.tags.occ_blocks::cpu0.inst     4002.916228                       # Average occupied blocks per requestor
547system.l2c.tags.occ_blocks::cpu0.data     2827.365052                       # Average occupied blocks per requestor
548system.l2c.tags.occ_blocks::cpu1.dtb.walker     9.413975                       # Average occupied blocks per requestor
549system.l2c.tags.occ_blocks::cpu1.itb.walker     0.918976                       # Average occupied blocks per requestor
550system.l2c.tags.occ_blocks::cpu1.inst     3679.171285                       # Average occupied blocks per requestor
551system.l2c.tags.occ_blocks::cpu1.data     3769.219649                       # Average occupied blocks per requestor
552system.l2c.tags.occ_percent::writebacks      0.602942                       # Average percentage of cache occupancy
553system.l2c.tags.occ_percent::cpu0.dtb.walker     0.000068                       # Average percentage of cache occupancy
554system.l2c.tags.occ_percent::cpu0.itb.walker     0.000004                       # Average percentage of cache occupancy
555system.l2c.tags.occ_percent::cpu0.inst       0.061080                       # Average percentage of cache occupancy
556system.l2c.tags.occ_percent::cpu0.data       0.043142                       # Average percentage of cache occupancy
557system.l2c.tags.occ_percent::cpu1.dtb.walker     0.000144                       # Average percentage of cache occupancy
558system.l2c.tags.occ_percent::cpu1.itb.walker     0.000014                       # Average percentage of cache occupancy
559system.l2c.tags.occ_percent::cpu1.inst       0.056140                       # Average percentage of cache occupancy
560system.l2c.tags.occ_percent::cpu1.data       0.057514                       # Average percentage of cache occupancy
561system.l2c.tags.occ_percent::total           0.821047                       # Average percentage of cache occupancy
562system.l2c.ReadReq_hits::cpu0.dtb.walker        21860                       # number of ReadReq hits
563system.l2c.ReadReq_hits::cpu0.itb.walker         4237                       # number of ReadReq hits
564system.l2c.ReadReq_hits::cpu0.inst             386435                       # number of ReadReq hits
565system.l2c.ReadReq_hits::cpu0.data             166509                       # number of ReadReq hits
566system.l2c.ReadReq_hits::cpu1.dtb.walker        30879                       # number of ReadReq hits
567system.l2c.ReadReq_hits::cpu1.itb.walker         4932                       # number of ReadReq hits
568system.l2c.ReadReq_hits::cpu1.inst             588366                       # number of ReadReq hits
569system.l2c.ReadReq_hits::cpu1.data             198248                       # number of ReadReq hits
570system.l2c.ReadReq_hits::total                1401466                       # number of ReadReq hits
571system.l2c.Writeback_hits::writebacks          581263                       # number of Writeback hits
572system.l2c.Writeback_hits::total               581263                       # number of Writeback hits
573system.l2c.UpgradeReq_hits::cpu0.data            1335                       # number of UpgradeReq hits
574system.l2c.UpgradeReq_hits::cpu1.data             743                       # number of UpgradeReq hits
575system.l2c.UpgradeReq_hits::total                2078                       # number of UpgradeReq hits
576system.l2c.SCUpgradeReq_hits::cpu0.data           202                       # number of SCUpgradeReq hits
577system.l2c.SCUpgradeReq_hits::cpu1.data           141                       # number of SCUpgradeReq hits
578system.l2c.SCUpgradeReq_hits::total               343                       # number of SCUpgradeReq hits
579system.l2c.ReadExReq_hits::cpu0.data            48314                       # number of ReadExReq hits
580system.l2c.ReadExReq_hits::cpu1.data            58639                       # number of ReadExReq hits
581system.l2c.ReadExReq_hits::total               106953                       # number of ReadExReq hits
582system.l2c.demand_hits::cpu0.dtb.walker         21860                       # number of demand (read+write) hits
583system.l2c.demand_hits::cpu0.itb.walker          4237                       # number of demand (read+write) hits
584system.l2c.demand_hits::cpu0.inst              386435                       # number of demand (read+write) hits
585system.l2c.demand_hits::cpu0.data              214823                       # number of demand (read+write) hits
586system.l2c.demand_hits::cpu1.dtb.walker         30879                       # number of demand (read+write) hits
587system.l2c.demand_hits::cpu1.itb.walker          4932                       # number of demand (read+write) hits
588system.l2c.demand_hits::cpu1.inst              588366                       # number of demand (read+write) hits
589system.l2c.demand_hits::cpu1.data              256887                       # number of demand (read+write) hits
590system.l2c.demand_hits::total                 1508419                       # number of demand (read+write) hits
591system.l2c.overall_hits::cpu0.dtb.walker        21860                       # number of overall hits
592system.l2c.overall_hits::cpu0.itb.walker         4237                       # number of overall hits
593system.l2c.overall_hits::cpu0.inst             386435                       # number of overall hits
594system.l2c.overall_hits::cpu0.data             214823                       # number of overall hits
595system.l2c.overall_hits::cpu1.dtb.walker        30879                       # number of overall hits
596system.l2c.overall_hits::cpu1.itb.walker         4932                       # number of overall hits
597system.l2c.overall_hits::cpu1.inst             588366                       # number of overall hits
598system.l2c.overall_hits::cpu1.data             256887                       # number of overall hits
599system.l2c.overall_hits::total                1508419                       # number of overall hits
600system.l2c.ReadReq_misses::cpu0.dtb.walker           12                       # number of ReadReq misses
601system.l2c.ReadReq_misses::cpu0.itb.walker            3                       # number of ReadReq misses
602system.l2c.ReadReq_misses::cpu0.inst             6295                       # number of ReadReq misses
603system.l2c.ReadReq_misses::cpu0.data             6381                       # number of ReadReq misses
604system.l2c.ReadReq_misses::cpu1.dtb.walker           14                       # number of ReadReq misses
605system.l2c.ReadReq_misses::cpu1.itb.walker            1                       # number of ReadReq misses
606system.l2c.ReadReq_misses::cpu1.inst             6308                       # number of ReadReq misses
607system.l2c.ReadReq_misses::cpu1.data             6244                       # number of ReadReq misses
608system.l2c.ReadReq_misses::total                25258                       # number of ReadReq misses
609system.l2c.UpgradeReq_misses::cpu0.data          5140                       # number of UpgradeReq misses
610system.l2c.UpgradeReq_misses::cpu1.data          3782                       # number of UpgradeReq misses
611system.l2c.UpgradeReq_misses::total              8922                       # number of UpgradeReq misses
612system.l2c.SCUpgradeReq_misses::cpu0.data          633                       # number of SCUpgradeReq misses
613system.l2c.SCUpgradeReq_misses::cpu1.data          424                       # number of SCUpgradeReq misses
614system.l2c.SCUpgradeReq_misses::total            1057                       # number of SCUpgradeReq misses
615system.l2c.ReadExReq_misses::cpu0.data          63292                       # number of ReadExReq misses
616system.l2c.ReadExReq_misses::cpu1.data          77006                       # number of ReadExReq misses
617system.l2c.ReadExReq_misses::total             140298                       # number of ReadExReq misses
618system.l2c.demand_misses::cpu0.dtb.walker           12                       # number of demand (read+write) misses
619system.l2c.demand_misses::cpu0.itb.walker            3                       # number of demand (read+write) misses
620system.l2c.demand_misses::cpu0.inst              6295                       # number of demand (read+write) misses
621system.l2c.demand_misses::cpu0.data             69673                       # number of demand (read+write) misses
622system.l2c.demand_misses::cpu1.dtb.walker           14                       # number of demand (read+write) misses
623system.l2c.demand_misses::cpu1.itb.walker            1                       # number of demand (read+write) misses
624system.l2c.demand_misses::cpu1.inst              6308                       # number of demand (read+write) misses
625system.l2c.demand_misses::cpu1.data             83250                       # number of demand (read+write) misses
626system.l2c.demand_misses::total                165556                       # number of demand (read+write) misses
627system.l2c.overall_misses::cpu0.dtb.walker           12                       # number of overall misses
628system.l2c.overall_misses::cpu0.itb.walker            3                       # number of overall misses
629system.l2c.overall_misses::cpu0.inst             6295                       # number of overall misses
630system.l2c.overall_misses::cpu0.data            69673                       # number of overall misses
631system.l2c.overall_misses::cpu1.dtb.walker           14                       # number of overall misses
632system.l2c.overall_misses::cpu1.itb.walker            1                       # number of overall misses
633system.l2c.overall_misses::cpu1.inst             6308                       # number of overall misses
634system.l2c.overall_misses::cpu1.data            83250                       # number of overall misses
635system.l2c.overall_misses::total               165556                       # number of overall misses
636system.l2c.ReadReq_miss_latency::cpu0.dtb.walker       956500                       # number of ReadReq miss cycles
637system.l2c.ReadReq_miss_latency::cpu0.itb.walker       219500                       # number of ReadReq miss cycles
638system.l2c.ReadReq_miss_latency::cpu0.inst    459403500                       # number of ReadReq miss cycles
639system.l2c.ReadReq_miss_latency::cpu0.data    469850249                       # number of ReadReq miss cycles
640system.l2c.ReadReq_miss_latency::cpu1.dtb.walker      1252250                       # number of ReadReq miss cycles
641system.l2c.ReadReq_miss_latency::cpu1.itb.walker        89250                       # number of ReadReq miss cycles
642system.l2c.ReadReq_miss_latency::cpu1.inst    486933250                       # number of ReadReq miss cycles
643system.l2c.ReadReq_miss_latency::cpu1.data    475323500                       # number of ReadReq miss cycles
644system.l2c.ReadReq_miss_latency::total     1894027999                       # number of ReadReq miss cycles
645system.l2c.UpgradeReq_miss_latency::cpu0.data      8999593                       # number of UpgradeReq miss cycles
646system.l2c.UpgradeReq_miss_latency::cpu1.data     12092485                       # number of UpgradeReq miss cycles
647system.l2c.UpgradeReq_miss_latency::total     21092078                       # number of UpgradeReq miss cycles
648system.l2c.SCUpgradeReq_miss_latency::cpu0.data       513478                       # number of SCUpgradeReq miss cycles
649system.l2c.SCUpgradeReq_miss_latency::cpu1.data      3097867                       # number of SCUpgradeReq miss cycles
650system.l2c.SCUpgradeReq_miss_latency::total      3611345                       # number of SCUpgradeReq miss cycles
651system.l2c.ReadExReq_miss_latency::cpu0.data   4257399342                       # number of ReadExReq miss cycles
652system.l2c.ReadExReq_miss_latency::cpu1.data   5547277314                       # number of ReadExReq miss cycles
653system.l2c.ReadExReq_miss_latency::total   9804676656                       # number of ReadExReq miss cycles
654system.l2c.demand_miss_latency::cpu0.dtb.walker       956500                       # number of demand (read+write) miss cycles
655system.l2c.demand_miss_latency::cpu0.itb.walker       219500                       # number of demand (read+write) miss cycles
656system.l2c.demand_miss_latency::cpu0.inst    459403500                       # number of demand (read+write) miss cycles
657system.l2c.demand_miss_latency::cpu0.data   4727249591                       # number of demand (read+write) miss cycles
658system.l2c.demand_miss_latency::cpu1.dtb.walker      1252250                       # number of demand (read+write) miss cycles
659system.l2c.demand_miss_latency::cpu1.itb.walker        89250                       # number of demand (read+write) miss cycles
660system.l2c.demand_miss_latency::cpu1.inst    486933250                       # number of demand (read+write) miss cycles
661system.l2c.demand_miss_latency::cpu1.data   6022600814                       # number of demand (read+write) miss cycles
662system.l2c.demand_miss_latency::total     11698704655                       # number of demand (read+write) miss cycles
663system.l2c.overall_miss_latency::cpu0.dtb.walker       956500                       # number of overall miss cycles
664system.l2c.overall_miss_latency::cpu0.itb.walker       219500                       # number of overall miss cycles
665system.l2c.overall_miss_latency::cpu0.inst    459403500                       # number of overall miss cycles
666system.l2c.overall_miss_latency::cpu0.data   4727249591                       # number of overall miss cycles
667system.l2c.overall_miss_latency::cpu1.dtb.walker      1252250                       # number of overall miss cycles
668system.l2c.overall_miss_latency::cpu1.itb.walker        89250                       # number of overall miss cycles
669system.l2c.overall_miss_latency::cpu1.inst    486933250                       # number of overall miss cycles
670system.l2c.overall_miss_latency::cpu1.data   6022600814                       # number of overall miss cycles
671system.l2c.overall_miss_latency::total    11698704655                       # number of overall miss cycles
672system.l2c.ReadReq_accesses::cpu0.dtb.walker        21872                       # number of ReadReq accesses(hits+misses)
673system.l2c.ReadReq_accesses::cpu0.itb.walker         4240                       # number of ReadReq accesses(hits+misses)
674system.l2c.ReadReq_accesses::cpu0.inst         392730                       # number of ReadReq accesses(hits+misses)
675system.l2c.ReadReq_accesses::cpu0.data         172890                       # number of ReadReq accesses(hits+misses)
676system.l2c.ReadReq_accesses::cpu1.dtb.walker        30893                       # number of ReadReq accesses(hits+misses)
677system.l2c.ReadReq_accesses::cpu1.itb.walker         4933                       # number of ReadReq accesses(hits+misses)
678system.l2c.ReadReq_accesses::cpu1.inst         594674                       # number of ReadReq accesses(hits+misses)
679system.l2c.ReadReq_accesses::cpu1.data         204492                       # number of ReadReq accesses(hits+misses)
680system.l2c.ReadReq_accesses::total            1426724                       # number of ReadReq accesses(hits+misses)
681system.l2c.Writeback_accesses::writebacks       581263                       # number of Writeback accesses(hits+misses)
682system.l2c.Writeback_accesses::total           581263                       # number of Writeback accesses(hits+misses)
683system.l2c.UpgradeReq_accesses::cpu0.data         6475                       # number of UpgradeReq accesses(hits+misses)
684system.l2c.UpgradeReq_accesses::cpu1.data         4525                       # number of UpgradeReq accesses(hits+misses)
685system.l2c.UpgradeReq_accesses::total           11000                       # number of UpgradeReq accesses(hits+misses)
686system.l2c.SCUpgradeReq_accesses::cpu0.data          835                       # number of SCUpgradeReq accesses(hits+misses)
687system.l2c.SCUpgradeReq_accesses::cpu1.data          565                       # number of SCUpgradeReq accesses(hits+misses)
688system.l2c.SCUpgradeReq_accesses::total          1400                       # number of SCUpgradeReq accesses(hits+misses)
689system.l2c.ReadExReq_accesses::cpu0.data       111606                       # number of ReadExReq accesses(hits+misses)
690system.l2c.ReadExReq_accesses::cpu1.data       135645                       # number of ReadExReq accesses(hits+misses)
691system.l2c.ReadExReq_accesses::total           247251                       # number of ReadExReq accesses(hits+misses)
692system.l2c.demand_accesses::cpu0.dtb.walker        21872                       # number of demand (read+write) accesses
693system.l2c.demand_accesses::cpu0.itb.walker         4240                       # number of demand (read+write) accesses
694system.l2c.demand_accesses::cpu0.inst          392730                       # number of demand (read+write) accesses
695system.l2c.demand_accesses::cpu0.data          284496                       # number of demand (read+write) accesses
696system.l2c.demand_accesses::cpu1.dtb.walker        30893                       # number of demand (read+write) accesses
697system.l2c.demand_accesses::cpu1.itb.walker         4933                       # number of demand (read+write) accesses
698system.l2c.demand_accesses::cpu1.inst          594674                       # number of demand (read+write) accesses
699system.l2c.demand_accesses::cpu1.data          340137                       # number of demand (read+write) accesses
700system.l2c.demand_accesses::total             1673975                       # number of demand (read+write) accesses
701system.l2c.overall_accesses::cpu0.dtb.walker        21872                       # number of overall (read+write) accesses
702system.l2c.overall_accesses::cpu0.itb.walker         4240                       # number of overall (read+write) accesses
703system.l2c.overall_accesses::cpu0.inst         392730                       # number of overall (read+write) accesses
704system.l2c.overall_accesses::cpu0.data         284496                       # number of overall (read+write) accesses
705system.l2c.overall_accesses::cpu1.dtb.walker        30893                       # number of overall (read+write) accesses
706system.l2c.overall_accesses::cpu1.itb.walker         4933                       # number of overall (read+write) accesses
707system.l2c.overall_accesses::cpu1.inst         594674                       # number of overall (read+write) accesses
708system.l2c.overall_accesses::cpu1.data         340137                       # number of overall (read+write) accesses
709system.l2c.overall_accesses::total            1673975                       # number of overall (read+write) accesses
710system.l2c.ReadReq_miss_rate::cpu0.dtb.walker     0.000549                       # miss rate for ReadReq accesses
711system.l2c.ReadReq_miss_rate::cpu0.itb.walker     0.000708                       # miss rate for ReadReq accesses
712system.l2c.ReadReq_miss_rate::cpu0.inst      0.016029                       # miss rate for ReadReq accesses
713system.l2c.ReadReq_miss_rate::cpu0.data      0.036908                       # miss rate for ReadReq accesses
714system.l2c.ReadReq_miss_rate::cpu1.dtb.walker     0.000453                       # miss rate for ReadReq accesses
715system.l2c.ReadReq_miss_rate::cpu1.itb.walker     0.000203                       # miss rate for ReadReq accesses
716system.l2c.ReadReq_miss_rate::cpu1.inst      0.010607                       # miss rate for ReadReq accesses
717system.l2c.ReadReq_miss_rate::cpu1.data      0.030534                       # miss rate for ReadReq accesses
718system.l2c.ReadReq_miss_rate::total          0.017703                       # miss rate for ReadReq accesses
719system.l2c.UpgradeReq_miss_rate::cpu0.data     0.793822                       # miss rate for UpgradeReq accesses
720system.l2c.UpgradeReq_miss_rate::cpu1.data     0.835801                       # miss rate for UpgradeReq accesses
721system.l2c.UpgradeReq_miss_rate::total       0.811091                       # miss rate for UpgradeReq accesses
722system.l2c.SCUpgradeReq_miss_rate::cpu0.data     0.758084                       # miss rate for SCUpgradeReq accesses
723system.l2c.SCUpgradeReq_miss_rate::cpu1.data     0.750442                       # miss rate for SCUpgradeReq accesses
724system.l2c.SCUpgradeReq_miss_rate::total     0.755000                       # miss rate for SCUpgradeReq accesses
725system.l2c.ReadExReq_miss_rate::cpu0.data     0.567102                       # miss rate for ReadExReq accesses
726system.l2c.ReadExReq_miss_rate::cpu1.data     0.567702                       # miss rate for ReadExReq accesses
727system.l2c.ReadExReq_miss_rate::total        0.567431                       # miss rate for ReadExReq accesses
728system.l2c.demand_miss_rate::cpu0.dtb.walker     0.000549                       # miss rate for demand accesses
729system.l2c.demand_miss_rate::cpu0.itb.walker     0.000708                       # miss rate for demand accesses
730system.l2c.demand_miss_rate::cpu0.inst       0.016029                       # miss rate for demand accesses
731system.l2c.demand_miss_rate::cpu0.data       0.244900                       # miss rate for demand accesses
732system.l2c.demand_miss_rate::cpu1.dtb.walker     0.000453                       # miss rate for demand accesses
733system.l2c.demand_miss_rate::cpu1.itb.walker     0.000203                       # miss rate for demand accesses
734system.l2c.demand_miss_rate::cpu1.inst       0.010607                       # miss rate for demand accesses
735system.l2c.demand_miss_rate::cpu1.data       0.244754                       # miss rate for demand accesses
736system.l2c.demand_miss_rate::total           0.098900                       # miss rate for demand accesses
737system.l2c.overall_miss_rate::cpu0.dtb.walker     0.000549                       # miss rate for overall accesses
738system.l2c.overall_miss_rate::cpu0.itb.walker     0.000708                       # miss rate for overall accesses
739system.l2c.overall_miss_rate::cpu0.inst      0.016029                       # miss rate for overall accesses
740system.l2c.overall_miss_rate::cpu0.data      0.244900                       # miss rate for overall accesses
741system.l2c.overall_miss_rate::cpu1.dtb.walker     0.000453                       # miss rate for overall accesses
742system.l2c.overall_miss_rate::cpu1.itb.walker     0.000203                       # miss rate for overall accesses
743system.l2c.overall_miss_rate::cpu1.inst      0.010607                       # miss rate for overall accesses
744system.l2c.overall_miss_rate::cpu1.data      0.244754                       # miss rate for overall accesses
745system.l2c.overall_miss_rate::total          0.098900                       # miss rate for overall accesses
746system.l2c.ReadReq_avg_miss_latency::cpu0.dtb.walker 79708.333333                       # average ReadReq miss latency
747system.l2c.ReadReq_avg_miss_latency::cpu0.itb.walker 73166.666667                       # average ReadReq miss latency
748system.l2c.ReadReq_avg_miss_latency::cpu0.inst 72979.110405                       # average ReadReq miss latency
749system.l2c.ReadReq_avg_miss_latency::cpu0.data 73632.698480                       # average ReadReq miss latency
750system.l2c.ReadReq_avg_miss_latency::cpu1.dtb.walker 89446.428571                       # average ReadReq miss latency
751system.l2c.ReadReq_avg_miss_latency::cpu1.itb.walker        89250                       # average ReadReq miss latency
752system.l2c.ReadReq_avg_miss_latency::cpu1.inst 77192.969245                       # average ReadReq miss latency
753system.l2c.ReadReq_avg_miss_latency::cpu1.data 76124.839846                       # average ReadReq miss latency
754system.l2c.ReadReq_avg_miss_latency::total 74987.251524                       # average ReadReq miss latency
755system.l2c.UpgradeReq_avg_miss_latency::cpu0.data  1750.893580                       # average UpgradeReq miss latency
756system.l2c.UpgradeReq_avg_miss_latency::cpu1.data  3197.378371                       # average UpgradeReq miss latency
757system.l2c.UpgradeReq_avg_miss_latency::total  2364.052679                       # average UpgradeReq miss latency
758system.l2c.SCUpgradeReq_avg_miss_latency::cpu0.data   811.181675                       # average SCUpgradeReq miss latency
759system.l2c.SCUpgradeReq_avg_miss_latency::cpu1.data  7306.290094                       # average SCUpgradeReq miss latency
760system.l2c.SCUpgradeReq_avg_miss_latency::total  3416.598865                       # average SCUpgradeReq miss latency
761system.l2c.ReadExReq_avg_miss_latency::cpu0.data 67265.994786                       # average ReadExReq miss latency
762system.l2c.ReadExReq_avg_miss_latency::cpu1.data 72036.949251                       # average ReadExReq miss latency
763system.l2c.ReadExReq_avg_miss_latency::total 69884.650216                       # average ReadExReq miss latency
764system.l2c.demand_avg_miss_latency::cpu0.dtb.walker 79708.333333                       # average overall miss latency
765system.l2c.demand_avg_miss_latency::cpu0.itb.walker 73166.666667                       # average overall miss latency
766system.l2c.demand_avg_miss_latency::cpu0.inst 72979.110405                       # average overall miss latency
767system.l2c.demand_avg_miss_latency::cpu0.data 67849.089188                       # average overall miss latency
768system.l2c.demand_avg_miss_latency::cpu1.dtb.walker 89446.428571                       # average overall miss latency
769system.l2c.demand_avg_miss_latency::cpu1.itb.walker        89250                       # average overall miss latency
770system.l2c.demand_avg_miss_latency::cpu1.inst 77192.969245                       # average overall miss latency
771system.l2c.demand_avg_miss_latency::cpu1.data 72343.553321                       # average overall miss latency
772system.l2c.demand_avg_miss_latency::total 70663.127008                       # average overall miss latency
773system.l2c.overall_avg_miss_latency::cpu0.dtb.walker 79708.333333                       # average overall miss latency
774system.l2c.overall_avg_miss_latency::cpu0.itb.walker 73166.666667                       # average overall miss latency
775system.l2c.overall_avg_miss_latency::cpu0.inst 72979.110405                       # average overall miss latency
776system.l2c.overall_avg_miss_latency::cpu0.data 67849.089188                       # average overall miss latency
777system.l2c.overall_avg_miss_latency::cpu1.dtb.walker 89446.428571                       # average overall miss latency
778system.l2c.overall_avg_miss_latency::cpu1.itb.walker        89250                       # average overall miss latency
779system.l2c.overall_avg_miss_latency::cpu1.inst 77192.969245                       # average overall miss latency
780system.l2c.overall_avg_miss_latency::cpu1.data 72343.553321                       # average overall miss latency
781system.l2c.overall_avg_miss_latency::total 70663.127008                       # average overall miss latency
782system.l2c.blocked_cycles::no_mshrs                 0                       # number of cycles access was blocked
783system.l2c.blocked_cycles::no_targets               0                       # number of cycles access was blocked
784system.l2c.blocked::no_mshrs                        0                       # number of cycles access was blocked
785system.l2c.blocked::no_targets                      0                       # number of cycles access was blocked
786system.l2c.avg_blocked_cycles::no_mshrs           nan                       # average number of cycles each access was blocked
787system.l2c.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
788system.l2c.fast_writes                              0                       # number of fast writes performed
789system.l2c.cache_copies                             0                       # number of cache copies performed
790system.l2c.writebacks::writebacks               66675                       # number of writebacks
791system.l2c.writebacks::total                    66675                       # number of writebacks
792system.l2c.ReadReq_mshr_hits::cpu0.inst             4                       # number of ReadReq MSHR hits
793system.l2c.ReadReq_mshr_hits::cpu0.data            39                       # number of ReadReq MSHR hits
794system.l2c.ReadReq_mshr_hits::cpu1.inst             7                       # number of ReadReq MSHR hits
795system.l2c.ReadReq_mshr_hits::cpu1.data            27                       # number of ReadReq MSHR hits
796system.l2c.ReadReq_mshr_hits::total                77                       # number of ReadReq MSHR hits
797system.l2c.demand_mshr_hits::cpu0.inst              4                       # number of demand (read+write) MSHR hits
798system.l2c.demand_mshr_hits::cpu0.data             39                       # number of demand (read+write) MSHR hits
799system.l2c.demand_mshr_hits::cpu1.inst              7                       # number of demand (read+write) MSHR hits
800system.l2c.demand_mshr_hits::cpu1.data             27                       # number of demand (read+write) MSHR hits
801system.l2c.demand_mshr_hits::total                 77                       # number of demand (read+write) MSHR hits
802system.l2c.overall_mshr_hits::cpu0.inst             4                       # number of overall MSHR hits
803system.l2c.overall_mshr_hits::cpu0.data            39                       # number of overall MSHR hits
804system.l2c.overall_mshr_hits::cpu1.inst             7                       # number of overall MSHR hits
805system.l2c.overall_mshr_hits::cpu1.data            27                       # number of overall MSHR hits
806system.l2c.overall_mshr_hits::total                77                       # number of overall MSHR hits
807system.l2c.ReadReq_mshr_misses::cpu0.dtb.walker           12                       # number of ReadReq MSHR misses
808system.l2c.ReadReq_mshr_misses::cpu0.itb.walker            3                       # number of ReadReq MSHR misses
809system.l2c.ReadReq_mshr_misses::cpu0.inst         6291                       # number of ReadReq MSHR misses
810system.l2c.ReadReq_mshr_misses::cpu0.data         6342                       # number of ReadReq MSHR misses
811system.l2c.ReadReq_mshr_misses::cpu1.dtb.walker           14                       # number of ReadReq MSHR misses
812system.l2c.ReadReq_mshr_misses::cpu1.itb.walker            1                       # number of ReadReq MSHR misses
813system.l2c.ReadReq_mshr_misses::cpu1.inst         6301                       # number of ReadReq MSHR misses
814system.l2c.ReadReq_mshr_misses::cpu1.data         6217                       # number of ReadReq MSHR misses
815system.l2c.ReadReq_mshr_misses::total           25181                       # number of ReadReq MSHR misses
816system.l2c.UpgradeReq_mshr_misses::cpu0.data         5140                       # number of UpgradeReq MSHR misses
817system.l2c.UpgradeReq_mshr_misses::cpu1.data         3782                       # number of UpgradeReq MSHR misses
818system.l2c.UpgradeReq_mshr_misses::total         8922                       # number of UpgradeReq MSHR misses
819system.l2c.SCUpgradeReq_mshr_misses::cpu0.data          633                       # number of SCUpgradeReq MSHR misses
820system.l2c.SCUpgradeReq_mshr_misses::cpu1.data          424                       # number of SCUpgradeReq MSHR misses
821system.l2c.SCUpgradeReq_mshr_misses::total         1057                       # number of SCUpgradeReq MSHR misses
822system.l2c.ReadExReq_mshr_misses::cpu0.data        63292                       # number of ReadExReq MSHR misses
823system.l2c.ReadExReq_mshr_misses::cpu1.data        77006                       # number of ReadExReq MSHR misses
824system.l2c.ReadExReq_mshr_misses::total        140298                       # number of ReadExReq MSHR misses
825system.l2c.demand_mshr_misses::cpu0.dtb.walker           12                       # number of demand (read+write) MSHR misses
826system.l2c.demand_mshr_misses::cpu0.itb.walker            3                       # number of demand (read+write) MSHR misses
827system.l2c.demand_mshr_misses::cpu0.inst         6291                       # number of demand (read+write) MSHR misses
828system.l2c.demand_mshr_misses::cpu0.data        69634                       # number of demand (read+write) MSHR misses
829system.l2c.demand_mshr_misses::cpu1.dtb.walker           14                       # number of demand (read+write) MSHR misses
830system.l2c.demand_mshr_misses::cpu1.itb.walker            1                       # number of demand (read+write) MSHR misses
831system.l2c.demand_mshr_misses::cpu1.inst         6301                       # number of demand (read+write) MSHR misses
832system.l2c.demand_mshr_misses::cpu1.data        83223                       # number of demand (read+write) MSHR misses
833system.l2c.demand_mshr_misses::total           165479                       # number of demand (read+write) MSHR misses
834system.l2c.overall_mshr_misses::cpu0.dtb.walker           12                       # number of overall MSHR misses
835system.l2c.overall_mshr_misses::cpu0.itb.walker            3                       # number of overall MSHR misses
836system.l2c.overall_mshr_misses::cpu0.inst         6291                       # number of overall MSHR misses
837system.l2c.overall_mshr_misses::cpu0.data        69634                       # number of overall MSHR misses
838system.l2c.overall_mshr_misses::cpu1.dtb.walker           14                       # number of overall MSHR misses
839system.l2c.overall_mshr_misses::cpu1.itb.walker            1                       # number of overall MSHR misses
840system.l2c.overall_mshr_misses::cpu1.inst         6301                       # number of overall MSHR misses
841system.l2c.overall_mshr_misses::cpu1.data        83223                       # number of overall MSHR misses
842system.l2c.overall_mshr_misses::total          165479                       # number of overall MSHR misses
843system.l2c.ReadReq_mshr_miss_latency::cpu0.dtb.walker       805500                       # number of ReadReq MSHR miss cycles
844system.l2c.ReadReq_mshr_miss_latency::cpu0.itb.walker       182000                       # number of ReadReq MSHR miss cycles
845system.l2c.ReadReq_mshr_miss_latency::cpu0.inst    379474750                       # number of ReadReq MSHR miss cycles
846system.l2c.ReadReq_mshr_miss_latency::cpu0.data    387080999                       # number of ReadReq MSHR miss cycles
847system.l2c.ReadReq_mshr_miss_latency::cpu1.dtb.walker      1074250                       # number of ReadReq MSHR miss cycles
848system.l2c.ReadReq_mshr_miss_latency::cpu1.itb.walker        76250                       # number of ReadReq MSHR miss cycles
849system.l2c.ReadReq_mshr_miss_latency::cpu1.inst    406686000                       # number of ReadReq MSHR miss cycles
850system.l2c.ReadReq_mshr_miss_latency::cpu1.data    393745000                       # number of ReadReq MSHR miss cycles
851system.l2c.ReadReq_mshr_miss_latency::total   1569124749                       # number of ReadReq MSHR miss cycles
852system.l2c.UpgradeReq_mshr_miss_latency::cpu0.data     51534074                       # number of UpgradeReq MSHR miss cycles
853system.l2c.UpgradeReq_mshr_miss_latency::cpu1.data     37985753                       # number of UpgradeReq MSHR miss cycles
854system.l2c.UpgradeReq_mshr_miss_latency::total     89519827                       # number of UpgradeReq MSHR miss cycles
855system.l2c.SCUpgradeReq_mshr_miss_latency::cpu0.data      6330633                       # number of SCUpgradeReq MSHR miss cycles
856system.l2c.SCUpgradeReq_mshr_miss_latency::cpu1.data      4257919                       # number of SCUpgradeReq MSHR miss cycles
857system.l2c.SCUpgradeReq_mshr_miss_latency::total     10588552                       # number of SCUpgradeReq MSHR miss cycles
858system.l2c.ReadExReq_mshr_miss_latency::cpu0.data   3457418648                       # number of ReadExReq MSHR miss cycles
859system.l2c.ReadExReq_mshr_miss_latency::cpu1.data   4568436180                       # number of ReadExReq MSHR miss cycles
860system.l2c.ReadExReq_mshr_miss_latency::total   8025854828                       # number of ReadExReq MSHR miss cycles
861system.l2c.demand_mshr_miss_latency::cpu0.dtb.walker       805500                       # number of demand (read+write) MSHR miss cycles
862system.l2c.demand_mshr_miss_latency::cpu0.itb.walker       182000                       # number of demand (read+write) MSHR miss cycles
863system.l2c.demand_mshr_miss_latency::cpu0.inst    379474750                       # number of demand (read+write) MSHR miss cycles
864system.l2c.demand_mshr_miss_latency::cpu0.data   3844499647                       # number of demand (read+write) MSHR miss cycles
865system.l2c.demand_mshr_miss_latency::cpu1.dtb.walker      1074250                       # number of demand (read+write) MSHR miss cycles
866system.l2c.demand_mshr_miss_latency::cpu1.itb.walker        76250                       # number of demand (read+write) MSHR miss cycles
867system.l2c.demand_mshr_miss_latency::cpu1.inst    406686000                       # number of demand (read+write) MSHR miss cycles
868system.l2c.demand_mshr_miss_latency::cpu1.data   4962181180                       # number of demand (read+write) MSHR miss cycles
869system.l2c.demand_mshr_miss_latency::total   9594979577                       # number of demand (read+write) MSHR miss cycles
870system.l2c.overall_mshr_miss_latency::cpu0.dtb.walker       805500                       # number of overall MSHR miss cycles
871system.l2c.overall_mshr_miss_latency::cpu0.itb.walker       182000                       # number of overall MSHR miss cycles
872system.l2c.overall_mshr_miss_latency::cpu0.inst    379474750                       # number of overall MSHR miss cycles
873system.l2c.overall_mshr_miss_latency::cpu0.data   3844499647                       # number of overall MSHR miss cycles
874system.l2c.overall_mshr_miss_latency::cpu1.dtb.walker      1074250                       # number of overall MSHR miss cycles
875system.l2c.overall_mshr_miss_latency::cpu1.itb.walker        76250                       # number of overall MSHR miss cycles
876system.l2c.overall_mshr_miss_latency::cpu1.inst    406686000                       # number of overall MSHR miss cycles
877system.l2c.overall_mshr_miss_latency::cpu1.data   4962181180                       # number of overall MSHR miss cycles
878system.l2c.overall_mshr_miss_latency::total   9594979577                       # number of overall MSHR miss cycles
879system.l2c.ReadReq_mshr_uncacheable_latency::cpu0.inst      6406999                       # number of ReadReq MSHR uncacheable cycles
880system.l2c.ReadReq_mshr_uncacheable_latency::cpu0.data  12399719988                       # number of ReadReq MSHR uncacheable cycles
881system.l2c.ReadReq_mshr_uncacheable_latency::cpu1.inst      2451249                       # number of ReadReq MSHR uncacheable cycles
882system.l2c.ReadReq_mshr_uncacheable_latency::cpu1.data 154593049986                       # number of ReadReq MSHR uncacheable cycles
883system.l2c.ReadReq_mshr_uncacheable_latency::total 167001628222                       # number of ReadReq MSHR uncacheable cycles
884system.l2c.WriteReq_mshr_uncacheable_latency::cpu0.data   1006386499                       # number of WriteReq MSHR uncacheable cycles
885system.l2c.WriteReq_mshr_uncacheable_latency::cpu1.data  16503554515                       # number of WriteReq MSHR uncacheable cycles
886system.l2c.WriteReq_mshr_uncacheable_latency::total  17509941014                       # number of WriteReq MSHR uncacheable cycles
887system.l2c.overall_mshr_uncacheable_latency::cpu0.inst      6406999                       # number of overall MSHR uncacheable cycles
888system.l2c.overall_mshr_uncacheable_latency::cpu0.data  13406106487                       # number of overall MSHR uncacheable cycles
889system.l2c.overall_mshr_uncacheable_latency::cpu1.inst      2451249                       # number of overall MSHR uncacheable cycles
890system.l2c.overall_mshr_uncacheable_latency::cpu1.data 171096604501                       # number of overall MSHR uncacheable cycles
891system.l2c.overall_mshr_uncacheable_latency::total 184511569236                       # number of overall MSHR uncacheable cycles
892system.l2c.ReadReq_mshr_miss_rate::cpu0.dtb.walker     0.000549                       # mshr miss rate for ReadReq accesses
893system.l2c.ReadReq_mshr_miss_rate::cpu0.itb.walker     0.000708                       # mshr miss rate for ReadReq accesses
894system.l2c.ReadReq_mshr_miss_rate::cpu0.inst     0.016019                       # mshr miss rate for ReadReq accesses
895system.l2c.ReadReq_mshr_miss_rate::cpu0.data     0.036682                       # mshr miss rate for ReadReq accesses
896system.l2c.ReadReq_mshr_miss_rate::cpu1.dtb.walker     0.000453                       # mshr miss rate for ReadReq accesses
897system.l2c.ReadReq_mshr_miss_rate::cpu1.itb.walker     0.000203                       # mshr miss rate for ReadReq accesses
898system.l2c.ReadReq_mshr_miss_rate::cpu1.inst     0.010596                       # mshr miss rate for ReadReq accesses
899system.l2c.ReadReq_mshr_miss_rate::cpu1.data     0.030402                       # mshr miss rate for ReadReq accesses
900system.l2c.ReadReq_mshr_miss_rate::total     0.017650                       # mshr miss rate for ReadReq accesses
901system.l2c.UpgradeReq_mshr_miss_rate::cpu0.data     0.793822                       # mshr miss rate for UpgradeReq accesses
902system.l2c.UpgradeReq_mshr_miss_rate::cpu1.data     0.835801                       # mshr miss rate for UpgradeReq accesses
903system.l2c.UpgradeReq_mshr_miss_rate::total     0.811091                       # mshr miss rate for UpgradeReq accesses
904system.l2c.SCUpgradeReq_mshr_miss_rate::cpu0.data     0.758084                       # mshr miss rate for SCUpgradeReq accesses
905system.l2c.SCUpgradeReq_mshr_miss_rate::cpu1.data     0.750442                       # mshr miss rate for SCUpgradeReq accesses
906system.l2c.SCUpgradeReq_mshr_miss_rate::total     0.755000                       # mshr miss rate for SCUpgradeReq accesses
907system.l2c.ReadExReq_mshr_miss_rate::cpu0.data     0.567102                       # mshr miss rate for ReadExReq accesses
908system.l2c.ReadExReq_mshr_miss_rate::cpu1.data     0.567702                       # mshr miss rate for ReadExReq accesses
909system.l2c.ReadExReq_mshr_miss_rate::total     0.567431                       # mshr miss rate for ReadExReq accesses
910system.l2c.demand_mshr_miss_rate::cpu0.dtb.walker     0.000549                       # mshr miss rate for demand accesses
911system.l2c.demand_mshr_miss_rate::cpu0.itb.walker     0.000708                       # mshr miss rate for demand accesses
912system.l2c.demand_mshr_miss_rate::cpu0.inst     0.016019                       # mshr miss rate for demand accesses
913system.l2c.demand_mshr_miss_rate::cpu0.data     0.244763                       # mshr miss rate for demand accesses
914system.l2c.demand_mshr_miss_rate::cpu1.dtb.walker     0.000453                       # mshr miss rate for demand accesses
915system.l2c.demand_mshr_miss_rate::cpu1.itb.walker     0.000203                       # mshr miss rate for demand accesses
916system.l2c.demand_mshr_miss_rate::cpu1.inst     0.010596                       # mshr miss rate for demand accesses
917system.l2c.demand_mshr_miss_rate::cpu1.data     0.244675                       # mshr miss rate for demand accesses
918system.l2c.demand_mshr_miss_rate::total      0.098854                       # mshr miss rate for demand accesses
919system.l2c.overall_mshr_miss_rate::cpu0.dtb.walker     0.000549                       # mshr miss rate for overall accesses
920system.l2c.overall_mshr_miss_rate::cpu0.itb.walker     0.000708                       # mshr miss rate for overall accesses
921system.l2c.overall_mshr_miss_rate::cpu0.inst     0.016019                       # mshr miss rate for overall accesses
922system.l2c.overall_mshr_miss_rate::cpu0.data     0.244763                       # mshr miss rate for overall accesses
923system.l2c.overall_mshr_miss_rate::cpu1.dtb.walker     0.000453                       # mshr miss rate for overall accesses
924system.l2c.overall_mshr_miss_rate::cpu1.itb.walker     0.000203                       # mshr miss rate for overall accesses
925system.l2c.overall_mshr_miss_rate::cpu1.inst     0.010596                       # mshr miss rate for overall accesses
926system.l2c.overall_mshr_miss_rate::cpu1.data     0.244675                       # mshr miss rate for overall accesses
927system.l2c.overall_mshr_miss_rate::total     0.098854                       # mshr miss rate for overall accesses
928system.l2c.ReadReq_avg_mshr_miss_latency::cpu0.dtb.walker        67125                       # average ReadReq mshr miss latency
929system.l2c.ReadReq_avg_mshr_miss_latency::cpu0.itb.walker 60666.666667                       # average ReadReq mshr miss latency
930system.l2c.ReadReq_avg_mshr_miss_latency::cpu0.inst 60320.259100                       # average ReadReq mshr miss latency
931system.l2c.ReadReq_avg_mshr_miss_latency::cpu0.data 61034.531536                       # average ReadReq mshr miss latency
932system.l2c.ReadReq_avg_mshr_miss_latency::cpu1.dtb.walker 76732.142857                       # average ReadReq mshr miss latency
933system.l2c.ReadReq_avg_mshr_miss_latency::cpu1.itb.walker        76250                       # average ReadReq mshr miss latency
934system.l2c.ReadReq_avg_mshr_miss_latency::cpu1.inst 64543.088399                       # average ReadReq mshr miss latency
935system.l2c.ReadReq_avg_mshr_miss_latency::cpu1.data 63333.601415                       # average ReadReq mshr miss latency
936system.l2c.ReadReq_avg_mshr_miss_latency::total 62313.837775                       # average ReadReq mshr miss latency
937system.l2c.UpgradeReq_avg_mshr_miss_latency::cpu0.data 10026.084436                       # average UpgradeReq mshr miss latency
938system.l2c.UpgradeReq_avg_mshr_miss_latency::cpu1.data 10043.826811                       # average UpgradeReq mshr miss latency
939system.l2c.UpgradeReq_avg_mshr_miss_latency::total 10033.605358                       # average UpgradeReq mshr miss latency
940system.l2c.SCUpgradeReq_avg_mshr_miss_latency::cpu0.data        10001                       # average SCUpgradeReq mshr miss latency
941system.l2c.SCUpgradeReq_avg_mshr_miss_latency::cpu1.data 10042.261792                       # average SCUpgradeReq mshr miss latency
942system.l2c.SCUpgradeReq_avg_mshr_miss_latency::total 10017.551561                       # average SCUpgradeReq mshr miss latency
943system.l2c.ReadExReq_avg_mshr_miss_latency::cpu0.data 54626.471718                       # average ReadExReq mshr miss latency
944system.l2c.ReadExReq_avg_mshr_miss_latency::cpu1.data 59325.717217                       # average ReadExReq mshr miss latency
945system.l2c.ReadExReq_avg_mshr_miss_latency::total 57205.767923                       # average ReadExReq mshr miss latency
946system.l2c.demand_avg_mshr_miss_latency::cpu0.dtb.walker        67125                       # average overall mshr miss latency
947system.l2c.demand_avg_mshr_miss_latency::cpu0.itb.walker 60666.666667                       # average overall mshr miss latency
948system.l2c.demand_avg_mshr_miss_latency::cpu0.inst 60320.259100                       # average overall mshr miss latency
949system.l2c.demand_avg_mshr_miss_latency::cpu0.data 55210.093446                       # average overall mshr miss latency
950system.l2c.demand_avg_mshr_miss_latency::cpu1.dtb.walker 76732.142857                       # average overall mshr miss latency
951system.l2c.demand_avg_mshr_miss_latency::cpu1.itb.walker        76250                       # average overall mshr miss latency
952system.l2c.demand_avg_mshr_miss_latency::cpu1.inst 64543.088399                       # average overall mshr miss latency
953system.l2c.demand_avg_mshr_miss_latency::cpu1.data 59625.117816                       # average overall mshr miss latency
954system.l2c.demand_avg_mshr_miss_latency::total 57983.064782                       # average overall mshr miss latency
955system.l2c.overall_avg_mshr_miss_latency::cpu0.dtb.walker        67125                       # average overall mshr miss latency
956system.l2c.overall_avg_mshr_miss_latency::cpu0.itb.walker 60666.666667                       # average overall mshr miss latency
957system.l2c.overall_avg_mshr_miss_latency::cpu0.inst 60320.259100                       # average overall mshr miss latency
958system.l2c.overall_avg_mshr_miss_latency::cpu0.data 55210.093446                       # average overall mshr miss latency
959system.l2c.overall_avg_mshr_miss_latency::cpu1.dtb.walker 76732.142857                       # average overall mshr miss latency
960system.l2c.overall_avg_mshr_miss_latency::cpu1.itb.walker        76250                       # average overall mshr miss latency
961system.l2c.overall_avg_mshr_miss_latency::cpu1.inst 64543.088399                       # average overall mshr miss latency
962system.l2c.overall_avg_mshr_miss_latency::cpu1.data 59625.117816                       # average overall mshr miss latency
963system.l2c.overall_avg_mshr_miss_latency::total 57983.064782                       # average overall mshr miss latency
964system.l2c.ReadReq_avg_mshr_uncacheable_latency::cpu0.inst          inf                       # average ReadReq mshr uncacheable latency
965system.l2c.ReadReq_avg_mshr_uncacheable_latency::cpu0.data          inf                       # average ReadReq mshr uncacheable latency
966system.l2c.ReadReq_avg_mshr_uncacheable_latency::cpu1.inst          inf                       # average ReadReq mshr uncacheable latency
967system.l2c.ReadReq_avg_mshr_uncacheable_latency::cpu1.data          inf                       # average ReadReq mshr uncacheable latency
968system.l2c.ReadReq_avg_mshr_uncacheable_latency::total          inf                       # average ReadReq mshr uncacheable latency
969system.l2c.WriteReq_avg_mshr_uncacheable_latency::cpu0.data          inf                       # average WriteReq mshr uncacheable latency
970system.l2c.WriteReq_avg_mshr_uncacheable_latency::cpu1.data          inf                       # average WriteReq mshr uncacheable latency
971system.l2c.WriteReq_avg_mshr_uncacheable_latency::total          inf                       # average WriteReq mshr uncacheable latency
972system.l2c.overall_avg_mshr_uncacheable_latency::cpu0.inst          inf                       # average overall mshr uncacheable latency
973system.l2c.overall_avg_mshr_uncacheable_latency::cpu0.data          inf                       # average overall mshr uncacheable latency
974system.l2c.overall_avg_mshr_uncacheable_latency::cpu1.inst          inf                       # average overall mshr uncacheable latency
975system.l2c.overall_avg_mshr_uncacheable_latency::cpu1.data          inf                       # average overall mshr uncacheable latency
976system.l2c.overall_avg_mshr_uncacheable_latency::total          inf                       # average overall mshr uncacheable latency
977system.l2c.no_allocate_misses                       0                       # Number of misses that were no-allocate
978system.cf0.dma_read_full_pages                      0                       # Number of full page size DMA reads (not PRD).
979system.cf0.dma_read_bytes                           0                       # Number of bytes transfered via DMA reads (not PRD).
980system.cf0.dma_read_txs                             0                       # Number of DMA read transactions (not PRD).
981system.cf0.dma_write_full_pages                     0                       # Number of full page size DMA writes.
982system.cf0.dma_write_bytes                          0                       # Number of bytes transfered via DMA writes.
983system.cf0.dma_write_txs                            0                       # Number of DMA write transactions.
984system.toL2Bus.throughput                   136659470                       # Throughput (bytes/s)
985system.toL2Bus.trans_dist::ReadReq            2706207                       # Transaction distribution
986system.toL2Bus.trans_dist::ReadResp           2706206                       # Transaction distribution
987system.toL2Bus.trans_dist::WriteReq            767894                       # Transaction distribution
988system.toL2Bus.trans_dist::WriteResp           767894                       # Transaction distribution
989system.toL2Bus.trans_dist::Writeback           581263                       # Transaction distribution
990system.toL2Bus.trans_dist::UpgradeReq           33352                       # Transaction distribution
991system.toL2Bus.trans_dist::SCUpgradeReq         18058                       # Transaction distribution
992system.toL2Bus.trans_dist::UpgradeResp          51410                       # Transaction distribution
993system.toL2Bus.trans_dist::ReadExReq           258939                       # Transaction distribution
994system.toL2Bus.trans_dist::ReadExResp          258939                       # Transaction distribution
995system.toL2Bus.pkt_count_system.cpu0.icache.mem_side::system.l2c.cpu_side       786305                       # Packet count per connected master and slave (bytes)
996system.toL2Bus.pkt_count_system.cpu0.dcache.mem_side::system.l2c.cpu_side      1073575                       # Packet count per connected master and slave (bytes)
997system.toL2Bus.pkt_count_system.cpu0.itb.walker.dma::system.l2c.cpu_side        13268                       # Packet count per connected master and slave (bytes)
998system.toL2Bus.pkt_count_system.cpu0.dtb.walker.dma::system.l2c.cpu_side        55413                       # Packet count per connected master and slave (bytes)
999system.toL2Bus.pkt_count_system.cpu1.icache.mem_side::system.l2c.cpu_side      1190023                       # Packet count per connected master and slave (bytes)
1000system.toL2Bus.pkt_count_system.cpu1.dcache.mem_side::system.l2c.cpu_side      4801593                       # Packet count per connected master and slave (bytes)
1001system.toL2Bus.pkt_count_system.cpu1.itb.walker.dma::system.l2c.cpu_side        14394                       # Packet count per connected master and slave (bytes)
1002system.toL2Bus.pkt_count_system.cpu1.dtb.walker.dma::system.l2c.cpu_side        72130                       # Packet count per connected master and slave (bytes)
1003system.toL2Bus.pkt_count::total               8006701                       # Packet count per connected master and slave (bytes)
1004system.toL2Bus.tot_pkt_size_system.cpu0.icache.mem_side::system.l2c.cpu_side     25142464                       # Cumulative packet size per connected master and slave (bytes)
1005system.toL2Bus.tot_pkt_size_system.cpu0.dcache.mem_side::system.l2c.cpu_side     34843867                       # Cumulative packet size per connected master and slave (bytes)
1006system.toL2Bus.tot_pkt_size_system.cpu0.itb.walker.dma::system.l2c.cpu_side        16960                       # Cumulative packet size per connected master and slave (bytes)
1007system.toL2Bus.tot_pkt_size_system.cpu0.dtb.walker.dma::system.l2c.cpu_side        87488                       # Cumulative packet size per connected master and slave (bytes)
1008system.toL2Bus.tot_pkt_size_system.cpu1.icache.mem_side::system.l2c.cpu_side     38062080                       # Cumulative packet size per connected master and slave (bytes)
1009system.toL2Bus.tot_pkt_size_system.cpu1.dcache.mem_side::system.l2c.cpu_side     47776006                       # Cumulative packet size per connected master and slave (bytes)
1010system.toL2Bus.tot_pkt_size_system.cpu1.itb.walker.dma::system.l2c.cpu_side        19732                       # Cumulative packet size per connected master and slave (bytes)
1011system.toL2Bus.tot_pkt_size_system.cpu1.dtb.walker.dma::system.l2c.cpu_side       123572                       # Cumulative packet size per connected master and slave (bytes)
1012system.toL2Bus.tot_pkt_size::total          146072169                       # Cumulative packet size per connected master and slave (bytes)
1013system.toL2Bus.data_through_bus             146072169                       # Total data (bytes)
1014system.toL2Bus.snoop_data_through_bus         4805124                       # Total snoop data (bytes)
1015system.toL2Bus.reqLayer0.occupancy         4892877936                       # Layer occupancy (ticks)
1016system.toL2Bus.reqLayer0.utilization              0.4                       # Layer utilization (%)
1017system.toL2Bus.respLayer0.occupancy        1772488367                       # Layer occupancy (ticks)
1018system.toL2Bus.respLayer0.utilization             0.2                       # Layer utilization (%)
1019system.toL2Bus.respLayer1.occupancy        1516304011                       # Layer occupancy (ticks)
1020system.toL2Bus.respLayer1.utilization             0.1                       # Layer utilization (%)
1021system.toL2Bus.respLayer2.occupancy           9043467                       # Layer occupancy (ticks)
1022system.toL2Bus.respLayer2.utilization             0.0                       # Layer utilization (%)
1023system.toL2Bus.respLayer3.occupancy          33687702                       # Layer occupancy (ticks)
1024system.toL2Bus.respLayer3.utilization             0.0                       # Layer utilization (%)
1025system.toL2Bus.respLayer4.occupancy        2681029210                       # Layer occupancy (ticks)
1026system.toL2Bus.respLayer4.utilization             0.2                       # Layer utilization (%)
1027system.toL2Bus.respLayer5.occupancy        3243394678                       # Layer occupancy (ticks)
1028system.toL2Bus.respLayer5.utilization             0.3                       # Layer utilization (%)
1029system.toL2Bus.respLayer6.occupancy           9483701                       # Layer occupancy (ticks)
1030system.toL2Bus.respLayer6.utilization             0.0                       # Layer utilization (%)
1031system.toL2Bus.respLayer7.occupancy          41522672                       # Layer occupancy (ticks)
1032system.toL2Bus.respLayer7.utilization             0.0                       # Layer utilization (%)
1033system.iobus.throughput                      46328621                       # Throughput (bytes/s)
1034system.iobus.trans_dist::ReadReq              7278159                       # Transaction distribution
1035system.iobus.trans_dist::ReadResp             7278159                       # Transaction distribution
1036system.iobus.trans_dist::WriteReq                7950                       # Transaction distribution
1037system.iobus.trans_dist::WriteResp               7950                       # Transaction distribution
1038system.iobus.pkt_count_system.bridge.master::system.realview.uart.pio        30460                       # Packet count per connected master and slave (bytes)
1039system.iobus.pkt_count_system.bridge.master::system.realview.realview_io.pio         8026                       # Packet count per connected master and slave (bytes)
1040system.iobus.pkt_count_system.bridge.master::system.realview.timer0.pio           34                       # Packet count per connected master and slave (bytes)
1041system.iobus.pkt_count_system.bridge.master::system.realview.timer1.pio          724                       # Packet count per connected master and slave (bytes)
1042system.iobus.pkt_count_system.bridge.master::system.realview.clcd.pio           36                       # Packet count per connected master and slave (bytes)
1043system.iobus.pkt_count_system.bridge.master::system.realview.kmi0.pio          124                       # Packet count per connected master and slave (bytes)
1044system.iobus.pkt_count_system.bridge.master::system.realview.kmi1.pio          494                       # Packet count per connected master and slave (bytes)
1045system.iobus.pkt_count_system.bridge.master::system.realview.cf_ctrl.pio      2342380                       # Packet count per connected master and slave (bytes)
1046system.iobus.pkt_count_system.bridge.master::system.realview.dmac_fake.pio           16                       # Packet count per connected master and slave (bytes)
1047system.iobus.pkt_count_system.bridge.master::system.realview.uart1_fake.pio           16                       # Packet count per connected master and slave (bytes)
1048system.iobus.pkt_count_system.bridge.master::system.realview.uart2_fake.pio           16                       # Packet count per connected master and slave (bytes)
1049system.iobus.pkt_count_system.bridge.master::system.realview.uart3_fake.pio           16                       # Packet count per connected master and slave (bytes)
1050system.iobus.pkt_count_system.bridge.master::system.realview.smc_fake.pio           16                       # Packet count per connected master and slave (bytes)
1051system.iobus.pkt_count_system.bridge.master::system.realview.sp810_fake.pio           20                       # Packet count per connected master and slave (bytes)
1052system.iobus.pkt_count_system.bridge.master::system.realview.watchdog_fake.pio           16                       # Packet count per connected master and slave (bytes)
1053system.iobus.pkt_count_system.bridge.master::system.realview.gpio0_fake.pio           16                       # Packet count per connected master and slave (bytes)
1054system.iobus.pkt_count_system.bridge.master::system.realview.gpio1_fake.pio           16                       # Packet count per connected master and slave (bytes)
1055system.iobus.pkt_count_system.bridge.master::system.realview.gpio2_fake.pio           16                       # Packet count per connected master and slave (bytes)
1056system.iobus.pkt_count_system.bridge.master::system.realview.ssp_fake.pio           16                       # Packet count per connected master and slave (bytes)
1057system.iobus.pkt_count_system.bridge.master::system.realview.sci_fake.pio           16                       # Packet count per connected master and slave (bytes)
1058system.iobus.pkt_count_system.bridge.master::system.realview.aaci_fake.pio           16                       # Packet count per connected master and slave (bytes)
1059system.iobus.pkt_count_system.bridge.master::system.realview.mmc_fake.pio           16                       # Packet count per connected master and slave (bytes)
1060system.iobus.pkt_count_system.bridge.master::system.realview.rtc.pio           16                       # Packet count per connected master and slave (bytes)
1061system.iobus.pkt_count_system.bridge.master::total      2382522                       # Packet count per connected master and slave (bytes)
1062system.iobus.pkt_count_system.realview.clcd.dma::system.iocache.cpu_side     12189696                       # Packet count per connected master and slave (bytes)
1063system.iobus.pkt_count_system.realview.clcd.dma::total     12189696                       # Packet count per connected master and slave (bytes)
1064system.iobus.pkt_count::total                14572218                       # Packet count per connected master and slave (bytes)
1065system.iobus.tot_pkt_size_system.bridge.master::system.realview.uart.pio        40178                       # Cumulative packet size per connected master and slave (bytes)
1066system.iobus.tot_pkt_size_system.bridge.master::system.realview.realview_io.pio        16052                       # Cumulative packet size per connected master and slave (bytes)
1067system.iobus.tot_pkt_size_system.bridge.master::system.realview.timer0.pio           68                       # Cumulative packet size per connected master and slave (bytes)
1068system.iobus.tot_pkt_size_system.bridge.master::system.realview.timer1.pio         1448                       # Cumulative packet size per connected master and slave (bytes)
1069system.iobus.tot_pkt_size_system.bridge.master::system.realview.clcd.pio           72                       # Cumulative packet size per connected master and slave (bytes)
1070system.iobus.tot_pkt_size_system.bridge.master::system.realview.kmi0.pio           86                       # Cumulative packet size per connected master and slave (bytes)
1071system.iobus.tot_pkt_size_system.bridge.master::system.realview.kmi1.pio          271                       # Cumulative packet size per connected master and slave (bytes)
1072system.iobus.tot_pkt_size_system.bridge.master::system.realview.cf_ctrl.pio      2331126                       # Cumulative packet size per connected master and slave (bytes)
1073system.iobus.tot_pkt_size_system.bridge.master::system.realview.dmac_fake.pio           32                       # Cumulative packet size per connected master and slave (bytes)
1074system.iobus.tot_pkt_size_system.bridge.master::system.realview.uart1_fake.pio           32                       # Cumulative packet size per connected master and slave (bytes)
1075system.iobus.tot_pkt_size_system.bridge.master::system.realview.uart2_fake.pio           32                       # Cumulative packet size per connected master and slave (bytes)
1076system.iobus.tot_pkt_size_system.bridge.master::system.realview.uart3_fake.pio           32                       # Cumulative packet size per connected master and slave (bytes)
1077system.iobus.tot_pkt_size_system.bridge.master::system.realview.smc_fake.pio           32                       # Cumulative packet size per connected master and slave (bytes)
1078system.iobus.tot_pkt_size_system.bridge.master::system.realview.sp810_fake.pio           40                       # Cumulative packet size per connected master and slave (bytes)
1079system.iobus.tot_pkt_size_system.bridge.master::system.realview.watchdog_fake.pio           32                       # Cumulative packet size per connected master and slave (bytes)
1080system.iobus.tot_pkt_size_system.bridge.master::system.realview.gpio0_fake.pio           32                       # Cumulative packet size per connected master and slave (bytes)
1081system.iobus.tot_pkt_size_system.bridge.master::system.realview.gpio1_fake.pio           32                       # Cumulative packet size per connected master and slave (bytes)
1082system.iobus.tot_pkt_size_system.bridge.master::system.realview.gpio2_fake.pio           32                       # Cumulative packet size per connected master and slave (bytes)
1083system.iobus.tot_pkt_size_system.bridge.master::system.realview.ssp_fake.pio           32                       # Cumulative packet size per connected master and slave (bytes)
1084system.iobus.tot_pkt_size_system.bridge.master::system.realview.sci_fake.pio           32                       # Cumulative packet size per connected master and slave (bytes)
1085system.iobus.tot_pkt_size_system.bridge.master::system.realview.aaci_fake.pio           32                       # Cumulative packet size per connected master and slave (bytes)
1086system.iobus.tot_pkt_size_system.bridge.master::system.realview.mmc_fake.pio           32                       # Cumulative packet size per connected master and slave (bytes)
1087system.iobus.tot_pkt_size_system.bridge.master::system.realview.rtc.pio           32                       # Cumulative packet size per connected master and slave (bytes)
1088system.iobus.tot_pkt_size_system.bridge.master::total      2389789                       # Cumulative packet size per connected master and slave (bytes)
1089system.iobus.tot_pkt_size_system.realview.clcd.dma::system.iocache.cpu_side     48758784                       # Cumulative packet size per connected master and slave (bytes)
1090system.iobus.tot_pkt_size_system.realview.clcd.dma::total     48758784                       # Cumulative packet size per connected master and slave (bytes)
1091system.iobus.tot_pkt_size::total             51148573                       # Cumulative packet size per connected master and slave (bytes)
1092system.iobus.data_through_bus                51148573                       # Total data (bytes)
1093system.iobus.reqLayer0.occupancy             21360000                       # Layer occupancy (ticks)
1094system.iobus.reqLayer0.utilization                0.0                       # Layer utilization (%)
1095system.iobus.reqLayer1.occupancy              4019000                       # Layer occupancy (ticks)
1096system.iobus.reqLayer1.utilization                0.0                       # Layer utilization (%)
1097system.iobus.reqLayer2.occupancy                34000                       # Layer occupancy (ticks)
1098system.iobus.reqLayer2.utilization                0.0                       # Layer utilization (%)
1099system.iobus.reqLayer3.occupancy               368000                       # Layer occupancy (ticks)
1100system.iobus.reqLayer3.utilization                0.0                       # Layer utilization (%)
1101system.iobus.reqLayer4.occupancy                27000                       # Layer occupancy (ticks)
1102system.iobus.reqLayer4.utilization                0.0                       # Layer utilization (%)
1103system.iobus.reqLayer5.occupancy                74000                       # Layer occupancy (ticks)
1104system.iobus.reqLayer5.utilization                0.0                       # Layer utilization (%)
1105system.iobus.reqLayer6.occupancy               297000                       # Layer occupancy (ticks)
1106system.iobus.reqLayer6.utilization                0.0                       # Layer utilization (%)
1107system.iobus.reqLayer7.occupancy           1172909000                       # Layer occupancy (ticks)
1108system.iobus.reqLayer7.utilization                0.1                       # Layer utilization (%)
1109system.iobus.reqLayer9.occupancy                 8000                       # Layer occupancy (ticks)
1110system.iobus.reqLayer9.utilization                0.0                       # Layer utilization (%)
1111system.iobus.reqLayer10.occupancy                8000                       # Layer occupancy (ticks)
1112system.iobus.reqLayer10.utilization               0.0                       # Layer utilization (%)
1113system.iobus.reqLayer11.occupancy                8000                       # Layer occupancy (ticks)
1114system.iobus.reqLayer11.utilization               0.0                       # Layer utilization (%)
1115system.iobus.reqLayer12.occupancy                8000                       # Layer occupancy (ticks)
1116system.iobus.reqLayer12.utilization               0.0                       # Layer utilization (%)
1117system.iobus.reqLayer13.occupancy                8000                       # Layer occupancy (ticks)
1118system.iobus.reqLayer13.utilization               0.0                       # Layer utilization (%)
1119system.iobus.reqLayer14.occupancy               11000                       # Layer occupancy (ticks)
1120system.iobus.reqLayer14.utilization               0.0                       # Layer utilization (%)
1121system.iobus.reqLayer15.occupancy                8000                       # Layer occupancy (ticks)
1122system.iobus.reqLayer15.utilization               0.0                       # Layer utilization (%)
1123system.iobus.reqLayer16.occupancy                8000                       # Layer occupancy (ticks)
1124system.iobus.reqLayer16.utilization               0.0                       # Layer utilization (%)
1125system.iobus.reqLayer17.occupancy                8000                       # Layer occupancy (ticks)
1126system.iobus.reqLayer17.utilization               0.0                       # Layer utilization (%)
1127system.iobus.reqLayer18.occupancy                8000                       # Layer occupancy (ticks)
1128system.iobus.reqLayer18.utilization               0.0                       # Layer utilization (%)
1129system.iobus.reqLayer19.occupancy                8000                       # Layer occupancy (ticks)
1130system.iobus.reqLayer19.utilization               0.0                       # Layer utilization (%)
1131system.iobus.reqLayer20.occupancy                8000                       # Layer occupancy (ticks)
1132system.iobus.reqLayer20.utilization               0.0                       # Layer utilization (%)
1133system.iobus.reqLayer21.occupancy                8000                       # Layer occupancy (ticks)
1134system.iobus.reqLayer21.utilization               0.0                       # Layer utilization (%)
1135system.iobus.reqLayer22.occupancy                8000                       # Layer occupancy (ticks)
1136system.iobus.reqLayer22.utilization               0.0                       # Layer utilization (%)
1137system.iobus.reqLayer23.occupancy                8000                       # Layer occupancy (ticks)
1138system.iobus.reqLayer23.utilization               0.0                       # Layer utilization (%)
1139system.iobus.reqLayer25.occupancy          6094848000                       # Layer occupancy (ticks)
1140system.iobus.reqLayer25.utilization               0.6                       # Layer utilization (%)
1141system.iobus.respLayer0.occupancy          2374572000                       # Layer occupancy (ticks)
1142system.iobus.respLayer0.utilization               0.2                       # Layer utilization (%)
1143system.iobus.respLayer1.occupancy         16699589511                       # Layer occupancy (ticks)
1144system.iobus.respLayer1.utilization               1.5                       # Layer utilization (%)
1145system.cpu0.branchPred.lookups                6002321                       # Number of BP lookups
1146system.cpu0.branchPred.condPredicted          4576737                       # Number of conditional branches predicted
1147system.cpu0.branchPred.condIncorrect           295742                       # Number of conditional branches incorrect
1148system.cpu0.branchPred.BTBLookups             3785758                       # Number of BTB lookups
1149system.cpu0.branchPred.BTBHits                2914394                       # Number of BTB hits
1150system.cpu0.branchPred.BTBCorrect                   0                       # Number of correct BTB predictions (this stat may not work properly.
1151system.cpu0.branchPred.BTBHitPct            76.983104                       # BTB Hit Percentage
1152system.cpu0.branchPred.usedRAS                 673290                       # Number of times the RAS was used to get a target.
1153system.cpu0.branchPred.RASInCorrect             28745                       # Number of incorrect RAS predictions.
1154system.cpu0.dtb.inst_hits                           0                       # ITB inst hits
1155system.cpu0.dtb.inst_misses                         0                       # ITB inst misses
1156system.cpu0.dtb.read_hits                     8907919                       # DTB read hits
1157system.cpu0.dtb.read_misses                     28331                       # DTB read misses
1158system.cpu0.dtb.write_hits                    5140728                       # DTB write hits
1159system.cpu0.dtb.write_misses                     5464                       # DTB write misses
1160system.cpu0.dtb.flush_tlb                           4                       # Number of times complete TLB was flushed
1161system.cpu0.dtb.flush_tlb_mva                       0                       # Number of times TLB was flushed by MVA
1162system.cpu0.dtb.flush_tlb_mva_asid               1439                       # Number of times TLB was flushed by MVA & ASID
1163system.cpu0.dtb.flush_tlb_asid                     63                       # Number of times TLB was flushed by ASID
1164system.cpu0.dtb.flush_entries                    1828                       # Number of entries that have been flushed from TLB
1165system.cpu0.dtb.align_faults                      958                       # Number of TLB faults due to alignment restrictions
1166system.cpu0.dtb.prefetch_faults                   306                       # Number of TLB faults due to prefetch
1167system.cpu0.dtb.domain_faults                       0                       # Number of TLB faults due to domain restrictions
1168system.cpu0.dtb.perms_faults                      551                       # Number of TLB faults due to permissions restrictions
1169system.cpu0.dtb.read_accesses                 8936250                       # DTB read accesses
1170system.cpu0.dtb.write_accesses                5146192                       # DTB write accesses
1171system.cpu0.dtb.inst_accesses                       0                       # ITB inst accesses
1172system.cpu0.dtb.hits                         14048647                       # DTB hits
1173system.cpu0.dtb.misses                          33795                       # DTB misses
1174system.cpu0.dtb.accesses                     14082442                       # DTB accesses
1175system.cpu0.itb.inst_hits                     4222709                       # ITB inst hits
1176system.cpu0.itb.inst_misses                      5005                       # ITB inst misses
1177system.cpu0.itb.read_hits                           0                       # DTB read hits
1178system.cpu0.itb.read_misses                         0                       # DTB read misses
1179system.cpu0.itb.write_hits                          0                       # DTB write hits
1180system.cpu0.itb.write_misses                        0                       # DTB write misses
1181system.cpu0.itb.flush_tlb                           4                       # Number of times complete TLB was flushed
1182system.cpu0.itb.flush_tlb_mva                       0                       # Number of times TLB was flushed by MVA
1183system.cpu0.itb.flush_tlb_mva_asid               1439                       # Number of times TLB was flushed by MVA & ASID
1184system.cpu0.itb.flush_tlb_asid                     63                       # Number of times TLB was flushed by ASID
1185system.cpu0.itb.flush_entries                    1348                       # Number of entries that have been flushed from TLB
1186system.cpu0.itb.align_faults                        0                       # Number of TLB faults due to alignment restrictions
1187system.cpu0.itb.prefetch_faults                     0                       # Number of TLB faults due to prefetch
1188system.cpu0.itb.domain_faults                       0                       # Number of TLB faults due to domain restrictions
1189system.cpu0.itb.perms_faults                     1494                       # Number of TLB faults due to permissions restrictions
1190system.cpu0.itb.read_accesses                       0                       # DTB read accesses
1191system.cpu0.itb.write_accesses                      0                       # DTB write accesses
1192system.cpu0.itb.inst_accesses                 4227714                       # ITB inst accesses
1193system.cpu0.itb.hits                          4222709                       # DTB hits
1194system.cpu0.itb.misses                           5005                       # DTB misses
1195system.cpu0.itb.accesses                      4227714                       # DTB accesses
1196system.cpu0.numCycles                        69175889                       # number of cpu cycles simulated
1197system.cpu0.numWorkItemsStarted                     0                       # number of work items this cpu started
1198system.cpu0.numWorkItemsCompleted                   0                       # number of work items this cpu completed
1199system.cpu0.fetch.icacheStallCycles          11717201                       # Number of cycles fetch is stalled on an Icache miss
1200system.cpu0.fetch.Insts                      32026454                       # Number of instructions fetch has processed
1201system.cpu0.fetch.Branches                    6002321                       # Number of branches that fetch encountered
1202system.cpu0.fetch.predictedBranches           3587684                       # Number of branches that fetch has predicted taken
1203system.cpu0.fetch.Cycles                      7519324                       # Number of cycles fetch has run and was not squashing or blocked
1204system.cpu0.fetch.SquashCycles                1452827                       # Number of cycles fetch has spent squashing
1205system.cpu0.fetch.TlbCycles                     60860                       # Number of cycles fetch has spent waiting for tlb
1206system.cpu0.fetch.BlockedCycles              19607589                       # Number of cycles fetch has spent blocked
1207system.cpu0.fetch.MiscStallCycles                5035                       # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
1208system.cpu0.fetch.PendingTrapStallCycles        47006                       # Number of stall cycles due to pending traps
1209system.cpu0.fetch.PendingQuiesceStallCycles      1325879                       # Number of stall cycles due to pending quiesce instructions
1210system.cpu0.fetch.IcacheWaitRetryStallCycles          324                       # Number of stall cycles due to full MSHR
1211system.cpu0.fetch.CacheLines                  4221110                       # Number of cache lines fetched
1212system.cpu0.fetch.IcacheSquashes               157905                       # Number of outstanding Icache misses that were squashed
1213system.cpu0.fetch.ItlbSquashes                   2000                       # Number of outstanding ITLB misses that were squashed
1214system.cpu0.fetch.rateDist::samples          41325646                       # Number of instructions fetched each cycle (Total)
1215system.cpu0.fetch.rateDist::mean             1.001484                       # Number of instructions fetched each cycle (Total)
1216system.cpu0.fetch.rateDist::stdev            2.381957                       # Number of instructions fetched each cycle (Total)
1217system.cpu0.fetch.rateDist::underflows              0      0.00%      0.00% # Number of instructions fetched each cycle (Total)
1218system.cpu0.fetch.rateDist::0                33813760     81.82%     81.82% # Number of instructions fetched each cycle (Total)
1219system.cpu0.fetch.rateDist::1                  565868      1.37%     83.19% # Number of instructions fetched each cycle (Total)
1220system.cpu0.fetch.rateDist::2                  817164      1.98%     85.17% # Number of instructions fetched each cycle (Total)
1221system.cpu0.fetch.rateDist::3                  676151      1.64%     86.81% # Number of instructions fetched each cycle (Total)
1222system.cpu0.fetch.rateDist::4                  772838      1.87%     88.68% # Number of instructions fetched each cycle (Total)
1223system.cpu0.fetch.rateDist::5                  560246      1.36%     90.03% # Number of instructions fetched each cycle (Total)
1224system.cpu0.fetch.rateDist::6                  669817      1.62%     91.65% # Number of instructions fetched each cycle (Total)
1225system.cpu0.fetch.rateDist::7                  351583      0.85%     92.50% # Number of instructions fetched each cycle (Total)
1226system.cpu0.fetch.rateDist::8                 3098219      7.50%    100.00% # Number of instructions fetched each cycle (Total)
1227system.cpu0.fetch.rateDist::overflows               0      0.00%    100.00% # Number of instructions fetched each cycle (Total)
1228system.cpu0.fetch.rateDist::min_value               0                       # Number of instructions fetched each cycle (Total)
1229system.cpu0.fetch.rateDist::max_value               8                       # Number of instructions fetched each cycle (Total)
1230system.cpu0.fetch.rateDist::total            41325646                       # Number of instructions fetched each cycle (Total)
1231system.cpu0.fetch.branchRate                 0.086769                       # Number of branch fetches per cycle
1232system.cpu0.fetch.rate                       0.462971                       # Number of inst fetches per cycle
1233system.cpu0.decode.IdleCycles                12221128                       # Number of cycles decode is idle
1234system.cpu0.decode.BlockedCycles             20791110                       # Number of cycles decode is blocked
1235system.cpu0.decode.RunCycles                  6824454                       # Number of cycles decode is running
1236system.cpu0.decode.UnblockCycles               510238                       # Number of cycles decode is unblocking
1237system.cpu0.decode.SquashCycles                978716                       # Number of cycles decode is squashing
1238system.cpu0.decode.BranchResolved              935346                       # Number of times decode resolved a branch
1239system.cpu0.decode.BranchMispred                64732                       # Number of times decode detected a branch misprediction
1240system.cpu0.decode.DecodedInsts              40027040                       # Number of instructions handled by decode
1241system.cpu0.decode.SquashedInsts               212951                       # Number of squashed instructions handled by decode
1242system.cpu0.rename.SquashCycles                978716                       # Number of cycles rename is squashing
1243system.cpu0.rename.IdleCycles                12790081                       # Number of cycles rename is idle
1244system.cpu0.rename.BlockCycles                5972534                       # Number of cycles rename is blocking
1245system.cpu0.rename.serializeStallCycles      12789547                       # count of cycles rename stalled for serializing inst
1246system.cpu0.rename.RunCycles                  6714080                       # Number of cycles rename is running
1247system.cpu0.rename.UnblockCycles              2080688                       # Number of cycles rename is unblocking
1248system.cpu0.rename.RenamedInsts              38920228                       # Number of instructions processed by rename
1249system.cpu0.rename.ROBFullEvents                 1875                       # Number of times rename has blocked due to ROB full
1250system.cpu0.rename.IQFullEvents                436221                       # Number of times rename has blocked due to IQ full
1251system.cpu0.rename.LSQFullEvents              1152507                       # Number of times rename has blocked due to LSQ full
1252system.cpu0.rename.FullRegisterEvents              84                       # Number of times there has been no free registers
1253system.cpu0.rename.RenamedOperands           39264921                       # Number of destination operands rename has renamed
1254system.cpu0.rename.RenameLookups            175790758                       # Number of register rename lookups that rename has made
1255system.cpu0.rename.int_rename_lookups       161860177                       # Number of integer rename lookups
1256system.cpu0.rename.fp_rename_lookups             4025                       # Number of floating rename lookups
1257system.cpu0.rename.CommittedMaps             30938700                       # Number of HB maps that are committed
1258system.cpu0.rename.UndoneMaps                 8326220                       # Number of HB maps that are undone due to squashing
1259system.cpu0.rename.serializingInsts            411215                       # count of serializing insts renamed
1260system.cpu0.rename.tempSerializingInsts        370279                       # count of temporary serializing insts renamed
1261system.cpu0.rename.skidInsts                  5370420                       # count of insts added to the skid buffer
1262system.cpu0.memDep0.insertedLoads             7651291                       # Number of loads inserted to the mem dependence unit.
1263system.cpu0.memDep0.insertedStores            5689186                       # Number of stores inserted to the mem dependence unit.
1264system.cpu0.memDep0.conflictingLoads          1120456                       # Number of conflicting loads.
1265system.cpu0.memDep0.conflictingStores         1254854                       # Number of conflicting stores.
1266system.cpu0.iq.iqInstsAdded                  36835170                       # Number of instructions added to the IQ (excludes non-spec)
1267system.cpu0.iq.iqNonSpecInstsAdded             895288                       # Number of non-speculative instructions added to the IQ
1268system.cpu0.iq.iqInstsIssued                 37251130                       # Number of instructions issued
1269system.cpu0.iq.iqSquashedInstsIssued            81272                       # Number of squashed instructions issued
1270system.cpu0.iq.iqSquashedInstsExamined        6287660                       # Number of squashed instructions iterated over during squash; mainly for profiling
1271system.cpu0.iq.iqSquashedOperandsExamined     13163035                       # Number of squashed operands that are examined and possibly removed from graph
1272system.cpu0.iq.iqSquashedNonSpecRemoved        256365                       # Number of squashed non-spec instructions that were removed
1273system.cpu0.iq.issued_per_cycle::samples     41325646                       # Number of insts issued each cycle
1274system.cpu0.iq.issued_per_cycle::mean        0.901405                       # Number of insts issued each cycle
1275system.cpu0.iq.issued_per_cycle::stdev       1.514906                       # Number of insts issued each cycle
1276system.cpu0.iq.issued_per_cycle::underflows            0      0.00%      0.00% # Number of insts issued each cycle
1277system.cpu0.iq.issued_per_cycle::0           26248472     63.52%     63.52% # Number of insts issued each cycle
1278system.cpu0.iq.issued_per_cycle::1            5690851     13.77%     77.29% # Number of insts issued each cycle
1279system.cpu0.iq.issued_per_cycle::2            3114453      7.54%     84.82% # Number of insts issued each cycle
1280system.cpu0.iq.issued_per_cycle::3            2470786      5.98%     90.80% # Number of insts issued each cycle
1281system.cpu0.iq.issued_per_cycle::4            2128163      5.15%     95.95% # Number of insts issued each cycle
1282system.cpu0.iq.issued_per_cycle::5             926108      2.24%     98.19% # Number of insts issued each cycle
1283system.cpu0.iq.issued_per_cycle::6             506651      1.23%     99.42% # Number of insts issued each cycle
1284system.cpu0.iq.issued_per_cycle::7             185379      0.45%     99.87% # Number of insts issued each cycle
1285system.cpu0.iq.issued_per_cycle::8              54783      0.13%    100.00% # Number of insts issued each cycle
1286system.cpu0.iq.issued_per_cycle::overflows            0      0.00%    100.00% # Number of insts issued each cycle
1287system.cpu0.iq.issued_per_cycle::min_value            0                       # Number of insts issued each cycle
1288system.cpu0.iq.issued_per_cycle::max_value            8                       # Number of insts issued each cycle
1289system.cpu0.iq.issued_per_cycle::total       41325646                       # Number of insts issued each cycle
1290system.cpu0.iq.fu_full::No_OpClass                  0      0.00%      0.00% # attempts to use FU when none available
1291system.cpu0.iq.fu_full::IntAlu                  27685      2.59%      2.59% # attempts to use FU when none available
1292system.cpu0.iq.fu_full::IntMult                   452      0.04%      2.63% # attempts to use FU when none available
1293system.cpu0.iq.fu_full::IntDiv                      0      0.00%      2.63% # attempts to use FU when none available
1294system.cpu0.iq.fu_full::FloatAdd                    0      0.00%      2.63% # attempts to use FU when none available
1295system.cpu0.iq.fu_full::FloatCmp                    0      0.00%      2.63% # attempts to use FU when none available
1296system.cpu0.iq.fu_full::FloatCvt                    0      0.00%      2.63% # attempts to use FU when none available
1297system.cpu0.iq.fu_full::FloatMult                   0      0.00%      2.63% # attempts to use FU when none available
1298system.cpu0.iq.fu_full::FloatDiv                    0      0.00%      2.63% # attempts to use FU when none available
1299system.cpu0.iq.fu_full::FloatSqrt                   0      0.00%      2.63% # attempts to use FU when none available
1300system.cpu0.iq.fu_full::SimdAdd                     0      0.00%      2.63% # attempts to use FU when none available
1301system.cpu0.iq.fu_full::SimdAddAcc                  0      0.00%      2.63% # attempts to use FU when none available
1302system.cpu0.iq.fu_full::SimdAlu                     0      0.00%      2.63% # attempts to use FU when none available
1303system.cpu0.iq.fu_full::SimdCmp                     0      0.00%      2.63% # attempts to use FU when none available
1304system.cpu0.iq.fu_full::SimdCvt                     0      0.00%      2.63% # attempts to use FU when none available
1305system.cpu0.iq.fu_full::SimdMisc                    0      0.00%      2.63% # attempts to use FU when none available
1306system.cpu0.iq.fu_full::SimdMult                    0      0.00%      2.63% # attempts to use FU when none available
1307system.cpu0.iq.fu_full::SimdMultAcc                 0      0.00%      2.63% # attempts to use FU when none available
1308system.cpu0.iq.fu_full::SimdShift                   0      0.00%      2.63% # attempts to use FU when none available
1309system.cpu0.iq.fu_full::SimdShiftAcc                0      0.00%      2.63% # attempts to use FU when none available
1310system.cpu0.iq.fu_full::SimdSqrt                    0      0.00%      2.63% # attempts to use FU when none available
1311system.cpu0.iq.fu_full::SimdFloatAdd                0      0.00%      2.63% # attempts to use FU when none available
1312system.cpu0.iq.fu_full::SimdFloatAlu                0      0.00%      2.63% # attempts to use FU when none available
1313system.cpu0.iq.fu_full::SimdFloatCmp                0      0.00%      2.63% # attempts to use FU when none available
1314system.cpu0.iq.fu_full::SimdFloatCvt                0      0.00%      2.63% # attempts to use FU when none available
1315system.cpu0.iq.fu_full::SimdFloatDiv                0      0.00%      2.63% # attempts to use FU when none available
1316system.cpu0.iq.fu_full::SimdFloatMisc               0      0.00%      2.63% # attempts to use FU when none available
1317system.cpu0.iq.fu_full::SimdFloatMult               0      0.00%      2.63% # attempts to use FU when none available
1318system.cpu0.iq.fu_full::SimdFloatMultAcc            0      0.00%      2.63% # attempts to use FU when none available
1319system.cpu0.iq.fu_full::SimdFloatSqrt               0      0.00%      2.63% # attempts to use FU when none available
1320system.cpu0.iq.fu_full::MemRead                842164     78.64%     81.27% # attempts to use FU when none available
1321system.cpu0.iq.fu_full::MemWrite               200566     18.73%    100.00% # attempts to use FU when none available
1322system.cpu0.iq.fu_full::IprAccess                   0      0.00%    100.00% # attempts to use FU when none available
1323system.cpu0.iq.fu_full::InstPrefetch                0      0.00%    100.00% # attempts to use FU when none available
1324system.cpu0.iq.FU_type_0::No_OpClass            52214      0.14%      0.14% # Type of FU issued
1325system.cpu0.iq.FU_type_0::IntAlu             22335497     59.96%     60.10% # Type of FU issued
1326system.cpu0.iq.FU_type_0::IntMult               46969      0.13%     60.23% # Type of FU issued
1327system.cpu0.iq.FU_type_0::IntDiv                    0      0.00%     60.23% # Type of FU issued
1328system.cpu0.iq.FU_type_0::FloatAdd                  0      0.00%     60.23% # Type of FU issued
1329system.cpu0.iq.FU_type_0::FloatCmp                  0      0.00%     60.23% # Type of FU issued
1330system.cpu0.iq.FU_type_0::FloatCvt                  0      0.00%     60.23% # Type of FU issued
1331system.cpu0.iq.FU_type_0::FloatMult                 0      0.00%     60.23% # Type of FU issued
1332system.cpu0.iq.FU_type_0::FloatDiv                  0      0.00%     60.23% # Type of FU issued
1333system.cpu0.iq.FU_type_0::FloatSqrt                 0      0.00%     60.23% # Type of FU issued
1334system.cpu0.iq.FU_type_0::SimdAdd                   0      0.00%     60.23% # Type of FU issued
1335system.cpu0.iq.FU_type_0::SimdAddAcc                0      0.00%     60.23% # Type of FU issued
1336system.cpu0.iq.FU_type_0::SimdAlu                   1      0.00%     60.23% # Type of FU issued
1337system.cpu0.iq.FU_type_0::SimdCmp                   0      0.00%     60.23% # Type of FU issued
1338system.cpu0.iq.FU_type_0::SimdCvt                   0      0.00%     60.23% # Type of FU issued
1339system.cpu0.iq.FU_type_0::SimdMisc                  7      0.00%     60.23% # Type of FU issued
1340system.cpu0.iq.FU_type_0::SimdMult                  0      0.00%     60.23% # Type of FU issued
1341system.cpu0.iq.FU_type_0::SimdMultAcc               0      0.00%     60.23% # Type of FU issued
1342system.cpu0.iq.FU_type_0::SimdShift                 1      0.00%     60.23% # Type of FU issued
1343system.cpu0.iq.FU_type_0::SimdShiftAcc              5      0.00%     60.23% # Type of FU issued
1344system.cpu0.iq.FU_type_0::SimdSqrt                  0      0.00%     60.23% # Type of FU issued
1345system.cpu0.iq.FU_type_0::SimdFloatAdd              0      0.00%     60.23% # Type of FU issued
1346system.cpu0.iq.FU_type_0::SimdFloatAlu              0      0.00%     60.23% # Type of FU issued
1347system.cpu0.iq.FU_type_0::SimdFloatCmp              0      0.00%     60.23% # Type of FU issued
1348system.cpu0.iq.FU_type_0::SimdFloatCvt              0      0.00%     60.23% # Type of FU issued
1349system.cpu0.iq.FU_type_0::SimdFloatDiv              0      0.00%     60.23% # Type of FU issued
1350system.cpu0.iq.FU_type_0::SimdFloatMisc           704      0.00%     60.23% # Type of FU issued
1351system.cpu0.iq.FU_type_0::SimdFloatMult             0      0.00%     60.23% # Type of FU issued
1352system.cpu0.iq.FU_type_0::SimdFloatMultAcc            5      0.00%     60.23% # Type of FU issued
1353system.cpu0.iq.FU_type_0::SimdFloatSqrt             0      0.00%     60.23% # Type of FU issued
1354system.cpu0.iq.FU_type_0::MemRead             9366005     25.14%     85.37% # Type of FU issued
1355system.cpu0.iq.FU_type_0::MemWrite            5449722     14.63%    100.00% # Type of FU issued
1356system.cpu0.iq.FU_type_0::IprAccess                 0      0.00%    100.00% # Type of FU issued
1357system.cpu0.iq.FU_type_0::InstPrefetch              0      0.00%    100.00% # Type of FU issued
1358system.cpu0.iq.FU_type_0::total              37251130                       # Type of FU issued
1359system.cpu0.iq.rate                          0.538499                       # Inst issue rate
1360system.cpu0.iq.fu_busy_cnt                    1070867                       # FU busy when requested
1361system.cpu0.iq.fu_busy_rate                  0.028747                       # FU busy rate (busy events/executed inst)
1362system.cpu0.iq.int_inst_queue_reads         117005145                       # Number of integer instruction queue reads
1363system.cpu0.iq.int_inst_queue_writes         44025943                       # Number of integer instruction queue writes
1364system.cpu0.iq.int_inst_queue_wakeup_accesses     34344840                       # Number of integer instruction queue wakeup accesses
1365system.cpu0.iq.fp_inst_queue_reads               8484                       # Number of floating instruction queue reads
1366system.cpu0.iq.fp_inst_queue_writes              4662                       # Number of floating instruction queue writes
1367system.cpu0.iq.fp_inst_queue_wakeup_accesses         3874                       # Number of floating instruction queue wakeup accesses
1368system.cpu0.iq.int_alu_accesses              38265319                       # Number of integer alu accesses
1369system.cpu0.iq.fp_alu_accesses                   4464                       # Number of floating point alu accesses
1370system.cpu0.iew.lsq.thread0.forwLoads          307168                       # Number of loads that had data forwarded from stores
1371system.cpu0.iew.lsq.thread0.invAddrLoads            0                       # Number of loads ignored due to an invalid address
1372system.cpu0.iew.lsq.thread0.squashedLoads      1372814                       # Number of loads squashed
1373system.cpu0.iew.lsq.thread0.ignoredResponses         2493                       # Number of memory responses ignored because the instruction is squashed
1374system.cpu0.iew.lsq.thread0.memOrderViolation        13018                       # Number of memory ordering violations
1375system.cpu0.iew.lsq.thread0.squashedStores       537400                       # Number of stores squashed
1376system.cpu0.iew.lsq.thread0.invAddrSwpfs            0                       # Number of software prefetches ignored due to an invalid address
1377system.cpu0.iew.lsq.thread0.blockedLoads            0                       # Number of blocked loads due to partial load-store forwarding
1378system.cpu0.iew.lsq.thread0.rescheduledLoads      2192818                       # Number of loads that were rescheduled
1379system.cpu0.iew.lsq.thread0.cacheBlocked         5781                       # Number of times an access to memory failed due to the cache being blocked
1380system.cpu0.iew.iewIdleCycles                       0                       # Number of cycles IEW is idle
1381system.cpu0.iew.iewSquashCycles                978716                       # Number of cycles IEW is squashing
1382system.cpu0.iew.iewBlockCycles                4319425                       # Number of cycles IEW is blocking
1383system.cpu0.iew.iewUnblockCycles               103424                       # Number of cycles IEW is unblocking
1384system.cpu0.iew.iewDispatchedInsts           37848942                       # Number of instructions dispatched to IQ
1385system.cpu0.iew.iewDispSquashedInsts            83231                       # Number of squashed instructions skipped by dispatch
1386system.cpu0.iew.iewDispLoadInsts              7651291                       # Number of dispatched load instructions
1387system.cpu0.iew.iewDispStoreInsts             5689186                       # Number of dispatched store instructions
1388system.cpu0.iew.iewDispNonSpecInsts            571145                       # Number of dispatched non-speculative instructions
1389system.cpu0.iew.iewIQFullEvents                 39872                       # Number of times the IQ has become full, causing a stall
1390system.cpu0.iew.iewLSQFullEvents                13404                       # Number of times the LSQ has become full, causing a stall
1391system.cpu0.iew.memOrderViolationEvents         13018                       # Number of memory order violations
1392system.cpu0.iew.predictedTakenIncorrect        150227                       # Number of branches that were predicted taken incorrectly
1393system.cpu0.iew.predictedNotTakenIncorrect       117595                       # Number of branches that were predicted not taken incorrectly
1394system.cpu0.iew.branchMispredicts              267822                       # Number of branch mispredicts detected at execute
1395system.cpu0.iew.iewExecutedInsts             36871306                       # Number of executed instructions
1396system.cpu0.iew.iewExecLoadInsts              9223534                       # Number of load instructions executed
1397system.cpu0.iew.iewExecSquashedInsts           379824                       # Number of squashed instructions skipped in execute
1398system.cpu0.iew.exec_swp                            0                       # number of swp insts executed
1399system.cpu0.iew.exec_nop                       118484                       # number of nop insts executed
1400system.cpu0.iew.exec_refs                    14624342                       # number of memory reference insts executed
1401system.cpu0.iew.exec_branches                 4855002                       # Number of branches executed
1402system.cpu0.iew.exec_stores                   5400808                       # Number of stores executed
1403system.cpu0.iew.exec_rate                    0.533008                       # Inst execution rate
1404system.cpu0.iew.wb_sent                      36677174                       # cumulative count of insts sent to commit
1405system.cpu0.iew.wb_count                     34348714                       # cumulative count of insts written-back
1406system.cpu0.iew.wb_producers                 18316479                       # num instructions producing a value
1407system.cpu0.iew.wb_consumers                 35213732                       # num instructions consuming a value
1408system.cpu0.iew.wb_penalized                        0                       # number of instrctions required to write to 'other' IQ
1409system.cpu0.iew.wb_rate                      0.496542                       # insts written-back per cycle
1410system.cpu0.iew.wb_fanout                    0.520152                       # average fanout of values written-back
1411system.cpu0.iew.wb_penalized_rate                   0                       # fraction of instructions written-back that wrote to 'other' IQ
1412system.cpu0.commit.commitSquashedInsts        6093987                       # The number of squashed insts skipped by commit
1413system.cpu0.commit.commitNonSpecStalls         638923                       # The number of times commit has been forced to stall to communicate backwards
1414system.cpu0.commit.branchMispredicts           232030                       # The number of times a branch was mispredicted
1415system.cpu0.commit.committed_per_cycle::samples     40346930                       # Number of insts commited each cycle
1416system.cpu0.commit.committed_per_cycle::mean     0.775643                       # Number of insts commited each cycle
1417system.cpu0.commit.committed_per_cycle::stdev     1.740681                       # Number of insts commited each cycle
1418system.cpu0.commit.committed_per_cycle::underflows            0      0.00%      0.00% # Number of insts commited each cycle
1419system.cpu0.commit.committed_per_cycle::0     28704762     71.14%     71.14% # Number of insts commited each cycle
1420system.cpu0.commit.committed_per_cycle::1      5702920     14.13%     85.28% # Number of insts commited each cycle
1421system.cpu0.commit.committed_per_cycle::2      1886389      4.68%     89.95% # Number of insts commited each cycle
1422system.cpu0.commit.committed_per_cycle::3       981050      2.43%     92.39% # Number of insts commited each cycle
1423system.cpu0.commit.committed_per_cycle::4       790069      1.96%     94.34% # Number of insts commited each cycle
1424system.cpu0.commit.committed_per_cycle::5       509429      1.26%     95.61% # Number of insts commited each cycle
1425system.cpu0.commit.committed_per_cycle::6       395100      0.98%     96.59% # Number of insts commited each cycle
1426system.cpu0.commit.committed_per_cycle::7       219754      0.54%     97.13% # Number of insts commited each cycle
1427system.cpu0.commit.committed_per_cycle::8      1157457      2.87%    100.00% # Number of insts commited each cycle
1428system.cpu0.commit.committed_per_cycle::overflows            0      0.00%    100.00% # Number of insts commited each cycle
1429system.cpu0.commit.committed_per_cycle::min_value            0                       # Number of insts commited each cycle
1430system.cpu0.commit.committed_per_cycle::max_value            8                       # Number of insts commited each cycle
1431system.cpu0.commit.committed_per_cycle::total     40346930                       # Number of insts commited each cycle
1432system.cpu0.commit.committedInsts            23686340                       # Number of instructions committed
1433system.cpu0.commit.committedOps              31294803                       # Number of ops (including micro ops) committed
1434system.cpu0.commit.swp_count                        0                       # Number of s/w prefetches committed
1435system.cpu0.commit.refs                      11430263                       # Number of memory references committed
1436system.cpu0.commit.loads                      6278477                       # Number of loads committed
1437system.cpu0.commit.membars                     229716                       # Number of memory barriers committed
1438system.cpu0.commit.branches                   4246456                       # Number of branches committed
1439system.cpu0.commit.fp_insts                      3838                       # Number of committed floating point instructions.
1440system.cpu0.commit.int_insts                 27650320                       # Number of committed integer instructions.
1441system.cpu0.commit.function_calls              489514                       # Number of function calls committed.
1442system.cpu0.commit.bw_lim_events              1157457                       # number cycles where commit BW limit reached
1443system.cpu0.commit.bw_limited                       0                       # number of insts not committed due to BW limits
1444system.cpu0.rob.rob_reads                    75726854                       # The number of ROB reads
1445system.cpu0.rob.rob_writes                   75758265                       # The number of ROB writes
1446system.cpu0.timesIdled                         367474                       # Number of times that the entire CPU went into an idle state and unscheduled itself
1447system.cpu0.idleCycles                       27850243                       # Total number of cycles that the CPU has spent unscheduled due to idling
1448system.cpu0.quiesceCycles                  2138859041                       # Total number of cycles that CPU has spent quiesced or waiting for an interrupt
1449system.cpu0.committedInsts                   23605598                       # Number of Instructions Simulated
1450system.cpu0.committedOps                     31214061                       # Number of Ops (including micro ops) Simulated
1451system.cpu0.committedInsts_total             23605598                       # Number of Instructions Simulated
1452system.cpu0.cpi                              2.930487                       # CPI: Cycles Per Instruction
1453system.cpu0.cpi_total                        2.930487                       # CPI: Total CPI of All Threads
1454system.cpu0.ipc                              0.341240                       # IPC: Instructions Per Cycle
1455system.cpu0.ipc_total                        0.341240                       # IPC: Total IPC of All Threads
1456system.cpu0.int_regfile_reads               171860544                       # number of integer regfile reads
1457system.cpu0.int_regfile_writes               34096305                       # number of integer regfile writes
1458system.cpu0.fp_regfile_reads                     3262                       # number of floating regfile reads
1459system.cpu0.fp_regfile_writes                     892                       # number of floating regfile writes
1460system.cpu0.misc_regfile_reads               13010065                       # number of misc regfile reads
1461system.cpu0.misc_regfile_writes                451140                       # number of misc regfile writes
1462system.cpu0.icache.tags.replacements           392795                       # number of replacements
1463system.cpu0.icache.tags.tagsinuse          511.002835                       # Cycle average of tags in use
1464system.cpu0.icache.tags.total_refs            3796668                       # Total number of references to valid blocks.
1465system.cpu0.icache.tags.sampled_refs           393307                       # Sample count of references to valid blocks.
1466system.cpu0.icache.tags.avg_refs             9.653192                       # Average number of references to valid blocks.
1467system.cpu0.icache.tags.warmup_cycle       6982777250                       # Cycle when the warmup percentage was hit.
1468system.cpu0.icache.tags.occ_blocks::cpu0.inst   511.002835                       # Average occupied blocks per requestor
1469system.cpu0.icache.tags.occ_percent::cpu0.inst     0.998052                       # Average percentage of cache occupancy
1470system.cpu0.icache.tags.occ_percent::total     0.998052                       # Average percentage of cache occupancy
1471system.cpu0.icache.ReadReq_hits::cpu0.inst      3796668                       # number of ReadReq hits
1472system.cpu0.icache.ReadReq_hits::total        3796668                       # number of ReadReq hits
1473system.cpu0.icache.demand_hits::cpu0.inst      3796668                       # number of demand (read+write) hits
1474system.cpu0.icache.demand_hits::total         3796668                       # number of demand (read+write) hits
1475system.cpu0.icache.overall_hits::cpu0.inst      3796668                       # number of overall hits
1476system.cpu0.icache.overall_hits::total        3796668                       # number of overall hits
1477system.cpu0.icache.ReadReq_misses::cpu0.inst       424314                       # number of ReadReq misses
1478system.cpu0.icache.ReadReq_misses::total       424314                       # number of ReadReq misses
1479system.cpu0.icache.demand_misses::cpu0.inst       424314                       # number of demand (read+write) misses
1480system.cpu0.icache.demand_misses::total        424314                       # number of demand (read+write) misses
1481system.cpu0.icache.overall_misses::cpu0.inst       424314                       # number of overall misses
1482system.cpu0.icache.overall_misses::total       424314                       # number of overall misses
1483system.cpu0.icache.ReadReq_miss_latency::cpu0.inst   5901888496                       # number of ReadReq miss cycles
1484system.cpu0.icache.ReadReq_miss_latency::total   5901888496                       # number of ReadReq miss cycles
1485system.cpu0.icache.demand_miss_latency::cpu0.inst   5901888496                       # number of demand (read+write) miss cycles
1486system.cpu0.icache.demand_miss_latency::total   5901888496                       # number of demand (read+write) miss cycles
1487system.cpu0.icache.overall_miss_latency::cpu0.inst   5901888496                       # number of overall miss cycles
1488system.cpu0.icache.overall_miss_latency::total   5901888496                       # number of overall miss cycles
1489system.cpu0.icache.ReadReq_accesses::cpu0.inst      4220982                       # number of ReadReq accesses(hits+misses)
1490system.cpu0.icache.ReadReq_accesses::total      4220982                       # number of ReadReq accesses(hits+misses)
1491system.cpu0.icache.demand_accesses::cpu0.inst      4220982                       # number of demand (read+write) accesses
1492system.cpu0.icache.demand_accesses::total      4220982                       # number of demand (read+write) accesses
1493system.cpu0.icache.overall_accesses::cpu0.inst      4220982                       # number of overall (read+write) accesses
1494system.cpu0.icache.overall_accesses::total      4220982                       # number of overall (read+write) accesses
1495system.cpu0.icache.ReadReq_miss_rate::cpu0.inst     0.100525                       # miss rate for ReadReq accesses
1496system.cpu0.icache.ReadReq_miss_rate::total     0.100525                       # miss rate for ReadReq accesses
1497system.cpu0.icache.demand_miss_rate::cpu0.inst     0.100525                       # miss rate for demand accesses
1498system.cpu0.icache.demand_miss_rate::total     0.100525                       # miss rate for demand accesses
1499system.cpu0.icache.overall_miss_rate::cpu0.inst     0.100525                       # miss rate for overall accesses
1500system.cpu0.icache.overall_miss_rate::total     0.100525                       # miss rate for overall accesses
1501system.cpu0.icache.ReadReq_avg_miss_latency::cpu0.inst 13909.247623                       # average ReadReq miss latency
1502system.cpu0.icache.ReadReq_avg_miss_latency::total 13909.247623                       # average ReadReq miss latency
1503system.cpu0.icache.demand_avg_miss_latency::cpu0.inst 13909.247623                       # average overall miss latency
1504system.cpu0.icache.demand_avg_miss_latency::total 13909.247623                       # average overall miss latency
1505system.cpu0.icache.overall_avg_miss_latency::cpu0.inst 13909.247623                       # average overall miss latency
1506system.cpu0.icache.overall_avg_miss_latency::total 13909.247623                       # average overall miss latency
1507system.cpu0.icache.blocked_cycles::no_mshrs         3930                       # number of cycles access was blocked
1508system.cpu0.icache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
1509system.cpu0.icache.blocked::no_mshrs              194                       # number of cycles access was blocked
1510system.cpu0.icache.blocked::no_targets              0                       # number of cycles access was blocked
1511system.cpu0.icache.avg_blocked_cycles::no_mshrs    20.257732                       # average number of cycles each access was blocked
1512system.cpu0.icache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
1513system.cpu0.icache.fast_writes                      0                       # number of fast writes performed
1514system.cpu0.icache.cache_copies                     0                       # number of cache copies performed
1515system.cpu0.icache.ReadReq_mshr_hits::cpu0.inst        30982                       # number of ReadReq MSHR hits
1516system.cpu0.icache.ReadReq_mshr_hits::total        30982                       # number of ReadReq MSHR hits
1517system.cpu0.icache.demand_mshr_hits::cpu0.inst        30982                       # number of demand (read+write) MSHR hits
1518system.cpu0.icache.demand_mshr_hits::total        30982                       # number of demand (read+write) MSHR hits
1519system.cpu0.icache.overall_mshr_hits::cpu0.inst        30982                       # number of overall MSHR hits
1520system.cpu0.icache.overall_mshr_hits::total        30982                       # number of overall MSHR hits
1521system.cpu0.icache.ReadReq_mshr_misses::cpu0.inst       393332                       # number of ReadReq MSHR misses
1522system.cpu0.icache.ReadReq_mshr_misses::total       393332                       # number of ReadReq MSHR misses
1523system.cpu0.icache.demand_mshr_misses::cpu0.inst       393332                       # number of demand (read+write) MSHR misses
1524system.cpu0.icache.demand_mshr_misses::total       393332                       # number of demand (read+write) MSHR misses
1525system.cpu0.icache.overall_mshr_misses::cpu0.inst       393332                       # number of overall MSHR misses
1526system.cpu0.icache.overall_mshr_misses::total       393332                       # number of overall MSHR misses
1527system.cpu0.icache.ReadReq_mshr_miss_latency::cpu0.inst   4803860873                       # number of ReadReq MSHR miss cycles
1528system.cpu0.icache.ReadReq_mshr_miss_latency::total   4803860873                       # number of ReadReq MSHR miss cycles
1529system.cpu0.icache.demand_mshr_miss_latency::cpu0.inst   4803860873                       # number of demand (read+write) MSHR miss cycles
1530system.cpu0.icache.demand_mshr_miss_latency::total   4803860873                       # number of demand (read+write) MSHR miss cycles
1531system.cpu0.icache.overall_mshr_miss_latency::cpu0.inst   4803860873                       # number of overall MSHR miss cycles
1532system.cpu0.icache.overall_mshr_miss_latency::total   4803860873                       # number of overall MSHR miss cycles
1533system.cpu0.icache.ReadReq_mshr_uncacheable_latency::cpu0.inst      8948750                       # number of ReadReq MSHR uncacheable cycles
1534system.cpu0.icache.ReadReq_mshr_uncacheable_latency::total      8948750                       # number of ReadReq MSHR uncacheable cycles
1535system.cpu0.icache.overall_mshr_uncacheable_latency::cpu0.inst      8948750                       # number of overall MSHR uncacheable cycles
1536system.cpu0.icache.overall_mshr_uncacheable_latency::total      8948750                       # number of overall MSHR uncacheable cycles
1537system.cpu0.icache.ReadReq_mshr_miss_rate::cpu0.inst     0.093185                       # mshr miss rate for ReadReq accesses
1538system.cpu0.icache.ReadReq_mshr_miss_rate::total     0.093185                       # mshr miss rate for ReadReq accesses
1539system.cpu0.icache.demand_mshr_miss_rate::cpu0.inst     0.093185                       # mshr miss rate for demand accesses
1540system.cpu0.icache.demand_mshr_miss_rate::total     0.093185                       # mshr miss rate for demand accesses
1541system.cpu0.icache.overall_mshr_miss_rate::cpu0.inst     0.093185                       # mshr miss rate for overall accesses
1542system.cpu0.icache.overall_mshr_miss_rate::total     0.093185                       # mshr miss rate for overall accesses
1543system.cpu0.icache.ReadReq_avg_mshr_miss_latency::cpu0.inst 12213.247010                       # average ReadReq mshr miss latency
1544system.cpu0.icache.ReadReq_avg_mshr_miss_latency::total 12213.247010                       # average ReadReq mshr miss latency
1545system.cpu0.icache.demand_avg_mshr_miss_latency::cpu0.inst 12213.247010                       # average overall mshr miss latency
1546system.cpu0.icache.demand_avg_mshr_miss_latency::total 12213.247010                       # average overall mshr miss latency
1547system.cpu0.icache.overall_avg_mshr_miss_latency::cpu0.inst 12213.247010                       # average overall mshr miss latency
1548system.cpu0.icache.overall_avg_mshr_miss_latency::total 12213.247010                       # average overall mshr miss latency
1549system.cpu0.icache.ReadReq_avg_mshr_uncacheable_latency::cpu0.inst          inf                       # average ReadReq mshr uncacheable latency
1550system.cpu0.icache.ReadReq_avg_mshr_uncacheable_latency::total          inf                       # average ReadReq mshr uncacheable latency
1551system.cpu0.icache.overall_avg_mshr_uncacheable_latency::cpu0.inst          inf                       # average overall mshr uncacheable latency
1552system.cpu0.icache.overall_avg_mshr_uncacheable_latency::total          inf                       # average overall mshr uncacheable latency
1553system.cpu0.icache.no_allocate_misses               0                       # Number of misses that were no-allocate
1554system.cpu0.dcache.tags.replacements           276222                       # number of replacements
1555system.cpu0.dcache.tags.tagsinuse          460.530312                       # Cycle average of tags in use
1556system.cpu0.dcache.tags.total_refs            9262144                       # Total number of references to valid blocks.
1557system.cpu0.dcache.tags.sampled_refs           276734                       # Sample count of references to valid blocks.
1558system.cpu0.dcache.tags.avg_refs            33.469483                       # Average number of references to valid blocks.
1559system.cpu0.dcache.tags.warmup_cycle         42960250                       # Cycle when the warmup percentage was hit.
1560system.cpu0.dcache.tags.occ_blocks::cpu0.data   460.530312                       # Average occupied blocks per requestor
1561system.cpu0.dcache.tags.occ_percent::cpu0.data     0.899473                       # Average percentage of cache occupancy
1562system.cpu0.dcache.tags.occ_percent::total     0.899473                       # Average percentage of cache occupancy
1563system.cpu0.dcache.ReadReq_hits::cpu0.data      5781621                       # number of ReadReq hits
1564system.cpu0.dcache.ReadReq_hits::total        5781621                       # number of ReadReq hits
1565system.cpu0.dcache.WriteReq_hits::cpu0.data      3159389                       # number of WriteReq hits
1566system.cpu0.dcache.WriteReq_hits::total       3159389                       # number of WriteReq hits
1567system.cpu0.dcache.LoadLockedReq_hits::cpu0.data       139147                       # number of LoadLockedReq hits
1568system.cpu0.dcache.LoadLockedReq_hits::total       139147                       # number of LoadLockedReq hits
1569system.cpu0.dcache.StoreCondReq_hits::cpu0.data       137077                       # number of StoreCondReq hits
1570system.cpu0.dcache.StoreCondReq_hits::total       137077                       # number of StoreCondReq hits
1571system.cpu0.dcache.demand_hits::cpu0.data      8941010                       # number of demand (read+write) hits
1572system.cpu0.dcache.demand_hits::total         8941010                       # number of demand (read+write) hits
1573system.cpu0.dcache.overall_hits::cpu0.data      8941010                       # number of overall hits
1574system.cpu0.dcache.overall_hits::total        8941010                       # number of overall hits
1575system.cpu0.dcache.ReadReq_misses::cpu0.data       391790                       # number of ReadReq misses
1576system.cpu0.dcache.ReadReq_misses::total       391790                       # number of ReadReq misses
1577system.cpu0.dcache.WriteReq_misses::cpu0.data      1584826                       # number of WriteReq misses
1578system.cpu0.dcache.WriteReq_misses::total      1584826                       # number of WriteReq misses
1579system.cpu0.dcache.LoadLockedReq_misses::cpu0.data         8742                       # number of LoadLockedReq misses
1580system.cpu0.dcache.LoadLockedReq_misses::total         8742                       # number of LoadLockedReq misses
1581system.cpu0.dcache.StoreCondReq_misses::cpu0.data         7480                       # number of StoreCondReq misses
1582system.cpu0.dcache.StoreCondReq_misses::total         7480                       # number of StoreCondReq misses
1583system.cpu0.dcache.demand_misses::cpu0.data      1976616                       # number of demand (read+write) misses
1584system.cpu0.dcache.demand_misses::total       1976616                       # number of demand (read+write) misses
1585system.cpu0.dcache.overall_misses::cpu0.data      1976616                       # number of overall misses
1586system.cpu0.dcache.overall_misses::total      1976616                       # number of overall misses
1587system.cpu0.dcache.ReadReq_miss_latency::cpu0.data   5523901183                       # number of ReadReq miss cycles
1588system.cpu0.dcache.ReadReq_miss_latency::total   5523901183                       # number of ReadReq miss cycles
1589system.cpu0.dcache.WriteReq_miss_latency::cpu0.data  77315448541                       # number of WriteReq miss cycles
1590system.cpu0.dcache.WriteReq_miss_latency::total  77315448541                       # number of WriteReq miss cycles
1591system.cpu0.dcache.LoadLockedReq_miss_latency::cpu0.data     88125732                       # number of LoadLockedReq miss cycles
1592system.cpu0.dcache.LoadLockedReq_miss_latency::total     88125732                       # number of LoadLockedReq miss cycles
1593system.cpu0.dcache.StoreCondReq_miss_latency::cpu0.data     45924629                       # number of StoreCondReq miss cycles
1594system.cpu0.dcache.StoreCondReq_miss_latency::total     45924629                       # number of StoreCondReq miss cycles
1595system.cpu0.dcache.demand_miss_latency::cpu0.data  82839349724                       # number of demand (read+write) miss cycles
1596system.cpu0.dcache.demand_miss_latency::total  82839349724                       # number of demand (read+write) miss cycles
1597system.cpu0.dcache.overall_miss_latency::cpu0.data  82839349724                       # number of overall miss cycles
1598system.cpu0.dcache.overall_miss_latency::total  82839349724                       # number of overall miss cycles
1599system.cpu0.dcache.ReadReq_accesses::cpu0.data      6173411                       # number of ReadReq accesses(hits+misses)
1600system.cpu0.dcache.ReadReq_accesses::total      6173411                       # number of ReadReq accesses(hits+misses)
1601system.cpu0.dcache.WriteReq_accesses::cpu0.data      4744215                       # number of WriteReq accesses(hits+misses)
1602system.cpu0.dcache.WriteReq_accesses::total      4744215                       # number of WriteReq accesses(hits+misses)
1603system.cpu0.dcache.LoadLockedReq_accesses::cpu0.data       147889                       # number of LoadLockedReq accesses(hits+misses)
1604system.cpu0.dcache.LoadLockedReq_accesses::total       147889                       # number of LoadLockedReq accesses(hits+misses)
1605system.cpu0.dcache.StoreCondReq_accesses::cpu0.data       144557                       # number of StoreCondReq accesses(hits+misses)
1606system.cpu0.dcache.StoreCondReq_accesses::total       144557                       # number of StoreCondReq accesses(hits+misses)
1607system.cpu0.dcache.demand_accesses::cpu0.data     10917626                       # number of demand (read+write) accesses
1608system.cpu0.dcache.demand_accesses::total     10917626                       # number of demand (read+write) accesses
1609system.cpu0.dcache.overall_accesses::cpu0.data     10917626                       # number of overall (read+write) accesses
1610system.cpu0.dcache.overall_accesses::total     10917626                       # number of overall (read+write) accesses
1611system.cpu0.dcache.ReadReq_miss_rate::cpu0.data     0.063464                       # miss rate for ReadReq accesses
1612system.cpu0.dcache.ReadReq_miss_rate::total     0.063464                       # miss rate for ReadReq accesses
1613system.cpu0.dcache.WriteReq_miss_rate::cpu0.data     0.334054                       # miss rate for WriteReq accesses
1614system.cpu0.dcache.WriteReq_miss_rate::total     0.334054                       # miss rate for WriteReq accesses
1615system.cpu0.dcache.LoadLockedReq_miss_rate::cpu0.data     0.059112                       # miss rate for LoadLockedReq accesses
1616system.cpu0.dcache.LoadLockedReq_miss_rate::total     0.059112                       # miss rate for LoadLockedReq accesses
1617system.cpu0.dcache.StoreCondReq_miss_rate::cpu0.data     0.051744                       # miss rate for StoreCondReq accesses
1618system.cpu0.dcache.StoreCondReq_miss_rate::total     0.051744                       # miss rate for StoreCondReq accesses
1619system.cpu0.dcache.demand_miss_rate::cpu0.data     0.181048                       # miss rate for demand accesses
1620system.cpu0.dcache.demand_miss_rate::total     0.181048                       # miss rate for demand accesses
1621system.cpu0.dcache.overall_miss_rate::cpu0.data     0.181048                       # miss rate for overall accesses
1622system.cpu0.dcache.overall_miss_rate::total     0.181048                       # miss rate for overall accesses
1623system.cpu0.dcache.ReadReq_avg_miss_latency::cpu0.data 14099.137760                       # average ReadReq miss latency
1624system.cpu0.dcache.ReadReq_avg_miss_latency::total 14099.137760                       # average ReadReq miss latency
1625system.cpu0.dcache.WriteReq_avg_miss_latency::cpu0.data 48784.818359                       # average WriteReq miss latency
1626system.cpu0.dcache.WriteReq_avg_miss_latency::total 48784.818359                       # average WriteReq miss latency
1627system.cpu0.dcache.LoadLockedReq_avg_miss_latency::cpu0.data 10080.728895                       # average LoadLockedReq miss latency
1628system.cpu0.dcache.LoadLockedReq_avg_miss_latency::total 10080.728895                       # average LoadLockedReq miss latency
1629system.cpu0.dcache.StoreCondReq_avg_miss_latency::cpu0.data  6139.656283                       # average StoreCondReq miss latency
1630system.cpu0.dcache.StoreCondReq_avg_miss_latency::total  6139.656283                       # average StoreCondReq miss latency
1631system.cpu0.dcache.demand_avg_miss_latency::cpu0.data 41909.682874                       # average overall miss latency
1632system.cpu0.dcache.demand_avg_miss_latency::total 41909.682874                       # average overall miss latency
1633system.cpu0.dcache.overall_avg_miss_latency::cpu0.data 41909.682874                       # average overall miss latency
1634system.cpu0.dcache.overall_avg_miss_latency::total 41909.682874                       # average overall miss latency
1635system.cpu0.dcache.blocked_cycles::no_mshrs        11704                       # number of cycles access was blocked
1636system.cpu0.dcache.blocked_cycles::no_targets         6407                       # number of cycles access was blocked
1637system.cpu0.dcache.blocked::no_mshrs              613                       # number of cycles access was blocked
1638system.cpu0.dcache.blocked::no_targets            131                       # number of cycles access was blocked
1639system.cpu0.dcache.avg_blocked_cycles::no_mshrs    19.092985                       # average number of cycles each access was blocked
1640system.cpu0.dcache.avg_blocked_cycles::no_targets    48.908397                       # average number of cycles each access was blocked
1641system.cpu0.dcache.fast_writes                      0                       # number of fast writes performed
1642system.cpu0.dcache.cache_copies                     0                       # number of cache copies performed
1643system.cpu0.dcache.writebacks::writebacks       256512                       # number of writebacks
1644system.cpu0.dcache.writebacks::total           256512                       # number of writebacks
1645system.cpu0.dcache.ReadReq_mshr_hits::cpu0.data       203095                       # number of ReadReq MSHR hits
1646system.cpu0.dcache.ReadReq_mshr_hits::total       203095                       # number of ReadReq MSHR hits
1647system.cpu0.dcache.WriteReq_mshr_hits::cpu0.data      1454344                       # number of WriteReq MSHR hits
1648system.cpu0.dcache.WriteReq_mshr_hits::total      1454344                       # number of WriteReq MSHR hits
1649system.cpu0.dcache.LoadLockedReq_mshr_hits::cpu0.data          453                       # number of LoadLockedReq MSHR hits
1650system.cpu0.dcache.LoadLockedReq_mshr_hits::total          453                       # number of LoadLockedReq MSHR hits
1651system.cpu0.dcache.demand_mshr_hits::cpu0.data      1657439                       # number of demand (read+write) MSHR hits
1652system.cpu0.dcache.demand_mshr_hits::total      1657439                       # number of demand (read+write) MSHR hits
1653system.cpu0.dcache.overall_mshr_hits::cpu0.data      1657439                       # number of overall MSHR hits
1654system.cpu0.dcache.overall_mshr_hits::total      1657439                       # number of overall MSHR hits
1655system.cpu0.dcache.ReadReq_mshr_misses::cpu0.data       188695                       # number of ReadReq MSHR misses
1656system.cpu0.dcache.ReadReq_mshr_misses::total       188695                       # number of ReadReq MSHR misses
1657system.cpu0.dcache.WriteReq_mshr_misses::cpu0.data       130482                       # number of WriteReq MSHR misses
1658system.cpu0.dcache.WriteReq_mshr_misses::total       130482                       # number of WriteReq MSHR misses
1659system.cpu0.dcache.LoadLockedReq_mshr_misses::cpu0.data         8289                       # number of LoadLockedReq MSHR misses
1660system.cpu0.dcache.LoadLockedReq_mshr_misses::total         8289                       # number of LoadLockedReq MSHR misses
1661system.cpu0.dcache.StoreCondReq_mshr_misses::cpu0.data         7480                       # number of StoreCondReq MSHR misses
1662system.cpu0.dcache.StoreCondReq_mshr_misses::total         7480                       # number of StoreCondReq MSHR misses
1663system.cpu0.dcache.demand_mshr_misses::cpu0.data       319177                       # number of demand (read+write) MSHR misses
1664system.cpu0.dcache.demand_mshr_misses::total       319177                       # number of demand (read+write) MSHR misses
1665system.cpu0.dcache.overall_mshr_misses::cpu0.data       319177                       # number of overall MSHR misses
1666system.cpu0.dcache.overall_mshr_misses::total       319177                       # number of overall MSHR misses
1667system.cpu0.dcache.ReadReq_mshr_miss_latency::cpu0.data   2406687867                       # number of ReadReq MSHR miss cycles
1668system.cpu0.dcache.ReadReq_mshr_miss_latency::total   2406687867                       # number of ReadReq MSHR miss cycles
1669system.cpu0.dcache.WriteReq_mshr_miss_latency::cpu0.data   5110325446                       # number of WriteReq MSHR miss cycles
1670system.cpu0.dcache.WriteReq_mshr_miss_latency::total   5110325446                       # number of WriteReq MSHR miss cycles
1671system.cpu0.dcache.LoadLockedReq_mshr_miss_latency::cpu0.data     66640768                       # number of LoadLockedReq MSHR miss cycles
1672system.cpu0.dcache.LoadLockedReq_mshr_miss_latency::total     66640768                       # number of LoadLockedReq MSHR miss cycles
1673system.cpu0.dcache.StoreCondReq_mshr_miss_latency::cpu0.data     30961371                       # number of StoreCondReq MSHR miss cycles
1674system.cpu0.dcache.StoreCondReq_mshr_miss_latency::total     30961371                       # number of StoreCondReq MSHR miss cycles
1675system.cpu0.dcache.demand_mshr_miss_latency::cpu0.data   7517013313                       # number of demand (read+write) MSHR miss cycles
1676system.cpu0.dcache.demand_mshr_miss_latency::total   7517013313                       # number of demand (read+write) MSHR miss cycles
1677system.cpu0.dcache.overall_mshr_miss_latency::cpu0.data   7517013313                       # number of overall MSHR miss cycles
1678system.cpu0.dcache.overall_mshr_miss_latency::total   7517013313                       # number of overall MSHR miss cycles
1679system.cpu0.dcache.ReadReq_mshr_uncacheable_latency::cpu0.data  13504611525                       # number of ReadReq MSHR uncacheable cycles
1680system.cpu0.dcache.ReadReq_mshr_uncacheable_latency::total  13504611525                       # number of ReadReq MSHR uncacheable cycles
1681system.cpu0.dcache.WriteReq_mshr_uncacheable_latency::cpu0.data   1131834379                       # number of WriteReq MSHR uncacheable cycles
1682system.cpu0.dcache.WriteReq_mshr_uncacheable_latency::total   1131834379                       # number of WriteReq MSHR uncacheable cycles
1683system.cpu0.dcache.overall_mshr_uncacheable_latency::cpu0.data  14636445904                       # number of overall MSHR uncacheable cycles
1684system.cpu0.dcache.overall_mshr_uncacheable_latency::total  14636445904                       # number of overall MSHR uncacheable cycles
1685system.cpu0.dcache.ReadReq_mshr_miss_rate::cpu0.data     0.030566                       # mshr miss rate for ReadReq accesses
1686system.cpu0.dcache.ReadReq_mshr_miss_rate::total     0.030566                       # mshr miss rate for ReadReq accesses
1687system.cpu0.dcache.WriteReq_mshr_miss_rate::cpu0.data     0.027503                       # mshr miss rate for WriteReq accesses
1688system.cpu0.dcache.WriteReq_mshr_miss_rate::total     0.027503                       # mshr miss rate for WriteReq accesses
1689system.cpu0.dcache.LoadLockedReq_mshr_miss_rate::cpu0.data     0.056049                       # mshr miss rate for LoadLockedReq accesses
1690system.cpu0.dcache.LoadLockedReq_mshr_miss_rate::total     0.056049                       # mshr miss rate for LoadLockedReq accesses
1691system.cpu0.dcache.StoreCondReq_mshr_miss_rate::cpu0.data     0.051744                       # mshr miss rate for StoreCondReq accesses
1692system.cpu0.dcache.StoreCondReq_mshr_miss_rate::total     0.051744                       # mshr miss rate for StoreCondReq accesses
1693system.cpu0.dcache.demand_mshr_miss_rate::cpu0.data     0.029235                       # mshr miss rate for demand accesses
1694system.cpu0.dcache.demand_mshr_miss_rate::total     0.029235                       # mshr miss rate for demand accesses
1695system.cpu0.dcache.overall_mshr_miss_rate::cpu0.data     0.029235                       # mshr miss rate for overall accesses
1696system.cpu0.dcache.overall_mshr_miss_rate::total     0.029235                       # mshr miss rate for overall accesses
1697system.cpu0.dcache.ReadReq_avg_mshr_miss_latency::cpu0.data 12754.380704                       # average ReadReq mshr miss latency
1698system.cpu0.dcache.ReadReq_avg_mshr_miss_latency::total 12754.380704                       # average ReadReq mshr miss latency
1699system.cpu0.dcache.WriteReq_avg_mshr_miss_latency::cpu0.data 39164.984028                       # average WriteReq mshr miss latency
1700system.cpu0.dcache.WriteReq_avg_mshr_miss_latency::total 39164.984028                       # average WriteReq mshr miss latency
1701system.cpu0.dcache.LoadLockedReq_avg_mshr_miss_latency::cpu0.data  8039.663168                       # average LoadLockedReq mshr miss latency
1702system.cpu0.dcache.LoadLockedReq_avg_mshr_miss_latency::total  8039.663168                       # average LoadLockedReq mshr miss latency
1703system.cpu0.dcache.StoreCondReq_avg_mshr_miss_latency::cpu0.data  4139.220722                       # average StoreCondReq mshr miss latency
1704system.cpu0.dcache.StoreCondReq_avg_mshr_miss_latency::total  4139.220722                       # average StoreCondReq mshr miss latency
1705system.cpu0.dcache.demand_avg_mshr_miss_latency::cpu0.data 23551.237442                       # average overall mshr miss latency
1706system.cpu0.dcache.demand_avg_mshr_miss_latency::total 23551.237442                       # average overall mshr miss latency
1707system.cpu0.dcache.overall_avg_mshr_miss_latency::cpu0.data 23551.237442                       # average overall mshr miss latency
1708system.cpu0.dcache.overall_avg_mshr_miss_latency::total 23551.237442                       # average overall mshr miss latency
1709system.cpu0.dcache.ReadReq_avg_mshr_uncacheable_latency::cpu0.data          inf                       # average ReadReq mshr uncacheable latency
1710system.cpu0.dcache.ReadReq_avg_mshr_uncacheable_latency::total          inf                       # average ReadReq mshr uncacheable latency
1711system.cpu0.dcache.WriteReq_avg_mshr_uncacheable_latency::cpu0.data          inf                       # average WriteReq mshr uncacheable latency
1712system.cpu0.dcache.WriteReq_avg_mshr_uncacheable_latency::total          inf                       # average WriteReq mshr uncacheable latency
1713system.cpu0.dcache.overall_avg_mshr_uncacheable_latency::cpu0.data          inf                       # average overall mshr uncacheable latency
1714system.cpu0.dcache.overall_avg_mshr_uncacheable_latency::total          inf                       # average overall mshr uncacheable latency
1715system.cpu0.dcache.no_allocate_misses               0                       # Number of misses that were no-allocate
1716system.cpu1.branchPred.lookups                8782132                       # Number of BP lookups
1717system.cpu1.branchPred.condPredicted          7168426                       # Number of conditional branches predicted
1718system.cpu1.branchPred.condIncorrect           407819                       # Number of conditional branches incorrect
1719system.cpu1.branchPred.BTBLookups             5819499                       # Number of BTB lookups
1720system.cpu1.branchPred.BTBHits                4955017                       # Number of BTB hits
1721system.cpu1.branchPred.BTBCorrect                   0                       # Number of correct BTB predictions (this stat may not work properly.
1722system.cpu1.branchPred.BTBHitPct            85.145079                       # BTB Hit Percentage
1723system.cpu1.branchPred.usedRAS                 773793                       # Number of times the RAS was used to get a target.
1724system.cpu1.branchPred.RASInCorrect             42171                       # Number of incorrect RAS predictions.
1725system.cpu1.dtb.inst_hits                           0                       # ITB inst hits
1726system.cpu1.dtb.inst_misses                         0                       # ITB inst misses
1727system.cpu1.dtb.read_hits                    42691295                       # DTB read hits
1728system.cpu1.dtb.read_misses                     36496                       # DTB read misses
1729system.cpu1.dtb.write_hits                    6824033                       # DTB write hits
1730system.cpu1.dtb.write_misses                    10597                       # DTB write misses
1731system.cpu1.dtb.flush_tlb                           4                       # Number of times complete TLB was flushed
1732system.cpu1.dtb.flush_tlb_mva                       0                       # Number of times TLB was flushed by MVA
1733system.cpu1.dtb.flush_tlb_mva_asid               1439                       # Number of times TLB was flushed by MVA & ASID
1734system.cpu1.dtb.flush_tlb_asid                     63                       # Number of times TLB was flushed by ASID
1735system.cpu1.dtb.flush_entries                    2020                       # Number of entries that have been flushed from TLB
1736system.cpu1.dtb.align_faults                     2612                       # Number of TLB faults due to alignment restrictions
1737system.cpu1.dtb.prefetch_faults                   305                       # Number of TLB faults due to prefetch
1738system.cpu1.dtb.domain_faults                       0                       # Number of TLB faults due to domain restrictions
1739system.cpu1.dtb.perms_faults                      657                       # Number of TLB faults due to permissions restrictions
1740system.cpu1.dtb.read_accesses                42727791                       # DTB read accesses
1741system.cpu1.dtb.write_accesses                6834630                       # DTB write accesses
1742system.cpu1.dtb.inst_accesses                       0                       # ITB inst accesses
1743system.cpu1.dtb.hits                         49515328                       # DTB hits
1744system.cpu1.dtb.misses                          47093                       # DTB misses
1745system.cpu1.dtb.accesses                     49562421                       # DTB accesses
1746system.cpu1.itb.inst_hits                     7577708                       # ITB inst hits
1747system.cpu1.itb.inst_misses                      5297                       # ITB inst misses
1748system.cpu1.itb.read_hits                           0                       # DTB read hits
1749system.cpu1.itb.read_misses                         0                       # DTB read misses
1750system.cpu1.itb.write_hits                          0                       # DTB write hits
1751system.cpu1.itb.write_misses                        0                       # DTB write misses
1752system.cpu1.itb.flush_tlb                           4                       # Number of times complete TLB was flushed
1753system.cpu1.itb.flush_tlb_mva                       0                       # Number of times TLB was flushed by MVA
1754system.cpu1.itb.flush_tlb_mva_asid               1439                       # Number of times TLB was flushed by MVA & ASID
1755system.cpu1.itb.flush_tlb_asid                     63                       # Number of times TLB was flushed by ASID
1756system.cpu1.itb.flush_entries                    1529                       # Number of entries that have been flushed from TLB
1757system.cpu1.itb.align_faults                        0                       # Number of TLB faults due to alignment restrictions
1758system.cpu1.itb.prefetch_faults                     0                       # Number of TLB faults due to prefetch
1759system.cpu1.itb.domain_faults                       0                       # Number of TLB faults due to domain restrictions
1760system.cpu1.itb.perms_faults                     1545                       # Number of TLB faults due to permissions restrictions
1761system.cpu1.itb.read_accesses                       0                       # DTB read accesses
1762system.cpu1.itb.write_accesses                      0                       # DTB write accesses
1763system.cpu1.itb.inst_accesses                 7583005                       # ITB inst accesses
1764system.cpu1.itb.hits                          7577708                       # DTB hits
1765system.cpu1.itb.misses                           5297                       # DTB misses
1766system.cpu1.itb.accesses                      7583005                       # DTB accesses
1767system.cpu1.numCycles                       408491180                       # number of cpu cycles simulated
1768system.cpu1.numWorkItemsStarted                     0                       # number of work items this cpu started
1769system.cpu1.numWorkItemsCompleted                   0                       # number of work items this cpu completed
1770system.cpu1.fetch.icacheStallCycles          18854224                       # Number of cycles fetch is stalled on an Icache miss
1771system.cpu1.fetch.Insts                      60287918                       # Number of instructions fetch has processed
1772system.cpu1.fetch.Branches                    8782132                       # Number of branches that fetch encountered
1773system.cpu1.fetch.predictedBranches           5728810                       # Number of branches that fetch has predicted taken
1774system.cpu1.fetch.Cycles                     13124144                       # Number of cycles fetch has run and was not squashing or blocked
1775system.cpu1.fetch.SquashCycles                3307681                       # Number of cycles fetch has spent squashing
1776system.cpu1.fetch.TlbCycles                     62009                       # Number of cycles fetch has spent waiting for tlb
1777system.cpu1.fetch.BlockedCycles              77240238                       # Number of cycles fetch has spent blocked
1778system.cpu1.fetch.MiscStallCycles                4754                       # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
1779system.cpu1.fetch.PendingTrapStallCycles        42673                       # Number of stall cycles due to pending traps
1780system.cpu1.fetch.PendingQuiesceStallCycles      1437796                       # Number of stall cycles due to pending quiesce instructions
1781system.cpu1.fetch.IcacheWaitRetryStallCycles          160                       # Number of stall cycles due to full MSHR
1782system.cpu1.fetch.CacheLines                  7575877                       # Number of cache lines fetched
1783system.cpu1.fetch.IcacheSquashes               546214                       # Number of outstanding Icache misses that were squashed
1784system.cpu1.fetch.ItlbSquashes                   2648                       # Number of outstanding ITLB misses that were squashed
1785system.cpu1.fetch.rateDist::samples         113028448                       # Number of instructions fetched each cycle (Total)
1786system.cpu1.fetch.rateDist::mean             0.652235                       # Number of instructions fetched each cycle (Total)
1787system.cpu1.fetch.rateDist::stdev            1.978835                       # Number of instructions fetched each cycle (Total)
1788system.cpu1.fetch.rateDist::underflows              0      0.00%      0.00% # Number of instructions fetched each cycle (Total)
1789system.cpu1.fetch.rateDist::0                99911588     88.40%     88.40% # Number of instructions fetched each cycle (Total)
1790system.cpu1.fetch.rateDist::1                  796149      0.70%     89.10% # Number of instructions fetched each cycle (Total)
1791system.cpu1.fetch.rateDist::2                  938672      0.83%     89.93% # Number of instructions fetched each cycle (Total)
1792system.cpu1.fetch.rateDist::3                 1688468      1.49%     91.42% # Number of instructions fetched each cycle (Total)
1793system.cpu1.fetch.rateDist::4                 1396344      1.24%     92.66% # Number of instructions fetched each cycle (Total)
1794system.cpu1.fetch.rateDist::5                  570472      0.50%     93.16% # Number of instructions fetched each cycle (Total)
1795system.cpu1.fetch.rateDist::6                 1929580      1.71%     94.87% # Number of instructions fetched each cycle (Total)
1796system.cpu1.fetch.rateDist::7                  410359      0.36%     95.23% # Number of instructions fetched each cycle (Total)
1797system.cpu1.fetch.rateDist::8                 5386816      4.77%    100.00% # Number of instructions fetched each cycle (Total)
1798system.cpu1.fetch.rateDist::overflows               0      0.00%    100.00% # Number of instructions fetched each cycle (Total)
1799system.cpu1.fetch.rateDist::min_value               0                       # Number of instructions fetched each cycle (Total)
1800system.cpu1.fetch.rateDist::max_value               8                       # Number of instructions fetched each cycle (Total)
1801system.cpu1.fetch.rateDist::total           113028448                       # Number of instructions fetched each cycle (Total)
1802system.cpu1.fetch.branchRate                 0.021499                       # Number of branch fetches per cycle
1803system.cpu1.fetch.rate                       0.147587                       # Number of inst fetches per cycle
1804system.cpu1.decode.IdleCycles                20182430                       # Number of cycles decode is idle
1805system.cpu1.decode.BlockedCycles             78186513                       # Number of cycles decode is blocked
1806system.cpu1.decode.RunCycles                 11968696                       # Number of cycles decode is running
1807system.cpu1.decode.UnblockCycles               524734                       # Number of cycles decode is unblocking
1808system.cpu1.decode.SquashCycles               2166075                       # Number of cycles decode is squashing
1809system.cpu1.decode.BranchResolved             1104186                       # Number of times decode resolved a branch
1810system.cpu1.decode.BranchMispred                97997                       # Number of times decode detected a branch misprediction
1811system.cpu1.decode.DecodedInsts              69821372                       # Number of instructions handled by decode
1812system.cpu1.decode.SquashedInsts               325725                       # Number of squashed instructions handled by decode
1813system.cpu1.rename.SquashCycles               2166075                       # Number of cycles rename is squashing
1814system.cpu1.rename.IdleCycles                21372370                       # Number of cycles rename is idle
1815system.cpu1.rename.BlockCycles               33233612                       # Number of cycles rename is blocking
1816system.cpu1.rename.serializeStallCycles      40763249                       # count of cycles rename stalled for serializing inst
1817system.cpu1.rename.RunCycles                 11209012                       # Number of cycles rename is running
1818system.cpu1.rename.UnblockCycles              4284130                       # Number of cycles rename is unblocking
1819system.cpu1.rename.RenamedInsts              65907040                       # Number of instructions processed by rename
1820system.cpu1.rename.ROBFullEvents                18855                       # Number of times rename has blocked due to ROB full
1821system.cpu1.rename.IQFullEvents                668466                       # Number of times rename has blocked due to IQ full
1822system.cpu1.rename.LSQFullEvents              3042854                       # Number of times rename has blocked due to LSQ full
1823system.cpu1.rename.FullRegisterEvents            1130                       # Number of times there has been no free registers
1824system.cpu1.rename.RenamedOperands           69218982                       # Number of destination operands rename has renamed
1825system.cpu1.rename.RenameLookups            302521919                       # Number of register rename lookups that rename has made
1826system.cpu1.rename.int_rename_lookups       280703259                       # Number of integer rename lookups
1827system.cpu1.rename.fp_rename_lookups             6508                       # Number of floating rename lookups
1828system.cpu1.rename.CommittedMaps             49058929                       # Number of HB maps that are committed
1829system.cpu1.rename.UndoneMaps                20160053                       # Number of HB maps that are undone due to squashing
1830system.cpu1.rename.serializingInsts            444772                       # count of serializing insts renamed
1831system.cpu1.rename.tempSerializingInsts        387840                       # count of temporary serializing insts renamed
1832system.cpu1.rename.skidInsts                  7873214                       # count of insts added to the skid buffer
1833system.cpu1.memDep0.insertedLoads            12591353                       # Number of loads inserted to the mem dependence unit.
1834system.cpu1.memDep0.insertedStores            7935523                       # Number of stores inserted to the mem dependence unit.
1835system.cpu1.memDep0.conflictingLoads          1036537                       # Number of conflicting loads.
1836system.cpu1.memDep0.conflictingStores         1457992                       # Number of conflicting stores.
1837system.cpu1.iq.iqInstsAdded                  60681374                       # Number of instructions added to the IQ (excludes non-spec)
1838system.cpu1.iq.iqNonSpecInstsAdded            1157953                       # Number of non-speculative instructions added to the IQ
1839system.cpu1.iq.iqInstsIssued                 87712578                       # Number of instructions issued
1840system.cpu1.iq.iqSquashedInstsIssued            93570                       # Number of squashed instructions issued
1841system.cpu1.iq.iqSquashedInstsExamined       13421216                       # Number of squashed instructions iterated over during squash; mainly for profiling
1842system.cpu1.iq.iqSquashedOperandsExamined     35924412                       # Number of squashed operands that are examined and possibly removed from graph
1843system.cpu1.iq.iqSquashedNonSpecRemoved        277156                       # Number of squashed non-spec instructions that were removed
1844system.cpu1.iq.issued_per_cycle::samples    113028448                       # Number of insts issued each cycle
1845system.cpu1.iq.issued_per_cycle::mean        0.776022                       # Number of insts issued each cycle
1846system.cpu1.iq.issued_per_cycle::stdev       1.519284                       # Number of insts issued each cycle
1847system.cpu1.iq.issued_per_cycle::underflows            0      0.00%      0.00% # Number of insts issued each cycle
1848system.cpu1.iq.issued_per_cycle::0           83202776     73.61%     73.61% # Number of insts issued each cycle
1849system.cpu1.iq.issued_per_cycle::1            8275815      7.32%     80.93% # Number of insts issued each cycle
1850system.cpu1.iq.issued_per_cycle::2            4119768      3.64%     84.58% # Number of insts issued each cycle
1851system.cpu1.iq.issued_per_cycle::3            3698740      3.27%     87.85% # Number of insts issued each cycle
1852system.cpu1.iq.issued_per_cycle::4           10372542      9.18%     97.03% # Number of insts issued each cycle
1853system.cpu1.iq.issued_per_cycle::5            1968067      1.74%     98.77% # Number of insts issued each cycle
1854system.cpu1.iq.issued_per_cycle::6            1039899      0.92%     99.69% # Number of insts issued each cycle
1855system.cpu1.iq.issued_per_cycle::7             275618      0.24%     99.93% # Number of insts issued each cycle
1856system.cpu1.iq.issued_per_cycle::8              75223      0.07%    100.00% # Number of insts issued each cycle
1857system.cpu1.iq.issued_per_cycle::overflows            0      0.00%    100.00% # Number of insts issued each cycle
1858system.cpu1.iq.issued_per_cycle::min_value            0                       # Number of insts issued each cycle
1859system.cpu1.iq.issued_per_cycle::max_value            8                       # Number of insts issued each cycle
1860system.cpu1.iq.issued_per_cycle::total      113028448                       # Number of insts issued each cycle
1861system.cpu1.iq.fu_full::No_OpClass                  0      0.00%      0.00% # attempts to use FU when none available
1862system.cpu1.iq.fu_full::IntAlu                  32070      0.41%      0.41% # attempts to use FU when none available
1863system.cpu1.iq.fu_full::IntMult                   996      0.01%      0.42% # attempts to use FU when none available
1864system.cpu1.iq.fu_full::IntDiv                      0      0.00%      0.42% # attempts to use FU when none available
1865system.cpu1.iq.fu_full::FloatAdd                    0      0.00%      0.42% # attempts to use FU when none available
1866system.cpu1.iq.fu_full::FloatCmp                    0      0.00%      0.42% # attempts to use FU when none available
1867system.cpu1.iq.fu_full::FloatCvt                    0      0.00%      0.42% # attempts to use FU when none available
1868system.cpu1.iq.fu_full::FloatMult                   0      0.00%      0.42% # attempts to use FU when none available
1869system.cpu1.iq.fu_full::FloatDiv                    0      0.00%      0.42% # attempts to use FU when none available
1870system.cpu1.iq.fu_full::FloatSqrt                   0      0.00%      0.42% # attempts to use FU when none available
1871system.cpu1.iq.fu_full::SimdAdd                     0      0.00%      0.42% # attempts to use FU when none available
1872system.cpu1.iq.fu_full::SimdAddAcc                  0      0.00%      0.42% # attempts to use FU when none available
1873system.cpu1.iq.fu_full::SimdAlu                     0      0.00%      0.42% # attempts to use FU when none available
1874system.cpu1.iq.fu_full::SimdCmp                     0      0.00%      0.42% # attempts to use FU when none available
1875system.cpu1.iq.fu_full::SimdCvt                     0      0.00%      0.42% # attempts to use FU when none available
1876system.cpu1.iq.fu_full::SimdMisc                    0      0.00%      0.42% # attempts to use FU when none available
1877system.cpu1.iq.fu_full::SimdMult                    0      0.00%      0.42% # attempts to use FU when none available
1878system.cpu1.iq.fu_full::SimdMultAcc                 0      0.00%      0.42% # attempts to use FU when none available
1879system.cpu1.iq.fu_full::SimdShift                   0      0.00%      0.42% # attempts to use FU when none available
1880system.cpu1.iq.fu_full::SimdShiftAcc                0      0.00%      0.42% # attempts to use FU when none available
1881system.cpu1.iq.fu_full::SimdSqrt                    0      0.00%      0.42% # attempts to use FU when none available
1882system.cpu1.iq.fu_full::SimdFloatAdd                0      0.00%      0.42% # attempts to use FU when none available
1883system.cpu1.iq.fu_full::SimdFloatAlu                0      0.00%      0.42% # attempts to use FU when none available
1884system.cpu1.iq.fu_full::SimdFloatCmp                0      0.00%      0.42% # attempts to use FU when none available
1885system.cpu1.iq.fu_full::SimdFloatCvt                0      0.00%      0.42% # attempts to use FU when none available
1886system.cpu1.iq.fu_full::SimdFloatDiv                0      0.00%      0.42% # attempts to use FU when none available
1887system.cpu1.iq.fu_full::SimdFloatMisc               0      0.00%      0.42% # attempts to use FU when none available
1888system.cpu1.iq.fu_full::SimdFloatMult               0      0.00%      0.42% # attempts to use FU when none available
1889system.cpu1.iq.fu_full::SimdFloatMultAcc            0      0.00%      0.42% # attempts to use FU when none available
1890system.cpu1.iq.fu_full::SimdFloatSqrt               0      0.00%      0.42% # attempts to use FU when none available
1891system.cpu1.iq.fu_full::MemRead               7550021     95.87%     96.29% # attempts to use FU when none available
1892system.cpu1.iq.fu_full::MemWrite               292311      3.71%    100.00% # attempts to use FU when none available
1893system.cpu1.iq.fu_full::IprAccess                   0      0.00%    100.00% # attempts to use FU when none available
1894system.cpu1.iq.fu_full::InstPrefetch                0      0.00%    100.00% # attempts to use FU when none available
1895system.cpu1.iq.FU_type_0::No_OpClass           314062      0.36%      0.36% # Type of FU issued
1896system.cpu1.iq.FU_type_0::IntAlu             36603154     41.73%     42.09% # Type of FU issued
1897system.cpu1.iq.FU_type_0::IntMult               59244      0.07%     42.16% # Type of FU issued
1898system.cpu1.iq.FU_type_0::IntDiv                    0      0.00%     42.16% # Type of FU issued
1899system.cpu1.iq.FU_type_0::FloatAdd                  0      0.00%     42.16% # Type of FU issued
1900system.cpu1.iq.FU_type_0::FloatCmp                  0      0.00%     42.16% # Type of FU issued
1901system.cpu1.iq.FU_type_0::FloatCvt                  0      0.00%     42.16% # Type of FU issued
1902system.cpu1.iq.FU_type_0::FloatMult                 0      0.00%     42.16% # Type of FU issued
1903system.cpu1.iq.FU_type_0::FloatDiv                  0      0.00%     42.16% # Type of FU issued
1904system.cpu1.iq.FU_type_0::FloatSqrt                 0      0.00%     42.16% # Type of FU issued
1905system.cpu1.iq.FU_type_0::SimdAdd                   0      0.00%     42.16% # Type of FU issued
1906system.cpu1.iq.FU_type_0::SimdAddAcc                0      0.00%     42.16% # Type of FU issued
1907system.cpu1.iq.FU_type_0::SimdAlu                   0      0.00%     42.16% # Type of FU issued
1908system.cpu1.iq.FU_type_0::SimdCmp                   0      0.00%     42.16% # Type of FU issued
1909system.cpu1.iq.FU_type_0::SimdCvt                   0      0.00%     42.16% # Type of FU issued
1910system.cpu1.iq.FU_type_0::SimdMisc                  8      0.00%     42.16% # Type of FU issued
1911system.cpu1.iq.FU_type_0::SimdMult                  0      0.00%     42.16% # Type of FU issued
1912system.cpu1.iq.FU_type_0::SimdMultAcc               0      0.00%     42.16% # Type of FU issued
1913system.cpu1.iq.FU_type_0::SimdShift                 0      0.00%     42.16% # Type of FU issued
1914system.cpu1.iq.FU_type_0::SimdShiftAcc              6      0.00%     42.16% # Type of FU issued
1915system.cpu1.iq.FU_type_0::SimdSqrt                  0      0.00%     42.16% # Type of FU issued
1916system.cpu1.iq.FU_type_0::SimdFloatAdd              0      0.00%     42.16% # Type of FU issued
1917system.cpu1.iq.FU_type_0::SimdFloatAlu              0      0.00%     42.16% # Type of FU issued
1918system.cpu1.iq.FU_type_0::SimdFloatCmp              0      0.00%     42.16% # Type of FU issued
1919system.cpu1.iq.FU_type_0::SimdFloatCvt              0      0.00%     42.16% # Type of FU issued
1920system.cpu1.iq.FU_type_0::SimdFloatDiv              0      0.00%     42.16% # Type of FU issued
1921system.cpu1.iq.FU_type_0::SimdFloatMisc          1508      0.00%     42.16% # Type of FU issued
1922system.cpu1.iq.FU_type_0::SimdFloatMult             0      0.00%     42.16% # Type of FU issued
1923system.cpu1.iq.FU_type_0::SimdFloatMultAcc            6      0.00%     42.16% # Type of FU issued
1924system.cpu1.iq.FU_type_0::SimdFloatSqrt             0      0.00%     42.16% # Type of FU issued
1925system.cpu1.iq.FU_type_0::MemRead            43563118     49.67%     91.82% # Type of FU issued
1926system.cpu1.iq.FU_type_0::MemWrite            7171472      8.18%    100.00% # Type of FU issued
1927system.cpu1.iq.FU_type_0::IprAccess                 0      0.00%    100.00% # Type of FU issued
1928system.cpu1.iq.FU_type_0::InstPrefetch              0      0.00%    100.00% # Type of FU issued
1929system.cpu1.iq.FU_type_0::total              87712578                       # Type of FU issued
1930system.cpu1.iq.rate                          0.214723                       # Inst issue rate
1931system.cpu1.iq.fu_busy_cnt                    7875398                       # FU busy when requested
1932system.cpu1.iq.fu_busy_rate                  0.089786                       # FU busy rate (busy events/executed inst)
1933system.cpu1.iq.int_inst_queue_reads         296453915                       # Number of integer instruction queue reads
1934system.cpu1.iq.int_inst_queue_writes         75268930                       # Number of integer instruction queue writes
1935system.cpu1.iq.int_inst_queue_wakeup_accesses     53141218                       # Number of integer instruction queue wakeup accesses
1936system.cpu1.iq.fp_inst_queue_reads              15550                       # Number of floating instruction queue reads
1937system.cpu1.iq.fp_inst_queue_writes              8086                       # Number of floating instruction queue writes
1938system.cpu1.iq.fp_inst_queue_wakeup_accesses         6819                       # Number of floating instruction queue wakeup accesses
1939system.cpu1.iq.int_alu_accesses              95265602                       # Number of integer alu accesses
1940system.cpu1.iq.fp_alu_accesses                   8312                       # Number of floating point alu accesses
1941system.cpu1.iew.lsq.thread0.forwLoads          341261                       # Number of loads that had data forwarded from stores
1942system.cpu1.iew.lsq.thread0.invAddrLoads            0                       # Number of loads ignored due to an invalid address
1943system.cpu1.iew.lsq.thread0.squashedLoads      2835568                       # Number of loads squashed
1944system.cpu1.iew.lsq.thread0.ignoredResponses         3737                       # Number of memory responses ignored because the instruction is squashed
1945system.cpu1.iew.lsq.thread0.memOrderViolation        17004                       # Number of memory ordering violations
1946system.cpu1.iew.lsq.thread0.squashedStores      1095143                       # Number of stores squashed
1947system.cpu1.iew.lsq.thread0.invAddrSwpfs            0                       # Number of software prefetches ignored due to an invalid address
1948system.cpu1.iew.lsq.thread0.blockedLoads            0                       # Number of blocked loads due to partial load-store forwarding
1949system.cpu1.iew.lsq.thread0.rescheduledLoads     31913350                       # Number of loads that were rescheduled
1950system.cpu1.iew.lsq.thread0.cacheBlocked       674872                       # Number of times an access to memory failed due to the cache being blocked
1951system.cpu1.iew.iewIdleCycles                       0                       # Number of cycles IEW is idle
1952system.cpu1.iew.iewSquashCycles               2166075                       # Number of cycles IEW is squashing
1953system.cpu1.iew.iewBlockCycles               25455774                       # Number of cycles IEW is blocking
1954system.cpu1.iew.iewUnblockCycles               362563                       # Number of cycles IEW is unblocking
1955system.cpu1.iew.iewDispatchedInsts           61943028                       # Number of instructions dispatched to IQ
1956system.cpu1.iew.iewDispSquashedInsts           112233                       # Number of squashed instructions skipped by dispatch
1957system.cpu1.iew.iewDispLoadInsts             12591353                       # Number of dispatched load instructions
1958system.cpu1.iew.iewDispStoreInsts             7935523                       # Number of dispatched store instructions
1959system.cpu1.iew.iewDispNonSpecInsts            869270                       # Number of dispatched non-speculative instructions
1960system.cpu1.iew.iewIQFullEvents                 64753                       # Number of times the IQ has become full, causing a stall
1961system.cpu1.iew.iewLSQFullEvents                 6199                       # Number of times the LSQ has become full, causing a stall
1962system.cpu1.iew.memOrderViolationEvents         17004                       # Number of memory order violations
1963system.cpu1.iew.predictedTakenIncorrect        201423                       # Number of branches that were predicted taken incorrectly
1964system.cpu1.iew.predictedNotTakenIncorrect       154723                       # Number of branches that were predicted not taken incorrectly
1965system.cpu1.iew.branchMispredicts              356146                       # Number of branch mispredicts detected at execute
1966system.cpu1.iew.iewExecutedInsts             85989556                       # Number of executed instructions
1967system.cpu1.iew.iewExecLoadInsts             43061283                       # Number of load instructions executed
1968system.cpu1.iew.iewExecSquashedInsts          1723022                       # Number of squashed instructions skipped in execute
1969system.cpu1.iew.exec_swp                            0                       # number of swp insts executed
1970system.cpu1.iew.exec_nop                       103701                       # number of nop insts executed
1971system.cpu1.iew.exec_refs                    50171461                       # number of memory reference insts executed
1972system.cpu1.iew.exec_branches                 6912906                       # Number of branches executed
1973system.cpu1.iew.exec_stores                   7110178                       # Number of stores executed
1974system.cpu1.iew.exec_rate                    0.210505                       # Inst execution rate
1975system.cpu1.iew.wb_sent                      85230378                       # cumulative count of insts sent to commit
1976system.cpu1.iew.wb_count                     53148037                       # cumulative count of insts written-back
1977system.cpu1.iew.wb_producers                 29710424                       # num instructions producing a value
1978system.cpu1.iew.wb_consumers                 52969976                       # num instructions consuming a value
1979system.cpu1.iew.wb_penalized                        0                       # number of instrctions required to write to 'other' IQ
1980system.cpu1.iew.wb_rate                      0.130108                       # insts written-back per cycle
1981system.cpu1.iew.wb_fanout                    0.560892                       # average fanout of values written-back
1982system.cpu1.iew.wb_penalized_rate                   0                       # fraction of instructions written-back that wrote to 'other' IQ
1983system.cpu1.commit.commitSquashedInsts       13294883                       # The number of squashed insts skipped by commit
1984system.cpu1.commit.commitNonSpecStalls         880797                       # The number of times commit has been forced to stall to communicate backwards
1985system.cpu1.commit.branchMispredicts           311444                       # The number of times a branch was mispredicted
1986system.cpu1.commit.committed_per_cycle::samples    110862373                       # Number of insts commited each cycle
1987system.cpu1.commit.committed_per_cycle::mean     0.434393                       # Number of insts commited each cycle
1988system.cpu1.commit.committed_per_cycle::stdev     1.404754                       # Number of insts commited each cycle
1989system.cpu1.commit.committed_per_cycle::underflows            0      0.00%      0.00% # Number of insts commited each cycle
1990system.cpu1.commit.committed_per_cycle::0     94147475     84.92%     84.92% # Number of insts commited each cycle
1991system.cpu1.commit.committed_per_cycle::1      8220753      7.42%     92.34% # Number of insts commited each cycle
1992system.cpu1.commit.committed_per_cycle::2      2089215      1.88%     94.22% # Number of insts commited each cycle
1993system.cpu1.commit.committed_per_cycle::3      1249683      1.13%     95.35% # Number of insts commited each cycle
1994system.cpu1.commit.committed_per_cycle::4      1247924      1.13%     96.48% # Number of insts commited each cycle
1995system.cpu1.commit.committed_per_cycle::5       575753      0.52%     96.99% # Number of insts commited each cycle
1996system.cpu1.commit.committed_per_cycle::6       991767      0.89%     97.89% # Number of insts commited each cycle
1997system.cpu1.commit.committed_per_cycle::7       529898      0.48%     98.37% # Number of insts commited each cycle
1998system.cpu1.commit.committed_per_cycle::8      1809905      1.63%    100.00% # Number of insts commited each cycle
1999system.cpu1.commit.committed_per_cycle::overflows            0      0.00%    100.00% # Number of insts commited each cycle
2000system.cpu1.commit.committed_per_cycle::min_value            0                       # Number of insts commited each cycle
2001system.cpu1.commit.committed_per_cycle::max_value            8                       # Number of insts commited each cycle
2002system.cpu1.commit.committed_per_cycle::total    110862373                       # Number of insts commited each cycle
2003system.cpu1.commit.committedInsts            38066252                       # Number of instructions committed
2004system.cpu1.commit.committedOps              48157821                       # Number of ops (including micro ops) committed
2005system.cpu1.commit.swp_count                        0                       # Number of s/w prefetches committed
2006system.cpu1.commit.refs                      16596165                       # Number of memory references committed
2007system.cpu1.commit.loads                      9755785                       # Number of loads committed
2008system.cpu1.commit.membars                     190126                       # Number of memory barriers committed
2009system.cpu1.commit.branches                   5967905                       # Number of branches committed
2010system.cpu1.commit.fp_insts                      6758                       # Number of committed floating point instructions.
2011system.cpu1.commit.int_insts                 42692526                       # Number of committed integer instructions.
2012system.cpu1.commit.function_calls              534650                       # Number of function calls committed.
2013system.cpu1.commit.bw_lim_events              1809905                       # number cycles where commit BW limit reached
2014system.cpu1.commit.bw_limited                       0                       # number of insts not committed due to BW limits
2015system.cpu1.rob.rob_reads                   169461098                       # The number of ROB reads
2016system.cpu1.rob.rob_writes                  125154390                       # The number of ROB writes
2017system.cpu1.timesIdled                        1414583                       # Number of times that the entire CPU went into an idle state and unscheduled itself
2018system.cpu1.idleCycles                      295462732                       # Total number of cycles that the CPU has spent unscheduled due to idling
2019system.cpu1.quiesceCycles                  1798949280                       # Total number of cycles that CPU has spent quiesced or waiting for an interrupt
2020system.cpu1.committedInsts                   37996613                       # Number of Instructions Simulated
2021system.cpu1.committedOps                     48088182                       # Number of Ops (including micro ops) Simulated
2022system.cpu1.committedInsts_total             37996613                       # Number of Instructions Simulated
2023system.cpu1.cpi                             10.750726                       # CPI: Cycles Per Instruction
2024system.cpu1.cpi_total                       10.750726                       # CPI: Total CPI of All Threads
2025system.cpu1.ipc                              0.093017                       # IPC: Instructions Per Cycle
2026system.cpu1.ipc_total                        0.093017                       # IPC: Total IPC of All Threads
2027system.cpu1.int_regfile_reads               384900722                       # number of integer regfile reads
2028system.cpu1.int_regfile_writes               55276259                       # number of integer regfile writes
2029system.cpu1.fp_regfile_reads                     5045                       # number of floating regfile reads
2030system.cpu1.fp_regfile_writes                    2312                       # number of floating regfile writes
2031system.cpu1.misc_regfile_reads               18451458                       # number of misc regfile reads
2032system.cpu1.misc_regfile_writes                405460                       # number of misc regfile writes
2033system.cpu1.icache.tags.replacements           594712                       # number of replacements
2034system.cpu1.icache.tags.tagsinuse          480.460982                       # Cycle average of tags in use
2035system.cpu1.icache.tags.total_refs            6935744                       # Total number of references to valid blocks.
2036system.cpu1.icache.tags.sampled_refs           595224                       # Sample count of references to valid blocks.
2037system.cpu1.icache.tags.avg_refs            11.652326                       # Average number of references to valid blocks.
2038system.cpu1.icache.tags.warmup_cycle      74833132000                       # Cycle when the warmup percentage was hit.
2039system.cpu1.icache.tags.occ_blocks::cpu1.inst   480.460982                       # Average occupied blocks per requestor
2040system.cpu1.icache.tags.occ_percent::cpu1.inst     0.938400                       # Average percentage of cache occupancy
2041system.cpu1.icache.tags.occ_percent::total     0.938400                       # Average percentage of cache occupancy
2042system.cpu1.icache.ReadReq_hits::cpu1.inst      6935744                       # number of ReadReq hits
2043system.cpu1.icache.ReadReq_hits::total        6935744                       # number of ReadReq hits
2044system.cpu1.icache.demand_hits::cpu1.inst      6935744                       # number of demand (read+write) hits
2045system.cpu1.icache.demand_hits::total         6935744                       # number of demand (read+write) hits
2046system.cpu1.icache.overall_hits::cpu1.inst      6935744                       # number of overall hits
2047system.cpu1.icache.overall_hits::total        6935744                       # number of overall hits
2048system.cpu1.icache.ReadReq_misses::cpu1.inst       640085                       # number of ReadReq misses
2049system.cpu1.icache.ReadReq_misses::total       640085                       # number of ReadReq misses
2050system.cpu1.icache.demand_misses::cpu1.inst       640085                       # number of demand (read+write) misses
2051system.cpu1.icache.demand_misses::total        640085                       # number of demand (read+write) misses
2052system.cpu1.icache.overall_misses::cpu1.inst       640085                       # number of overall misses
2053system.cpu1.icache.overall_misses::total       640085                       # number of overall misses
2054system.cpu1.icache.ReadReq_miss_latency::cpu1.inst   8700934064                       # number of ReadReq miss cycles
2055system.cpu1.icache.ReadReq_miss_latency::total   8700934064                       # number of ReadReq miss cycles
2056system.cpu1.icache.demand_miss_latency::cpu1.inst   8700934064                       # number of demand (read+write) miss cycles
2057system.cpu1.icache.demand_miss_latency::total   8700934064                       # number of demand (read+write) miss cycles
2058system.cpu1.icache.overall_miss_latency::cpu1.inst   8700934064                       # number of overall miss cycles
2059system.cpu1.icache.overall_miss_latency::total   8700934064                       # number of overall miss cycles
2060system.cpu1.icache.ReadReq_accesses::cpu1.inst      7575829                       # number of ReadReq accesses(hits+misses)
2061system.cpu1.icache.ReadReq_accesses::total      7575829                       # number of ReadReq accesses(hits+misses)
2062system.cpu1.icache.demand_accesses::cpu1.inst      7575829                       # number of demand (read+write) accesses
2063system.cpu1.icache.demand_accesses::total      7575829                       # number of demand (read+write) accesses
2064system.cpu1.icache.overall_accesses::cpu1.inst      7575829                       # number of overall (read+write) accesses
2065system.cpu1.icache.overall_accesses::total      7575829                       # number of overall (read+write) accesses
2066system.cpu1.icache.ReadReq_miss_rate::cpu1.inst     0.084490                       # miss rate for ReadReq accesses
2067system.cpu1.icache.ReadReq_miss_rate::total     0.084490                       # miss rate for ReadReq accesses
2068system.cpu1.icache.demand_miss_rate::cpu1.inst     0.084490                       # miss rate for demand accesses
2069system.cpu1.icache.demand_miss_rate::total     0.084490                       # miss rate for demand accesses
2070system.cpu1.icache.overall_miss_rate::cpu1.inst     0.084490                       # miss rate for overall accesses
2071system.cpu1.icache.overall_miss_rate::total     0.084490                       # miss rate for overall accesses
2072system.cpu1.icache.ReadReq_avg_miss_latency::cpu1.inst 13593.404101                       # average ReadReq miss latency
2073system.cpu1.icache.ReadReq_avg_miss_latency::total 13593.404101                       # average ReadReq miss latency
2074system.cpu1.icache.demand_avg_miss_latency::cpu1.inst 13593.404101                       # average overall miss latency
2075system.cpu1.icache.demand_avg_miss_latency::total 13593.404101                       # average overall miss latency
2076system.cpu1.icache.overall_avg_miss_latency::cpu1.inst 13593.404101                       # average overall miss latency
2077system.cpu1.icache.overall_avg_miss_latency::total 13593.404101                       # average overall miss latency
2078system.cpu1.icache.blocked_cycles::no_mshrs         2623                       # number of cycles access was blocked
2079system.cpu1.icache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
2080system.cpu1.icache.blocked::no_mshrs              183                       # number of cycles access was blocked
2081system.cpu1.icache.blocked::no_targets              0                       # number of cycles access was blocked
2082system.cpu1.icache.avg_blocked_cycles::no_mshrs    14.333333                       # average number of cycles each access was blocked
2083system.cpu1.icache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
2084system.cpu1.icache.fast_writes                      0                       # number of fast writes performed
2085system.cpu1.icache.cache_copies                     0                       # number of cache copies performed
2086system.cpu1.icache.ReadReq_mshr_hits::cpu1.inst        44828                       # number of ReadReq MSHR hits
2087system.cpu1.icache.ReadReq_mshr_hits::total        44828                       # number of ReadReq MSHR hits
2088system.cpu1.icache.demand_mshr_hits::cpu1.inst        44828                       # number of demand (read+write) MSHR hits
2089system.cpu1.icache.demand_mshr_hits::total        44828                       # number of demand (read+write) MSHR hits
2090system.cpu1.icache.overall_mshr_hits::cpu1.inst        44828                       # number of overall MSHR hits
2091system.cpu1.icache.overall_mshr_hits::total        44828                       # number of overall MSHR hits
2092system.cpu1.icache.ReadReq_mshr_misses::cpu1.inst       595257                       # number of ReadReq MSHR misses
2093system.cpu1.icache.ReadReq_mshr_misses::total       595257                       # number of ReadReq MSHR misses
2094system.cpu1.icache.demand_mshr_misses::cpu1.inst       595257                       # number of demand (read+write) MSHR misses
2095system.cpu1.icache.demand_mshr_misses::total       595257                       # number of demand (read+write) MSHR misses
2096system.cpu1.icache.overall_mshr_misses::cpu1.inst       595257                       # number of overall MSHR misses
2097system.cpu1.icache.overall_mshr_misses::total       595257                       # number of overall MSHR misses
2098system.cpu1.icache.ReadReq_mshr_miss_latency::cpu1.inst   7103878279                       # number of ReadReq MSHR miss cycles
2099system.cpu1.icache.ReadReq_mshr_miss_latency::total   7103878279                       # number of ReadReq MSHR miss cycles
2100system.cpu1.icache.demand_mshr_miss_latency::cpu1.inst   7103878279                       # number of demand (read+write) MSHR miss cycles
2101system.cpu1.icache.demand_mshr_miss_latency::total   7103878279                       # number of demand (read+write) MSHR miss cycles
2102system.cpu1.icache.overall_mshr_miss_latency::cpu1.inst   7103878279                       # number of overall MSHR miss cycles
2103system.cpu1.icache.overall_mshr_miss_latency::total   7103878279                       # number of overall MSHR miss cycles
2104system.cpu1.icache.ReadReq_mshr_uncacheable_latency::cpu1.inst      3410750                       # number of ReadReq MSHR uncacheable cycles
2105system.cpu1.icache.ReadReq_mshr_uncacheable_latency::total      3410750                       # number of ReadReq MSHR uncacheable cycles
2106system.cpu1.icache.overall_mshr_uncacheable_latency::cpu1.inst      3410750                       # number of overall MSHR uncacheable cycles
2107system.cpu1.icache.overall_mshr_uncacheable_latency::total      3410750                       # number of overall MSHR uncacheable cycles
2108system.cpu1.icache.ReadReq_mshr_miss_rate::cpu1.inst     0.078573                       # mshr miss rate for ReadReq accesses
2109system.cpu1.icache.ReadReq_mshr_miss_rate::total     0.078573                       # mshr miss rate for ReadReq accesses
2110system.cpu1.icache.demand_mshr_miss_rate::cpu1.inst     0.078573                       # mshr miss rate for demand accesses
2111system.cpu1.icache.demand_mshr_miss_rate::total     0.078573                       # mshr miss rate for demand accesses
2112system.cpu1.icache.overall_mshr_miss_rate::cpu1.inst     0.078573                       # mshr miss rate for overall accesses
2113system.cpu1.icache.overall_mshr_miss_rate::total     0.078573                       # mshr miss rate for overall accesses
2114system.cpu1.icache.ReadReq_avg_mshr_miss_latency::cpu1.inst 11934.136481                       # average ReadReq mshr miss latency
2115system.cpu1.icache.ReadReq_avg_mshr_miss_latency::total 11934.136481                       # average ReadReq mshr miss latency
2116system.cpu1.icache.demand_avg_mshr_miss_latency::cpu1.inst 11934.136481                       # average overall mshr miss latency
2117system.cpu1.icache.demand_avg_mshr_miss_latency::total 11934.136481                       # average overall mshr miss latency
2118system.cpu1.icache.overall_avg_mshr_miss_latency::cpu1.inst 11934.136481                       # average overall mshr miss latency
2119system.cpu1.icache.overall_avg_mshr_miss_latency::total 11934.136481                       # average overall mshr miss latency
2120system.cpu1.icache.ReadReq_avg_mshr_uncacheable_latency::cpu1.inst          inf                       # average ReadReq mshr uncacheable latency
2121system.cpu1.icache.ReadReq_avg_mshr_uncacheable_latency::total          inf                       # average ReadReq mshr uncacheable latency
2122system.cpu1.icache.overall_avg_mshr_uncacheable_latency::cpu1.inst          inf                       # average overall mshr uncacheable latency
2123system.cpu1.icache.overall_avg_mshr_uncacheable_latency::total          inf                       # average overall mshr uncacheable latency
2124system.cpu1.icache.no_allocate_misses               0                       # Number of misses that were no-allocate
2125system.cpu1.dcache.tags.replacements           360690                       # number of replacements
2126system.cpu1.dcache.tags.tagsinuse          473.926621                       # Cycle average of tags in use
2127system.cpu1.dcache.tags.total_refs           12678192                       # Total number of references to valid blocks.
2128system.cpu1.dcache.tags.sampled_refs           361043                       # Sample count of references to valid blocks.
2129system.cpu1.dcache.tags.avg_refs            35.115463                       # Average number of references to valid blocks.
2130system.cpu1.dcache.tags.warmup_cycle      70882645000                       # Cycle when the warmup percentage was hit.
2131system.cpu1.dcache.tags.occ_blocks::cpu1.data   473.926621                       # Average occupied blocks per requestor
2132system.cpu1.dcache.tags.occ_percent::cpu1.data     0.925638                       # Average percentage of cache occupancy
2133system.cpu1.dcache.tags.occ_percent::total     0.925638                       # Average percentage of cache occupancy
2134system.cpu1.dcache.ReadReq_hits::cpu1.data      8311339                       # number of ReadReq hits
2135system.cpu1.dcache.ReadReq_hits::total        8311339                       # number of ReadReq hits
2136system.cpu1.dcache.WriteReq_hits::cpu1.data      4138952                       # number of WriteReq hits
2137system.cpu1.dcache.WriteReq_hits::total       4138952                       # number of WriteReq hits
2138system.cpu1.dcache.LoadLockedReq_hits::cpu1.data        97545                       # number of LoadLockedReq hits
2139system.cpu1.dcache.LoadLockedReq_hits::total        97545                       # number of LoadLockedReq hits
2140system.cpu1.dcache.StoreCondReq_hits::cpu1.data        94900                       # number of StoreCondReq hits
2141system.cpu1.dcache.StoreCondReq_hits::total        94900                       # number of StoreCondReq hits
2142system.cpu1.dcache.demand_hits::cpu1.data     12450291                       # number of demand (read+write) hits
2143system.cpu1.dcache.demand_hits::total        12450291                       # number of demand (read+write) hits
2144system.cpu1.dcache.overall_hits::cpu1.data     12450291                       # number of overall hits
2145system.cpu1.dcache.overall_hits::total       12450291                       # number of overall hits
2146system.cpu1.dcache.ReadReq_misses::cpu1.data       397118                       # number of ReadReq misses
2147system.cpu1.dcache.ReadReq_misses::total       397118                       # number of ReadReq misses
2148system.cpu1.dcache.WriteReq_misses::cpu1.data      1557827                       # number of WriteReq misses
2149system.cpu1.dcache.WriteReq_misses::total      1557827                       # number of WriteReq misses
2150system.cpu1.dcache.LoadLockedReq_misses::cpu1.data        13956                       # number of LoadLockedReq misses
2151system.cpu1.dcache.LoadLockedReq_misses::total        13956                       # number of LoadLockedReq misses
2152system.cpu1.dcache.StoreCondReq_misses::cpu1.data        10582                       # number of StoreCondReq misses
2153system.cpu1.dcache.StoreCondReq_misses::total        10582                       # number of StoreCondReq misses
2154system.cpu1.dcache.demand_misses::cpu1.data      1954945                       # number of demand (read+write) misses
2155system.cpu1.dcache.demand_misses::total       1954945                       # number of demand (read+write) misses
2156system.cpu1.dcache.overall_misses::cpu1.data      1954945                       # number of overall misses
2157system.cpu1.dcache.overall_misses::total      1954945                       # number of overall misses
2158system.cpu1.dcache.ReadReq_miss_latency::cpu1.data   6022716747                       # number of ReadReq miss cycles
2159system.cpu1.dcache.ReadReq_miss_latency::total   6022716747                       # number of ReadReq miss cycles
2160system.cpu1.dcache.WriteReq_miss_latency::cpu1.data  76093468282                       # number of WriteReq miss cycles
2161system.cpu1.dcache.WriteReq_miss_latency::total  76093468282                       # number of WriteReq miss cycles
2162system.cpu1.dcache.LoadLockedReq_miss_latency::cpu1.data    129448993                       # number of LoadLockedReq miss cycles
2163system.cpu1.dcache.LoadLockedReq_miss_latency::total    129448993                       # number of LoadLockedReq miss cycles
2164system.cpu1.dcache.StoreCondReq_miss_latency::cpu1.data     53146420                       # number of StoreCondReq miss cycles
2165system.cpu1.dcache.StoreCondReq_miss_latency::total     53146420                       # number of StoreCondReq miss cycles
2166system.cpu1.dcache.demand_miss_latency::cpu1.data  82116185029                       # number of demand (read+write) miss cycles
2167system.cpu1.dcache.demand_miss_latency::total  82116185029                       # number of demand (read+write) miss cycles
2168system.cpu1.dcache.overall_miss_latency::cpu1.data  82116185029                       # number of overall miss cycles
2169system.cpu1.dcache.overall_miss_latency::total  82116185029                       # number of overall miss cycles
2170system.cpu1.dcache.ReadReq_accesses::cpu1.data      8708457                       # number of ReadReq accesses(hits+misses)
2171system.cpu1.dcache.ReadReq_accesses::total      8708457                       # number of ReadReq accesses(hits+misses)
2172system.cpu1.dcache.WriteReq_accesses::cpu1.data      5696779                       # number of WriteReq accesses(hits+misses)
2173system.cpu1.dcache.WriteReq_accesses::total      5696779                       # number of WriteReq accesses(hits+misses)
2174system.cpu1.dcache.LoadLockedReq_accesses::cpu1.data       111501                       # number of LoadLockedReq accesses(hits+misses)
2175system.cpu1.dcache.LoadLockedReq_accesses::total       111501                       # number of LoadLockedReq accesses(hits+misses)
2176system.cpu1.dcache.StoreCondReq_accesses::cpu1.data       105482                       # number of StoreCondReq accesses(hits+misses)
2177system.cpu1.dcache.StoreCondReq_accesses::total       105482                       # number of StoreCondReq accesses(hits+misses)
2178system.cpu1.dcache.demand_accesses::cpu1.data     14405236                       # number of demand (read+write) accesses
2179system.cpu1.dcache.demand_accesses::total     14405236                       # number of demand (read+write) accesses
2180system.cpu1.dcache.overall_accesses::cpu1.data     14405236                       # number of overall (read+write) accesses
2181system.cpu1.dcache.overall_accesses::total     14405236                       # number of overall (read+write) accesses
2182system.cpu1.dcache.ReadReq_miss_rate::cpu1.data     0.045601                       # miss rate for ReadReq accesses
2183system.cpu1.dcache.ReadReq_miss_rate::total     0.045601                       # miss rate for ReadReq accesses
2184system.cpu1.dcache.WriteReq_miss_rate::cpu1.data     0.273458                       # miss rate for WriteReq accesses
2185system.cpu1.dcache.WriteReq_miss_rate::total     0.273458                       # miss rate for WriteReq accesses
2186system.cpu1.dcache.LoadLockedReq_miss_rate::cpu1.data     0.125165                       # miss rate for LoadLockedReq accesses
2187system.cpu1.dcache.LoadLockedReq_miss_rate::total     0.125165                       # miss rate for LoadLockedReq accesses
2188system.cpu1.dcache.StoreCondReq_miss_rate::cpu1.data     0.100320                       # miss rate for StoreCondReq accesses
2189system.cpu1.dcache.StoreCondReq_miss_rate::total     0.100320                       # miss rate for StoreCondReq accesses
2190system.cpu1.dcache.demand_miss_rate::cpu1.data     0.135711                       # miss rate for demand accesses
2191system.cpu1.dcache.demand_miss_rate::total     0.135711                       # miss rate for demand accesses
2192system.cpu1.dcache.overall_miss_rate::cpu1.data     0.135711                       # miss rate for overall accesses
2193system.cpu1.dcache.overall_miss_rate::total     0.135711                       # miss rate for overall accesses
2194system.cpu1.dcache.ReadReq_avg_miss_latency::cpu1.data 15166.063354                       # average ReadReq miss latency
2195system.cpu1.dcache.ReadReq_avg_miss_latency::total 15166.063354                       # average ReadReq miss latency
2196system.cpu1.dcache.WriteReq_avg_miss_latency::cpu1.data 48845.904123                       # average WriteReq miss latency
2197system.cpu1.dcache.WriteReq_avg_miss_latency::total 48845.904123                       # average WriteReq miss latency
2198system.cpu1.dcache.LoadLockedReq_avg_miss_latency::cpu1.data  9275.508240                       # average LoadLockedReq miss latency
2199system.cpu1.dcache.LoadLockedReq_avg_miss_latency::total  9275.508240                       # average LoadLockedReq miss latency
2200system.cpu1.dcache.StoreCondReq_avg_miss_latency::cpu1.data  5022.341712                       # average StoreCondReq miss latency
2201system.cpu1.dcache.StoreCondReq_avg_miss_latency::total  5022.341712                       # average StoreCondReq miss latency
2202system.cpu1.dcache.demand_avg_miss_latency::cpu1.data 42004.345406                       # average overall miss latency
2203system.cpu1.dcache.demand_avg_miss_latency::total 42004.345406                       # average overall miss latency
2204system.cpu1.dcache.overall_avg_miss_latency::cpu1.data 42004.345406                       # average overall miss latency
2205system.cpu1.dcache.overall_avg_miss_latency::total 42004.345406                       # average overall miss latency
2206system.cpu1.dcache.blocked_cycles::no_mshrs        29557                       # number of cycles access was blocked
2207system.cpu1.dcache.blocked_cycles::no_targets        18184                       # number of cycles access was blocked
2208system.cpu1.dcache.blocked::no_mshrs             3279                       # number of cycles access was blocked
2209system.cpu1.dcache.blocked::no_targets            168                       # number of cycles access was blocked
2210system.cpu1.dcache.avg_blocked_cycles::no_mshrs     9.014029                       # average number of cycles each access was blocked
2211system.cpu1.dcache.avg_blocked_cycles::no_targets   108.238095                       # average number of cycles each access was blocked
2212system.cpu1.dcache.fast_writes                      0                       # number of fast writes performed
2213system.cpu1.dcache.cache_copies                     0                       # number of cache copies performed
2214system.cpu1.dcache.writebacks::writebacks       324751                       # number of writebacks
2215system.cpu1.dcache.writebacks::total           324751                       # number of writebacks
2216system.cpu1.dcache.ReadReq_mshr_hits::cpu1.data       168850                       # number of ReadReq MSHR hits
2217system.cpu1.dcache.ReadReq_mshr_hits::total       168850                       # number of ReadReq MSHR hits
2218system.cpu1.dcache.WriteReq_mshr_hits::cpu1.data      1396175                       # number of WriteReq MSHR hits
2219system.cpu1.dcache.WriteReq_mshr_hits::total      1396175                       # number of WriteReq MSHR hits
2220system.cpu1.dcache.LoadLockedReq_mshr_hits::cpu1.data         1447                       # number of LoadLockedReq MSHR hits
2221system.cpu1.dcache.LoadLockedReq_mshr_hits::total         1447                       # number of LoadLockedReq MSHR hits
2222system.cpu1.dcache.demand_mshr_hits::cpu1.data      1565025                       # number of demand (read+write) MSHR hits
2223system.cpu1.dcache.demand_mshr_hits::total      1565025                       # number of demand (read+write) MSHR hits
2224system.cpu1.dcache.overall_mshr_hits::cpu1.data      1565025                       # number of overall MSHR hits
2225system.cpu1.dcache.overall_mshr_hits::total      1565025                       # number of overall MSHR hits
2226system.cpu1.dcache.ReadReq_mshr_misses::cpu1.data       228268                       # number of ReadReq MSHR misses
2227system.cpu1.dcache.ReadReq_mshr_misses::total       228268                       # number of ReadReq MSHR misses
2228system.cpu1.dcache.WriteReq_mshr_misses::cpu1.data       161652                       # number of WriteReq MSHR misses
2229system.cpu1.dcache.WriteReq_mshr_misses::total       161652                       # number of WriteReq MSHR misses
2230system.cpu1.dcache.LoadLockedReq_mshr_misses::cpu1.data        12509                       # number of LoadLockedReq MSHR misses
2231system.cpu1.dcache.LoadLockedReq_mshr_misses::total        12509                       # number of LoadLockedReq MSHR misses
2232system.cpu1.dcache.StoreCondReq_mshr_misses::cpu1.data        10578                       # number of StoreCondReq MSHR misses
2233system.cpu1.dcache.StoreCondReq_mshr_misses::total        10578                       # number of StoreCondReq MSHR misses
2234system.cpu1.dcache.demand_mshr_misses::cpu1.data       389920                       # number of demand (read+write) MSHR misses
2235system.cpu1.dcache.demand_mshr_misses::total       389920                       # number of demand (read+write) MSHR misses
2236system.cpu1.dcache.overall_mshr_misses::cpu1.data       389920                       # number of overall MSHR misses
2237system.cpu1.dcache.overall_mshr_misses::total       389920                       # number of overall MSHR misses
2238system.cpu1.dcache.ReadReq_mshr_miss_latency::cpu1.data   2830993566                       # number of ReadReq MSHR miss cycles
2239system.cpu1.dcache.ReadReq_mshr_miss_latency::total   2830993566                       # number of ReadReq MSHR miss cycles
2240system.cpu1.dcache.WriteReq_mshr_miss_latency::cpu1.data   6516328872                       # number of WriteReq MSHR miss cycles
2241system.cpu1.dcache.WriteReq_mshr_miss_latency::total   6516328872                       # number of WriteReq MSHR miss cycles
2242system.cpu1.dcache.LoadLockedReq_mshr_miss_latency::cpu1.data     88639506                       # number of LoadLockedReq MSHR miss cycles
2243system.cpu1.dcache.LoadLockedReq_mshr_miss_latency::total     88639506                       # number of LoadLockedReq MSHR miss cycles
2244system.cpu1.dcache.StoreCondReq_mshr_miss_latency::cpu1.data     31988580                       # number of StoreCondReq MSHR miss cycles
2245system.cpu1.dcache.StoreCondReq_mshr_miss_latency::total     31988580                       # number of StoreCondReq MSHR miss cycles
2246system.cpu1.dcache.demand_mshr_miss_latency::cpu1.data   9347322438                       # number of demand (read+write) MSHR miss cycles
2247system.cpu1.dcache.demand_mshr_miss_latency::total   9347322438                       # number of demand (read+write) MSHR miss cycles
2248system.cpu1.dcache.overall_mshr_miss_latency::cpu1.data   9347322438                       # number of overall MSHR miss cycles
2249system.cpu1.dcache.overall_mshr_miss_latency::total   9347322438                       # number of overall MSHR miss cycles
2250system.cpu1.dcache.ReadReq_mshr_uncacheable_latency::cpu1.data 168914513007                       # number of ReadReq MSHR uncacheable cycles
2251system.cpu1.dcache.ReadReq_mshr_uncacheable_latency::total 168914513007                       # number of ReadReq MSHR uncacheable cycles
2252system.cpu1.dcache.WriteReq_mshr_uncacheable_latency::cpu1.data  25825904490                       # number of WriteReq MSHR uncacheable cycles
2253system.cpu1.dcache.WriteReq_mshr_uncacheable_latency::total  25825904490                       # number of WriteReq MSHR uncacheable cycles
2254system.cpu1.dcache.overall_mshr_uncacheable_latency::cpu1.data 194740417497                       # number of overall MSHR uncacheable cycles
2255system.cpu1.dcache.overall_mshr_uncacheable_latency::total 194740417497                       # number of overall MSHR uncacheable cycles
2256system.cpu1.dcache.ReadReq_mshr_miss_rate::cpu1.data     0.026212                       # mshr miss rate for ReadReq accesses
2257system.cpu1.dcache.ReadReq_mshr_miss_rate::total     0.026212                       # mshr miss rate for ReadReq accesses
2258system.cpu1.dcache.WriteReq_mshr_miss_rate::cpu1.data     0.028376                       # mshr miss rate for WriteReq accesses
2259system.cpu1.dcache.WriteReq_mshr_miss_rate::total     0.028376                       # mshr miss rate for WriteReq accesses
2260system.cpu1.dcache.LoadLockedReq_mshr_miss_rate::cpu1.data     0.112187                       # mshr miss rate for LoadLockedReq accesses
2261system.cpu1.dcache.LoadLockedReq_mshr_miss_rate::total     0.112187                       # mshr miss rate for LoadLockedReq accesses
2262system.cpu1.dcache.StoreCondReq_mshr_miss_rate::cpu1.data     0.100283                       # mshr miss rate for StoreCondReq accesses
2263system.cpu1.dcache.StoreCondReq_mshr_miss_rate::total     0.100283                       # mshr miss rate for StoreCondReq accesses
2264system.cpu1.dcache.demand_mshr_miss_rate::cpu1.data     0.027068                       # mshr miss rate for demand accesses
2265system.cpu1.dcache.demand_mshr_miss_rate::total     0.027068                       # mshr miss rate for demand accesses
2266system.cpu1.dcache.overall_mshr_miss_rate::cpu1.data     0.027068                       # mshr miss rate for overall accesses
2267system.cpu1.dcache.overall_mshr_miss_rate::total     0.027068                       # mshr miss rate for overall accesses
2268system.cpu1.dcache.ReadReq_avg_mshr_miss_latency::cpu1.data 12402.060587                       # average ReadReq mshr miss latency
2269system.cpu1.dcache.ReadReq_avg_mshr_miss_latency::total 12402.060587                       # average ReadReq mshr miss latency
2270system.cpu1.dcache.WriteReq_avg_mshr_miss_latency::cpu1.data 40310.845965                       # average WriteReq mshr miss latency
2271system.cpu1.dcache.WriteReq_avg_mshr_miss_latency::total 40310.845965                       # average WriteReq mshr miss latency
2272system.cpu1.dcache.LoadLockedReq_avg_mshr_miss_latency::cpu1.data  7086.058518                       # average LoadLockedReq mshr miss latency
2273system.cpu1.dcache.LoadLockedReq_avg_mshr_miss_latency::total  7086.058518                       # average LoadLockedReq mshr miss latency
2274system.cpu1.dcache.StoreCondReq_avg_mshr_miss_latency::cpu1.data  3024.066931                       # average StoreCondReq mshr miss latency
2275system.cpu1.dcache.StoreCondReq_avg_mshr_miss_latency::total  3024.066931                       # average StoreCondReq mshr miss latency
2276system.cpu1.dcache.demand_avg_mshr_miss_latency::cpu1.data 23972.410848                       # average overall mshr miss latency
2277system.cpu1.dcache.demand_avg_mshr_miss_latency::total 23972.410848                       # average overall mshr miss latency
2278system.cpu1.dcache.overall_avg_mshr_miss_latency::cpu1.data 23972.410848                       # average overall mshr miss latency
2279system.cpu1.dcache.overall_avg_mshr_miss_latency::total 23972.410848                       # average overall mshr miss latency
2280system.cpu1.dcache.ReadReq_avg_mshr_uncacheable_latency::cpu1.data          inf                       # average ReadReq mshr uncacheable latency
2281system.cpu1.dcache.ReadReq_avg_mshr_uncacheable_latency::total          inf                       # average ReadReq mshr uncacheable latency
2282system.cpu1.dcache.WriteReq_avg_mshr_uncacheable_latency::cpu1.data          inf                       # average WriteReq mshr uncacheable latency
2283system.cpu1.dcache.WriteReq_avg_mshr_uncacheable_latency::total          inf                       # average WriteReq mshr uncacheable latency
2284system.cpu1.dcache.overall_avg_mshr_uncacheable_latency::cpu1.data          inf                       # average overall mshr uncacheable latency
2285system.cpu1.dcache.overall_avg_mshr_uncacheable_latency::total          inf                       # average overall mshr uncacheable latency
2286system.cpu1.dcache.no_allocate_misses               0                       # Number of misses that were no-allocate
2287system.iocache.tags.replacements                    0                       # number of replacements
2288system.iocache.tags.tagsinuse                       0                       # Cycle average of tags in use
2289system.iocache.tags.total_refs                      0                       # Total number of references to valid blocks.
2290system.iocache.tags.sampled_refs                    0                       # Sample count of references to valid blocks.
2291system.iocache.tags.avg_refs                      nan                       # Average number of references to valid blocks.
2292system.iocache.tags.warmup_cycle                    0                       # Cycle when the warmup percentage was hit.
2293system.iocache.blocked_cycles::no_mshrs             0                       # number of cycles access was blocked
2294system.iocache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
2295system.iocache.blocked::no_mshrs                    0                       # number of cycles access was blocked
2296system.iocache.blocked::no_targets                  0                       # number of cycles access was blocked
2297system.iocache.avg_blocked_cycles::no_mshrs          nan                       # average number of cycles each access was blocked
2298system.iocache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
2299system.iocache.fast_writes                          0                       # number of fast writes performed
2300system.iocache.cache_copies                         0                       # number of cache copies performed
2301system.iocache.ReadReq_mshr_uncacheable_latency::realview.clcd 582931892511                       # number of ReadReq MSHR uncacheable cycles
2302system.iocache.ReadReq_mshr_uncacheable_latency::total 582931892511                       # number of ReadReq MSHR uncacheable cycles
2303system.iocache.overall_mshr_uncacheable_latency::realview.clcd 582931892511                       # number of overall MSHR uncacheable cycles
2304system.iocache.overall_mshr_uncacheable_latency::total 582931892511                       # number of overall MSHR uncacheable cycles
2305system.iocache.ReadReq_avg_mshr_uncacheable_latency::realview.clcd          inf                       # average ReadReq mshr uncacheable latency
2306system.iocache.ReadReq_avg_mshr_uncacheable_latency::total          inf                       # average ReadReq mshr uncacheable latency
2307system.iocache.overall_avg_mshr_uncacheable_latency::realview.clcd          inf                       # average overall mshr uncacheable latency
2308system.iocache.overall_avg_mshr_uncacheable_latency::total          inf                       # average overall mshr uncacheable latency
2309system.iocache.no_allocate_misses                   0                       # Number of misses that were no-allocate
2310system.cpu0.kern.inst.arm                           0                       # number of arm instructions executed
2311system.cpu0.kern.inst.quiesce                   41731                       # number of quiesce instructions executed
2312system.cpu1.kern.inst.arm                           0                       # number of arm instructions executed
2313system.cpu1.kern.inst.quiesce                   48858                       # number of quiesce instructions executed
2314
2315---------- End Simulation Statistics   ----------
2316