simerr revision 11957:90bb43dfc028
12023SN/Awarn: DRAM device capacity (8192 Mbytes) does not match the address range assigned (256 Mbytes) 22023SN/Ainfo: kernel located at: /usr/local/google/home/gabeblack/gem5/dist/m5/system/binaries/vmlinux.aarch32.ll_20131205.0-gem5 32023SN/Awarn: Sockets disabled, not accepting vnc client connections 42023SN/Awarn: Sockets disabled, not accepting terminal connections 52023SN/Awarn: Sockets disabled, not accepting gdb connections 62023SN/Awarn: ClockedObject: More than one power state change request encountered within the same simulation tick 72023SN/Ainfo: Using bootloader at address 0x10 82023SN/Ainfo: Using kernel entry physical address at 0x80008000 92023SN/Ainfo: Loading DTB file: /usr/local/google/home/gabeblack/gem5/dist/m5/system/binaries/vexpress.aarch32.ll_20131205.0-gem5.1cpu.dtb at address 0x88000000 102023SN/Awarn: Existing EnergyCtrl, but no enabled DVFSHandler found. 112023SN/Ainfo: Entering event queue @ 0. Starting simulation... 122023SN/Awarn: Not doing anything for miscreg ACTLR 132023SN/Awarn: Not doing anything for write of miscreg ACTLR 142023SN/Awarn: The clidr register always reports 0 caches. 152023SN/Awarn: clidr LoUIS field of 0b001 to match current ARM implementations. 162023SN/Awarn: The csselr register isn't implemented. 172023SN/Awarn: CP14 unimplemented crn[0], opc1[6], crm[0], opc2[0] 182023SN/Awarn: CP14 unimplemented crn[0], opc1[6], crm[0], opc2[0] 192023SN/Awarn: instruction 'mcr dccmvau' unimplemented 202023SN/Awarn: instruction 'mcr icimvau' unimplemented 212023SN/Awarn: instruction 'mcr bpiallis' unimplemented 222023SN/Awarn: instruction 'mcr icialluis' unimplemented 232023SN/Awarn: instruction 'mcr dccimvac' unimplemented 242023SN/Awarn: Tried to read RealView I/O at offset 0x60 that doesn't exist 252023SN/Awarn: Tried to write RVIO at offset 0xa8 (data 0) that doesn't exist 262023SN/Awarn: Tried to write RVIO at offset 0xa8 (data 0) that doesn't exist 272023SN/Awarn: Tried to write RVIO at offset 0xa8 (data 0) that doesn't exist 282665Ssaidi@eecs.umich.eduwarn: Tried to write RVIO at offset 0xa8 (data 0) that doesn't exist 292665Ssaidi@eecs.umich.eduwarn: Tried to write RVIO at offset 0xa8 (data 0) that doesn't exist 302665Ssaidi@eecs.umich.eduwarn: Tried to write RVIO at offset 0xa8 (data 0) that doesn't exist 312023SN/Awarn: Tried to write RVIO at offset 0xa8 (data 0) that doesn't exist 324202Sbinkertn@umich.eduwarn: Tried to write RVIO at offset 0xa8 (data 0) that doesn't exist 332023SN/Awarn: Tried to write RVIO at offset 0xa8 (data 0) that doesn't exist 344202Sbinkertn@umich.eduinfo: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0 354997Sgblack@eecs.umich.eduinfo: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0 364202Sbinkertn@umich.eduinfo: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0 374202Sbinkertn@umich.eduinfo: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0 384202Sbinkertn@umich.eduinfo: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0 394997Sgblack@eecs.umich.eduinfo: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0 404202Sbinkertn@umich.eduinfo: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0 414997Sgblack@eecs.umich.eduinfo: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0 424202Sbinkertn@umich.eduinfo: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0 434202Sbinkertn@umich.eduwarn: CP14 unimplemented crn[1], opc1[0], crm[1], opc2[4] 444997Sgblack@eecs.umich.eduinfo: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0 454826Ssaidi@eecs.umich.eduinfo: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0 462023SN/Ainfo: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0 474997Sgblack@eecs.umich.eduinfo: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0 484997Sgblack@eecs.umich.eduinfo: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0 494202Sbinkertn@umich.eduinfo: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0 504486Sbinkertn@umich.eduwarn: CP14 unimplemented crn[1], opc1[0], crm[3], opc2[4] 514486Sbinkertn@umich.eduwarn: CP14 unimplemented crn[1], opc1[0], crm[0], opc2[4] 524202Sbinkertn@umich.eduwarn: CP14 unimplemented crn[0], opc1[0], crm[7], opc2[0] 534202Sbinkertn@umich.eduwarn: CP14 unimplemented crn[1], opc1[0], crm[5], opc2[4] 544202Sbinkertn@umich.eduwarn: Returning zero for read from miscreg pmcr 554202Sbinkertn@umich.eduwarn: Ignoring write to miscreg pmcntenclr 564202Sbinkertn@umich.eduwarn: Ignoring write to miscreg pmintenclr 574202Sbinkertn@umich.eduwarn: Ignoring write to miscreg pmovsr 582023SN/Awarn: Ignoring write to miscreg pmcr 594202Sbinkertn@umich.eduwarn: instruction 'mcr bpiall' unimplemented 604202Sbinkertn@umich.edu