stats.txt revision 10242:cb4e86c17767
1 2---------- Begin Simulation Statistics ---------- 3sim_seconds 1.860172 # Number of seconds simulated 4sim_ticks 1860172195000 # Number of ticks simulated 5final_tick 1860172195000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset) 6sim_freq 1000000000000 # Frequency of simulated ticks 7host_inst_rate 152063 # Simulator instruction rate (inst/s) 8host_op_rate 152063 # Simulator op (including micro ops) rate (op/s) 9host_tick_rate 5340733222 # Simulator tick rate (ticks/s) 10host_mem_usage 304984 # Number of bytes of host memory used 11host_seconds 348.30 # Real time elapsed on the host 12sim_insts 52963419 # Number of instructions simulated 13sim_ops 52963419 # Number of ops (including micro ops) simulated 14system.voltage_domain.voltage 1 # Voltage in Volts 15system.clk_domain.clock 1000 # Clock period in ticks 16system.physmem.bytes_read::cpu.inst 965120 # Number of bytes read from this memory 17system.physmem.bytes_read::cpu.data 24879104 # Number of bytes read from this memory 18system.physmem.bytes_read::tsunami.ide 2652288 # Number of bytes read from this memory 19system.physmem.bytes_read::total 28496512 # Number of bytes read from this memory 20system.physmem.bytes_inst_read::cpu.inst 965120 # Number of instructions bytes read from this memory 21system.physmem.bytes_inst_read::total 965120 # Number of instructions bytes read from this memory 22system.physmem.bytes_written::writebacks 7515712 # Number of bytes written to this memory 23system.physmem.bytes_written::total 7515712 # Number of bytes written to this memory 24system.physmem.num_reads::cpu.inst 15080 # Number of read requests responded to by this memory 25system.physmem.num_reads::cpu.data 388736 # Number of read requests responded to by this memory 26system.physmem.num_reads::tsunami.ide 41442 # Number of read requests responded to by this memory 27system.physmem.num_reads::total 445258 # Number of read requests responded to by this memory 28system.physmem.num_writes::writebacks 117433 # Number of write requests responded to by this memory 29system.physmem.num_writes::total 117433 # Number of write requests responded to by this memory 30system.physmem.bw_read::cpu.inst 518834 # Total read bandwidth from this memory (bytes/s) 31system.physmem.bw_read::cpu.data 13374624 # Total read bandwidth from this memory (bytes/s) 32system.physmem.bw_read::tsunami.ide 1425829 # Total read bandwidth from this memory (bytes/s) 33system.physmem.bw_read::total 15319287 # Total read bandwidth from this memory (bytes/s) 34system.physmem.bw_inst_read::cpu.inst 518834 # Instruction read bandwidth from this memory (bytes/s) 35system.physmem.bw_inst_read::total 518834 # Instruction read bandwidth from this memory (bytes/s) 36system.physmem.bw_write::writebacks 4040331 # Write bandwidth from this memory (bytes/s) 37system.physmem.bw_write::total 4040331 # Write bandwidth from this memory (bytes/s) 38system.physmem.bw_total::writebacks 4040331 # Total bandwidth to/from this memory (bytes/s) 39system.physmem.bw_total::cpu.inst 518834 # Total bandwidth to/from this memory (bytes/s) 40system.physmem.bw_total::cpu.data 13374624 # Total bandwidth to/from this memory (bytes/s) 41system.physmem.bw_total::tsunami.ide 1425829 # Total bandwidth to/from this memory (bytes/s) 42system.physmem.bw_total::total 19359618 # Total bandwidth to/from this memory (bytes/s) 43system.physmem.readReqs 445258 # Number of read requests accepted 44system.physmem.writeReqs 117433 # Number of write requests accepted 45system.physmem.readBursts 445258 # Number of DRAM read bursts, including those serviced by the write queue 46system.physmem.writeBursts 117433 # Number of DRAM write bursts, including those merged in the write queue 47system.physmem.bytesReadDRAM 28490432 # Total number of bytes read from DRAM 48system.physmem.bytesReadWrQ 6080 # Total number of bytes read from write queue 49system.physmem.bytesWritten 7513664 # Total number of bytes written to DRAM 50system.physmem.bytesReadSys 28496512 # Total read bytes from the system interface side 51system.physmem.bytesWrittenSys 7515712 # Total written bytes from the system interface side 52system.physmem.servicedByWrQ 95 # Number of DRAM read bursts serviced by the write queue 53system.physmem.mergedWrBursts 0 # Number of DRAM write bursts merged with an existing one 54system.physmem.neitherReadNorWriteReqs 176 # Number of requests that are neither read nor write 55system.physmem.perBankRdBursts::0 28223 # Per bank write bursts 56system.physmem.perBankRdBursts::1 27968 # Per bank write bursts 57system.physmem.perBankRdBursts::2 28292 # Per bank write bursts 58system.physmem.perBankRdBursts::3 27927 # Per bank write bursts 59system.physmem.perBankRdBursts::4 27805 # Per bank write bursts 60system.physmem.perBankRdBursts::5 27242 # Per bank write bursts 61system.physmem.perBankRdBursts::6 27352 # Per bank write bursts 62system.physmem.perBankRdBursts::7 27274 # Per bank write bursts 63system.physmem.perBankRdBursts::8 27691 # Per bank write bursts 64system.physmem.perBankRdBursts::9 27508 # Per bank write bursts 65system.physmem.perBankRdBursts::10 27933 # Per bank write bursts 66system.physmem.perBankRdBursts::11 27527 # Per bank write bursts 67system.physmem.perBankRdBursts::12 27552 # Per bank write bursts 68system.physmem.perBankRdBursts::13 28225 # Per bank write bursts 69system.physmem.perBankRdBursts::14 28330 # Per bank write bursts 70system.physmem.perBankRdBursts::15 28314 # Per bank write bursts 71system.physmem.perBankWrBursts::0 7932 # Per bank write bursts 72system.physmem.perBankWrBursts::1 7496 # Per bank write bursts 73system.physmem.perBankWrBursts::2 7821 # Per bank write bursts 74system.physmem.perBankWrBursts::3 7427 # Per bank write bursts 75system.physmem.perBankWrBursts::4 7353 # Per bank write bursts 76system.physmem.perBankWrBursts::5 6703 # Per bank write bursts 77system.physmem.perBankWrBursts::6 6854 # Per bank write bursts 78system.physmem.perBankWrBursts::7 6665 # Per bank write bursts 79system.physmem.perBankWrBursts::8 7118 # Per bank write bursts 80system.physmem.perBankWrBursts::9 6889 # Per bank write bursts 81system.physmem.perBankWrBursts::10 7323 # Per bank write bursts 82system.physmem.perBankWrBursts::11 6981 # Per bank write bursts 83system.physmem.perBankWrBursts::12 7116 # Per bank write bursts 84system.physmem.perBankWrBursts::13 7874 # Per bank write bursts 85system.physmem.perBankWrBursts::14 8055 # Per bank write bursts 86system.physmem.perBankWrBursts::15 7794 # Per bank write bursts 87system.physmem.numRdRetry 0 # Number of times read queue was full causing retry 88system.physmem.numWrRetry 10 # Number of times write queue was full causing retry 89system.physmem.totGap 1860166839000 # Total gap between requests 90system.physmem.readPktSize::0 0 # Read request sizes (log2) 91system.physmem.readPktSize::1 0 # Read request sizes (log2) 92system.physmem.readPktSize::2 0 # Read request sizes (log2) 93system.physmem.readPktSize::3 0 # Read request sizes (log2) 94system.physmem.readPktSize::4 0 # Read request sizes (log2) 95system.physmem.readPktSize::5 0 # Read request sizes (log2) 96system.physmem.readPktSize::6 445258 # Read request sizes (log2) 97system.physmem.writePktSize::0 0 # Write request sizes (log2) 98system.physmem.writePktSize::1 0 # Write request sizes (log2) 99system.physmem.writePktSize::2 0 # Write request sizes (log2) 100system.physmem.writePktSize::3 0 # Write request sizes (log2) 101system.physmem.writePktSize::4 0 # Write request sizes (log2) 102system.physmem.writePktSize::5 0 # Write request sizes (log2) 103system.physmem.writePktSize::6 117433 # Write request sizes (log2) 104system.physmem.rdQLenPdf::0 317162 # What read queue length does an incoming req see 105system.physmem.rdQLenPdf::1 38754 # What read queue length does an incoming req see 106system.physmem.rdQLenPdf::2 44609 # What read queue length does an incoming req see 107system.physmem.rdQLenPdf::3 9021 # What read queue length does an incoming req see 108system.physmem.rdQLenPdf::4 2051 # What read queue length does an incoming req see 109system.physmem.rdQLenPdf::5 4407 # What read queue length does an incoming req see 110system.physmem.rdQLenPdf::6 3954 # What read queue length does an incoming req see 111system.physmem.rdQLenPdf::7 3974 # What read queue length does an incoming req see 112system.physmem.rdQLenPdf::8 2513 # What read queue length does an incoming req see 113system.physmem.rdQLenPdf::9 2195 # What read queue length does an incoming req see 114system.physmem.rdQLenPdf::10 2171 # What read queue length does an incoming req see 115system.physmem.rdQLenPdf::11 2106 # What read queue length does an incoming req see 116system.physmem.rdQLenPdf::12 1630 # What read queue length does an incoming req see 117system.physmem.rdQLenPdf::13 1618 # What read queue length does an incoming req see 118system.physmem.rdQLenPdf::14 1898 # What read queue length does an incoming req see 119system.physmem.rdQLenPdf::15 1857 # What read queue length does an incoming req see 120system.physmem.rdQLenPdf::16 2113 # What read queue length does an incoming req see 121system.physmem.rdQLenPdf::17 1232 # What read queue length does an incoming req see 122system.physmem.rdQLenPdf::18 984 # What read queue length does an incoming req see 123system.physmem.rdQLenPdf::19 899 # What read queue length does an incoming req see 124system.physmem.rdQLenPdf::20 9 # What read queue length does an incoming req see 125system.physmem.rdQLenPdf::21 6 # What read queue length does an incoming req see 126system.physmem.rdQLenPdf::22 0 # What read queue length does an incoming req see 127system.physmem.rdQLenPdf::23 0 # What read queue length does an incoming req see 128system.physmem.rdQLenPdf::24 0 # What read queue length does an incoming req see 129system.physmem.rdQLenPdf::25 0 # What read queue length does an incoming req see 130system.physmem.rdQLenPdf::26 0 # What read queue length does an incoming req see 131system.physmem.rdQLenPdf::27 0 # What read queue length does an incoming req see 132system.physmem.rdQLenPdf::28 0 # What read queue length does an incoming req see 133system.physmem.rdQLenPdf::29 0 # What read queue length does an incoming req see 134system.physmem.rdQLenPdf::30 0 # What read queue length does an incoming req see 135system.physmem.rdQLenPdf::31 0 # What read queue length does an incoming req see 136system.physmem.wrQLenPdf::0 1 # What write queue length does an incoming req see 137system.physmem.wrQLenPdf::1 1 # What write queue length does an incoming req see 138system.physmem.wrQLenPdf::2 1 # What write queue length does an incoming req see 139system.physmem.wrQLenPdf::3 1 # What write queue length does an incoming req see 140system.physmem.wrQLenPdf::4 1 # What write queue length does an incoming req see 141system.physmem.wrQLenPdf::5 1 # What write queue length does an incoming req see 142system.physmem.wrQLenPdf::6 1 # What write queue length does an incoming req see 143system.physmem.wrQLenPdf::7 1 # What write queue length does an incoming req see 144system.physmem.wrQLenPdf::8 1 # What write queue length does an incoming req see 145system.physmem.wrQLenPdf::9 1 # What write queue length does an incoming req see 146system.physmem.wrQLenPdf::10 1 # What write queue length does an incoming req see 147system.physmem.wrQLenPdf::11 1 # What write queue length does an incoming req see 148system.physmem.wrQLenPdf::12 1 # What write queue length does an incoming req see 149system.physmem.wrQLenPdf::13 1 # What write queue length does an incoming req see 150system.physmem.wrQLenPdf::14 1 # What write queue length does an incoming req see 151system.physmem.wrQLenPdf::15 1086 # What write queue length does an incoming req see 152system.physmem.wrQLenPdf::16 1114 # What write queue length does an incoming req see 153system.physmem.wrQLenPdf::17 2248 # What write queue length does an incoming req see 154system.physmem.wrQLenPdf::18 3162 # What write queue length does an incoming req see 155system.physmem.wrQLenPdf::19 4215 # What write queue length does an incoming req see 156system.physmem.wrQLenPdf::20 4772 # What write queue length does an incoming req see 157system.physmem.wrQLenPdf::21 4799 # What write queue length does an incoming req see 158system.physmem.wrQLenPdf::22 4937 # What write queue length does an incoming req see 159system.physmem.wrQLenPdf::23 5105 # What write queue length does an incoming req see 160system.physmem.wrQLenPdf::24 5276 # What write queue length does an incoming req see 161system.physmem.wrQLenPdf::25 5563 # What write queue length does an incoming req see 162system.physmem.wrQLenPdf::26 5819 # What write queue length does an incoming req see 163system.physmem.wrQLenPdf::27 6253 # What write queue length does an incoming req see 164system.physmem.wrQLenPdf::28 6876 # What write queue length does an incoming req see 165system.physmem.wrQLenPdf::29 6083 # What write queue length does an incoming req see 166system.physmem.wrQLenPdf::30 6291 # What write queue length does an incoming req see 167system.physmem.wrQLenPdf::31 6234 # What write queue length does an incoming req see 168system.physmem.wrQLenPdf::32 6019 # What write queue length does an incoming req see 169system.physmem.wrQLenPdf::33 966 # What write queue length does an incoming req see 170system.physmem.wrQLenPdf::34 924 # What write queue length does an incoming req see 171system.physmem.wrQLenPdf::35 969 # What write queue length does an incoming req see 172system.physmem.wrQLenPdf::36 901 # What write queue length does an incoming req see 173system.physmem.wrQLenPdf::37 939 # What write queue length does an incoming req see 174system.physmem.wrQLenPdf::38 988 # What write queue length does an incoming req see 175system.physmem.wrQLenPdf::39 1058 # What write queue length does an incoming req see 176system.physmem.wrQLenPdf::40 973 # What write queue length does an incoming req see 177system.physmem.wrQLenPdf::41 1128 # What write queue length does an incoming req see 178system.physmem.wrQLenPdf::42 1179 # What write queue length does an incoming req see 179system.physmem.wrQLenPdf::43 1174 # What write queue length does an incoming req see 180system.physmem.wrQLenPdf::44 1276 # What write queue length does an incoming req see 181system.physmem.wrQLenPdf::45 1414 # What write queue length does an incoming req see 182system.physmem.wrQLenPdf::46 1656 # What write queue length does an incoming req see 183system.physmem.wrQLenPdf::47 1874 # What write queue length does an incoming req see 184system.physmem.wrQLenPdf::48 1977 # What write queue length does an incoming req see 185system.physmem.wrQLenPdf::49 1860 # What write queue length does an incoming req see 186system.physmem.wrQLenPdf::50 1800 # What write queue length does an incoming req see 187system.physmem.wrQLenPdf::51 1689 # What write queue length does an incoming req see 188system.physmem.wrQLenPdf::52 1697 # What write queue length does an incoming req see 189system.physmem.wrQLenPdf::53 1803 # What write queue length does an incoming req see 190system.physmem.wrQLenPdf::54 1633 # What write queue length does an incoming req see 191system.physmem.wrQLenPdf::55 837 # What write queue length does an incoming req see 192system.physmem.wrQLenPdf::56 395 # What write queue length does an incoming req see 193system.physmem.wrQLenPdf::57 207 # What write queue length does an incoming req see 194system.physmem.wrQLenPdf::58 131 # What write queue length does an incoming req see 195system.physmem.wrQLenPdf::59 36 # What write queue length does an incoming req see 196system.physmem.wrQLenPdf::60 26 # What write queue length does an incoming req see 197system.physmem.wrQLenPdf::61 25 # What write queue length does an incoming req see 198system.physmem.wrQLenPdf::62 15 # What write queue length does an incoming req see 199system.physmem.wrQLenPdf::63 16 # What write queue length does an incoming req see 200system.physmem.bytesPerActivate::samples 63680 # Bytes accessed per row activation 201system.physmem.bytesPerActivate::mean 565.384925 # Bytes accessed per row activation 202system.physmem.bytesPerActivate::gmean 351.672479 # Bytes accessed per row activation 203system.physmem.bytesPerActivate::stdev 419.574374 # Bytes accessed per row activation 204system.physmem.bytesPerActivate::0-127 13299 20.88% 20.88% # Bytes accessed per row activation 205system.physmem.bytesPerActivate::128-255 10397 16.33% 37.21% # Bytes accessed per row activation 206system.physmem.bytesPerActivate::256-383 4628 7.27% 44.48% # Bytes accessed per row activation 207system.physmem.bytesPerActivate::384-511 2746 4.31% 48.79% # Bytes accessed per row activation 208system.physmem.bytesPerActivate::512-639 2553 4.01% 52.80% # Bytes accessed per row activation 209system.physmem.bytesPerActivate::640-767 1655 2.60% 55.40% # Bytes accessed per row activation 210system.physmem.bytesPerActivate::768-895 1376 2.16% 57.56% # Bytes accessed per row activation 211system.physmem.bytesPerActivate::896-1023 1696 2.66% 60.22% # Bytes accessed per row activation 212system.physmem.bytesPerActivate::1024-1151 25330 39.78% 100.00% # Bytes accessed per row activation 213system.physmem.bytesPerActivate::total 63680 # Bytes accessed per row activation 214system.physmem.rdPerTurnAround::samples 6888 # Reads before turning the bus around for writes 215system.physmem.rdPerTurnAround::mean 64.625581 # Reads before turning the bus around for writes 216system.physmem.rdPerTurnAround::gmean 16.554610 # Reads before turning the bus around for writes 217system.physmem.rdPerTurnAround::stdev 2544.325145 # Reads before turning the bus around for writes 218system.physmem.rdPerTurnAround::0-8191 6885 99.96% 99.96% # Reads before turning the bus around for writes 219system.physmem.rdPerTurnAround::40960-49151 1 0.01% 99.97% # Reads before turning the bus around for writes 220system.physmem.rdPerTurnAround::57344-65535 1 0.01% 99.99% # Reads before turning the bus around for writes 221system.physmem.rdPerTurnAround::196608-204799 1 0.01% 100.00% # Reads before turning the bus around for writes 222system.physmem.rdPerTurnAround::total 6888 # Reads before turning the bus around for writes 223system.physmem.wrPerTurnAround::samples 6888 # Writes before turning the bus around for reads 224system.physmem.wrPerTurnAround::mean 17.044280 # Writes before turning the bus around for reads 225system.physmem.wrPerTurnAround::gmean 16.812634 # Writes before turning the bus around for reads 226system.physmem.wrPerTurnAround::stdev 3.762583 # Writes before turning the bus around for reads 227system.physmem.wrPerTurnAround::16 5511 80.01% 80.01% # Writes before turning the bus around for reads 228system.physmem.wrPerTurnAround::17 31 0.45% 80.46% # Writes before turning the bus around for reads 229system.physmem.wrPerTurnAround::18 662 9.61% 90.07% # Writes before turning the bus around for reads 230system.physmem.wrPerTurnAround::19 220 3.19% 93.26% # Writes before turning the bus around for reads 231system.physmem.wrPerTurnAround::20 110 1.60% 94.86% # Writes before turning the bus around for reads 232system.physmem.wrPerTurnAround::21 25 0.36% 95.22% # Writes before turning the bus around for reads 233system.physmem.wrPerTurnAround::22 25 0.36% 95.59% # Writes before turning the bus around for reads 234system.physmem.wrPerTurnAround::23 91 1.32% 96.91% # Writes before turning the bus around for reads 235system.physmem.wrPerTurnAround::24 22 0.32% 97.23% # Writes before turning the bus around for reads 236system.physmem.wrPerTurnAround::25 31 0.45% 97.68% # Writes before turning the bus around for reads 237system.physmem.wrPerTurnAround::26 12 0.17% 97.85% # Writes before turning the bus around for reads 238system.physmem.wrPerTurnAround::27 22 0.32% 98.17% # Writes before turning the bus around for reads 239system.physmem.wrPerTurnAround::28 6 0.09% 98.26% # Writes before turning the bus around for reads 240system.physmem.wrPerTurnAround::29 14 0.20% 98.46% # Writes before turning the bus around for reads 241system.physmem.wrPerTurnAround::30 3 0.04% 98.50% # Writes before turning the bus around for reads 242system.physmem.wrPerTurnAround::31 16 0.23% 98.74% # Writes before turning the bus around for reads 243system.physmem.wrPerTurnAround::32 12 0.17% 98.91% # Writes before turning the bus around for reads 244system.physmem.wrPerTurnAround::34 7 0.10% 99.01% # Writes before turning the bus around for reads 245system.physmem.wrPerTurnAround::35 1 0.01% 99.03% # Writes before turning the bus around for reads 246system.physmem.wrPerTurnAround::36 1 0.01% 99.04% # Writes before turning the bus around for reads 247system.physmem.wrPerTurnAround::37 3 0.04% 99.09% # Writes before turning the bus around for reads 248system.physmem.wrPerTurnAround::38 4 0.06% 99.14% # Writes before turning the bus around for reads 249system.physmem.wrPerTurnAround::39 4 0.06% 99.20% # Writes before turning the bus around for reads 250system.physmem.wrPerTurnAround::40 4 0.06% 99.26% # Writes before turning the bus around for reads 251system.physmem.wrPerTurnAround::41 6 0.09% 99.35% # Writes before turning the bus around for reads 252system.physmem.wrPerTurnAround::43 3 0.04% 99.39% # Writes before turning the bus around for reads 253system.physmem.wrPerTurnAround::46 3 0.04% 99.43% # Writes before turning the bus around for reads 254system.physmem.wrPerTurnAround::47 7 0.10% 99.54% # Writes before turning the bus around for reads 255system.physmem.wrPerTurnAround::48 2 0.03% 99.56% # Writes before turning the bus around for reads 256system.physmem.wrPerTurnAround::49 1 0.01% 99.58% # Writes before turning the bus around for reads 257system.physmem.wrPerTurnAround::50 2 0.03% 99.61% # Writes before turning the bus around for reads 258system.physmem.wrPerTurnAround::51 2 0.03% 99.64% # Writes before turning the bus around for reads 259system.physmem.wrPerTurnAround::52 1 0.01% 99.65% # Writes before turning the bus around for reads 260system.physmem.wrPerTurnAround::53 1 0.01% 99.67% # Writes before turning the bus around for reads 261system.physmem.wrPerTurnAround::54 1 0.01% 99.68% # Writes before turning the bus around for reads 262system.physmem.wrPerTurnAround::55 1 0.01% 99.70% # Writes before turning the bus around for reads 263system.physmem.wrPerTurnAround::56 8 0.12% 99.81% # Writes before turning the bus around for reads 264system.physmem.wrPerTurnAround::57 12 0.17% 99.99% # Writes before turning the bus around for reads 265system.physmem.wrPerTurnAround::58 1 0.01% 100.00% # Writes before turning the bus around for reads 266system.physmem.wrPerTurnAround::total 6888 # Writes before turning the bus around for reads 267system.physmem.totQLat 8740437500 # Total ticks spent queuing 268system.physmem.totMemAccLat 17087243750 # Total ticks spent from burst creation until serviced by the DRAM 269system.physmem.totBusLat 2225815000 # Total ticks spent in databus transfers 270system.physmem.avgQLat 19634.24 # Average queueing delay per DRAM burst 271system.physmem.avgBusLat 5000.00 # Average bus latency per DRAM burst 272system.physmem.avgMemAccLat 38384.24 # Average memory access latency per DRAM burst 273system.physmem.avgRdBW 15.32 # Average DRAM read bandwidth in MiByte/s 274system.physmem.avgWrBW 4.04 # Average achieved write bandwidth in MiByte/s 275system.physmem.avgRdBWSys 15.32 # Average system read bandwidth in MiByte/s 276system.physmem.avgWrBWSys 4.04 # Average system write bandwidth in MiByte/s 277system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MiByte/s 278system.physmem.busUtil 0.15 # Data bus utilization in percentage 279system.physmem.busUtilRead 0.12 # Data bus utilization in percentage for reads 280system.physmem.busUtilWrite 0.03 # Data bus utilization in percentage for writes 281system.physmem.avgRdQLen 1.65 # Average read queue length when enqueuing 282system.physmem.avgWrQLen 24.75 # Average write queue length when enqueuing 283system.physmem.readRowHits 403028 # Number of row buffer hits during reads 284system.physmem.writeRowHits 95855 # Number of row buffer hits during writes 285system.physmem.readRowHitRate 90.53 # Row buffer hit rate for reads 286system.physmem.writeRowHitRate 81.63 # Row buffer hit rate for writes 287system.physmem.avgGap 3305840.75 # Average gap between requests 288system.physmem.pageHitRate 88.68 # Row buffer hit rate, read and write combined 289system.physmem.memoryStateTime::IDLE 1761575145500 # Time in different power states 290system.physmem.memoryStateTime::REF 62115040000 # Time in different power states 291system.physmem.memoryStateTime::PRE_PDN 0 # Time in different power states 292system.physmem.memoryStateTime::ACT 36476358250 # Time in different power states 293system.physmem.memoryStateTime::ACT_PDN 0 # Time in different power states 294system.membus.throughput 19402477 # Throughput (bytes/s) 295system.membus.trans_dist::ReadReq 295985 # Transaction distribution 296system.membus.trans_dist::ReadResp 295900 # Transaction distribution 297system.membus.trans_dist::WriteReq 9597 # Transaction distribution 298system.membus.trans_dist::WriteResp 9597 # Transaction distribution 299system.membus.trans_dist::Writeback 117433 # Transaction distribution 300system.membus.trans_dist::UpgradeReq 178 # Transaction distribution 301system.membus.trans_dist::SCUpgradeReq 1 # Transaction distribution 302system.membus.trans_dist::UpgradeResp 179 # Transaction distribution 303system.membus.trans_dist::ReadExReq 156844 # Transaction distribution 304system.membus.trans_dist::ReadExResp 156844 # Transaction distribution 305system.membus.trans_dist::BadAddressError 85 # Transaction distribution 306system.membus.pkt_count_system.cpu.l2cache.mem_side::system.bridge.slave 33054 # Packet count per connected master and slave (bytes) 307system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 884181 # Packet count per connected master and slave (bytes) 308system.membus.pkt_count_system.cpu.l2cache.mem_side::system.membus.badaddr_responder.pio 170 # Packet count per connected master and slave (bytes) 309system.membus.pkt_count_system.cpu.l2cache.mem_side::total 917405 # Packet count per connected master and slave (bytes) 310system.membus.pkt_count_system.iocache.mem_side::system.physmem.port 124679 # Packet count per connected master and slave (bytes) 311system.membus.pkt_count_system.iocache.mem_side::total 124679 # Packet count per connected master and slave (bytes) 312system.membus.pkt_count::total 1042084 # Packet count per connected master and slave (bytes) 313system.membus.tot_pkt_size_system.cpu.l2cache.mem_side::system.bridge.slave 44140 # Cumulative packet size per connected master and slave (bytes) 314system.membus.tot_pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 30703168 # Cumulative packet size per connected master and slave (bytes) 315system.membus.tot_pkt_size_system.cpu.l2cache.mem_side::total 30747308 # Cumulative packet size per connected master and slave (bytes) 316system.membus.tot_pkt_size_system.iocache.mem_side::system.physmem.port 5309056 # Cumulative packet size per connected master and slave (bytes) 317system.membus.tot_pkt_size_system.iocache.mem_side::total 5309056 # Cumulative packet size per connected master and slave (bytes) 318system.membus.tot_pkt_size::total 36056364 # Cumulative packet size per connected master and slave (bytes) 319system.membus.data_through_bus 36056364 # Total data (bytes) 320system.membus.snoop_data_through_bus 35584 # Total snoop data (bytes) 321system.membus.reqLayer0.occupancy 29838500 # Layer occupancy (ticks) 322system.membus.reqLayer0.utilization 0.0 # Layer utilization (%) 323system.membus.reqLayer1.occupancy 1526200750 # Layer occupancy (ticks) 324system.membus.reqLayer1.utilization 0.1 # Layer utilization (%) 325system.membus.reqLayer2.occupancy 104500 # Layer occupancy (ticks) 326system.membus.reqLayer2.utilization 0.0 # Layer utilization (%) 327system.membus.respLayer1.occupancy 3755175800 # Layer occupancy (ticks) 328system.membus.respLayer1.utilization 0.2 # Layer utilization (%) 329system.membus.respLayer2.occupancy 376659242 # Layer occupancy (ticks) 330system.membus.respLayer2.utilization 0.0 # Layer utilization (%) 331system.iocache.tags.replacements 41685 # number of replacements 332system.iocache.tags.tagsinuse 1.260971 # Cycle average of tags in use 333system.iocache.tags.total_refs 0 # Total number of references to valid blocks. 334system.iocache.tags.sampled_refs 41701 # Sample count of references to valid blocks. 335system.iocache.tags.avg_refs 0 # Average number of references to valid blocks. 336system.iocache.tags.warmup_cycle 1710335831000 # Cycle when the warmup percentage was hit. 337system.iocache.tags.occ_blocks::tsunami.ide 1.260971 # Average occupied blocks per requestor 338system.iocache.tags.occ_percent::tsunami.ide 0.078811 # Average percentage of cache occupancy 339system.iocache.tags.occ_percent::total 0.078811 # Average percentage of cache occupancy 340system.iocache.tags.occ_task_id_blocks::1023 16 # Occupied blocks per task id 341system.iocache.tags.age_task_id_blocks_1023::2 16 # Occupied blocks per task id 342system.iocache.tags.occ_task_id_percent::1023 1 # Percentage of cache occupancy per task id 343system.iocache.tags.tag_accesses 375525 # Number of tag accesses 344system.iocache.tags.data_accesses 375525 # Number of data accesses 345system.iocache.ReadReq_misses::tsunami.ide 173 # number of ReadReq misses 346system.iocache.ReadReq_misses::total 173 # number of ReadReq misses 347system.iocache.WriteReq_misses::tsunami.ide 41552 # number of WriteReq misses 348system.iocache.WriteReq_misses::total 41552 # number of WriteReq misses 349system.iocache.demand_misses::tsunami.ide 41725 # number of demand (read+write) misses 350system.iocache.demand_misses::total 41725 # number of demand (read+write) misses 351system.iocache.overall_misses::tsunami.ide 41725 # number of overall misses 352system.iocache.overall_misses::total 41725 # number of overall misses 353system.iocache.ReadReq_miss_latency::tsunami.ide 21134383 # number of ReadReq miss cycles 354system.iocache.ReadReq_miss_latency::total 21134383 # number of ReadReq miss cycles 355system.iocache.WriteReq_miss_latency::tsunami.ide 12441682213 # number of WriteReq miss cycles 356system.iocache.WriteReq_miss_latency::total 12441682213 # number of WriteReq miss cycles 357system.iocache.demand_miss_latency::tsunami.ide 12462816596 # number of demand (read+write) miss cycles 358system.iocache.demand_miss_latency::total 12462816596 # number of demand (read+write) miss cycles 359system.iocache.overall_miss_latency::tsunami.ide 12462816596 # number of overall miss cycles 360system.iocache.overall_miss_latency::total 12462816596 # number of overall miss cycles 361system.iocache.ReadReq_accesses::tsunami.ide 173 # number of ReadReq accesses(hits+misses) 362system.iocache.ReadReq_accesses::total 173 # number of ReadReq accesses(hits+misses) 363system.iocache.WriteReq_accesses::tsunami.ide 41552 # number of WriteReq accesses(hits+misses) 364system.iocache.WriteReq_accesses::total 41552 # number of WriteReq accesses(hits+misses) 365system.iocache.demand_accesses::tsunami.ide 41725 # number of demand (read+write) accesses 366system.iocache.demand_accesses::total 41725 # number of demand (read+write) accesses 367system.iocache.overall_accesses::tsunami.ide 41725 # number of overall (read+write) accesses 368system.iocache.overall_accesses::total 41725 # number of overall (read+write) accesses 369system.iocache.ReadReq_miss_rate::tsunami.ide 1 # miss rate for ReadReq accesses 370system.iocache.ReadReq_miss_rate::total 1 # miss rate for ReadReq accesses 371system.iocache.WriteReq_miss_rate::tsunami.ide 1 # miss rate for WriteReq accesses 372system.iocache.WriteReq_miss_rate::total 1 # miss rate for WriteReq accesses 373system.iocache.demand_miss_rate::tsunami.ide 1 # miss rate for demand accesses 374system.iocache.demand_miss_rate::total 1 # miss rate for demand accesses 375system.iocache.overall_miss_rate::tsunami.ide 1 # miss rate for overall accesses 376system.iocache.overall_miss_rate::total 1 # miss rate for overall accesses 377system.iocache.ReadReq_avg_miss_latency::tsunami.ide 122164.063584 # average ReadReq miss latency 378system.iocache.ReadReq_avg_miss_latency::total 122164.063584 # average ReadReq miss latency 379system.iocache.WriteReq_avg_miss_latency::tsunami.ide 299424.389031 # average WriteReq miss latency 380system.iocache.WriteReq_avg_miss_latency::total 299424.389031 # average WriteReq miss latency 381system.iocache.demand_avg_miss_latency::tsunami.ide 298689.433098 # average overall miss latency 382system.iocache.demand_avg_miss_latency::total 298689.433098 # average overall miss latency 383system.iocache.overall_avg_miss_latency::tsunami.ide 298689.433098 # average overall miss latency 384system.iocache.overall_avg_miss_latency::total 298689.433098 # average overall miss latency 385system.iocache.blocked_cycles::no_mshrs 366119 # number of cycles access was blocked 386system.iocache.blocked_cycles::no_targets 0 # number of cycles access was blocked 387system.iocache.blocked::no_mshrs 28395 # number of cycles access was blocked 388system.iocache.blocked::no_targets 0 # number of cycles access was blocked 389system.iocache.avg_blocked_cycles::no_mshrs 12.893784 # average number of cycles each access was blocked 390system.iocache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked 391system.iocache.fast_writes 0 # number of fast writes performed 392system.iocache.cache_copies 0 # number of cache copies performed 393system.iocache.writebacks::writebacks 41512 # number of writebacks 394system.iocache.writebacks::total 41512 # number of writebacks 395system.iocache.ReadReq_mshr_misses::tsunami.ide 173 # number of ReadReq MSHR misses 396system.iocache.ReadReq_mshr_misses::total 173 # number of ReadReq MSHR misses 397system.iocache.WriteReq_mshr_misses::tsunami.ide 41552 # number of WriteReq MSHR misses 398system.iocache.WriteReq_mshr_misses::total 41552 # number of WriteReq MSHR misses 399system.iocache.demand_mshr_misses::tsunami.ide 41725 # number of demand (read+write) MSHR misses 400system.iocache.demand_mshr_misses::total 41725 # number of demand (read+write) MSHR misses 401system.iocache.overall_mshr_misses::tsunami.ide 41725 # number of overall MSHR misses 402system.iocache.overall_mshr_misses::total 41725 # number of overall MSHR misses 403system.iocache.ReadReq_mshr_miss_latency::tsunami.ide 12137383 # number of ReadReq MSHR miss cycles 404system.iocache.ReadReq_mshr_miss_latency::total 12137383 # number of ReadReq MSHR miss cycles 405system.iocache.WriteReq_mshr_miss_latency::tsunami.ide 10278710729 # number of WriteReq MSHR miss cycles 406system.iocache.WriteReq_mshr_miss_latency::total 10278710729 # number of WriteReq MSHR miss cycles 407system.iocache.demand_mshr_miss_latency::tsunami.ide 10290848112 # number of demand (read+write) MSHR miss cycles 408system.iocache.demand_mshr_miss_latency::total 10290848112 # number of demand (read+write) MSHR miss cycles 409system.iocache.overall_mshr_miss_latency::tsunami.ide 10290848112 # number of overall MSHR miss cycles 410system.iocache.overall_mshr_miss_latency::total 10290848112 # number of overall MSHR miss cycles 411system.iocache.ReadReq_mshr_miss_rate::tsunami.ide 1 # mshr miss rate for ReadReq accesses 412system.iocache.ReadReq_mshr_miss_rate::total 1 # mshr miss rate for ReadReq accesses 413system.iocache.WriteReq_mshr_miss_rate::tsunami.ide 1 # mshr miss rate for WriteReq accesses 414system.iocache.WriteReq_mshr_miss_rate::total 1 # mshr miss rate for WriteReq accesses 415system.iocache.demand_mshr_miss_rate::tsunami.ide 1 # mshr miss rate for demand accesses 416system.iocache.demand_mshr_miss_rate::total 1 # mshr miss rate for demand accesses 417system.iocache.overall_mshr_miss_rate::tsunami.ide 1 # mshr miss rate for overall accesses 418system.iocache.overall_mshr_miss_rate::total 1 # mshr miss rate for overall accesses 419system.iocache.ReadReq_avg_mshr_miss_latency::tsunami.ide 70158.283237 # average ReadReq mshr miss latency 420system.iocache.ReadReq_avg_mshr_miss_latency::total 70158.283237 # average ReadReq mshr miss latency 421system.iocache.WriteReq_avg_mshr_miss_latency::tsunami.ide 247369.819239 # average WriteReq mshr miss latency 422system.iocache.WriteReq_avg_mshr_miss_latency::total 247369.819239 # average WriteReq mshr miss latency 423system.iocache.demand_avg_mshr_miss_latency::tsunami.ide 246635.065596 # average overall mshr miss latency 424system.iocache.demand_avg_mshr_miss_latency::total 246635.065596 # average overall mshr miss latency 425system.iocache.overall_avg_mshr_miss_latency::tsunami.ide 246635.065596 # average overall mshr miss latency 426system.iocache.overall_avg_mshr_miss_latency::total 246635.065596 # average overall mshr miss latency 427system.iocache.no_allocate_misses 0 # Number of misses that were no-allocate 428system.disk0.dma_read_full_pages 0 # Number of full page size DMA reads (not PRD). 429system.disk0.dma_read_bytes 1024 # Number of bytes transfered via DMA reads (not PRD). 430system.disk0.dma_read_txs 1 # Number of DMA read transactions (not PRD). 431system.disk0.dma_write_full_pages 298 # Number of full page size DMA writes. 432system.disk0.dma_write_bytes 2651136 # Number of bytes transfered via DMA writes. 433system.disk0.dma_write_txs 395 # Number of DMA write transactions. 434system.disk2.dma_read_full_pages 0 # Number of full page size DMA reads (not PRD). 435system.disk2.dma_read_bytes 0 # Number of bytes transfered via DMA reads (not PRD). 436system.disk2.dma_read_txs 0 # Number of DMA read transactions (not PRD). 437system.disk2.dma_write_full_pages 1 # Number of full page size DMA writes. 438system.disk2.dma_write_bytes 8192 # Number of bytes transfered via DMA writes. 439system.disk2.dma_write_txs 1 # Number of DMA write transactions. 440system.cpu.branchPred.lookups 13973676 # Number of BP lookups 441system.cpu.branchPred.condPredicted 11739131 # Number of conditional branches predicted 442system.cpu.branchPred.condIncorrect 397652 # Number of conditional branches incorrect 443system.cpu.branchPred.BTBLookups 9590938 # Number of BTB lookups 444system.cpu.branchPred.BTBHits 5932533 # Number of BTB hits 445system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly. 446system.cpu.branchPred.BTBHitPct 61.855608 # BTB Hit Percentage 447system.cpu.branchPred.usedRAS 905503 # Number of times the RAS was used to get a target. 448system.cpu.branchPred.RASInCorrect 38808 # Number of incorrect RAS predictions. 449system.cpu_clk_domain.clock 500 # Clock period in ticks 450system.cpu.dtb.fetch_hits 0 # ITB hits 451system.cpu.dtb.fetch_misses 0 # ITB misses 452system.cpu.dtb.fetch_acv 0 # ITB acv 453system.cpu.dtb.fetch_accesses 0 # ITB accesses 454system.cpu.dtb.read_hits 10112222 # DTB read hits 455system.cpu.dtb.read_misses 41745 # DTB read misses 456system.cpu.dtb.read_acv 542 # DTB read access violations 457system.cpu.dtb.read_accesses 945441 # DTB read accesses 458system.cpu.dtb.write_hits 6611008 # DTB write hits 459system.cpu.dtb.write_misses 10791 # DTB write misses 460system.cpu.dtb.write_acv 413 # DTB write access violations 461system.cpu.dtb.write_accesses 339727 # DTB write accesses 462system.cpu.dtb.data_hits 16723230 # DTB hits 463system.cpu.dtb.data_misses 52536 # DTB misses 464system.cpu.dtb.data_acv 955 # DTB access violations 465system.cpu.dtb.data_accesses 1285168 # DTB accesses 466system.cpu.itb.fetch_hits 1309723 # ITB hits 467system.cpu.itb.fetch_misses 39683 # ITB misses 468system.cpu.itb.fetch_acv 1073 # ITB acv 469system.cpu.itb.fetch_accesses 1349406 # ITB accesses 470system.cpu.itb.read_hits 0 # DTB read hits 471system.cpu.itb.read_misses 0 # DTB read misses 472system.cpu.itb.read_acv 0 # DTB read access violations 473system.cpu.itb.read_accesses 0 # DTB read accesses 474system.cpu.itb.write_hits 0 # DTB write hits 475system.cpu.itb.write_misses 0 # DTB write misses 476system.cpu.itb.write_acv 0 # DTB write access violations 477system.cpu.itb.write_accesses 0 # DTB write accesses 478system.cpu.itb.data_hits 0 # DTB hits 479system.cpu.itb.data_misses 0 # DTB misses 480system.cpu.itb.data_acv 0 # DTB access violations 481system.cpu.itb.data_accesses 0 # DTB accesses 482system.cpu.numCycles 121578156 # number of cpu cycles simulated 483system.cpu.numWorkItemsStarted 0 # number of work items this cpu started 484system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed 485system.cpu.fetch.icacheStallCycles 28154197 # Number of cycles fetch is stalled on an Icache miss 486system.cpu.fetch.Insts 72069959 # Number of instructions fetch has processed 487system.cpu.fetch.Branches 13973676 # Number of branches that fetch encountered 488system.cpu.fetch.predictedBranches 6838036 # Number of branches that fetch has predicted taken 489system.cpu.fetch.Cycles 13462286 # Number of cycles fetch has run and was not squashing or blocked 490system.cpu.fetch.SquashCycles 2111809 # Number of cycles fetch has spent squashing 491system.cpu.fetch.BlockedCycles 36504135 # Number of cycles fetch has spent blocked 492system.cpu.fetch.MiscStallCycles 32813 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs 493system.cpu.fetch.PendingTrapStallCycles 258219 # Number of stall cycles due to pending traps 494system.cpu.fetch.PendingQuiesceStallCycles 367287 # Number of stall cycles due to pending quiesce instructions 495system.cpu.fetch.IcacheWaitRetryStallCycles 202 # Number of stall cycles due to full MSHR 496system.cpu.fetch.CacheLines 8654218 # Number of cache lines fetched 497system.cpu.fetch.IcacheSquashes 283642 # Number of outstanding Icache misses that were squashed 498system.cpu.fetch.rateDist::samples 80169891 # Number of instructions fetched each cycle (Total) 499system.cpu.fetch.rateDist::mean 0.898965 # Number of instructions fetched each cycle (Total) 500system.cpu.fetch.rateDist::stdev 2.245398 # Number of instructions fetched each cycle (Total) 501system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total) 502system.cpu.fetch.rateDist::0 66707605 83.21% 83.21% # Number of instructions fetched each cycle (Total) 503system.cpu.fetch.rateDist::1 850391 1.06% 84.27% # Number of instructions fetched each cycle (Total) 504system.cpu.fetch.rateDist::2 1701562 2.12% 86.39% # Number of instructions fetched each cycle (Total) 505system.cpu.fetch.rateDist::3 829510 1.03% 87.43% # Number of instructions fetched each cycle (Total) 506system.cpu.fetch.rateDist::4 2814732 3.51% 90.94% # Number of instructions fetched each cycle (Total) 507system.cpu.fetch.rateDist::5 566680 0.71% 91.64% # Number of instructions fetched each cycle (Total) 508system.cpu.fetch.rateDist::6 649069 0.81% 92.45% # Number of instructions fetched each cycle (Total) 509system.cpu.fetch.rateDist::7 1061564 1.32% 93.78% # Number of instructions fetched each cycle (Total) 510system.cpu.fetch.rateDist::8 4988778 6.22% 100.00% # Number of instructions fetched each cycle (Total) 511system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total) 512system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total) 513system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total) 514system.cpu.fetch.rateDist::total 80169891 # Number of instructions fetched each cycle (Total) 515system.cpu.fetch.branchRate 0.114936 # Number of branch fetches per cycle 516system.cpu.fetch.rate 0.592787 # Number of inst fetches per cycle 517system.cpu.decode.IdleCycles 28969141 # Number of cycles decode is idle 518system.cpu.decode.BlockedCycles 36597720 # Number of cycles decode is blocked 519system.cpu.decode.RunCycles 12749238 # Number of cycles decode is running 520system.cpu.decode.UnblockCycles 505228 # Number of cycles decode is unblocking 521system.cpu.decode.SquashCycles 1348563 # Number of cycles decode is squashing 522system.cpu.decode.BranchResolved 587502 # Number of times decode resolved a branch 523system.cpu.decode.BranchMispred 42619 # Number of times decode detected a branch misprediction 524system.cpu.decode.DecodedInsts 70583559 # Number of instructions handled by decode 525system.cpu.decode.SquashedInsts 129875 # Number of squashed instructions handled by decode 526system.cpu.rename.SquashCycles 1348563 # Number of cycles rename is squashing 527system.cpu.rename.IdleCycles 29902418 # Number of cycles rename is idle 528system.cpu.rename.BlockCycles 12633582 # Number of cycles rename is blocking 529system.cpu.rename.serializeStallCycles 20046715 # count of cycles rename stalled for serializing inst 530system.cpu.rename.RunCycles 11807818 # Number of cycles rename is running 531system.cpu.rename.UnblockCycles 4430793 # Number of cycles rename is unblocking 532system.cpu.rename.RenamedInsts 66640171 # Number of instructions processed by rename 533system.cpu.rename.ROBFullEvents 8986 # Number of times rename has blocked due to ROB full 534system.cpu.rename.IQFullEvents 787429 # Number of times rename has blocked due to IQ full 535system.cpu.rename.LQFullEvents 47943 # Number of times rename has blocked due to LQ full 536system.cpu.rename.SQFullEvents 1601274 # Number of times rename has blocked due to SQ full 537system.cpu.rename.RenamedOperands 44565634 # Number of destination operands rename has renamed 538system.cpu.rename.RenameLookups 80920867 # Number of register rename lookups that rename has made 539system.cpu.rename.int_rename_lookups 80741427 # Number of integer rename lookups 540system.cpu.rename.fp_rename_lookups 166989 # Number of floating rename lookups 541system.cpu.rename.CommittedMaps 38166970 # Number of HB maps that are committed 542system.cpu.rename.UndoneMaps 6398656 # Number of HB maps that are undone due to squashing 543system.cpu.rename.serializingInsts 1681821 # count of serializing insts renamed 544system.cpu.rename.tempSerializingInsts 238696 # count of temporary serializing insts renamed 545system.cpu.rename.skidInsts 9832739 # count of insts added to the skid buffer 546system.cpu.memDep0.insertedLoads 10696003 # Number of loads inserted to the mem dependence unit. 547system.cpu.memDep0.insertedStores 7004082 # Number of stores inserted to the mem dependence unit. 548system.cpu.memDep0.conflictingLoads 1336985 # Number of conflicting loads. 549system.cpu.memDep0.conflictingStores 877203 # Number of conflicting stores. 550system.cpu.iq.iqInstsAdded 58981840 # Number of instructions added to the IQ (excludes non-spec) 551system.cpu.iq.iqNonSpecInstsAdded 2047452 # Number of non-speculative instructions added to the IQ 552system.cpu.iq.iqInstsIssued 57223975 # Number of instructions issued 553system.cpu.iq.iqSquashedInstsIssued 117650 # Number of squashed instructions issued 554system.cpu.iq.iqSquashedInstsExamined 7712570 # Number of squashed instructions iterated over during squash; mainly for profiling 555system.cpu.iq.iqSquashedOperandsExamined 4365148 # Number of squashed operands that are examined and possibly removed from graph 556system.cpu.iq.iqSquashedNonSpecRemoved 1386476 # Number of squashed non-spec instructions that were removed 557system.cpu.iq.issued_per_cycle::samples 80169891 # Number of insts issued each cycle 558system.cpu.iq.issued_per_cycle::mean 0.713784 # Number of insts issued each cycle 559system.cpu.iq.issued_per_cycle::stdev 1.404933 # Number of insts issued each cycle 560system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle 561system.cpu.iq.issued_per_cycle::0 56166624 70.06% 70.06% # Number of insts issued each cycle 562system.cpu.iq.issued_per_cycle::1 10391261 12.96% 83.02% # Number of insts issued each cycle 563system.cpu.iq.issued_per_cycle::2 4679899 5.84% 88.86% # Number of insts issued each cycle 564system.cpu.iq.issued_per_cycle::3 3142763 3.92% 92.78% # Number of insts issued each cycle 565system.cpu.iq.issued_per_cycle::4 2796032 3.49% 96.27% # Number of insts issued each cycle 566system.cpu.iq.issued_per_cycle::5 1647190 2.05% 98.32% # Number of insts issued each cycle 567system.cpu.iq.issued_per_cycle::6 895238 1.12% 99.44% # Number of insts issued each cycle 568system.cpu.iq.issued_per_cycle::7 353951 0.44% 99.88% # Number of insts issued each cycle 569system.cpu.iq.issued_per_cycle::8 96933 0.12% 100.00% # Number of insts issued each cycle 570system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle 571system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle 572system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle 573system.cpu.iq.issued_per_cycle::total 80169891 # Number of insts issued each cycle 574system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available 575system.cpu.iq.fu_full::IntAlu 98738 11.92% 11.92% # attempts to use FU when none available 576system.cpu.iq.fu_full::IntMult 0 0.00% 11.92% # attempts to use FU when none available 577system.cpu.iq.fu_full::IntDiv 0 0.00% 11.92% # attempts to use FU when none available 578system.cpu.iq.fu_full::FloatAdd 0 0.00% 11.92% # attempts to use FU when none available 579system.cpu.iq.fu_full::FloatCmp 0 0.00% 11.92% # attempts to use FU when none available 580system.cpu.iq.fu_full::FloatCvt 0 0.00% 11.92% # attempts to use FU when none available 581system.cpu.iq.fu_full::FloatMult 0 0.00% 11.92% # attempts to use FU when none available 582system.cpu.iq.fu_full::FloatDiv 0 0.00% 11.92% # attempts to use FU when none available 583system.cpu.iq.fu_full::FloatSqrt 0 0.00% 11.92% # attempts to use FU when none available 584system.cpu.iq.fu_full::SimdAdd 0 0.00% 11.92% # attempts to use FU when none available 585system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 11.92% # attempts to use FU when none available 586system.cpu.iq.fu_full::SimdAlu 0 0.00% 11.92% # attempts to use FU when none available 587system.cpu.iq.fu_full::SimdCmp 0 0.00% 11.92% # attempts to use FU when none available 588system.cpu.iq.fu_full::SimdCvt 0 0.00% 11.92% # attempts to use FU when none available 589system.cpu.iq.fu_full::SimdMisc 0 0.00% 11.92% # attempts to use FU when none available 590system.cpu.iq.fu_full::SimdMult 0 0.00% 11.92% # attempts to use FU when none available 591system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 11.92% # attempts to use FU when none available 592system.cpu.iq.fu_full::SimdShift 0 0.00% 11.92% # attempts to use FU when none available 593system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 11.92% # attempts to use FU when none available 594system.cpu.iq.fu_full::SimdSqrt 0 0.00% 11.92% # attempts to use FU when none available 595system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 11.92% # attempts to use FU when none available 596system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 11.92% # attempts to use FU when none available 597system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 11.92% # attempts to use FU when none available 598system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 11.92% # attempts to use FU when none available 599system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 11.92% # attempts to use FU when none available 600system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 11.92% # attempts to use FU when none available 601system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 11.92% # attempts to use FU when none available 602system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 11.92% # attempts to use FU when none available 603system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 11.92% # attempts to use FU when none available 604system.cpu.iq.fu_full::MemRead 400158 48.30% 60.22% # attempts to use FU when none available 605system.cpu.iq.fu_full::MemWrite 329520 39.78% 100.00% # attempts to use FU when none available 606system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available 607system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available 608system.cpu.iq.FU_type_0::No_OpClass 7286 0.01% 0.01% # Type of FU issued 609system.cpu.iq.FU_type_0::IntAlu 38901419 67.98% 67.99% # Type of FU issued 610system.cpu.iq.FU_type_0::IntMult 61759 0.11% 68.10% # Type of FU issued 611system.cpu.iq.FU_type_0::IntDiv 0 0.00% 68.10% # Type of FU issued 612system.cpu.iq.FU_type_0::FloatAdd 25607 0.04% 68.15% # Type of FU issued 613system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 68.15% # Type of FU issued 614system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 68.15% # Type of FU issued 615system.cpu.iq.FU_type_0::FloatMult 0 0.00% 68.15% # Type of FU issued 616system.cpu.iq.FU_type_0::FloatDiv 3636 0.01% 68.15% # Type of FU issued 617system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 68.15% # Type of FU issued 618system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 68.15% # Type of FU issued 619system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 68.15% # Type of FU issued 620system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 68.15% # Type of FU issued 621system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 68.15% # Type of FU issued 622system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 68.15% # Type of FU issued 623system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 68.15% # Type of FU issued 624system.cpu.iq.FU_type_0::SimdMult 0 0.00% 68.15% # Type of FU issued 625system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 68.15% # Type of FU issued 626system.cpu.iq.FU_type_0::SimdShift 0 0.00% 68.15% # Type of FU issued 627system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 68.15% # Type of FU issued 628system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 68.15% # Type of FU issued 629system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 68.15% # Type of FU issued 630system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 68.15% # Type of FU issued 631system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 68.15% # Type of FU issued 632system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 68.15% # Type of FU issued 633system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 68.15% # Type of FU issued 634system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 68.15% # Type of FU issued 635system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 68.15% # Type of FU issued 636system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 68.15% # Type of FU issued 637system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 68.15% # Type of FU issued 638system.cpu.iq.FU_type_0::MemRead 10584317 18.50% 86.65% # Type of FU issued 639system.cpu.iq.FU_type_0::MemWrite 6690891 11.69% 98.34% # Type of FU issued 640system.cpu.iq.FU_type_0::IprAccess 949060 1.66% 100.00% # Type of FU issued 641system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued 642system.cpu.iq.FU_type_0::total 57223975 # Type of FU issued 643system.cpu.iq.rate 0.470676 # Inst issue rate 644system.cpu.iq.fu_busy_cnt 828416 # FU busy when requested 645system.cpu.iq.fu_busy_rate 0.014477 # FU busy rate (busy events/executed inst) 646system.cpu.iq.int_inst_queue_reads 194870458 # Number of integer instruction queue reads 647system.cpu.iq.int_inst_queue_writes 68419457 # Number of integer instruction queue writes 648system.cpu.iq.int_inst_queue_wakeup_accesses 55733530 # Number of integer instruction queue wakeup accesses 649system.cpu.iq.fp_inst_queue_reads 693448 # Number of floating instruction queue reads 650system.cpu.iq.fp_inst_queue_writes 335810 # Number of floating instruction queue writes 651system.cpu.iq.fp_inst_queue_wakeup_accesses 328249 # Number of floating instruction queue wakeup accesses 652system.cpu.iq.int_alu_accesses 57682446 # Number of integer alu accesses 653system.cpu.iq.fp_alu_accesses 362659 # Number of floating point alu accesses 654system.cpu.iew.lsq.thread0.forwLoads 614531 # Number of loads that had data forwarded from stores 655system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address 656system.cpu.iew.lsq.thread0.squashedLoads 1606237 # Number of loads squashed 657system.cpu.iew.lsq.thread0.ignoredResponses 3745 # Number of memory responses ignored because the instruction is squashed 658system.cpu.iew.lsq.thread0.memOrderViolation 13777 # Number of memory ordering violations 659system.cpu.iew.lsq.thread0.squashedStores 627539 # Number of stores squashed 660system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address 661system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding 662system.cpu.iew.lsq.thread0.rescheduledLoads 18239 # Number of loads that were rescheduled 663system.cpu.iew.lsq.thread0.cacheBlocked 375591 # Number of times an access to memory failed due to the cache being blocked 664system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle 665system.cpu.iew.iewSquashCycles 1348563 # Number of cycles IEW is squashing 666system.cpu.iew.iewBlockCycles 9312966 # Number of cycles IEW is blocking 667system.cpu.iew.iewUnblockCycles 978337 # Number of cycles IEW is unblocking 668system.cpu.iew.iewDispatchedInsts 64604997 # Number of instructions dispatched to IQ 669system.cpu.iew.iewDispSquashedInsts 590069 # Number of squashed instructions skipped by dispatch 670system.cpu.iew.iewDispLoadInsts 10696003 # Number of dispatched load instructions 671system.cpu.iew.iewDispStoreInsts 7004082 # Number of dispatched store instructions 672system.cpu.iew.iewDispNonSpecInsts 1802911 # Number of dispatched non-speculative instructions 673system.cpu.iew.iewIQFullEvents 468863 # Number of times the IQ has become full, causing a stall 674system.cpu.iew.iewLSQFullEvents 377382 # Number of times the LSQ has become full, causing a stall 675system.cpu.iew.memOrderViolationEvents 13777 # Number of memory order violations 676system.cpu.iew.predictedTakenIncorrect 204854 # Number of branches that were predicted taken incorrectly 677system.cpu.iew.predictedNotTakenIncorrect 411482 # Number of branches that were predicted not taken incorrectly 678system.cpu.iew.branchMispredicts 616336 # Number of branch mispredicts detected at execute 679system.cpu.iew.iewExecutedInsts 56685901 # Number of executed instructions 680system.cpu.iew.iewExecLoadInsts 10182131 # Number of load instructions executed 681system.cpu.iew.iewExecSquashedInsts 538073 # Number of squashed instructions skipped in execute 682system.cpu.iew.exec_swp 0 # number of swp insts executed 683system.cpu.iew.exec_nop 3575705 # number of nop insts executed 684system.cpu.iew.exec_refs 16819167 # number of memory reference insts executed 685system.cpu.iew.exec_branches 8947461 # Number of branches executed 686system.cpu.iew.exec_stores 6637036 # Number of stores executed 687system.cpu.iew.exec_rate 0.466251 # Inst execution rate 688system.cpu.iew.wb_sent 56177988 # cumulative count of insts sent to commit 689system.cpu.iew.wb_count 56061779 # cumulative count of insts written-back 690system.cpu.iew.wb_producers 28606216 # num instructions producing a value 691system.cpu.iew.wb_consumers 39617780 # num instructions consuming a value 692system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ 693system.cpu.iew.wb_rate 0.461117 # insts written-back per cycle 694system.cpu.iew.wb_fanout 0.722055 # average fanout of values written-back 695system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ 696system.cpu.commit.commitSquashedInsts 8325898 # The number of squashed insts skipped by commit 697system.cpu.commit.commitNonSpecStalls 660976 # The number of times commit has been forced to stall to communicate backwards 698system.cpu.commit.branchMispredicts 566478 # The number of times a branch was mispredicted 699system.cpu.commit.committed_per_cycle::samples 78821328 # Number of insts commited each cycle 700system.cpu.commit.committed_per_cycle::mean 0.712415 # Number of insts commited each cycle 701system.cpu.commit.committed_per_cycle::stdev 1.665597 # Number of insts commited each cycle 702system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle 703system.cpu.commit.committed_per_cycle::0 58682621 74.45% 74.45% # Number of insts commited each cycle 704system.cpu.commit.committed_per_cycle::1 8193641 10.40% 84.85% # Number of insts commited each cycle 705system.cpu.commit.committed_per_cycle::2 4257107 5.40% 90.25% # Number of insts commited each cycle 706system.cpu.commit.committed_per_cycle::3 2319840 2.94% 93.19% # Number of insts commited each cycle 707system.cpu.commit.committed_per_cycle::4 1767395 2.24% 95.43% # Number of insts commited each cycle 708system.cpu.commit.committed_per_cycle::5 615421 0.78% 96.21% # Number of insts commited each cycle 709system.cpu.commit.committed_per_cycle::6 496583 0.63% 96.84% # Number of insts commited each cycle 710system.cpu.commit.committed_per_cycle::7 549859 0.70% 97.54% # Number of insts commited each cycle 711system.cpu.commit.committed_per_cycle::8 1938861 2.46% 100.00% # Number of insts commited each cycle 712system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle 713system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle 714system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle 715system.cpu.commit.committed_per_cycle::total 78821328 # Number of insts commited each cycle 716system.cpu.commit.committedInsts 56153459 # Number of instructions committed 717system.cpu.commit.committedOps 56153459 # Number of ops (including micro ops) committed 718system.cpu.commit.swp_count 0 # Number of s/w prefetches committed 719system.cpu.commit.refs 15466309 # Number of memory references committed 720system.cpu.commit.loads 9089766 # Number of loads committed 721system.cpu.commit.membars 226357 # Number of memory barriers committed 722system.cpu.commit.branches 8438044 # Number of branches committed 723system.cpu.commit.fp_insts 324384 # Number of committed floating point instructions. 724system.cpu.commit.int_insts 52003822 # Number of committed integer instructions. 725system.cpu.commit.function_calls 740374 # Number of function calls committed. 726system.cpu.commit.op_class_0::No_OpClass 3197313 5.69% 5.69% # Class of committed instruction 727system.cpu.commit.op_class_0::IntAlu 36218566 64.50% 70.19% # Class of committed instruction 728system.cpu.commit.op_class_0::IntMult 60658 0.11% 70.30% # Class of committed instruction 729system.cpu.commit.op_class_0::IntDiv 0 0.00% 70.30% # Class of committed instruction 730system.cpu.commit.op_class_0::FloatAdd 25607 0.05% 70.35% # Class of committed instruction 731system.cpu.commit.op_class_0::FloatCmp 0 0.00% 70.35% # Class of committed instruction 732system.cpu.commit.op_class_0::FloatCvt 0 0.00% 70.35% # Class of committed instruction 733system.cpu.commit.op_class_0::FloatMult 0 0.00% 70.35% # Class of committed instruction 734system.cpu.commit.op_class_0::FloatDiv 3636 0.01% 70.35% # Class of committed instruction 735system.cpu.commit.op_class_0::FloatSqrt 0 0.00% 70.35% # Class of committed instruction 736system.cpu.commit.op_class_0::SimdAdd 0 0.00% 70.35% # Class of committed instruction 737system.cpu.commit.op_class_0::SimdAddAcc 0 0.00% 70.35% # Class of committed instruction 738system.cpu.commit.op_class_0::SimdAlu 0 0.00% 70.35% # Class of committed instruction 739system.cpu.commit.op_class_0::SimdCmp 0 0.00% 70.35% # Class of committed instruction 740system.cpu.commit.op_class_0::SimdCvt 0 0.00% 70.35% # Class of committed instruction 741system.cpu.commit.op_class_0::SimdMisc 0 0.00% 70.35% # Class of committed instruction 742system.cpu.commit.op_class_0::SimdMult 0 0.00% 70.35% # Class of committed instruction 743system.cpu.commit.op_class_0::SimdMultAcc 0 0.00% 70.35% # Class of committed instruction 744system.cpu.commit.op_class_0::SimdShift 0 0.00% 70.35% # Class of committed instruction 745system.cpu.commit.op_class_0::SimdShiftAcc 0 0.00% 70.35% # Class of committed instruction 746system.cpu.commit.op_class_0::SimdSqrt 0 0.00% 70.35% # Class of committed instruction 747system.cpu.commit.op_class_0::SimdFloatAdd 0 0.00% 70.35% # Class of committed instruction 748system.cpu.commit.op_class_0::SimdFloatAlu 0 0.00% 70.35% # Class of committed instruction 749system.cpu.commit.op_class_0::SimdFloatCmp 0 0.00% 70.35% # Class of committed instruction 750system.cpu.commit.op_class_0::SimdFloatCvt 0 0.00% 70.35% # Class of committed instruction 751system.cpu.commit.op_class_0::SimdFloatDiv 0 0.00% 70.35% # Class of committed instruction 752system.cpu.commit.op_class_0::SimdFloatMisc 0 0.00% 70.35% # Class of committed instruction 753system.cpu.commit.op_class_0::SimdFloatMult 0 0.00% 70.35% # Class of committed instruction 754system.cpu.commit.op_class_0::SimdFloatMultAcc 0 0.00% 70.35% # Class of committed instruction 755system.cpu.commit.op_class_0::SimdFloatSqrt 0 0.00% 70.35% # Class of committed instruction 756system.cpu.commit.op_class_0::MemRead 9316123 16.59% 86.94% # Class of committed instruction 757system.cpu.commit.op_class_0::MemWrite 6382496 11.37% 98.31% # Class of committed instruction 758system.cpu.commit.op_class_0::IprAccess 949060 1.69% 100.00% # Class of committed instruction 759system.cpu.commit.op_class_0::InstPrefetch 0 0.00% 100.00% # Class of committed instruction 760system.cpu.commit.op_class_0::total 56153459 # Class of committed instruction 761system.cpu.commit.bw_lim_events 1938861 # number cycles where commit BW limit reached 762system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits 763system.cpu.rob.rob_reads 141112277 # The number of ROB reads 764system.cpu.rob.rob_writes 130308588 # The number of ROB writes 765system.cpu.timesIdled 1194216 # Number of times that the entire CPU went into an idle state and unscheduled itself 766system.cpu.idleCycles 41408265 # Total number of cycles that the CPU has spent unscheduled due to idling 767system.cpu.quiesceCycles 3598759795 # Total number of cycles that CPU has spent quiesced or waiting for an interrupt 768system.cpu.committedInsts 52963419 # Number of Instructions Simulated 769system.cpu.committedOps 52963419 # Number of Ops (including micro ops) Simulated 770system.cpu.cpi 2.295512 # CPI: Cycles Per Instruction 771system.cpu.cpi_total 2.295512 # CPI: Total CPI of All Threads 772system.cpu.ipc 0.435633 # IPC: Instructions Per Cycle 773system.cpu.ipc_total 0.435633 # IPC: Total IPC of All Threads 774system.cpu.int_regfile_reads 74250743 # number of integer regfile reads 775system.cpu.int_regfile_writes 40442410 # number of integer regfile writes 776system.cpu.fp_regfile_reads 166399 # number of floating regfile reads 777system.cpu.fp_regfile_writes 167429 # number of floating regfile writes 778system.cpu.misc_regfile_reads 2028427 # number of misc regfile reads 779system.cpu.misc_regfile_writes 938976 # number of misc regfile writes 780system.tsunami.ethernet.descDMAReads 0 # Number of descriptors the device read w/ DMA 781system.tsunami.ethernet.descDMAWrites 0 # Number of descriptors the device wrote w/ DMA 782system.tsunami.ethernet.descDmaReadBytes 0 # number of descriptor bytes read w/ DMA 783system.tsunami.ethernet.descDmaWriteBytes 0 # number of descriptor bytes write w/ DMA 784system.tsunami.ethernet.postedSwi 0 # number of software interrupts posted to CPU 785system.tsunami.ethernet.coalescedSwi nan # average number of Swi's coalesced into each post 786system.tsunami.ethernet.totalSwi 0 # total number of Swi written to ISR 787system.tsunami.ethernet.postedRxIdle 0 # number of rxIdle interrupts posted to CPU 788system.tsunami.ethernet.coalescedRxIdle nan # average number of RxIdle's coalesced into each post 789system.tsunami.ethernet.totalRxIdle 0 # total number of RxIdle written to ISR 790system.tsunami.ethernet.postedRxOk 0 # number of RxOk interrupts posted to CPU 791system.tsunami.ethernet.coalescedRxOk nan # average number of RxOk's coalesced into each post 792system.tsunami.ethernet.totalRxOk 0 # total number of RxOk written to ISR 793system.tsunami.ethernet.postedRxDesc 0 # number of RxDesc interrupts posted to CPU 794system.tsunami.ethernet.coalescedRxDesc nan # average number of RxDesc's coalesced into each post 795system.tsunami.ethernet.totalRxDesc 0 # total number of RxDesc written to ISR 796system.tsunami.ethernet.postedTxOk 0 # number of TxOk interrupts posted to CPU 797system.tsunami.ethernet.coalescedTxOk nan # average number of TxOk's coalesced into each post 798system.tsunami.ethernet.totalTxOk 0 # total number of TxOk written to ISR 799system.tsunami.ethernet.postedTxIdle 0 # number of TxIdle interrupts posted to CPU 800system.tsunami.ethernet.coalescedTxIdle nan # average number of TxIdle's coalesced into each post 801system.tsunami.ethernet.totalTxIdle 0 # total number of TxIdle written to ISR 802system.tsunami.ethernet.postedTxDesc 0 # number of TxDesc interrupts posted to CPU 803system.tsunami.ethernet.coalescedTxDesc nan # average number of TxDesc's coalesced into each post 804system.tsunami.ethernet.totalTxDesc 0 # total number of TxDesc written to ISR 805system.tsunami.ethernet.postedRxOrn 0 # number of RxOrn posted to CPU 806system.tsunami.ethernet.coalescedRxOrn nan # average number of RxOrn's coalesced into each post 807system.tsunami.ethernet.totalRxOrn 0 # total number of RxOrn written to ISR 808system.tsunami.ethernet.coalescedTotal nan # average number of interrupts coalesced into each post 809system.tsunami.ethernet.postedInterrupts 0 # number of posts to CPU 810system.tsunami.ethernet.droppedPackets 0 # number of packets dropped 811system.iobus.throughput 1454569 # Throughput (bytes/s) 812system.iobus.trans_dist::ReadReq 7103 # Transaction distribution 813system.iobus.trans_dist::ReadResp 7103 # Transaction distribution 814system.iobus.trans_dist::WriteReq 51149 # Transaction distribution 815system.iobus.trans_dist::WriteResp 51149 # Transaction distribution 816system.iobus.pkt_count_system.bridge.master::system.tsunami.cchip.pio 5050 # Packet count per connected master and slave (bytes) 817system.iobus.pkt_count_system.bridge.master::system.tsunami.pchip.pio 472 # Packet count per connected master and slave (bytes) 818system.iobus.pkt_count_system.bridge.master::system.tsunami.fake_sm_chip.pio 10 # Packet count per connected master and slave (bytes) 819system.iobus.pkt_count_system.bridge.master::system.tsunami.fake_uart4.pio 10 # Packet count per connected master and slave (bytes) 820system.iobus.pkt_count_system.bridge.master::system.tsunami.io.pio 180 # Packet count per connected master and slave (bytes) 821system.iobus.pkt_count_system.bridge.master::system.tsunami.uart.pio 18120 # Packet count per connected master and slave (bytes) 822system.iobus.pkt_count_system.bridge.master::system.tsunami.backdoor.pio 1904 # Packet count per connected master and slave (bytes) 823system.iobus.pkt_count_system.bridge.master::system.tsunami.ide.pio 6672 # Packet count per connected master and slave (bytes) 824system.iobus.pkt_count_system.bridge.master::system.tsunami.ide-pciconf 294 # Packet count per connected master and slave (bytes) 825system.iobus.pkt_count_system.bridge.master::system.tsunami.ethernet.pio 102 # Packet count per connected master and slave (bytes) 826system.iobus.pkt_count_system.bridge.master::system.tsunami.ethernet-pciconf 180 # Packet count per connected master and slave (bytes) 827system.iobus.pkt_count_system.bridge.master::system.tsunami.pciconfig.pio 60 # Packet count per connected master and slave (bytes) 828system.iobus.pkt_count_system.bridge.master::total 33054 # Packet count per connected master and slave (bytes) 829system.iobus.pkt_count_system.tsunami.ide.dma::system.iocache.cpu_side 83450 # Packet count per connected master and slave (bytes) 830system.iobus.pkt_count_system.tsunami.ide.dma::total 83450 # Packet count per connected master and slave (bytes) 831system.iobus.pkt_count::total 116504 # Packet count per connected master and slave (bytes) 832system.iobus.tot_pkt_size_system.bridge.master::system.tsunami.cchip.pio 20200 # Cumulative packet size per connected master and slave (bytes) 833system.iobus.tot_pkt_size_system.bridge.master::system.tsunami.pchip.pio 1888 # Cumulative packet size per connected master and slave (bytes) 834system.iobus.tot_pkt_size_system.bridge.master::system.tsunami.fake_sm_chip.pio 5 # Cumulative packet size per connected master and slave (bytes) 835system.iobus.tot_pkt_size_system.bridge.master::system.tsunami.fake_uart4.pio 5 # Cumulative packet size per connected master and slave (bytes) 836system.iobus.tot_pkt_size_system.bridge.master::system.tsunami.io.pio 160 # Cumulative packet size per connected master and slave (bytes) 837system.iobus.tot_pkt_size_system.bridge.master::system.tsunami.uart.pio 9060 # Cumulative packet size per connected master and slave (bytes) 838system.iobus.tot_pkt_size_system.bridge.master::system.tsunami.backdoor.pio 7596 # Cumulative packet size per connected master and slave (bytes) 839system.iobus.tot_pkt_size_system.bridge.master::system.tsunami.ide.pio 4193 # Cumulative packet size per connected master and slave (bytes) 840system.iobus.tot_pkt_size_system.bridge.master::system.tsunami.ide-pciconf 410 # Cumulative packet size per connected master and slave (bytes) 841system.iobus.tot_pkt_size_system.bridge.master::system.tsunami.ethernet.pio 204 # Cumulative packet size per connected master and slave (bytes) 842system.iobus.tot_pkt_size_system.bridge.master::system.tsunami.ethernet-pciconf 299 # Cumulative packet size per connected master and slave (bytes) 843system.iobus.tot_pkt_size_system.bridge.master::system.tsunami.pciconfig.pio 120 # Cumulative packet size per connected master and slave (bytes) 844system.iobus.tot_pkt_size_system.bridge.master::total 44140 # Cumulative packet size per connected master and slave (bytes) 845system.iobus.tot_pkt_size_system.tsunami.ide.dma::system.iocache.cpu_side 2661608 # Cumulative packet size per connected master and slave (bytes) 846system.iobus.tot_pkt_size_system.tsunami.ide.dma::total 2661608 # Cumulative packet size per connected master and slave (bytes) 847system.iobus.tot_pkt_size::total 2705748 # Cumulative packet size per connected master and slave (bytes) 848system.iobus.data_through_bus 2705748 # Total data (bytes) 849system.iobus.reqLayer0.occupancy 4661000 # Layer occupancy (ticks) 850system.iobus.reqLayer0.utilization 0.0 # Layer utilization (%) 851system.iobus.reqLayer1.occupancy 353000 # Layer occupancy (ticks) 852system.iobus.reqLayer1.utilization 0.0 # Layer utilization (%) 853system.iobus.reqLayer2.occupancy 9000 # Layer occupancy (ticks) 854system.iobus.reqLayer2.utilization 0.0 # Layer utilization (%) 855system.iobus.reqLayer6.occupancy 9000 # Layer occupancy (ticks) 856system.iobus.reqLayer6.utilization 0.0 # Layer utilization (%) 857system.iobus.reqLayer22.occupancy 155000 # Layer occupancy (ticks) 858system.iobus.reqLayer22.utilization 0.0 # Layer utilization (%) 859system.iobus.reqLayer23.occupancy 13484000 # Layer occupancy (ticks) 860system.iobus.reqLayer23.utilization 0.0 # Layer utilization (%) 861system.iobus.reqLayer24.occupancy 1887000 # Layer occupancy (ticks) 862system.iobus.reqLayer24.utilization 0.0 # Layer utilization (%) 863system.iobus.reqLayer25.occupancy 5166000 # Layer occupancy (ticks) 864system.iobus.reqLayer25.utilization 0.0 # Layer utilization (%) 865system.iobus.reqLayer26.occupancy 184000 # Layer occupancy (ticks) 866system.iobus.reqLayer26.utilization 0.0 # Layer utilization (%) 867system.iobus.reqLayer27.occupancy 76000 # Layer occupancy (ticks) 868system.iobus.reqLayer27.utilization 0.0 # Layer utilization (%) 869system.iobus.reqLayer28.occupancy 110000 # Layer occupancy (ticks) 870system.iobus.reqLayer28.utilization 0.0 # Layer utilization (%) 871system.iobus.reqLayer29.occupancy 380163354 # Layer occupancy (ticks) 872system.iobus.reqLayer29.utilization 0.0 # Layer utilization (%) 873system.iobus.reqLayer30.occupancy 30000 # Layer occupancy (ticks) 874system.iobus.reqLayer30.utilization 0.0 # Layer utilization (%) 875system.iobus.respLayer0.occupancy 23457000 # Layer occupancy (ticks) 876system.iobus.respLayer0.utilization 0.0 # Layer utilization (%) 877system.iobus.respLayer1.occupancy 43205758 # Layer occupancy (ticks) 878system.iobus.respLayer1.utilization 0.0 # Layer utilization (%) 879system.cpu.toL2Bus.throughput 111909594 # Throughput (bytes/s) 880system.cpu.toL2Bus.trans_dist::ReadReq 2117185 # Transaction distribution 881system.cpu.toL2Bus.trans_dist::ReadResp 2117083 # Transaction distribution 882system.cpu.toL2Bus.trans_dist::WriteReq 9597 # Transaction distribution 883system.cpu.toL2Bus.trans_dist::WriteResp 9597 # Transaction distribution 884system.cpu.toL2Bus.trans_dist::Writeback 840753 # Transaction distribution 885system.cpu.toL2Bus.trans_dist::UpgradeReq 64 # Transaction distribution 886system.cpu.toL2Bus.trans_dist::SCUpgradeReq 2 # Transaction distribution 887system.cpu.toL2Bus.trans_dist::UpgradeResp 66 # Transaction distribution 888system.cpu.toL2Bus.trans_dist::ReadExReq 342629 # Transaction distribution 889system.cpu.toL2Bus.trans_dist::ReadExResp 301078 # Transaction distribution 890system.cpu.toL2Bus.trans_dist::BadAddressError 85 # Transaction distribution 891system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 2018148 # Packet count per connected master and slave (bytes) 892system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 3678150 # Packet count per connected master and slave (bytes) 893system.cpu.toL2Bus.pkt_count::total 5696298 # Packet count per connected master and slave (bytes) 894system.cpu.toL2Bus.tot_pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 64577024 # Cumulative packet size per connected master and slave (bytes) 895system.cpu.toL2Bus.tot_pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 143586668 # Cumulative packet size per connected master and slave (bytes) 896system.cpu.toL2Bus.tot_pkt_size::total 208163692 # Cumulative packet size per connected master and slave (bytes) 897system.cpu.toL2Bus.data_through_bus 208153644 # Total data (bytes) 898system.cpu.toL2Bus.snoop_data_through_bus 17472 # Total snoop data (bytes) 899system.cpu.toL2Bus.reqLayer0.occupancy 2479804999 # Layer occupancy (ticks) 900system.cpu.toL2Bus.reqLayer0.utilization 0.1 # Layer utilization (%) 901system.cpu.toL2Bus.snoopLayer0.occupancy 235500 # Layer occupancy (ticks) 902system.cpu.toL2Bus.snoopLayer0.utilization 0.0 # Layer utilization (%) 903system.cpu.toL2Bus.respLayer0.occupancy 1516964420 # Layer occupancy (ticks) 904system.cpu.toL2Bus.respLayer0.utilization 0.1 # Layer utilization (%) 905system.cpu.toL2Bus.respLayer1.occupancy 2185370157 # Layer occupancy (ticks) 906system.cpu.toL2Bus.respLayer1.utilization 0.1 # Layer utilization (%) 907system.cpu.icache.tags.replacements 1008400 # number of replacements 908system.cpu.icache.tags.tagsinuse 509.648597 # Cycle average of tags in use 909system.cpu.icache.tags.total_refs 7589401 # Total number of references to valid blocks. 910system.cpu.icache.tags.sampled_refs 1008908 # Sample count of references to valid blocks. 911system.cpu.icache.tags.avg_refs 7.522392 # Average number of references to valid blocks. 912system.cpu.icache.tags.warmup_cycle 26586363250 # Cycle when the warmup percentage was hit. 913system.cpu.icache.tags.occ_blocks::cpu.inst 509.648597 # Average occupied blocks per requestor 914system.cpu.icache.tags.occ_percent::cpu.inst 0.995407 # Average percentage of cache occupancy 915system.cpu.icache.tags.occ_percent::total 0.995407 # Average percentage of cache occupancy 916system.cpu.icache.tags.occ_task_id_blocks::1024 508 # Occupied blocks per task id 917system.cpu.icache.tags.age_task_id_blocks_1024::0 71 # Occupied blocks per task id 918system.cpu.icache.tags.age_task_id_blocks_1024::1 123 # Occupied blocks per task id 919system.cpu.icache.tags.age_task_id_blocks_1024::2 314 # Occupied blocks per task id 920system.cpu.icache.tags.occ_task_id_percent::1024 0.992188 # Percentage of cache occupancy per task id 921system.cpu.icache.tags.tag_accesses 9663349 # Number of tag accesses 922system.cpu.icache.tags.data_accesses 9663349 # Number of data accesses 923system.cpu.icache.ReadReq_hits::cpu.inst 7589402 # number of ReadReq hits 924system.cpu.icache.ReadReq_hits::total 7589402 # number of ReadReq hits 925system.cpu.icache.demand_hits::cpu.inst 7589402 # number of demand (read+write) hits 926system.cpu.icache.demand_hits::total 7589402 # number of demand (read+write) hits 927system.cpu.icache.overall_hits::cpu.inst 7589402 # number of overall hits 928system.cpu.icache.overall_hits::total 7589402 # number of overall hits 929system.cpu.icache.ReadReq_misses::cpu.inst 1064815 # number of ReadReq misses 930system.cpu.icache.ReadReq_misses::total 1064815 # number of ReadReq misses 931system.cpu.icache.demand_misses::cpu.inst 1064815 # number of demand (read+write) misses 932system.cpu.icache.demand_misses::total 1064815 # number of demand (read+write) misses 933system.cpu.icache.overall_misses::cpu.inst 1064815 # number of overall misses 934system.cpu.icache.overall_misses::total 1064815 # number of overall misses 935system.cpu.icache.ReadReq_miss_latency::cpu.inst 14788071318 # number of ReadReq miss cycles 936system.cpu.icache.ReadReq_miss_latency::total 14788071318 # number of ReadReq miss cycles 937system.cpu.icache.demand_miss_latency::cpu.inst 14788071318 # number of demand (read+write) miss cycles 938system.cpu.icache.demand_miss_latency::total 14788071318 # number of demand (read+write) miss cycles 939system.cpu.icache.overall_miss_latency::cpu.inst 14788071318 # number of overall miss cycles 940system.cpu.icache.overall_miss_latency::total 14788071318 # number of overall miss cycles 941system.cpu.icache.ReadReq_accesses::cpu.inst 8654217 # number of ReadReq accesses(hits+misses) 942system.cpu.icache.ReadReq_accesses::total 8654217 # number of ReadReq accesses(hits+misses) 943system.cpu.icache.demand_accesses::cpu.inst 8654217 # number of demand (read+write) accesses 944system.cpu.icache.demand_accesses::total 8654217 # number of demand (read+write) accesses 945system.cpu.icache.overall_accesses::cpu.inst 8654217 # number of overall (read+write) accesses 946system.cpu.icache.overall_accesses::total 8654217 # number of overall (read+write) accesses 947system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.123040 # miss rate for ReadReq accesses 948system.cpu.icache.ReadReq_miss_rate::total 0.123040 # miss rate for ReadReq accesses 949system.cpu.icache.demand_miss_rate::cpu.inst 0.123040 # miss rate for demand accesses 950system.cpu.icache.demand_miss_rate::total 0.123040 # miss rate for demand accesses 951system.cpu.icache.overall_miss_rate::cpu.inst 0.123040 # miss rate for overall accesses 952system.cpu.icache.overall_miss_rate::total 0.123040 # miss rate for overall accesses 953system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 13887.925431 # average ReadReq miss latency 954system.cpu.icache.ReadReq_avg_miss_latency::total 13887.925431 # average ReadReq miss latency 955system.cpu.icache.demand_avg_miss_latency::cpu.inst 13887.925431 # average overall miss latency 956system.cpu.icache.demand_avg_miss_latency::total 13887.925431 # average overall miss latency 957system.cpu.icache.overall_avg_miss_latency::cpu.inst 13887.925431 # average overall miss latency 958system.cpu.icache.overall_avg_miss_latency::total 13887.925431 # average overall miss latency 959system.cpu.icache.blocked_cycles::no_mshrs 4640 # number of cycles access was blocked 960system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked 961system.cpu.icache.blocked::no_mshrs 182 # number of cycles access was blocked 962system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked 963system.cpu.icache.avg_blocked_cycles::no_mshrs 25.494505 # average number of cycles each access was blocked 964system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked 965system.cpu.icache.fast_writes 0 # number of fast writes performed 966system.cpu.icache.cache_copies 0 # number of cache copies performed 967system.cpu.icache.ReadReq_mshr_hits::cpu.inst 55683 # number of ReadReq MSHR hits 968system.cpu.icache.ReadReq_mshr_hits::total 55683 # number of ReadReq MSHR hits 969system.cpu.icache.demand_mshr_hits::cpu.inst 55683 # number of demand (read+write) MSHR hits 970system.cpu.icache.demand_mshr_hits::total 55683 # number of demand (read+write) MSHR hits 971system.cpu.icache.overall_mshr_hits::cpu.inst 55683 # number of overall MSHR hits 972system.cpu.icache.overall_mshr_hits::total 55683 # number of overall MSHR hits 973system.cpu.icache.ReadReq_mshr_misses::cpu.inst 1009132 # number of ReadReq MSHR misses 974system.cpu.icache.ReadReq_mshr_misses::total 1009132 # number of ReadReq MSHR misses 975system.cpu.icache.demand_mshr_misses::cpu.inst 1009132 # number of demand (read+write) MSHR misses 976system.cpu.icache.demand_mshr_misses::total 1009132 # number of demand (read+write) MSHR misses 977system.cpu.icache.overall_mshr_misses::cpu.inst 1009132 # number of overall MSHR misses 978system.cpu.icache.overall_mshr_misses::total 1009132 # number of overall MSHR misses 979system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 12130132326 # number of ReadReq MSHR miss cycles 980system.cpu.icache.ReadReq_mshr_miss_latency::total 12130132326 # number of ReadReq MSHR miss cycles 981system.cpu.icache.demand_mshr_miss_latency::cpu.inst 12130132326 # number of demand (read+write) MSHR miss cycles 982system.cpu.icache.demand_mshr_miss_latency::total 12130132326 # number of demand (read+write) MSHR miss cycles 983system.cpu.icache.overall_mshr_miss_latency::cpu.inst 12130132326 # number of overall MSHR miss cycles 984system.cpu.icache.overall_mshr_miss_latency::total 12130132326 # number of overall MSHR miss cycles 985system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.116606 # mshr miss rate for ReadReq accesses 986system.cpu.icache.ReadReq_mshr_miss_rate::total 0.116606 # mshr miss rate for ReadReq accesses 987system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.116606 # mshr miss rate for demand accesses 988system.cpu.icache.demand_mshr_miss_rate::total 0.116606 # mshr miss rate for demand accesses 989system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.116606 # mshr miss rate for overall accesses 990system.cpu.icache.overall_mshr_miss_rate::total 0.116606 # mshr miss rate for overall accesses 991system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 12020.362377 # average ReadReq mshr miss latency 992system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 12020.362377 # average ReadReq mshr miss latency 993system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 12020.362377 # average overall mshr miss latency 994system.cpu.icache.demand_avg_mshr_miss_latency::total 12020.362377 # average overall mshr miss latency 995system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 12020.362377 # average overall mshr miss latency 996system.cpu.icache.overall_avg_mshr_miss_latency::total 12020.362377 # average overall mshr miss latency 997system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate 998system.cpu.l2cache.tags.replacements 338319 # number of replacements 999system.cpu.l2cache.tags.tagsinuse 65340.875442 # Cycle average of tags in use 1000system.cpu.l2cache.tags.total_refs 2545143 # Total number of references to valid blocks. 1001system.cpu.l2cache.tags.sampled_refs 403486 # Sample count of references to valid blocks. 1002system.cpu.l2cache.tags.avg_refs 6.307884 # Average number of references to valid blocks. 1003system.cpu.l2cache.tags.warmup_cycle 5540956750 # Cycle when the warmup percentage was hit. 1004system.cpu.l2cache.tags.occ_blocks::writebacks 53842.334774 # Average occupied blocks per requestor 1005system.cpu.l2cache.tags.occ_blocks::cpu.inst 5321.183862 # Average occupied blocks per requestor 1006system.cpu.l2cache.tags.occ_blocks::cpu.data 6177.356806 # Average occupied blocks per requestor 1007system.cpu.l2cache.tags.occ_percent::writebacks 0.821569 # Average percentage of cache occupancy 1008system.cpu.l2cache.tags.occ_percent::cpu.inst 0.081195 # Average percentage of cache occupancy 1009system.cpu.l2cache.tags.occ_percent::cpu.data 0.094259 # Average percentage of cache occupancy 1010system.cpu.l2cache.tags.occ_percent::total 0.997023 # Average percentage of cache occupancy 1011system.cpu.l2cache.tags.occ_task_id_blocks::1024 65167 # Occupied blocks per task id 1012system.cpu.l2cache.tags.age_task_id_blocks_1024::0 492 # Occupied blocks per task id 1013system.cpu.l2cache.tags.age_task_id_blocks_1024::1 3496 # Occupied blocks per task id 1014system.cpu.l2cache.tags.age_task_id_blocks_1024::2 3313 # Occupied blocks per task id 1015system.cpu.l2cache.tags.age_task_id_blocks_1024::3 2397 # Occupied blocks per task id 1016system.cpu.l2cache.tags.age_task_id_blocks_1024::4 55469 # Occupied blocks per task id 1017system.cpu.l2cache.tags.occ_task_id_percent::1024 0.994370 # Percentage of cache occupancy per task id 1018system.cpu.l2cache.tags.tag_accesses 26719739 # Number of tag accesses 1019system.cpu.l2cache.tags.data_accesses 26719739 # Number of data accesses 1020system.cpu.l2cache.ReadReq_hits::cpu.inst 993934 # number of ReadReq hits 1021system.cpu.l2cache.ReadReq_hits::cpu.data 827149 # number of ReadReq hits 1022system.cpu.l2cache.ReadReq_hits::total 1821083 # number of ReadReq hits 1023system.cpu.l2cache.Writeback_hits::writebacks 840753 # number of Writeback hits 1024system.cpu.l2cache.Writeback_hits::total 840753 # number of Writeback hits 1025system.cpu.l2cache.UpgradeReq_hits::cpu.data 26 # number of UpgradeReq hits 1026system.cpu.l2cache.UpgradeReq_hits::total 26 # number of UpgradeReq hits 1027system.cpu.l2cache.SCUpgradeReq_hits::cpu.data 1 # number of SCUpgradeReq hits 1028system.cpu.l2cache.SCUpgradeReq_hits::total 1 # number of SCUpgradeReq hits 1029system.cpu.l2cache.ReadExReq_hits::cpu.data 185645 # number of ReadExReq hits 1030system.cpu.l2cache.ReadExReq_hits::total 185645 # number of ReadExReq hits 1031system.cpu.l2cache.demand_hits::cpu.inst 993934 # number of demand (read+write) hits 1032system.cpu.l2cache.demand_hits::cpu.data 1012794 # number of demand (read+write) hits 1033system.cpu.l2cache.demand_hits::total 2006728 # number of demand (read+write) hits 1034system.cpu.l2cache.overall_hits::cpu.inst 993934 # number of overall hits 1035system.cpu.l2cache.overall_hits::cpu.data 1012794 # number of overall hits 1036system.cpu.l2cache.overall_hits::total 2006728 # number of overall hits 1037system.cpu.l2cache.ReadReq_misses::cpu.inst 15082 # number of ReadReq misses 1038system.cpu.l2cache.ReadReq_misses::cpu.data 273801 # number of ReadReq misses 1039system.cpu.l2cache.ReadReq_misses::total 288883 # number of ReadReq misses 1040system.cpu.l2cache.UpgradeReq_misses::cpu.data 38 # number of UpgradeReq misses 1041system.cpu.l2cache.UpgradeReq_misses::total 38 # number of UpgradeReq misses 1042system.cpu.l2cache.SCUpgradeReq_misses::cpu.data 1 # number of SCUpgradeReq misses 1043system.cpu.l2cache.SCUpgradeReq_misses::total 1 # number of SCUpgradeReq misses 1044system.cpu.l2cache.ReadExReq_misses::cpu.data 115432 # number of ReadExReq misses 1045system.cpu.l2cache.ReadExReq_misses::total 115432 # number of ReadExReq misses 1046system.cpu.l2cache.demand_misses::cpu.inst 15082 # number of demand (read+write) misses 1047system.cpu.l2cache.demand_misses::cpu.data 389233 # number of demand (read+write) misses 1048system.cpu.l2cache.demand_misses::total 404315 # number of demand (read+write) misses 1049system.cpu.l2cache.overall_misses::cpu.inst 15082 # number of overall misses 1050system.cpu.l2cache.overall_misses::cpu.data 389233 # number of overall misses 1051system.cpu.l2cache.overall_misses::total 404315 # number of overall misses 1052system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 1156562743 # number of ReadReq miss cycles 1053system.cpu.l2cache.ReadReq_miss_latency::cpu.data 17908390235 # number of ReadReq miss cycles 1054system.cpu.l2cache.ReadReq_miss_latency::total 19064952978 # number of ReadReq miss cycles 1055system.cpu.l2cache.UpgradeReq_miss_latency::cpu.data 285997 # number of UpgradeReq miss cycles 1056system.cpu.l2cache.UpgradeReq_miss_latency::total 285997 # number of UpgradeReq miss cycles 1057system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 9622114357 # number of ReadExReq miss cycles 1058system.cpu.l2cache.ReadExReq_miss_latency::total 9622114357 # number of ReadExReq miss cycles 1059system.cpu.l2cache.demand_miss_latency::cpu.inst 1156562743 # number of demand (read+write) miss cycles 1060system.cpu.l2cache.demand_miss_latency::cpu.data 27530504592 # number of demand (read+write) miss cycles 1061system.cpu.l2cache.demand_miss_latency::total 28687067335 # number of demand (read+write) miss cycles 1062system.cpu.l2cache.overall_miss_latency::cpu.inst 1156562743 # number of overall miss cycles 1063system.cpu.l2cache.overall_miss_latency::cpu.data 27530504592 # number of overall miss cycles 1064system.cpu.l2cache.overall_miss_latency::total 28687067335 # number of overall miss cycles 1065system.cpu.l2cache.ReadReq_accesses::cpu.inst 1009016 # number of ReadReq accesses(hits+misses) 1066system.cpu.l2cache.ReadReq_accesses::cpu.data 1100950 # number of ReadReq accesses(hits+misses) 1067system.cpu.l2cache.ReadReq_accesses::total 2109966 # number of ReadReq accesses(hits+misses) 1068system.cpu.l2cache.Writeback_accesses::writebacks 840753 # number of Writeback accesses(hits+misses) 1069system.cpu.l2cache.Writeback_accesses::total 840753 # number of Writeback accesses(hits+misses) 1070system.cpu.l2cache.UpgradeReq_accesses::cpu.data 64 # number of UpgradeReq accesses(hits+misses) 1071system.cpu.l2cache.UpgradeReq_accesses::total 64 # number of UpgradeReq accesses(hits+misses) 1072system.cpu.l2cache.SCUpgradeReq_accesses::cpu.data 2 # number of SCUpgradeReq accesses(hits+misses) 1073system.cpu.l2cache.SCUpgradeReq_accesses::total 2 # number of SCUpgradeReq accesses(hits+misses) 1074system.cpu.l2cache.ReadExReq_accesses::cpu.data 301077 # number of ReadExReq accesses(hits+misses) 1075system.cpu.l2cache.ReadExReq_accesses::total 301077 # number of ReadExReq accesses(hits+misses) 1076system.cpu.l2cache.demand_accesses::cpu.inst 1009016 # number of demand (read+write) accesses 1077system.cpu.l2cache.demand_accesses::cpu.data 1402027 # number of demand (read+write) accesses 1078system.cpu.l2cache.demand_accesses::total 2411043 # number of demand (read+write) accesses 1079system.cpu.l2cache.overall_accesses::cpu.inst 1009016 # number of overall (read+write) accesses 1080system.cpu.l2cache.overall_accesses::cpu.data 1402027 # number of overall (read+write) accesses 1081system.cpu.l2cache.overall_accesses::total 2411043 # number of overall (read+write) accesses 1082system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.014947 # miss rate for ReadReq accesses 1083system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.248695 # miss rate for ReadReq accesses 1084system.cpu.l2cache.ReadReq_miss_rate::total 0.136914 # miss rate for ReadReq accesses 1085system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data 0.593750 # miss rate for UpgradeReq accesses 1086system.cpu.l2cache.UpgradeReq_miss_rate::total 0.593750 # miss rate for UpgradeReq accesses 1087system.cpu.l2cache.SCUpgradeReq_miss_rate::cpu.data 0.500000 # miss rate for SCUpgradeReq accesses 1088system.cpu.l2cache.SCUpgradeReq_miss_rate::total 0.500000 # miss rate for SCUpgradeReq accesses 1089system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.383397 # miss rate for ReadExReq accesses 1090system.cpu.l2cache.ReadExReq_miss_rate::total 0.383397 # miss rate for ReadExReq accesses 1091system.cpu.l2cache.demand_miss_rate::cpu.inst 0.014947 # miss rate for demand accesses 1092system.cpu.l2cache.demand_miss_rate::cpu.data 0.277622 # miss rate for demand accesses 1093system.cpu.l2cache.demand_miss_rate::total 0.167693 # miss rate for demand accesses 1094system.cpu.l2cache.overall_miss_rate::cpu.inst 0.014947 # miss rate for overall accesses 1095system.cpu.l2cache.overall_miss_rate::cpu.data 0.277622 # miss rate for overall accesses 1096system.cpu.l2cache.overall_miss_rate::total 0.167693 # miss rate for overall accesses 1097system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 76684.971688 # average ReadReq miss latency 1098system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 65406.591777 # average ReadReq miss latency 1099system.cpu.l2cache.ReadReq_avg_miss_latency::total 65995.413292 # average ReadReq miss latency 1100system.cpu.l2cache.UpgradeReq_avg_miss_latency::cpu.data 7526.236842 # average UpgradeReq miss latency 1101system.cpu.l2cache.UpgradeReq_avg_miss_latency::total 7526.236842 # average UpgradeReq miss latency 1102system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 83357.425645 # average ReadExReq miss latency 1103system.cpu.l2cache.ReadExReq_avg_miss_latency::total 83357.425645 # average ReadExReq miss latency 1104system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 76684.971688 # average overall miss latency 1105system.cpu.l2cache.demand_avg_miss_latency::cpu.data 70730.140024 # average overall miss latency 1106system.cpu.l2cache.demand_avg_miss_latency::total 70952.270717 # average overall miss latency 1107system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 76684.971688 # average overall miss latency 1108system.cpu.l2cache.overall_avg_miss_latency::cpu.data 70730.140024 # average overall miss latency 1109system.cpu.l2cache.overall_avg_miss_latency::total 70952.270717 # average overall miss latency 1110system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked 1111system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked 1112system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked 1113system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked 1114system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked 1115system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked 1116system.cpu.l2cache.fast_writes 0 # number of fast writes performed 1117system.cpu.l2cache.cache_copies 0 # number of cache copies performed 1118system.cpu.l2cache.writebacks::writebacks 75921 # number of writebacks 1119system.cpu.l2cache.writebacks::total 75921 # number of writebacks 1120system.cpu.l2cache.ReadReq_mshr_hits::cpu.inst 1 # number of ReadReq MSHR hits 1121system.cpu.l2cache.ReadReq_mshr_hits::total 1 # number of ReadReq MSHR hits 1122system.cpu.l2cache.demand_mshr_hits::cpu.inst 1 # number of demand (read+write) MSHR hits 1123system.cpu.l2cache.demand_mshr_hits::total 1 # number of demand (read+write) MSHR hits 1124system.cpu.l2cache.overall_mshr_hits::cpu.inst 1 # number of overall MSHR hits 1125system.cpu.l2cache.overall_mshr_hits::total 1 # number of overall MSHR hits 1126system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 15081 # number of ReadReq MSHR misses 1127system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 273801 # number of ReadReq MSHR misses 1128system.cpu.l2cache.ReadReq_mshr_misses::total 288882 # number of ReadReq MSHR misses 1129system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data 38 # number of UpgradeReq MSHR misses 1130system.cpu.l2cache.UpgradeReq_mshr_misses::total 38 # number of UpgradeReq MSHR misses 1131system.cpu.l2cache.SCUpgradeReq_mshr_misses::cpu.data 1 # number of SCUpgradeReq MSHR misses 1132system.cpu.l2cache.SCUpgradeReq_mshr_misses::total 1 # number of SCUpgradeReq MSHR misses 1133system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 115432 # number of ReadExReq MSHR misses 1134system.cpu.l2cache.ReadExReq_mshr_misses::total 115432 # number of ReadExReq MSHR misses 1135system.cpu.l2cache.demand_mshr_misses::cpu.inst 15081 # number of demand (read+write) MSHR misses 1136system.cpu.l2cache.demand_mshr_misses::cpu.data 389233 # number of demand (read+write) MSHR misses 1137system.cpu.l2cache.demand_mshr_misses::total 404314 # number of demand (read+write) MSHR misses 1138system.cpu.l2cache.overall_mshr_misses::cpu.inst 15081 # number of overall MSHR misses 1139system.cpu.l2cache.overall_mshr_misses::cpu.data 389233 # number of overall MSHR misses 1140system.cpu.l2cache.overall_mshr_misses::total 404314 # number of overall MSHR misses 1141system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 966321757 # number of ReadReq MSHR miss cycles 1142system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 14496174265 # number of ReadReq MSHR miss cycles 1143system.cpu.l2cache.ReadReq_mshr_miss_latency::total 15462496022 # number of ReadReq MSHR miss cycles 1144system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data 531034 # number of UpgradeReq MSHR miss cycles 1145system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total 531034 # number of UpgradeReq MSHR miss cycles 1146system.cpu.l2cache.SCUpgradeReq_mshr_miss_latency::cpu.data 10001 # number of SCUpgradeReq MSHR miss cycles 1147system.cpu.l2cache.SCUpgradeReq_mshr_miss_latency::total 10001 # number of SCUpgradeReq MSHR miss cycles 1148system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 8215113143 # number of ReadExReq MSHR miss cycles 1149system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 8215113143 # number of ReadExReq MSHR miss cycles 1150system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 966321757 # number of demand (read+write) MSHR miss cycles 1151system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 22711287408 # number of demand (read+write) MSHR miss cycles 1152system.cpu.l2cache.demand_mshr_miss_latency::total 23677609165 # number of demand (read+write) MSHR miss cycles 1153system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 966321757 # number of overall MSHR miss cycles 1154system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 22711287408 # number of overall MSHR miss cycles 1155system.cpu.l2cache.overall_mshr_miss_latency::total 23677609165 # number of overall MSHR miss cycles 1156system.cpu.l2cache.ReadReq_mshr_uncacheable_latency::cpu.data 1333995500 # number of ReadReq MSHR uncacheable cycles 1157system.cpu.l2cache.ReadReq_mshr_uncacheable_latency::total 1333995500 # number of ReadReq MSHR uncacheable cycles 1158system.cpu.l2cache.WriteReq_mshr_uncacheable_latency::cpu.data 1882363500 # number of WriteReq MSHR uncacheable cycles 1159system.cpu.l2cache.WriteReq_mshr_uncacheable_latency::total 1882363500 # number of WriteReq MSHR uncacheable cycles 1160system.cpu.l2cache.overall_mshr_uncacheable_latency::cpu.data 3216359000 # number of overall MSHR uncacheable cycles 1161system.cpu.l2cache.overall_mshr_uncacheable_latency::total 3216359000 # number of overall MSHR uncacheable cycles 1162system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.014946 # mshr miss rate for ReadReq accesses 1163system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.248695 # mshr miss rate for ReadReq accesses 1164system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.136913 # mshr miss rate for ReadReq accesses 1165system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data 0.593750 # mshr miss rate for UpgradeReq accesses 1166system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total 0.593750 # mshr miss rate for UpgradeReq accesses 1167system.cpu.l2cache.SCUpgradeReq_mshr_miss_rate::cpu.data 0.500000 # mshr miss rate for SCUpgradeReq accesses 1168system.cpu.l2cache.SCUpgradeReq_mshr_miss_rate::total 0.500000 # mshr miss rate for SCUpgradeReq accesses 1169system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.383397 # mshr miss rate for ReadExReq accesses 1170system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.383397 # mshr miss rate for ReadExReq accesses 1171system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.014946 # mshr miss rate for demand accesses 1172system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.277622 # mshr miss rate for demand accesses 1173system.cpu.l2cache.demand_mshr_miss_rate::total 0.167693 # mshr miss rate for demand accesses 1174system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.014946 # mshr miss rate for overall accesses 1175system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.277622 # mshr miss rate for overall accesses 1176system.cpu.l2cache.overall_mshr_miss_rate::total 0.167693 # mshr miss rate for overall accesses 1177system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 64075.443074 # average ReadReq mshr miss latency 1178system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 52944.197665 # average ReadReq mshr miss latency 1179system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 53525.301064 # average ReadReq mshr miss latency 1180system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 13974.578947 # average UpgradeReq mshr miss latency 1181system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total 13974.578947 # average UpgradeReq mshr miss latency 1182system.cpu.l2cache.SCUpgradeReq_avg_mshr_miss_latency::cpu.data 10001 # average SCUpgradeReq mshr miss latency 1183system.cpu.l2cache.SCUpgradeReq_avg_mshr_miss_latency::total 10001 # average SCUpgradeReq mshr miss latency 1184system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 71168.420741 # average ReadExReq mshr miss latency 1185system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 71168.420741 # average ReadExReq mshr miss latency 1186system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 64075.443074 # average overall mshr miss latency 1187system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 58348.822962 # average overall mshr miss latency 1188system.cpu.l2cache.demand_avg_mshr_miss_latency::total 58562.427136 # average overall mshr miss latency 1189system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 64075.443074 # average overall mshr miss latency 1190system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 58348.822962 # average overall mshr miss latency 1191system.cpu.l2cache.overall_avg_mshr_miss_latency::total 58562.427136 # average overall mshr miss latency 1192system.cpu.l2cache.ReadReq_avg_mshr_uncacheable_latency::cpu.data inf # average ReadReq mshr uncacheable latency 1193system.cpu.l2cache.ReadReq_avg_mshr_uncacheable_latency::total inf # average ReadReq mshr uncacheable latency 1194system.cpu.l2cache.WriteReq_avg_mshr_uncacheable_latency::cpu.data inf # average WriteReq mshr uncacheable latency 1195system.cpu.l2cache.WriteReq_avg_mshr_uncacheable_latency::total inf # average WriteReq mshr uncacheable latency 1196system.cpu.l2cache.overall_avg_mshr_uncacheable_latency::cpu.data inf # average overall mshr uncacheable latency 1197system.cpu.l2cache.overall_avg_mshr_uncacheable_latency::total inf # average overall mshr uncacheable latency 1198system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate 1199system.cpu.dcache.tags.replacements 1401429 # number of replacements 1200system.cpu.dcache.tags.tagsinuse 511.994598 # Cycle average of tags in use 1201system.cpu.dcache.tags.total_refs 11820645 # Total number of references to valid blocks. 1202system.cpu.dcache.tags.sampled_refs 1401941 # Sample count of references to valid blocks. 1203system.cpu.dcache.tags.avg_refs 8.431628 # Average number of references to valid blocks. 1204system.cpu.dcache.tags.warmup_cycle 25377000 # Cycle when the warmup percentage was hit. 1205system.cpu.dcache.tags.occ_blocks::cpu.data 511.994598 # Average occupied blocks per requestor 1206system.cpu.dcache.tags.occ_percent::cpu.data 0.999989 # Average percentage of cache occupancy 1207system.cpu.dcache.tags.occ_percent::total 0.999989 # Average percentage of cache occupancy 1208system.cpu.dcache.tags.occ_task_id_blocks::1024 512 # Occupied blocks per task id 1209system.cpu.dcache.tags.age_task_id_blocks_1024::0 415 # Occupied blocks per task id 1210system.cpu.dcache.tags.age_task_id_blocks_1024::1 95 # Occupied blocks per task id 1211system.cpu.dcache.tags.age_task_id_blocks_1024::2 2 # Occupied blocks per task id 1212system.cpu.dcache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id 1213system.cpu.dcache.tags.tag_accesses 63732446 # Number of tag accesses 1214system.cpu.dcache.tags.data_accesses 63732446 # Number of data accesses 1215system.cpu.dcache.ReadReq_hits::cpu.data 7221951 # number of ReadReq hits 1216system.cpu.dcache.ReadReq_hits::total 7221951 # number of ReadReq hits 1217system.cpu.dcache.WriteReq_hits::cpu.data 4197394 # number of WriteReq hits 1218system.cpu.dcache.WriteReq_hits::total 4197394 # number of WriteReq hits 1219system.cpu.dcache.LoadLockedReq_hits::cpu.data 185535 # number of LoadLockedReq hits 1220system.cpu.dcache.LoadLockedReq_hits::total 185535 # number of LoadLockedReq hits 1221system.cpu.dcache.StoreCondReq_hits::cpu.data 215521 # number of StoreCondReq hits 1222system.cpu.dcache.StoreCondReq_hits::total 215521 # number of StoreCondReq hits 1223system.cpu.dcache.demand_hits::cpu.data 11419345 # number of demand (read+write) hits 1224system.cpu.dcache.demand_hits::total 11419345 # number of demand (read+write) hits 1225system.cpu.dcache.overall_hits::cpu.data 11419345 # number of overall hits 1226system.cpu.dcache.overall_hits::total 11419345 # number of overall hits 1227system.cpu.dcache.ReadReq_misses::cpu.data 1789877 # number of ReadReq misses 1228system.cpu.dcache.ReadReq_misses::total 1789877 # number of ReadReq misses 1229system.cpu.dcache.WriteReq_misses::cpu.data 1948925 # number of WriteReq misses 1230system.cpu.dcache.WriteReq_misses::total 1948925 # number of WriteReq misses 1231system.cpu.dcache.LoadLockedReq_misses::cpu.data 23421 # number of LoadLockedReq misses 1232system.cpu.dcache.LoadLockedReq_misses::total 23421 # number of LoadLockedReq misses 1233system.cpu.dcache.StoreCondReq_misses::cpu.data 2 # number of StoreCondReq misses 1234system.cpu.dcache.StoreCondReq_misses::total 2 # number of StoreCondReq misses 1235system.cpu.dcache.demand_misses::cpu.data 3738802 # number of demand (read+write) misses 1236system.cpu.dcache.demand_misses::total 3738802 # number of demand (read+write) misses 1237system.cpu.dcache.overall_misses::cpu.data 3738802 # number of overall misses 1238system.cpu.dcache.overall_misses::total 3738802 # number of overall misses 1239system.cpu.dcache.ReadReq_miss_latency::cpu.data 40163370133 # number of ReadReq miss cycles 1240system.cpu.dcache.ReadReq_miss_latency::total 40163370133 # number of ReadReq miss cycles 1241system.cpu.dcache.WriteReq_miss_latency::cpu.data 77928512640 # number of WriteReq miss cycles 1242system.cpu.dcache.WriteReq_miss_latency::total 77928512640 # number of WriteReq miss cycles 1243system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 358310999 # number of LoadLockedReq miss cycles 1244system.cpu.dcache.LoadLockedReq_miss_latency::total 358310999 # number of LoadLockedReq miss cycles 1245system.cpu.dcache.StoreCondReq_miss_latency::cpu.data 38001 # number of StoreCondReq miss cycles 1246system.cpu.dcache.StoreCondReq_miss_latency::total 38001 # number of StoreCondReq miss cycles 1247system.cpu.dcache.demand_miss_latency::cpu.data 118091882773 # number of demand (read+write) miss cycles 1248system.cpu.dcache.demand_miss_latency::total 118091882773 # number of demand (read+write) miss cycles 1249system.cpu.dcache.overall_miss_latency::cpu.data 118091882773 # number of overall miss cycles 1250system.cpu.dcache.overall_miss_latency::total 118091882773 # number of overall miss cycles 1251system.cpu.dcache.ReadReq_accesses::cpu.data 9011828 # number of ReadReq accesses(hits+misses) 1252system.cpu.dcache.ReadReq_accesses::total 9011828 # number of ReadReq accesses(hits+misses) 1253system.cpu.dcache.WriteReq_accesses::cpu.data 6146319 # number of WriteReq accesses(hits+misses) 1254system.cpu.dcache.WriteReq_accesses::total 6146319 # number of WriteReq accesses(hits+misses) 1255system.cpu.dcache.LoadLockedReq_accesses::cpu.data 208956 # number of LoadLockedReq accesses(hits+misses) 1256system.cpu.dcache.LoadLockedReq_accesses::total 208956 # number of LoadLockedReq accesses(hits+misses) 1257system.cpu.dcache.StoreCondReq_accesses::cpu.data 215523 # number of StoreCondReq accesses(hits+misses) 1258system.cpu.dcache.StoreCondReq_accesses::total 215523 # number of StoreCondReq accesses(hits+misses) 1259system.cpu.dcache.demand_accesses::cpu.data 15158147 # number of demand (read+write) accesses 1260system.cpu.dcache.demand_accesses::total 15158147 # number of demand (read+write) accesses 1261system.cpu.dcache.overall_accesses::cpu.data 15158147 # number of overall (read+write) accesses 1262system.cpu.dcache.overall_accesses::total 15158147 # number of overall (read+write) accesses 1263system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.198614 # miss rate for ReadReq accesses 1264system.cpu.dcache.ReadReq_miss_rate::total 0.198614 # miss rate for ReadReq accesses 1265system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.317088 # miss rate for WriteReq accesses 1266system.cpu.dcache.WriteReq_miss_rate::total 0.317088 # miss rate for WriteReq accesses 1267system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.112086 # miss rate for LoadLockedReq accesses 1268system.cpu.dcache.LoadLockedReq_miss_rate::total 0.112086 # miss rate for LoadLockedReq accesses 1269system.cpu.dcache.StoreCondReq_miss_rate::cpu.data 0.000009 # miss rate for StoreCondReq accesses 1270system.cpu.dcache.StoreCondReq_miss_rate::total 0.000009 # miss rate for StoreCondReq accesses 1271system.cpu.dcache.demand_miss_rate::cpu.data 0.246653 # miss rate for demand accesses 1272system.cpu.dcache.demand_miss_rate::total 0.246653 # miss rate for demand accesses 1273system.cpu.dcache.overall_miss_rate::cpu.data 0.246653 # miss rate for overall accesses 1274system.cpu.dcache.overall_miss_rate::total 0.246653 # miss rate for overall accesses 1275system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 22439.178856 # average ReadReq miss latency 1276system.cpu.dcache.ReadReq_avg_miss_latency::total 22439.178856 # average ReadReq miss latency 1277system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 39985.383039 # average WriteReq miss latency 1278system.cpu.dcache.WriteReq_avg_miss_latency::total 39985.383039 # average WriteReq miss latency 1279system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 15298.706247 # average LoadLockedReq miss latency 1280system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 15298.706247 # average LoadLockedReq miss latency 1281system.cpu.dcache.StoreCondReq_avg_miss_latency::cpu.data 19000.500000 # average StoreCondReq miss latency 1282system.cpu.dcache.StoreCondReq_avg_miss_latency::total 19000.500000 # average StoreCondReq miss latency 1283system.cpu.dcache.demand_avg_miss_latency::cpu.data 31585.487216 # average overall miss latency 1284system.cpu.dcache.demand_avg_miss_latency::total 31585.487216 # average overall miss latency 1285system.cpu.dcache.overall_avg_miss_latency::cpu.data 31585.487216 # average overall miss latency 1286system.cpu.dcache.overall_avg_miss_latency::total 31585.487216 # average overall miss latency 1287system.cpu.dcache.blocked_cycles::no_mshrs 3437281 # number of cycles access was blocked 1288system.cpu.dcache.blocked_cycles::no_targets 992 # number of cycles access was blocked 1289system.cpu.dcache.blocked::no_mshrs 114395 # number of cycles access was blocked 1290system.cpu.dcache.blocked::no_targets 8 # number of cycles access was blocked 1291system.cpu.dcache.avg_blocked_cycles::no_mshrs 30.047476 # average number of cycles each access was blocked 1292system.cpu.dcache.avg_blocked_cycles::no_targets 124 # average number of cycles each access was blocked 1293system.cpu.dcache.fast_writes 0 # number of fast writes performed 1294system.cpu.dcache.cache_copies 0 # number of cache copies performed 1295system.cpu.dcache.writebacks::writebacks 840753 # number of writebacks 1296system.cpu.dcache.writebacks::total 840753 # number of writebacks 1297system.cpu.dcache.ReadReq_mshr_hits::cpu.data 705849 # number of ReadReq MSHR hits 1298system.cpu.dcache.ReadReq_mshr_hits::total 705849 # number of ReadReq MSHR hits 1299system.cpu.dcache.WriteReq_mshr_hits::cpu.data 1648446 # number of WriteReq MSHR hits 1300system.cpu.dcache.WriteReq_mshr_hits::total 1648446 # number of WriteReq MSHR hits 1301system.cpu.dcache.LoadLockedReq_mshr_hits::cpu.data 5839 # number of LoadLockedReq MSHR hits 1302system.cpu.dcache.LoadLockedReq_mshr_hits::total 5839 # number of LoadLockedReq MSHR hits 1303system.cpu.dcache.demand_mshr_hits::cpu.data 2354295 # number of demand (read+write) MSHR hits 1304system.cpu.dcache.demand_mshr_hits::total 2354295 # number of demand (read+write) MSHR hits 1305system.cpu.dcache.overall_mshr_hits::cpu.data 2354295 # number of overall MSHR hits 1306system.cpu.dcache.overall_mshr_hits::total 2354295 # number of overall MSHR hits 1307system.cpu.dcache.ReadReq_mshr_misses::cpu.data 1084028 # number of ReadReq MSHR misses 1308system.cpu.dcache.ReadReq_mshr_misses::total 1084028 # number of ReadReq MSHR misses 1309system.cpu.dcache.WriteReq_mshr_misses::cpu.data 300479 # number of WriteReq MSHR misses 1310system.cpu.dcache.WriteReq_mshr_misses::total 300479 # number of WriteReq MSHR misses 1311system.cpu.dcache.LoadLockedReq_mshr_misses::cpu.data 17582 # number of LoadLockedReq MSHR misses 1312system.cpu.dcache.LoadLockedReq_mshr_misses::total 17582 # number of LoadLockedReq MSHR misses 1313system.cpu.dcache.StoreCondReq_mshr_misses::cpu.data 2 # number of StoreCondReq MSHR misses 1314system.cpu.dcache.StoreCondReq_mshr_misses::total 2 # number of StoreCondReq MSHR misses 1315system.cpu.dcache.demand_mshr_misses::cpu.data 1384507 # number of demand (read+write) MSHR misses 1316system.cpu.dcache.demand_mshr_misses::total 1384507 # number of demand (read+write) MSHR misses 1317system.cpu.dcache.overall_mshr_misses::cpu.data 1384507 # number of overall MSHR misses 1318system.cpu.dcache.overall_mshr_misses::total 1384507 # number of overall MSHR misses 1319system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 27275332511 # number of ReadReq MSHR miss cycles 1320system.cpu.dcache.ReadReq_mshr_miss_latency::total 27275332511 # number of ReadReq MSHR miss cycles 1321system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 11834545572 # number of WriteReq MSHR miss cycles 1322system.cpu.dcache.WriteReq_mshr_miss_latency::total 11834545572 # number of WriteReq MSHR miss cycles 1323system.cpu.dcache.LoadLockedReq_mshr_miss_latency::cpu.data 200445001 # number of LoadLockedReq MSHR miss cycles 1324system.cpu.dcache.LoadLockedReq_mshr_miss_latency::total 200445001 # number of LoadLockedReq MSHR miss cycles 1325system.cpu.dcache.StoreCondReq_mshr_miss_latency::cpu.data 33999 # number of StoreCondReq MSHR miss cycles 1326system.cpu.dcache.StoreCondReq_mshr_miss_latency::total 33999 # number of StoreCondReq MSHR miss cycles 1327system.cpu.dcache.demand_mshr_miss_latency::cpu.data 39109878083 # number of demand (read+write) MSHR miss cycles 1328system.cpu.dcache.demand_mshr_miss_latency::total 39109878083 # number of demand (read+write) MSHR miss cycles 1329system.cpu.dcache.overall_mshr_miss_latency::cpu.data 39109878083 # number of overall MSHR miss cycles 1330system.cpu.dcache.overall_mshr_miss_latency::total 39109878083 # number of overall MSHR miss cycles 1331system.cpu.dcache.ReadReq_mshr_uncacheable_latency::cpu.data 1424085500 # number of ReadReq MSHR uncacheable cycles 1332system.cpu.dcache.ReadReq_mshr_uncacheable_latency::total 1424085500 # number of ReadReq MSHR uncacheable cycles 1333system.cpu.dcache.WriteReq_mshr_uncacheable_latency::cpu.data 1997539998 # number of WriteReq MSHR uncacheable cycles 1334system.cpu.dcache.WriteReq_mshr_uncacheable_latency::total 1997539998 # number of WriteReq MSHR uncacheable cycles 1335system.cpu.dcache.overall_mshr_uncacheable_latency::cpu.data 3421625498 # number of overall MSHR uncacheable cycles 1336system.cpu.dcache.overall_mshr_uncacheable_latency::total 3421625498 # number of overall MSHR uncacheable cycles 1337system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.120289 # mshr miss rate for ReadReq accesses 1338system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.120289 # mshr miss rate for ReadReq accesses 1339system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.048888 # mshr miss rate for WriteReq accesses 1340system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.048888 # mshr miss rate for WriteReq accesses 1341system.cpu.dcache.LoadLockedReq_mshr_miss_rate::cpu.data 0.084142 # mshr miss rate for LoadLockedReq accesses 1342system.cpu.dcache.LoadLockedReq_mshr_miss_rate::total 0.084142 # mshr miss rate for LoadLockedReq accesses 1343system.cpu.dcache.StoreCondReq_mshr_miss_rate::cpu.data 0.000009 # mshr miss rate for StoreCondReq accesses 1344system.cpu.dcache.StoreCondReq_mshr_miss_rate::total 0.000009 # mshr miss rate for StoreCondReq accesses 1345system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.091337 # mshr miss rate for demand accesses 1346system.cpu.dcache.demand_mshr_miss_rate::total 0.091337 # mshr miss rate for demand accesses 1347system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.091337 # mshr miss rate for overall accesses 1348system.cpu.dcache.overall_mshr_miss_rate::total 0.091337 # mshr miss rate for overall accesses 1349system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 25161.095941 # average ReadReq mshr miss latency 1350system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 25161.095941 # average ReadReq mshr miss latency 1351system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 39385.599566 # average WriteReq mshr miss latency 1352system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 39385.599566 # average WriteReq mshr miss latency 1353system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::cpu.data 11400.580196 # average LoadLockedReq mshr miss latency 1354system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::total 11400.580196 # average LoadLockedReq mshr miss latency 1355system.cpu.dcache.StoreCondReq_avg_mshr_miss_latency::cpu.data 16999.500000 # average StoreCondReq mshr miss latency 1356system.cpu.dcache.StoreCondReq_avg_mshr_miss_latency::total 16999.500000 # average StoreCondReq mshr miss latency 1357system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 28248.234269 # average overall mshr miss latency 1358system.cpu.dcache.demand_avg_mshr_miss_latency::total 28248.234269 # average overall mshr miss latency 1359system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 28248.234269 # average overall mshr miss latency 1360system.cpu.dcache.overall_avg_mshr_miss_latency::total 28248.234269 # average overall mshr miss latency 1361system.cpu.dcache.ReadReq_avg_mshr_uncacheable_latency::cpu.data inf # average ReadReq mshr uncacheable latency 1362system.cpu.dcache.ReadReq_avg_mshr_uncacheable_latency::total inf # average ReadReq mshr uncacheable latency 1363system.cpu.dcache.WriteReq_avg_mshr_uncacheable_latency::cpu.data inf # average WriteReq mshr uncacheable latency 1364system.cpu.dcache.WriteReq_avg_mshr_uncacheable_latency::total inf # average WriteReq mshr uncacheable latency 1365system.cpu.dcache.overall_avg_mshr_uncacheable_latency::cpu.data inf # average overall mshr uncacheable latency 1366system.cpu.dcache.overall_avg_mshr_uncacheable_latency::total inf # average overall mshr uncacheable latency 1367system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate 1368system.cpu.kern.inst.arm 0 # number of arm instructions executed 1369system.cpu.kern.inst.quiesce 6440 # number of quiesce instructions executed 1370system.cpu.kern.inst.hwrei 211015 # number of hwrei instructions executed 1371system.cpu.kern.ipl_count::0 74666 40.97% 40.97% # number of times we switched to this ipl 1372system.cpu.kern.ipl_count::21 131 0.07% 41.04% # number of times we switched to this ipl 1373system.cpu.kern.ipl_count::22 1879 1.03% 42.07% # number of times we switched to this ipl 1374system.cpu.kern.ipl_count::31 105570 57.93% 100.00% # number of times we switched to this ipl 1375system.cpu.kern.ipl_count::total 182246 # number of times we switched to this ipl 1376system.cpu.kern.ipl_good::0 73299 49.32% 49.32% # number of times we switched to this ipl from a different ipl 1377system.cpu.kern.ipl_good::21 131 0.09% 49.41% # number of times we switched to this ipl from a different ipl 1378system.cpu.kern.ipl_good::22 1879 1.26% 50.68% # number of times we switched to this ipl from a different ipl 1379system.cpu.kern.ipl_good::31 73299 49.32% 100.00% # number of times we switched to this ipl from a different ipl 1380system.cpu.kern.ipl_good::total 148608 # number of times we switched to this ipl from a different ipl 1381system.cpu.kern.ipl_ticks::0 1817910535000 97.73% 97.73% # number of cycles we spent at this ipl 1382system.cpu.kern.ipl_ticks::21 64222000 0.00% 97.73% # number of cycles we spent at this ipl 1383system.cpu.kern.ipl_ticks::22 554846000 0.03% 97.76% # number of cycles we spent at this ipl 1384system.cpu.kern.ipl_ticks::31 41641763000 2.24% 100.00% # number of cycles we spent at this ipl 1385system.cpu.kern.ipl_ticks::total 1860171366000 # number of cycles we spent at this ipl 1386system.cpu.kern.ipl_used::0 0.981692 # fraction of swpipl calls that actually changed the ipl 1387system.cpu.kern.ipl_used::21 1 # fraction of swpipl calls that actually changed the ipl 1388system.cpu.kern.ipl_used::22 1 # fraction of swpipl calls that actually changed the ipl 1389system.cpu.kern.ipl_used::31 0.694317 # fraction of swpipl calls that actually changed the ipl 1390system.cpu.kern.ipl_used::total 0.815425 # fraction of swpipl calls that actually changed the ipl 1391system.cpu.kern.syscall::2 8 2.45% 2.45% # number of syscalls executed 1392system.cpu.kern.syscall::3 30 9.20% 11.66% # number of syscalls executed 1393system.cpu.kern.syscall::4 4 1.23% 12.88% # number of syscalls executed 1394system.cpu.kern.syscall::6 42 12.88% 25.77% # number of syscalls executed 1395system.cpu.kern.syscall::12 1 0.31% 26.07% # number of syscalls executed 1396system.cpu.kern.syscall::15 1 0.31% 26.38% # number of syscalls executed 1397system.cpu.kern.syscall::17 15 4.60% 30.98% # number of syscalls executed 1398system.cpu.kern.syscall::19 10 3.07% 34.05% # number of syscalls executed 1399system.cpu.kern.syscall::20 6 1.84% 35.89% # number of syscalls executed 1400system.cpu.kern.syscall::23 4 1.23% 37.12% # number of syscalls executed 1401system.cpu.kern.syscall::24 6 1.84% 38.96% # number of syscalls executed 1402system.cpu.kern.syscall::33 11 3.37% 42.33% # number of syscalls executed 1403system.cpu.kern.syscall::41 2 0.61% 42.94% # number of syscalls executed 1404system.cpu.kern.syscall::45 54 16.56% 59.51% # number of syscalls executed 1405system.cpu.kern.syscall::47 6 1.84% 61.35% # number of syscalls executed 1406system.cpu.kern.syscall::48 10 3.07% 64.42% # number of syscalls executed 1407system.cpu.kern.syscall::54 10 3.07% 67.48% # number of syscalls executed 1408system.cpu.kern.syscall::58 1 0.31% 67.79% # number of syscalls executed 1409system.cpu.kern.syscall::59 7 2.15% 69.94% # number of syscalls executed 1410system.cpu.kern.syscall::71 54 16.56% 86.50% # number of syscalls executed 1411system.cpu.kern.syscall::73 3 0.92% 87.42% # number of syscalls executed 1412system.cpu.kern.syscall::74 16 4.91% 92.33% # number of syscalls executed 1413system.cpu.kern.syscall::87 1 0.31% 92.64% # number of syscalls executed 1414system.cpu.kern.syscall::90 3 0.92% 93.56% # number of syscalls executed 1415system.cpu.kern.syscall::92 9 2.76% 96.32% # number of syscalls executed 1416system.cpu.kern.syscall::97 2 0.61% 96.93% # number of syscalls executed 1417system.cpu.kern.syscall::98 2 0.61% 97.55% # number of syscalls executed 1418system.cpu.kern.syscall::132 4 1.23% 98.77% # number of syscalls executed 1419system.cpu.kern.syscall::144 2 0.61% 99.39% # number of syscalls executed 1420system.cpu.kern.syscall::147 2 0.61% 100.00% # number of syscalls executed 1421system.cpu.kern.syscall::total 326 # number of syscalls executed 1422system.cpu.kern.callpal::cserve 1 0.00% 0.00% # number of callpals executed 1423system.cpu.kern.callpal::wrmces 1 0.00% 0.00% # number of callpals executed 1424system.cpu.kern.callpal::wrfen 1 0.00% 0.00% # number of callpals executed 1425system.cpu.kern.callpal::wrvptptr 1 0.00% 0.00% # number of callpals executed 1426system.cpu.kern.callpal::swpctx 4176 2.18% 2.18% # number of callpals executed 1427system.cpu.kern.callpal::tbi 54 0.03% 2.21% # number of callpals executed 1428system.cpu.kern.callpal::wrent 7 0.00% 2.21% # number of callpals executed 1429system.cpu.kern.callpal::swpipl 175131 91.23% 93.44% # number of callpals executed 1430system.cpu.kern.callpal::rdps 6784 3.53% 96.97% # number of callpals executed 1431system.cpu.kern.callpal::wrkgp 1 0.00% 96.97% # number of callpals executed 1432system.cpu.kern.callpal::wrusp 7 0.00% 96.97% # number of callpals executed 1433system.cpu.kern.callpal::rdusp 9 0.00% 96.98% # number of callpals executed 1434system.cpu.kern.callpal::whami 2 0.00% 96.98% # number of callpals executed 1435system.cpu.kern.callpal::rti 5104 2.66% 99.64% # number of callpals executed 1436system.cpu.kern.callpal::callsys 515 0.27% 99.91% # number of callpals executed 1437system.cpu.kern.callpal::imb 181 0.09% 100.00% # number of callpals executed 1438system.cpu.kern.callpal::total 191975 # number of callpals executed 1439system.cpu.kern.mode_switch::kernel 5851 # number of protection mode switches 1440system.cpu.kern.mode_switch::user 1740 # number of protection mode switches 1441system.cpu.kern.mode_switch::idle 2095 # number of protection mode switches 1442system.cpu.kern.mode_good::kernel 1910 1443system.cpu.kern.mode_good::user 1740 1444system.cpu.kern.mode_good::idle 170 1445system.cpu.kern.mode_switch_good::kernel 0.326440 # fraction of useful protection mode switches 1446system.cpu.kern.mode_switch_good::user 1 # fraction of useful protection mode switches 1447system.cpu.kern.mode_switch_good::idle 0.081146 # fraction of useful protection mode switches 1448system.cpu.kern.mode_switch_good::total 0.394384 # fraction of useful protection mode switches 1449system.cpu.kern.mode_ticks::kernel 29515260500 1.59% 1.59% # number of ticks spent at the given mode 1450system.cpu.kern.mode_ticks::user 2703792500 0.15% 1.73% # number of ticks spent at the given mode 1451system.cpu.kern.mode_ticks::idle 1827952305000 98.27% 100.00% # number of ticks spent at the given mode 1452system.cpu.kern.swap_context 4177 # number of times the context was actually changed 1453 1454---------- End Simulation Statistics ---------- 1455