stats.txt revision 10726
15703SN/A
25703SN/A---------- Begin Simulation Statistics ----------
310726Sandreas.hansson@arm.comsim_seconds                                  1.861006                       # Number of seconds simulated
410726Sandreas.hansson@arm.comsim_ticks                                1861005569500                       # Number of ticks simulated
510726Sandreas.hansson@arm.comfinal_tick                               1861005569500                       # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
65703SN/Asim_freq                                 1000000000000                       # Frequency of simulated ticks
710726Sandreas.hansson@arm.comhost_inst_rate                                 153218                       # Simulator instruction rate (inst/s)
810726Sandreas.hansson@arm.comhost_op_rate                                   153218                       # Simulator op (including micro ops) rate (op/s)
910726Sandreas.hansson@arm.comhost_tick_rate                             5386630373                       # Simulator tick rate (ticks/s)
1010726Sandreas.hansson@arm.comhost_mem_usage                                 376136                       # Number of bytes of host memory used
1110726Sandreas.hansson@arm.comhost_seconds                                   345.49                       # Real time elapsed on the host
1210726Sandreas.hansson@arm.comsim_insts                                    52934565                       # Number of instructions simulated
1310726Sandreas.hansson@arm.comsim_ops                                      52934565                       # Number of ops (including micro ops) simulated
1410036SAli.Saidi@ARM.comsystem.voltage_domain.voltage                       1                       # Voltage in Volts
1510036SAli.Saidi@ARM.comsystem.clk_domain.clock                          1000                       # Clock period in ticks
1610726Sandreas.hansson@arm.comsystem.physmem.bytes_read::cpu.inst            968000                       # Number of bytes read from this memory
1710726Sandreas.hansson@arm.comsystem.physmem.bytes_read::cpu.data          24876864                       # Number of bytes read from this memory
1810352Sandreas.hansson@arm.comsystem.physmem.bytes_read::tsunami.ide            960                       # Number of bytes read from this memory
1910726Sandreas.hansson@arm.comsystem.physmem.bytes_read::total             25845824                       # Number of bytes read from this memory
2010726Sandreas.hansson@arm.comsystem.physmem.bytes_inst_read::cpu.inst       968000                       # Number of instructions bytes read from this memory
2110726Sandreas.hansson@arm.comsystem.physmem.bytes_inst_read::total          968000                       # Number of instructions bytes read from this memory
2210726Sandreas.hansson@arm.comsystem.physmem.bytes_written::writebacks      7517248                       # Number of bytes written to this memory
2310726Sandreas.hansson@arm.comsystem.physmem.bytes_written::total           7517248                       # Number of bytes written to this memory
2410726Sandreas.hansson@arm.comsystem.physmem.num_reads::cpu.inst              15125                       # Number of read requests responded to by this memory
2510726Sandreas.hansson@arm.comsystem.physmem.num_reads::cpu.data             388701                       # Number of read requests responded to by this memory
2610352Sandreas.hansson@arm.comsystem.physmem.num_reads::tsunami.ide              15                       # Number of read requests responded to by this memory
2710726Sandreas.hansson@arm.comsystem.physmem.num_reads::total                403841                       # Number of read requests responded to by this memory
2810726Sandreas.hansson@arm.comsystem.physmem.num_writes::writebacks          117457                       # Number of write requests responded to by this memory
2910726Sandreas.hansson@arm.comsystem.physmem.num_writes::total               117457                       # Number of write requests responded to by this memory
3010726Sandreas.hansson@arm.comsystem.physmem.bw_read::cpu.inst               520149                       # Total read bandwidth from this memory (bytes/s)
3110726Sandreas.hansson@arm.comsystem.physmem.bw_read::cpu.data             13367431                       # Total read bandwidth from this memory (bytes/s)
3210352Sandreas.hansson@arm.comsystem.physmem.bw_read::tsunami.ide               516                       # Total read bandwidth from this memory (bytes/s)
3310726Sandreas.hansson@arm.comsystem.physmem.bw_read::total                13888096                       # Total read bandwidth from this memory (bytes/s)
3410726Sandreas.hansson@arm.comsystem.physmem.bw_inst_read::cpu.inst          520149                       # Instruction read bandwidth from this memory (bytes/s)
3510726Sandreas.hansson@arm.comsystem.physmem.bw_inst_read::total             520149                       # Instruction read bandwidth from this memory (bytes/s)
3610726Sandreas.hansson@arm.comsystem.physmem.bw_write::writebacks           4039347                       # Write bandwidth from this memory (bytes/s)
3710726Sandreas.hansson@arm.comsystem.physmem.bw_write::total                4039347                       # Write bandwidth from this memory (bytes/s)
3810726Sandreas.hansson@arm.comsystem.physmem.bw_total::writebacks           4039347                       # Total bandwidth to/from this memory (bytes/s)
3910726Sandreas.hansson@arm.comsystem.physmem.bw_total::cpu.inst              520149                       # Total bandwidth to/from this memory (bytes/s)
4010726Sandreas.hansson@arm.comsystem.physmem.bw_total::cpu.data            13367431                       # Total bandwidth to/from this memory (bytes/s)
4110585Sandreas.hansson@arm.comsystem.physmem.bw_total::tsunami.ide              516                       # Total bandwidth to/from this memory (bytes/s)
4210726Sandreas.hansson@arm.comsystem.physmem.bw_total::total               17927443                       # Total bandwidth to/from this memory (bytes/s)
4310726Sandreas.hansson@arm.comsystem.physmem.readReqs                        403841                       # Number of read requests accepted
4410726Sandreas.hansson@arm.comsystem.physmem.writeReqs                       159009                       # Number of write requests accepted
4510726Sandreas.hansson@arm.comsystem.physmem.readBursts                      403841                       # Number of DRAM read bursts, including those serviced by the write queue
4610726Sandreas.hansson@arm.comsystem.physmem.writeBursts                     159009                       # Number of DRAM write bursts, including those merged in the write queue
4710726Sandreas.hansson@arm.comsystem.physmem.bytesReadDRAM                 25839488                       # Total number of bytes read from DRAM
4810726Sandreas.hansson@arm.comsystem.physmem.bytesReadWrQ                      6336                       # Total number of bytes read from write queue
4910726Sandreas.hansson@arm.comsystem.physmem.bytesWritten                   8519424                       # Total number of bytes written to DRAM
5010726Sandreas.hansson@arm.comsystem.physmem.bytesReadSys                  25845824                       # Total read bytes from the system interface side
5110726Sandreas.hansson@arm.comsystem.physmem.bytesWrittenSys               10176576                       # Total written bytes from the system interface side
5210726Sandreas.hansson@arm.comsystem.physmem.servicedByWrQ                       99                       # Number of DRAM read bursts serviced by the write queue
5310726Sandreas.hansson@arm.comsystem.physmem.mergedWrBursts                   25870                       # Number of DRAM write bursts merged with an existing one
5410726Sandreas.hansson@arm.comsystem.physmem.neitherReadNorWriteReqs            187                       # Number of requests that are neither read nor write
5510726Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::0               25748                       # Per bank write bursts
5610726Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::1               25559                       # Per bank write bursts
5710726Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::2               25508                       # Per bank write bursts
5810726Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::3               25346                       # Per bank write bursts
5910726Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::4               25393                       # Per bank write bursts
6010726Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::5               24806                       # Per bank write bursts
6110628Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::6               25027                       # Per bank write bursts
6210726Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::7               25127                       # Per bank write bursts
6310726Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::8               24925                       # Per bank write bursts
6410726Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::9               25034                       # Per bank write bursts
6510628Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::10              25436                       # Per bank write bursts
6610726Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::11              24774                       # Per bank write bursts
6710628Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::12              24551                       # Per bank write bursts
6810726Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::13              25233                       # Per bank write bursts
6910726Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::14              25663                       # Per bank write bursts
7010726Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::15              25612                       # Per bank write bursts
7110726Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::0                9148                       # Per bank write bursts
7210726Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::1                8514                       # Per bank write bursts
7310726Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::2                8998                       # Per bank write bursts
7410726Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::3                8298                       # Per bank write bursts
7510726Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::4                8214                       # Per bank write bursts
7610726Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::5                7705                       # Per bank write bursts
7710726Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::6                7696                       # Per bank write bursts
7810726Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::7                7707                       # Per bank write bursts
7910726Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::8                8055                       # Per bank write bursts
8010726Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::9                7602                       # Per bank write bursts
8110726Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::10               8149                       # Per bank write bursts
8210726Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::11               7799                       # Per bank write bursts
8310726Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::12               8377                       # Per bank write bursts
8410726Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::13               9062                       # Per bank write bursts
8510726Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::14               8903                       # Per bank write bursts
8610726Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::15               8889                       # Per bank write bursts
879978Sandreas.hansson@arm.comsystem.physmem.numRdRetry                           0                       # Number of times read queue was full causing retry
8810726Sandreas.hansson@arm.comsystem.physmem.numWrRetry                          85                       # Number of times write queue was full causing retry
8910726Sandreas.hansson@arm.comsystem.physmem.totGap                    1861000236500                       # Total gap between requests
909978Sandreas.hansson@arm.comsystem.physmem.readPktSize::0                       0                       # Read request sizes (log2)
919978Sandreas.hansson@arm.comsystem.physmem.readPktSize::1                       0                       # Read request sizes (log2)
929978Sandreas.hansson@arm.comsystem.physmem.readPktSize::2                       0                       # Read request sizes (log2)
939978Sandreas.hansson@arm.comsystem.physmem.readPktSize::3                       0                       # Read request sizes (log2)
949978Sandreas.hansson@arm.comsystem.physmem.readPktSize::4                       0                       # Read request sizes (log2)
959978Sandreas.hansson@arm.comsystem.physmem.readPktSize::5                       0                       # Read request sizes (log2)
9610726Sandreas.hansson@arm.comsystem.physmem.readPktSize::6                  403841                       # Read request sizes (log2)
979978Sandreas.hansson@arm.comsystem.physmem.writePktSize::0                      0                       # Write request sizes (log2)
989978Sandreas.hansson@arm.comsystem.physmem.writePktSize::1                      0                       # Write request sizes (log2)
999978Sandreas.hansson@arm.comsystem.physmem.writePktSize::2                      0                       # Write request sizes (log2)
1009978Sandreas.hansson@arm.comsystem.physmem.writePktSize::3                      0                       # Write request sizes (log2)
1019978Sandreas.hansson@arm.comsystem.physmem.writePktSize::4                      0                       # Write request sizes (log2)
1029978Sandreas.hansson@arm.comsystem.physmem.writePktSize::5                      0                       # Write request sizes (log2)
10310726Sandreas.hansson@arm.comsystem.physmem.writePktSize::6                 159009                       # Write request sizes (log2)
10410726Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::0                    314763                       # What read queue length does an incoming req see
10510726Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::1                     36627                       # What read queue length does an incoming req see
10610726Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::2                     28957                       # What read queue length does an incoming req see
10710726Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::3                     23318                       # What read queue length does an incoming req see
10810726Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::4                        61                       # What read queue length does an incoming req see
10910726Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::5                         7                       # What read queue length does an incoming req see
11010726Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::6                         1                       # What read queue length does an incoming req see
11110352Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::7                         1                       # What read queue length does an incoming req see
11210352Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::8                         1                       # What read queue length does an incoming req see
11310352Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::9                         1                       # What read queue length does an incoming req see
11410352Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::10                        1                       # What read queue length does an incoming req see
11510352Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::11                        1                       # What read queue length does an incoming req see
11610352Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::12                        1                       # What read queue length does an incoming req see
11710352Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::13                        1                       # What read queue length does an incoming req see
11810352Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::14                        1                       # What read queue length does an incoming req see
11910352Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::15                        0                       # What read queue length does an incoming req see
12010352Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::16                        0                       # What read queue length does an incoming req see
12110352Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::17                        0                       # What read queue length does an incoming req see
12210352Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::18                        0                       # What read queue length does an incoming req see
12310352Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::19                        0                       # What read queue length does an incoming req see
12410352Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::20                        0                       # What read queue length does an incoming req see
12510352Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::21                        0                       # What read queue length does an incoming req see
1269978Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::22                        0                       # What read queue length does an incoming req see
1279312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::23                        0                       # What read queue length does an incoming req see
1289312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::24                        0                       # What read queue length does an incoming req see
1299312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::25                        0                       # What read queue length does an incoming req see
1309312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::26                        0                       # What read queue length does an incoming req see
1319312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::27                        0                       # What read queue length does an incoming req see
1329312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::28                        0                       # What read queue length does an incoming req see
1339312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::29                        0                       # What read queue length does an incoming req see
1349312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::30                        0                       # What read queue length does an incoming req see
1359312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::31                        0                       # What read queue length does an incoming req see
13610148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::0                         1                       # What write queue length does an incoming req see
13710148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::1                         1                       # What write queue length does an incoming req see
13810148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::2                         1                       # What write queue length does an incoming req see
13910148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::3                         1                       # What write queue length does an incoming req see
14010148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::4                         1                       # What write queue length does an incoming req see
14110148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::5                         1                       # What write queue length does an incoming req see
14210148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::6                         1                       # What write queue length does an incoming req see
14310148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::7                         1                       # What write queue length does an incoming req see
14410148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::8                         1                       # What write queue length does an incoming req see
14510148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::9                         1                       # What write queue length does an incoming req see
14610148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::10                        1                       # What write queue length does an incoming req see
14710148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::11                        1                       # What write queue length does an incoming req see
14810148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::12                        1                       # What write queue length does an incoming req see
14910148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::13                        1                       # What write queue length does an incoming req see
15010148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::14                        1                       # What write queue length does an incoming req see
15110726Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::15                     1177                       # What write queue length does an incoming req see
15210726Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::16                     1767                       # What write queue length does an incoming req see
15310726Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::17                     3672                       # What write queue length does an incoming req see
15410726Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::18                     4051                       # What write queue length does an incoming req see
15510726Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::19                     4827                       # What write queue length does an incoming req see
15610726Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::20                     5591                       # What write queue length does an incoming req see
15710726Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::21                     5498                       # What write queue length does an incoming req see
15810726Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::22                     5482                       # What write queue length does an incoming req see
15910726Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::23                     5462                       # What write queue length does an incoming req see
16010726Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::24                     5789                       # What write queue length does an incoming req see
16110726Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::25                     5773                       # What write queue length does an incoming req see
16210726Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::26                     7246                       # What write queue length does an incoming req see
16310726Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::27                     6053                       # What write queue length does an incoming req see
16410726Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::28                     6965                       # What write queue length does an incoming req see
16510726Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::29                     9031                       # What write queue length does an incoming req see
16610726Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::30                     7006                       # What write queue length does an incoming req see
16710726Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::31                     6948                       # What write queue length does an incoming req see
16810726Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::32                     5988                       # What write queue length does an incoming req see
16910726Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::33                     1362                       # What write queue length does an incoming req see
17010726Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::34                      680                       # What write queue length does an incoming req see
17110726Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::35                     1286                       # What write queue length does an incoming req see
17210726Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::36                     1298                       # What write queue length does an incoming req see
17310726Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::37                     1299                       # What write queue length does an incoming req see
17410726Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::38                      995                       # What write queue length does an incoming req see
17510726Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::39                     1703                       # What write queue length does an incoming req see
17610726Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::40                     1866                       # What write queue length does an incoming req see
17710726Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::41                     1519                       # What write queue length does an incoming req see
17810726Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::42                     1726                       # What write queue length does an incoming req see
17910726Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::43                     2145                       # What write queue length does an incoming req see
18010726Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::44                     1965                       # What write queue length does an incoming req see
18110726Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::45                     2231                       # What write queue length does an incoming req see
18210726Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::46                     2575                       # What write queue length does an incoming req see
18310726Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::47                     2937                       # What write queue length does an incoming req see
18410726Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::48                     2118                       # What write queue length does an incoming req see
18510726Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::49                     1790                       # What write queue length does an incoming req see
18610726Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::50                     1255                       # What write queue length does an incoming req see
18710726Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::51                     1214                       # What write queue length does an incoming req see
18810726Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::52                      722                       # What write queue length does an incoming req see
18910726Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::53                      404                       # What write queue length does an incoming req see
19010726Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::54                      263                       # What write queue length does an incoming req see
19110726Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::55                      181                       # What write queue length does an incoming req see
19210726Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::56                      194                       # What write queue length does an incoming req see
19310726Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::57                      141                       # What write queue length does an incoming req see
19410726Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::58                      104                       # What write queue length does an incoming req see
19510726Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::59                      165                       # What write queue length does an incoming req see
19610726Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::60                      118                       # What write queue length does an incoming req see
19710726Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::61                      127                       # What write queue length does an incoming req see
19810726Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::62                       92                       # What write queue length does an incoming req see
19910726Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::63                      323                       # What write queue length does an incoming req see
20010726Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::samples        62685                       # Bytes accessed per row activation
20110726Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::mean      548.114030                       # Bytes accessed per row activation
20210726Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::gmean     339.010384                       # Bytes accessed per row activation
20310726Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::stdev     417.134053                       # Bytes accessed per row activation
20410726Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::0-127          13424     21.42%     21.42% # Bytes accessed per row activation
20510726Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::128-255        10425     16.63%     38.05% # Bytes accessed per row activation
20610726Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::256-383         5386      8.59%     46.64% # Bytes accessed per row activation
20710726Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::384-511         2710      4.32%     50.96% # Bytes accessed per row activation
20810726Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::512-639         2462      3.93%     54.89% # Bytes accessed per row activation
20910726Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::640-767         1644      2.62%     57.51% # Bytes accessed per row activation
21010726Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::768-895         1512      2.41%     59.92% # Bytes accessed per row activation
21110726Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::896-1023         1300      2.07%     62.00% # Bytes accessed per row activation
21210726Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::1024-1151        23822     38.00%    100.00% # Bytes accessed per row activation
21310726Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::total          62685                       # Bytes accessed per row activation
21410726Sandreas.hansson@arm.comsystem.physmem.rdPerTurnAround::samples          4847                       # Reads before turning the bus around for writes
21510726Sandreas.hansson@arm.comsystem.physmem.rdPerTurnAround::mean        83.295234                       # Reads before turning the bus around for writes
21610726Sandreas.hansson@arm.comsystem.physmem.rdPerTurnAround::stdev     3032.862596                       # Reads before turning the bus around for writes
21710726Sandreas.hansson@arm.comsystem.physmem.rdPerTurnAround::0-8191           4844     99.94%     99.94% # Reads before turning the bus around for writes
21810352Sandreas.hansson@arm.comsystem.physmem.rdPerTurnAround::40960-49151            1      0.02%     99.96% # Reads before turning the bus around for writes
21910352Sandreas.hansson@arm.comsystem.physmem.rdPerTurnAround::57344-65535            1      0.02%     99.98% # Reads before turning the bus around for writes
22010352Sandreas.hansson@arm.comsystem.physmem.rdPerTurnAround::196608-204799            1      0.02%    100.00% # Reads before turning the bus around for writes
22110726Sandreas.hansson@arm.comsystem.physmem.rdPerTurnAround::total            4847                       # Reads before turning the bus around for writes
22210726Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::samples          4847                       # Writes before turning the bus around for reads
22310726Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::mean        27.463586                       # Writes before turning the bus around for reads
22410726Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::gmean       18.516932                       # Writes before turning the bus around for reads
22510726Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::stdev       62.014286                       # Writes before turning the bus around for reads
22610726Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::16-31            4601     94.92%     94.92% # Writes before turning the bus around for reads
22710726Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::32-47              56      1.16%     96.08% # Writes before turning the bus around for reads
22810726Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::48-63               4      0.08%     96.16% # Writes before turning the bus around for reads
22910726Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::64-79               1      0.02%     96.18% # Writes before turning the bus around for reads
23010726Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::80-95              13      0.27%     96.45% # Writes before turning the bus around for reads
23110726Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::96-111              3      0.06%     96.51% # Writes before turning the bus around for reads
23210726Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::112-127             3      0.06%     96.58% # Writes before turning the bus around for reads
23310726Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::128-143             6      0.12%     96.70% # Writes before turning the bus around for reads
23410726Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::144-159            21      0.43%     97.13% # Writes before turning the bus around for reads
23510726Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::160-175            18      0.37%     97.50% # Writes before turning the bus around for reads
23610726Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::176-191             8      0.17%     97.67% # Writes before turning the bus around for reads
23710726Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::192-207            12      0.25%     97.92% # Writes before turning the bus around for reads
23810726Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::208-223             2      0.04%     97.96% # Writes before turning the bus around for reads
23910726Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::224-239             4      0.08%     98.04% # Writes before turning the bus around for reads
24010726Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::256-271             1      0.02%     98.06% # Writes before turning the bus around for reads
24110726Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::288-303             2      0.04%     98.10% # Writes before turning the bus around for reads
24210726Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::304-319             5      0.10%     98.21% # Writes before turning the bus around for reads
24310726Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::320-335            17      0.35%     98.56% # Writes before turning the bus around for reads
24410726Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::336-351            13      0.27%     98.82% # Writes before turning the bus around for reads
24510726Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::352-367             3      0.06%     98.89% # Writes before turning the bus around for reads
24610726Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::368-383            11      0.23%     99.11% # Writes before turning the bus around for reads
24710726Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::384-399             4      0.08%     99.20% # Writes before turning the bus around for reads
24810726Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::432-447             2      0.04%     99.24% # Writes before turning the bus around for reads
24910726Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::448-463             2      0.04%     99.28% # Writes before turning the bus around for reads
25010726Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::464-479             4      0.08%     99.36% # Writes before turning the bus around for reads
25110726Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::480-495             4      0.08%     99.44% # Writes before turning the bus around for reads
25210726Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::496-511             4      0.08%     99.53% # Writes before turning the bus around for reads
25310726Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::512-527             2      0.04%     99.57% # Writes before turning the bus around for reads
25410726Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::528-543             2      0.04%     99.61% # Writes before turning the bus around for reads
25510726Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::544-559             8      0.17%     99.77% # Writes before turning the bus around for reads
25610726Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::560-575             2      0.04%     99.81% # Writes before turning the bus around for reads
25710726Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::624-639             2      0.04%     99.86% # Writes before turning the bus around for reads
25810726Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::640-655             2      0.04%     99.90% # Writes before turning the bus around for reads
25910726Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::656-671             1      0.02%     99.92% # Writes before turning the bus around for reads
26010726Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::688-703             2      0.04%     99.96% # Writes before turning the bus around for reads
26110726Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::704-719             1      0.02%     99.98% # Writes before turning the bus around for reads
26210726Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::720-735             1      0.02%    100.00% # Writes before turning the bus around for reads
26310726Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::total            4847                       # Writes before turning the bus around for reads
26410726Sandreas.hansson@arm.comsystem.physmem.totQLat                     3741903500                       # Total ticks spent queuing
26510726Sandreas.hansson@arm.comsystem.physmem.totMemAccLat               11312066000                       # Total ticks spent from burst creation until serviced by the DRAM
26610726Sandreas.hansson@arm.comsystem.physmem.totBusLat                   2018710000                       # Total ticks spent in databus transfers
26710726Sandreas.hansson@arm.comsystem.physmem.avgQLat                        9268.06                       # Average queueing delay per DRAM burst
2689978Sandreas.hansson@arm.comsystem.physmem.avgBusLat                      5000.00                       # Average bus latency per DRAM burst
26910726Sandreas.hansson@arm.comsystem.physmem.avgMemAccLat                  28018.06                       # Average memory access latency per DRAM burst
27010726Sandreas.hansson@arm.comsystem.physmem.avgRdBW                          13.88                       # Average DRAM read bandwidth in MiByte/s
27110726Sandreas.hansson@arm.comsystem.physmem.avgWrBW                           4.58                       # Average achieved write bandwidth in MiByte/s
27210726Sandreas.hansson@arm.comsystem.physmem.avgRdBWSys                       13.89                       # Average system read bandwidth in MiByte/s
27310585Sandreas.hansson@arm.comsystem.physmem.avgWrBWSys                        5.47                       # Average system write bandwidth in MiByte/s
2749978Sandreas.hansson@arm.comsystem.physmem.peakBW                        12800.00                       # Theoretical peak bandwidth in MiByte/s
27510726Sandreas.hansson@arm.comsystem.physmem.busUtil                           0.14                       # Data bus utilization in percentage
27610352Sandreas.hansson@arm.comsystem.physmem.busUtilRead                       0.11                       # Data bus utilization in percentage for reads
27710585Sandreas.hansson@arm.comsystem.physmem.busUtilWrite                      0.04                       # Data bus utilization in percentage for writes
27810726Sandreas.hansson@arm.comsystem.physmem.avgRdQLen                         1.48                       # Average read queue length when enqueuing
27910726Sandreas.hansson@arm.comsystem.physmem.avgWrQLen                        25.77                       # Average write queue length when enqueuing
28010726Sandreas.hansson@arm.comsystem.physmem.readRowHits                     364326                       # Number of row buffer hits during reads
28110726Sandreas.hansson@arm.comsystem.physmem.writeRowHits                    109846                       # Number of row buffer hits during writes
28210726Sandreas.hansson@arm.comsystem.physmem.readRowHitRate                   90.24                       # Row buffer hit rate for reads
28310726Sandreas.hansson@arm.comsystem.physmem.writeRowHitRate                  82.50                       # Row buffer hit rate for writes
28410726Sandreas.hansson@arm.comsystem.physmem.avgGap                      3306387.56                       # Average gap between requests
28510726Sandreas.hansson@arm.comsystem.physmem.pageHitRate                      88.32                       # Row buffer hit rate, read and write combined
28610726Sandreas.hansson@arm.comsystem.physmem_0.actEnergy                  235516680                       # Energy for activate commands per rank (pJ)
28710726Sandreas.hansson@arm.comsystem.physmem_0.preEnergy                  128506125                       # Energy for precharge commands per rank (pJ)
28810726Sandreas.hansson@arm.comsystem.physmem_0.readEnergy                1579609200                       # Energy for read commands per rank (pJ)
28910726Sandreas.hansson@arm.comsystem.physmem_0.writeEnergy                429494400                       # Energy for write commands per rank (pJ)
29010726Sandreas.hansson@arm.comsystem.physmem_0.refreshEnergy           121551434160                       # Energy for refresh commands per rank (pJ)
29110726Sandreas.hansson@arm.comsystem.physmem_0.actBackEnergy            56182721175                       # Energy for active background per rank (pJ)
29210726Sandreas.hansson@arm.comsystem.physmem_0.preBackEnergy           1067316698250                       # Energy for precharge background per rank (pJ)
29310726Sandreas.hansson@arm.comsystem.physmem_0.totalEnergy             1247423979990                       # Total energy per rank (pJ)
29410726Sandreas.hansson@arm.comsystem.physmem_0.averagePower              670.297807                       # Core power per rank (mW)
29510726Sandreas.hansson@arm.comsystem.physmem_0.memoryStateTime::IDLE   1775410357162                       # Time in different power states
29610726Sandreas.hansson@arm.comsystem.physmem_0.memoryStateTime::REF     62142860000                       # Time in different power states
29710628Sandreas.hansson@arm.comsystem.physmem_0.memoryStateTime::PRE_PDN            0                       # Time in different power states
29810726Sandreas.hansson@arm.comsystem.physmem_0.memoryStateTime::ACT     23446441588                       # Time in different power states
29910628Sandreas.hansson@arm.comsystem.physmem_0.memoryStateTime::ACT_PDN            0                       # Time in different power states
30010726Sandreas.hansson@arm.comsystem.physmem_1.actEnergy                  238381920                       # Energy for activate commands per rank (pJ)
30110726Sandreas.hansson@arm.comsystem.physmem_1.preEnergy                  130069500                       # Energy for precharge commands per rank (pJ)
30210726Sandreas.hansson@arm.comsystem.physmem_1.readEnergy                1569531600                       # Energy for read commands per rank (pJ)
30310726Sandreas.hansson@arm.comsystem.physmem_1.writeEnergy                433097280                       # Energy for write commands per rank (pJ)
30410726Sandreas.hansson@arm.comsystem.physmem_1.refreshEnergy           121551434160                       # Energy for refresh commands per rank (pJ)
30510726Sandreas.hansson@arm.comsystem.physmem_1.actBackEnergy            56034129015                       # Energy for active background per rank (pJ)
30610726Sandreas.hansson@arm.comsystem.physmem_1.preBackEnergy           1067447050500                       # Energy for precharge background per rank (pJ)
30710726Sandreas.hansson@arm.comsystem.physmem_1.totalEnergy             1247403693975                       # Total energy per rank (pJ)
30810726Sandreas.hansson@arm.comsystem.physmem_1.averagePower              670.286901                       # Core power per rank (mW)
30910726Sandreas.hansson@arm.comsystem.physmem_1.memoryStateTime::IDLE   1775626000168                       # Time in different power states
31010726Sandreas.hansson@arm.comsystem.physmem_1.memoryStateTime::REF     62142860000                       # Time in different power states
31110628Sandreas.hansson@arm.comsystem.physmem_1.memoryStateTime::PRE_PDN            0                       # Time in different power states
31210726Sandreas.hansson@arm.comsystem.physmem_1.memoryStateTime::ACT     23231077332                       # Time in different power states
31310628Sandreas.hansson@arm.comsystem.physmem_1.memoryStateTime::ACT_PDN            0                       # Time in different power states
31410726Sandreas.hansson@arm.comsystem.cpu.branchPred.lookups                17721924                       # Number of BP lookups
31510726Sandreas.hansson@arm.comsystem.cpu.branchPred.condPredicted          15403228                       # Number of conditional branches predicted
31610726Sandreas.hansson@arm.comsystem.cpu.branchPred.condIncorrect            380344                       # Number of conditional branches incorrect
31710726Sandreas.hansson@arm.comsystem.cpu.branchPred.BTBLookups             11703979                       # Number of BTB lookups
31810726Sandreas.hansson@arm.comsystem.cpu.branchPred.BTBHits                 5913014                       # Number of BTB hits
3199481Snilay@cs.wisc.edusystem.cpu.branchPred.BTBCorrect                    0                       # Number of correct BTB predictions (this stat may not work properly.
32010726Sandreas.hansson@arm.comsystem.cpu.branchPred.BTBHitPct             50.521400                       # BTB Hit Percentage
32110726Sandreas.hansson@arm.comsystem.cpu.branchPred.usedRAS                  923784                       # Number of times the RAS was used to get a target.
32210726Sandreas.hansson@arm.comsystem.cpu.branchPred.RASInCorrect              21447                       # Number of incorrect RAS predictions.
32310036SAli.Saidi@ARM.comsystem.cpu_clk_domain.clock                       500                       # Clock period in ticks
3248464SN/Asystem.cpu.dtb.fetch_hits                           0                       # ITB hits
3258464SN/Asystem.cpu.dtb.fetch_misses                         0                       # ITB misses
3268464SN/Asystem.cpu.dtb.fetch_acv                            0                       # ITB acv
3278464SN/Asystem.cpu.dtb.fetch_accesses                       0                       # ITB accesses
32810726Sandreas.hansson@arm.comsystem.cpu.dtb.read_hits                     10269214                       # DTB read hits
32910726Sandreas.hansson@arm.comsystem.cpu.dtb.read_misses                      41261                       # DTB read misses
33010726Sandreas.hansson@arm.comsystem.cpu.dtb.read_acv                           507                       # DTB read access violations
33110726Sandreas.hansson@arm.comsystem.cpu.dtb.read_accesses                   967301                       # DTB read accesses
33210726Sandreas.hansson@arm.comsystem.cpu.dtb.write_hits                     6648637                       # DTB write hits
33310726Sandreas.hansson@arm.comsystem.cpu.dtb.write_misses                      9303                       # DTB write misses
33410726Sandreas.hansson@arm.comsystem.cpu.dtb.write_acv                          402                       # DTB write access violations
33510726Sandreas.hansson@arm.comsystem.cpu.dtb.write_accesses                  342644                       # DTB write accesses
33610726Sandreas.hansson@arm.comsystem.cpu.dtb.data_hits                     16917851                       # DTB hits
33710726Sandreas.hansson@arm.comsystem.cpu.dtb.data_misses                      50564                       # DTB misses
33810628Sandreas.hansson@arm.comsystem.cpu.dtb.data_acv                           909                       # DTB access violations
33910726Sandreas.hansson@arm.comsystem.cpu.dtb.data_accesses                  1309945                       # DTB accesses
34010726Sandreas.hansson@arm.comsystem.cpu.itb.fetch_hits                     1769158                       # ITB hits
34110726Sandreas.hansson@arm.comsystem.cpu.itb.fetch_misses                     36068                       # ITB misses
34210726Sandreas.hansson@arm.comsystem.cpu.itb.fetch_acv                          660                       # ITB acv
34310726Sandreas.hansson@arm.comsystem.cpu.itb.fetch_accesses                 1805226                       # ITB accesses
3448464SN/Asystem.cpu.itb.read_hits                            0                       # DTB read hits
3458464SN/Asystem.cpu.itb.read_misses                          0                       # DTB read misses
3468464SN/Asystem.cpu.itb.read_acv                             0                       # DTB read access violations
3478464SN/Asystem.cpu.itb.read_accesses                        0                       # DTB read accesses
3488464SN/Asystem.cpu.itb.write_hits                           0                       # DTB write hits
3498464SN/Asystem.cpu.itb.write_misses                         0                       # DTB write misses
3508464SN/Asystem.cpu.itb.write_acv                            0                       # DTB write access violations
3518464SN/Asystem.cpu.itb.write_accesses                       0                       # DTB write accesses
3528464SN/Asystem.cpu.itb.data_hits                            0                       # DTB hits
3538464SN/Asystem.cpu.itb.data_misses                          0                       # DTB misses
3548464SN/Asystem.cpu.itb.data_acv                             0                       # DTB access violations
3558464SN/Asystem.cpu.itb.data_accesses                        0                       # DTB accesses
35610726Sandreas.hansson@arm.comsystem.cpu.numCycles                        122572361                       # number of cpu cycles simulated
3578464SN/Asystem.cpu.numWorkItemsStarted                      0                       # number of work items this cpu started
3588464SN/Asystem.cpu.numWorkItemsCompleted                    0                       # number of work items this cpu completed
35910726Sandreas.hansson@arm.comsystem.cpu.fetch.icacheStallCycles           29541441                       # Number of cycles fetch is stalled on an Icache miss
36010726Sandreas.hansson@arm.comsystem.cpu.fetch.Insts                       78093998                       # Number of instructions fetch has processed
36110726Sandreas.hansson@arm.comsystem.cpu.fetch.Branches                    17721924                       # Number of branches that fetch encountered
36210726Sandreas.hansson@arm.comsystem.cpu.fetch.predictedBranches            6836798                       # Number of branches that fetch has predicted taken
36310726Sandreas.hansson@arm.comsystem.cpu.fetch.Cycles                      84630340                       # Number of cycles fetch has run and was not squashing or blocked
36410726Sandreas.hansson@arm.comsystem.cpu.fetch.SquashCycles                 1254210                       # Number of cycles fetch has spent squashing
36510726Sandreas.hansson@arm.comsystem.cpu.fetch.TlbCycles                       1349                       # Number of cycles fetch has spent waiting for tlb
36610726Sandreas.hansson@arm.comsystem.cpu.fetch.MiscStallCycles                26888                       # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
36710726Sandreas.hansson@arm.comsystem.cpu.fetch.PendingTrapStallCycles       1745325                       # Number of stall cycles due to pending traps
36810726Sandreas.hansson@arm.comsystem.cpu.fetch.PendingQuiesceStallCycles       441267                       # Number of stall cycles due to pending quiesce instructions
36910726Sandreas.hansson@arm.comsystem.cpu.fetch.IcacheWaitRetryStallCycles          294                       # Number of stall cycles due to full MSHR
37010726Sandreas.hansson@arm.comsystem.cpu.fetch.CacheLines                   9051182                       # Number of cache lines fetched
37110726Sandreas.hansson@arm.comsystem.cpu.fetch.IcacheSquashes                273719                       # Number of outstanding Icache misses that were squashed
37210726Sandreas.hansson@arm.comsystem.cpu.fetch.rateDist::samples          117014009                       # Number of instructions fetched each cycle (Total)
37310726Sandreas.hansson@arm.comsystem.cpu.fetch.rateDist::mean              0.667390                       # Number of instructions fetched each cycle (Total)
37410726Sandreas.hansson@arm.comsystem.cpu.fetch.rateDist::stdev             1.979034                       # Number of instructions fetched each cycle (Total)
3758464SN/Asystem.cpu.fetch.rateDist::underflows               0      0.00%      0.00% # Number of instructions fetched each cycle (Total)
37610726Sandreas.hansson@arm.comsystem.cpu.fetch.rateDist::0                102427448     87.53%     87.53% # Number of instructions fetched each cycle (Total)
37710726Sandreas.hansson@arm.comsystem.cpu.fetch.rateDist::1                   934169      0.80%     88.33% # Number of instructions fetched each cycle (Total)
37810726Sandreas.hansson@arm.comsystem.cpu.fetch.rateDist::2                  1984138      1.70%     90.03% # Number of instructions fetched each cycle (Total)
37910726Sandreas.hansson@arm.comsystem.cpu.fetch.rateDist::3                   910061      0.78%     90.81% # Number of instructions fetched each cycle (Total)
38010726Sandreas.hansson@arm.comsystem.cpu.fetch.rateDist::4                  2793690      2.39%     93.19% # Number of instructions fetched each cycle (Total)
38110726Sandreas.hansson@arm.comsystem.cpu.fetch.rateDist::5                   647956      0.55%     93.75% # Number of instructions fetched each cycle (Total)
38210726Sandreas.hansson@arm.comsystem.cpu.fetch.rateDist::6                   739168      0.63%     94.38% # Number of instructions fetched each cycle (Total)
38310726Sandreas.hansson@arm.comsystem.cpu.fetch.rateDist::7                  1007210      0.86%     95.24% # Number of instructions fetched each cycle (Total)
38410726Sandreas.hansson@arm.comsystem.cpu.fetch.rateDist::8                  5570169      4.76%    100.00% # Number of instructions fetched each cycle (Total)
3858464SN/Asystem.cpu.fetch.rateDist::overflows                0      0.00%    100.00% # Number of instructions fetched each cycle (Total)
3868464SN/Asystem.cpu.fetch.rateDist::min_value                0                       # Number of instructions fetched each cycle (Total)
3878464SN/Asystem.cpu.fetch.rateDist::max_value                8                       # Number of instructions fetched each cycle (Total)
38810726Sandreas.hansson@arm.comsystem.cpu.fetch.rateDist::total            117014009                       # Number of instructions fetched each cycle (Total)
38910726Sandreas.hansson@arm.comsystem.cpu.fetch.branchRate                  0.144583                       # Number of branch fetches per cycle
39010726Sandreas.hansson@arm.comsystem.cpu.fetch.rate                        0.637126                       # Number of inst fetches per cycle
39110726Sandreas.hansson@arm.comsystem.cpu.decode.IdleCycles                 24038562                       # Number of cycles decode is idle
39210726Sandreas.hansson@arm.comsystem.cpu.decode.BlockedCycles              80987042                       # Number of cycles decode is blocked
39310726Sandreas.hansson@arm.comsystem.cpu.decode.RunCycles                   9497307                       # Number of cycles decode is running
39410726Sandreas.hansson@arm.comsystem.cpu.decode.UnblockCycles               1906242                       # Number of cycles decode is unblocking
39510726Sandreas.hansson@arm.comsystem.cpu.decode.SquashCycles                 584855                       # Number of cycles decode is squashing
39610726Sandreas.hansson@arm.comsystem.cpu.decode.BranchResolved               586733                       # Number of times decode resolved a branch
39710726Sandreas.hansson@arm.comsystem.cpu.decode.BranchMispred                 42672                       # Number of times decode detected a branch misprediction
39810726Sandreas.hansson@arm.comsystem.cpu.decode.DecodedInsts               68295720                       # Number of instructions handled by decode
39910726Sandreas.hansson@arm.comsystem.cpu.decode.SquashedInsts                134238                       # Number of squashed instructions handled by decode
40010726Sandreas.hansson@arm.comsystem.cpu.rename.SquashCycles                 584855                       # Number of cycles rename is squashing
40110726Sandreas.hansson@arm.comsystem.cpu.rename.IdleCycles                 24961940                       # Number of cycles rename is idle
40210726Sandreas.hansson@arm.comsystem.cpu.rename.BlockCycles                51456366                       # Number of cycles rename is blocking
40310726Sandreas.hansson@arm.comsystem.cpu.rename.serializeStallCycles       20841952                       # count of cycles rename stalled for serializing inst
40410726Sandreas.hansson@arm.comsystem.cpu.rename.RunCycles                  10391329                       # Number of cycles rename is running
40510726Sandreas.hansson@arm.comsystem.cpu.rename.UnblockCycles               8777565                       # Number of cycles rename is unblocking
40610726Sandreas.hansson@arm.comsystem.cpu.rename.RenamedInsts               65857652                       # Number of instructions processed by rename
40710726Sandreas.hansson@arm.comsystem.cpu.rename.ROBFullEvents                204161                       # Number of times rename has blocked due to ROB full
40810726Sandreas.hansson@arm.comsystem.cpu.rename.IQFullEvents                2078785                       # Number of times rename has blocked due to IQ full
40910726Sandreas.hansson@arm.comsystem.cpu.rename.LQFullEvents                 153522                       # Number of times rename has blocked due to LQ full
41010726Sandreas.hansson@arm.comsystem.cpu.rename.SQFullEvents                4578544                       # Number of times rename has blocked due to SQ full
41110726Sandreas.hansson@arm.comsystem.cpu.rename.RenamedOperands            43917673                       # Number of destination operands rename has renamed
41210726Sandreas.hansson@arm.comsystem.cpu.rename.RenameLookups              79850033                       # Number of register rename lookups that rename has made
41310726Sandreas.hansson@arm.comsystem.cpu.rename.int_rename_lookups         79669145                       # Number of integer rename lookups
41410726Sandreas.hansson@arm.comsystem.cpu.rename.fp_rename_lookups            168436                       # Number of floating rename lookups
41510726Sandreas.hansson@arm.comsystem.cpu.rename.CommittedMaps              38142428                       # Number of HB maps that are committed
41610726Sandreas.hansson@arm.comsystem.cpu.rename.UndoneMaps                  5775237                       # Number of HB maps that are undone due to squashing
41710726Sandreas.hansson@arm.comsystem.cpu.rename.serializingInsts            1690640                       # count of serializing insts renamed
41810726Sandreas.hansson@arm.comsystem.cpu.rename.tempSerializingInsts         240974                       # count of temporary serializing insts renamed
41910726Sandreas.hansson@arm.comsystem.cpu.rename.skidInsts                  13460569                       # count of insts added to the skid buffer
42010726Sandreas.hansson@arm.comsystem.cpu.memDep0.insertedLoads             10430513                       # Number of loads inserted to the mem dependence unit.
42110726Sandreas.hansson@arm.comsystem.cpu.memDep0.insertedStores             6961741                       # Number of stores inserted to the mem dependence unit.
42210726Sandreas.hansson@arm.comsystem.cpu.memDep0.conflictingLoads           1496363                       # Number of conflicting loads.
42310726Sandreas.hansson@arm.comsystem.cpu.memDep0.conflictingStores          1107330                       # Number of conflicting stores.
42410726Sandreas.hansson@arm.comsystem.cpu.iq.iqInstsAdded                   58622970                       # Number of instructions added to the IQ (excludes non-spec)
42510726Sandreas.hansson@arm.comsystem.cpu.iq.iqNonSpecInstsAdded             2136022                       # Number of non-speculative instructions added to the IQ
42610726Sandreas.hansson@arm.comsystem.cpu.iq.iqInstsIssued                  57539781                       # Number of instructions issued
42710726Sandreas.hansson@arm.comsystem.cpu.iq.iqSquashedInstsIssued             62715                       # Number of squashed instructions issued
42810726Sandreas.hansson@arm.comsystem.cpu.iq.iqSquashedInstsExamined         7497440                       # Number of squashed instructions iterated over during squash; mainly for profiling
42910726Sandreas.hansson@arm.comsystem.cpu.iq.iqSquashedOperandsExamined      3554737                       # Number of squashed operands that are examined and possibly removed from graph
43010726Sandreas.hansson@arm.comsystem.cpu.iq.iqSquashedNonSpecRemoved        1474907                       # Number of squashed non-spec instructions that were removed
43110726Sandreas.hansson@arm.comsystem.cpu.iq.issued_per_cycle::samples     117014009                       # Number of insts issued each cycle
43210726Sandreas.hansson@arm.comsystem.cpu.iq.issued_per_cycle::mean         0.491734                       # Number of insts issued each cycle
43310726Sandreas.hansson@arm.comsystem.cpu.iq.issued_per_cycle::stdev        1.229968                       # Number of insts issued each cycle
4348464SN/Asystem.cpu.iq.issued_per_cycle::underflows            0      0.00%      0.00% # Number of insts issued each cycle
43510726Sandreas.hansson@arm.comsystem.cpu.iq.issued_per_cycle::0            93391036     79.81%     79.81% # Number of insts issued each cycle
43610726Sandreas.hansson@arm.comsystem.cpu.iq.issued_per_cycle::1            10179391      8.70%     88.51% # Number of insts issued each cycle
43710726Sandreas.hansson@arm.comsystem.cpu.iq.issued_per_cycle::2             4310458      3.68%     92.19% # Number of insts issued each cycle
43810726Sandreas.hansson@arm.comsystem.cpu.iq.issued_per_cycle::3             3008330      2.57%     94.77% # Number of insts issued each cycle
43910726Sandreas.hansson@arm.comsystem.cpu.iq.issued_per_cycle::4             3082993      2.63%     97.40% # Number of insts issued each cycle
44010726Sandreas.hansson@arm.comsystem.cpu.iq.issued_per_cycle::5             1515378      1.30%     98.70% # Number of insts issued each cycle
44110726Sandreas.hansson@arm.comsystem.cpu.iq.issued_per_cycle::6             1001152      0.86%     99.55% # Number of insts issued each cycle
44210726Sandreas.hansson@arm.comsystem.cpu.iq.issued_per_cycle::7              403458      0.34%     99.90% # Number of insts issued each cycle
44310726Sandreas.hansson@arm.comsystem.cpu.iq.issued_per_cycle::8              121813      0.10%    100.00% # Number of insts issued each cycle
4448464SN/Asystem.cpu.iq.issued_per_cycle::overflows            0      0.00%    100.00% # Number of insts issued each cycle
4458464SN/Asystem.cpu.iq.issued_per_cycle::min_value            0                       # Number of insts issued each cycle
4468464SN/Asystem.cpu.iq.issued_per_cycle::max_value            8                       # Number of insts issued each cycle
44710726Sandreas.hansson@arm.comsystem.cpu.iq.issued_per_cycle::total       117014009                       # Number of insts issued each cycle
4488464SN/Asystem.cpu.iq.fu_full::No_OpClass                   0      0.00%      0.00% # attempts to use FU when none available
44910726Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::IntAlu                  210088     18.84%     18.84% # attempts to use FU when none available
45010726Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::IntMult                      0      0.00%     18.84% # attempts to use FU when none available
45110726Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::IntDiv                       0      0.00%     18.84% # attempts to use FU when none available
45210726Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::FloatAdd                     0      0.00%     18.84% # attempts to use FU when none available
45310726Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::FloatCmp                     0      0.00%     18.84% # attempts to use FU when none available
45410726Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::FloatCvt                     0      0.00%     18.84% # attempts to use FU when none available
45510726Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::FloatMult                    0      0.00%     18.84% # attempts to use FU when none available
45610726Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::FloatDiv                     0      0.00%     18.84% # attempts to use FU when none available
45710726Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::FloatSqrt                    0      0.00%     18.84% # attempts to use FU when none available
45810726Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdAdd                      0      0.00%     18.84% # attempts to use FU when none available
45910726Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdAddAcc                   0      0.00%     18.84% # attempts to use FU when none available
46010726Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdAlu                      0      0.00%     18.84% # attempts to use FU when none available
46110726Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdCmp                      0      0.00%     18.84% # attempts to use FU when none available
46210726Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdCvt                      0      0.00%     18.84% # attempts to use FU when none available
46310726Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdMisc                     0      0.00%     18.84% # attempts to use FU when none available
46410726Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdMult                     0      0.00%     18.84% # attempts to use FU when none available
46510726Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdMultAcc                  0      0.00%     18.84% # attempts to use FU when none available
46610726Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdShift                    0      0.00%     18.84% # attempts to use FU when none available
46710726Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdShiftAcc                 0      0.00%     18.84% # attempts to use FU when none available
46810726Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdSqrt                     0      0.00%     18.84% # attempts to use FU when none available
46910726Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdFloatAdd                 0      0.00%     18.84% # attempts to use FU when none available
47010726Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdFloatAlu                 0      0.00%     18.84% # attempts to use FU when none available
47110726Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdFloatCmp                 0      0.00%     18.84% # attempts to use FU when none available
47210726Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdFloatCvt                 0      0.00%     18.84% # attempts to use FU when none available
47310726Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdFloatDiv                 0      0.00%     18.84% # attempts to use FU when none available
47410726Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdFloatMisc                0      0.00%     18.84% # attempts to use FU when none available
47510726Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdFloatMult                0      0.00%     18.84% # attempts to use FU when none available
47610726Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdFloatMultAcc             0      0.00%     18.84% # attempts to use FU when none available
47710726Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdFloatSqrt                0      0.00%     18.84% # attempts to use FU when none available
47810726Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::MemRead                 537781     48.22%     67.06% # attempts to use FU when none available
47910726Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::MemWrite                367353     32.94%    100.00% # attempts to use FU when none available
4808464SN/Asystem.cpu.iq.fu_full::IprAccess                    0      0.00%    100.00% # attempts to use FU when none available
4818464SN/Asystem.cpu.iq.fu_full::InstPrefetch                 0      0.00%    100.00% # attempts to use FU when none available
4829348SAli.Saidi@ARM.comsystem.cpu.iq.FU_type_0::No_OpClass              7286      0.01%      0.01% # Type of FU issued
48310726Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::IntAlu              39070075     67.90%     67.91% # Type of FU issued
48410726Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::IntMult                61902      0.11%     68.02% # Type of FU issued
48510726Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::IntDiv                     0      0.00%     68.02% # Type of FU issued
48610726Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::FloatAdd               38396      0.07%     68.09% # Type of FU issued
48710726Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::FloatCmp                   0      0.00%     68.09% # Type of FU issued
48810726Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::FloatCvt                   0      0.00%     68.09% # Type of FU issued
48910726Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::FloatMult                  0      0.00%     68.09% # Type of FU issued
49010726Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::FloatDiv                3636      0.01%     68.09% # Type of FU issued
49110726Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::FloatSqrt                  0      0.00%     68.09% # Type of FU issued
49210726Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdAdd                    0      0.00%     68.09% # Type of FU issued
49310726Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdAddAcc                 0      0.00%     68.09% # Type of FU issued
49410726Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdAlu                    0      0.00%     68.09% # Type of FU issued
49510726Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdCmp                    0      0.00%     68.09% # Type of FU issued
49610726Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdCvt                    0      0.00%     68.09% # Type of FU issued
49710726Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdMisc                   0      0.00%     68.09% # Type of FU issued
49810726Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdMult                   0      0.00%     68.09% # Type of FU issued
49910726Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdMultAcc                0      0.00%     68.09% # Type of FU issued
50010726Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdShift                  0      0.00%     68.09% # Type of FU issued
50110726Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdShiftAcc               0      0.00%     68.09% # Type of FU issued
50210726Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdSqrt                   0      0.00%     68.09% # Type of FU issued
50310726Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdFloatAdd               0      0.00%     68.09% # Type of FU issued
50410726Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdFloatAlu               0      0.00%     68.09% # Type of FU issued
50510726Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdFloatCmp               0      0.00%     68.09% # Type of FU issued
50610726Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdFloatCvt               0      0.00%     68.09% # Type of FU issued
50710726Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdFloatDiv               0      0.00%     68.09% # Type of FU issued
50810726Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdFloatMisc              0      0.00%     68.09% # Type of FU issued
50910726Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdFloatMult              0      0.00%     68.09% # Type of FU issued
51010726Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdFloatMultAcc            0      0.00%     68.09% # Type of FU issued
51110726Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdFloatSqrt              0      0.00%     68.09% # Type of FU issued
51210726Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::MemRead             10678994     18.56%     86.65% # Type of FU issued
51310726Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::MemWrite             6730550     11.70%     98.35% # Type of FU issued
51410726Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::IprAccess             948942      1.65%    100.00% # Type of FU issued
5158464SN/Asystem.cpu.iq.FU_type_0::InstPrefetch               0      0.00%    100.00% # Type of FU issued
51610726Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::total               57539781                       # Type of FU issued
51710726Sandreas.hansson@arm.comsystem.cpu.iq.rate                           0.469435                       # Inst issue rate
51810726Sandreas.hansson@arm.comsystem.cpu.iq.fu_busy_cnt                     1115222                       # FU busy when requested
51910726Sandreas.hansson@arm.comsystem.cpu.iq.fu_busy_rate                   0.019382                       # FU busy rate (busy events/executed inst)
52010726Sandreas.hansson@arm.comsystem.cpu.iq.int_inst_queue_reads          232558247                       # Number of integer instruction queue reads
52110726Sandreas.hansson@arm.comsystem.cpu.iq.int_inst_queue_writes          67941522                       # Number of integer instruction queue writes
52210726Sandreas.hansson@arm.comsystem.cpu.iq.int_inst_queue_wakeup_accesses     55883323                       # Number of integer instruction queue wakeup accesses
52310726Sandreas.hansson@arm.comsystem.cpu.iq.fp_inst_queue_reads              713260                       # Number of floating instruction queue reads
52410726Sandreas.hansson@arm.comsystem.cpu.iq.fp_inst_queue_writes             334790                       # Number of floating instruction queue writes
52510726Sandreas.hansson@arm.comsystem.cpu.iq.fp_inst_queue_wakeup_accesses       329169                       # Number of floating instruction queue wakeup accesses
52610726Sandreas.hansson@arm.comsystem.cpu.iq.int_alu_accesses               58264568                       # Number of integer alu accesses
52710726Sandreas.hansson@arm.comsystem.cpu.iq.fp_alu_accesses                  383149                       # Number of floating point alu accesses
52810726Sandreas.hansson@arm.comsystem.cpu.iew.lsq.thread0.forwLoads           636979                       # Number of loads that had data forwarded from stores
5298464SN/Asystem.cpu.iew.lsq.thread0.invAddrLoads             0                       # Number of loads ignored due to an invalid address
53010726Sandreas.hansson@arm.comsystem.cpu.iew.lsq.thread0.squashedLoads      1345105                       # Number of loads squashed
53110726Sandreas.hansson@arm.comsystem.cpu.iew.lsq.thread0.ignoredResponses         3404                       # Number of memory responses ignored because the instruction is squashed
53210726Sandreas.hansson@arm.comsystem.cpu.iew.lsq.thread0.memOrderViolation        20302                       # Number of memory ordering violations
53310726Sandreas.hansson@arm.comsystem.cpu.iew.lsq.thread0.squashedStores       587155                       # Number of stores squashed
5348464SN/Asystem.cpu.iew.lsq.thread0.invAddrSwpfs             0                       # Number of software prefetches ignored due to an invalid address
5358464SN/Asystem.cpu.iew.lsq.thread0.blockedLoads             0                       # Number of blocked loads due to partial load-store forwarding
53610726Sandreas.hansson@arm.comsystem.cpu.iew.lsq.thread0.rescheduledLoads        18243                       # Number of loads that were rescheduled
53710726Sandreas.hansson@arm.comsystem.cpu.iew.lsq.thread0.cacheBlocked        442852                       # Number of times an access to memory failed due to the cache being blocked
5388464SN/Asystem.cpu.iew.iewIdleCycles                        0                       # Number of cycles IEW is idle
53910726Sandreas.hansson@arm.comsystem.cpu.iew.iewSquashCycles                 584855                       # Number of cycles IEW is squashing
54010726Sandreas.hansson@arm.comsystem.cpu.iew.iewBlockCycles                48003305                       # Number of cycles IEW is blocking
54110726Sandreas.hansson@arm.comsystem.cpu.iew.iewUnblockCycles               1105801                       # Number of cycles IEW is unblocking
54210726Sandreas.hansson@arm.comsystem.cpu.iew.iewDispatchedInsts            64465821                       # Number of instructions dispatched to IQ
54310726Sandreas.hansson@arm.comsystem.cpu.iew.iewDispSquashedInsts            144286                       # Number of squashed instructions skipped by dispatch
54410726Sandreas.hansson@arm.comsystem.cpu.iew.iewDispLoadInsts              10430513                       # Number of dispatched load instructions
54510726Sandreas.hansson@arm.comsystem.cpu.iew.iewDispStoreInsts              6961741                       # Number of dispatched store instructions
54610726Sandreas.hansson@arm.comsystem.cpu.iew.iewDispNonSpecInsts            1886655                       # Number of dispatched non-speculative instructions
54710726Sandreas.hansson@arm.comsystem.cpu.iew.iewIQFullEvents                  45598                       # Number of times the IQ has become full, causing a stall
54810726Sandreas.hansson@arm.comsystem.cpu.iew.iewLSQFullEvents                856378                       # Number of times the LSQ has become full, causing a stall
54910726Sandreas.hansson@arm.comsystem.cpu.iew.memOrderViolationEvents          20302                       # Number of memory order violations
55010726Sandreas.hansson@arm.comsystem.cpu.iew.predictedTakenIncorrect         189944                       # Number of branches that were predicted taken incorrectly
55110726Sandreas.hansson@arm.comsystem.cpu.iew.predictedNotTakenIncorrect       410798                       # Number of branches that were predicted not taken incorrectly
55210726Sandreas.hansson@arm.comsystem.cpu.iew.branchMispredicts               600742                       # Number of branch mispredicts detected at execute
55310726Sandreas.hansson@arm.comsystem.cpu.iew.iewExecutedInsts              56947023                       # Number of executed instructions
55410726Sandreas.hansson@arm.comsystem.cpu.iew.iewExecLoadInsts              10338131                       # Number of load instructions executed
55510726Sandreas.hansson@arm.comsystem.cpu.iew.iewExecSquashedInsts            592757                       # Number of squashed instructions skipped in execute
5568464SN/Asystem.cpu.iew.exec_swp                             0                       # number of swp insts executed
55710726Sandreas.hansson@arm.comsystem.cpu.iew.exec_nop                       3706829                       # number of nop insts executed
55810726Sandreas.hansson@arm.comsystem.cpu.iew.exec_refs                     17011176                       # number of memory reference insts executed
55910726Sandreas.hansson@arm.comsystem.cpu.iew.exec_branches                  8976912                       # Number of branches executed
56010726Sandreas.hansson@arm.comsystem.cpu.iew.exec_stores                    6673045                       # Number of stores executed
56110726Sandreas.hansson@arm.comsystem.cpu.iew.exec_rate                     0.464599                       # Inst execution rate
56210726Sandreas.hansson@arm.comsystem.cpu.iew.wb_sent                       56353404                       # cumulative count of insts sent to commit
56310726Sandreas.hansson@arm.comsystem.cpu.iew.wb_count                      56212492                       # cumulative count of insts written-back
56410726Sandreas.hansson@arm.comsystem.cpu.iew.wb_producers                  28792537                       # num instructions producing a value
56510726Sandreas.hansson@arm.comsystem.cpu.iew.wb_consumers                  40027235                       # num instructions consuming a value
5668464SN/Asystem.cpu.iew.wb_penalized                         0                       # number of instrctions required to write to 'other' IQ
56710726Sandreas.hansson@arm.comsystem.cpu.iew.wb_rate                       0.458607                       # insts written-back per cycle
56810726Sandreas.hansson@arm.comsystem.cpu.iew.wb_fanout                     0.719324                       # average fanout of values written-back
5698464SN/Asystem.cpu.iew.wb_penalized_rate                    0                       # fraction of instructions written-back that wrote to 'other' IQ
57010726Sandreas.hansson@arm.comsystem.cpu.commit.commitSquashedInsts         8228560                       # The number of squashed insts skipped by commit
57110726Sandreas.hansson@arm.comsystem.cpu.commit.commitNonSpecStalls          661115                       # The number of times commit has been forced to stall to communicate backwards
57210726Sandreas.hansson@arm.comsystem.cpu.commit.branchMispredicts            549076                       # The number of times a branch was mispredicted
57310726Sandreas.hansson@arm.comsystem.cpu.commit.committed_per_cycle::samples    115576332                       # Number of insts commited each cycle
57410726Sandreas.hansson@arm.comsystem.cpu.commit.committed_per_cycle::mean     0.485596                       # Number of insts commited each cycle
57510726Sandreas.hansson@arm.comsystem.cpu.commit.committed_per_cycle::stdev     1.428292                       # Number of insts commited each cycle
5768241SN/Asystem.cpu.commit.committed_per_cycle::underflows            0      0.00%      0.00% # Number of insts commited each cycle
57710726Sandreas.hansson@arm.comsystem.cpu.commit.committed_per_cycle::0     95814381     82.90%     82.90% # Number of insts commited each cycle
57810726Sandreas.hansson@arm.comsystem.cpu.commit.committed_per_cycle::1      7848857      6.79%     89.69% # Number of insts commited each cycle
57910726Sandreas.hansson@arm.comsystem.cpu.commit.committed_per_cycle::2      4272054      3.70%     93.39% # Number of insts commited each cycle
58010726Sandreas.hansson@arm.comsystem.cpu.commit.committed_per_cycle::3      2211253      1.91%     95.30% # Number of insts commited each cycle
58110726Sandreas.hansson@arm.comsystem.cpu.commit.committed_per_cycle::4      1764307      1.53%     96.83% # Number of insts commited each cycle
58210726Sandreas.hansson@arm.comsystem.cpu.commit.committed_per_cycle::5       615369      0.53%     97.36% # Number of insts commited each cycle
58310726Sandreas.hansson@arm.comsystem.cpu.commit.committed_per_cycle::6       473670      0.41%     97.77% # Number of insts commited each cycle
58410726Sandreas.hansson@arm.comsystem.cpu.commit.committed_per_cycle::7       490996      0.42%     98.20% # Number of insts commited each cycle
58510726Sandreas.hansson@arm.comsystem.cpu.commit.committed_per_cycle::8      2085445      1.80%    100.00% # Number of insts commited each cycle
5868241SN/Asystem.cpu.commit.committed_per_cycle::overflows            0      0.00%    100.00% # Number of insts commited each cycle
5878241SN/Asystem.cpu.commit.committed_per_cycle::min_value            0                       # Number of insts commited each cycle
5888241SN/Asystem.cpu.commit.committed_per_cycle::max_value            8                       # Number of insts commited each cycle
58910726Sandreas.hansson@arm.comsystem.cpu.commit.committed_per_cycle::total    115576332                       # Number of insts commited each cycle
59010726Sandreas.hansson@arm.comsystem.cpu.commit.committedInsts             56123349                       # Number of instructions committed
59110726Sandreas.hansson@arm.comsystem.cpu.commit.committedOps               56123349                       # Number of ops (including micro ops) committed
5928464SN/Asystem.cpu.commit.swp_count                         0                       # Number of s/w prefetches committed
59310726Sandreas.hansson@arm.comsystem.cpu.commit.refs                       15459994                       # Number of memory references committed
59410726Sandreas.hansson@arm.comsystem.cpu.commit.loads                       9085408                       # Number of loads committed
59510726Sandreas.hansson@arm.comsystem.cpu.commit.membars                      226308                       # Number of memory barriers committed
59610726Sandreas.hansson@arm.comsystem.cpu.commit.branches                    8435685                       # Number of branches committed
59710628Sandreas.hansson@arm.comsystem.cpu.commit.fp_insts                     324451                       # Number of committed floating point instructions.
59810726Sandreas.hansson@arm.comsystem.cpu.commit.int_insts                  51974864                       # Number of committed integer instructions.
59910726Sandreas.hansson@arm.comsystem.cpu.commit.function_calls               740049                       # Number of function calls committed.
60010726Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::No_OpClass      3196057      5.69%      5.69% # Class of committed instruction
60110726Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::IntAlu         36183700     64.47%     70.17% # Class of committed instruction
60210726Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::IntMult           60673      0.11%     70.27% # Class of committed instruction
60310409Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::IntDiv                0      0.00%     70.27% # Class of committed instruction
60410628Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::FloatAdd          38087      0.07%     70.34% # Class of committed instruction
60510409Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::FloatCmp              0      0.00%     70.34% # Class of committed instruction
60610409Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::FloatCvt              0      0.00%     70.34% # Class of committed instruction
60710409Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::FloatMult             0      0.00%     70.34% # Class of committed instruction
60810242Ssteve.reinhardt@amd.comsystem.cpu.commit.op_class_0::FloatDiv           3636      0.01%     70.35% # Class of committed instruction
60910242Ssteve.reinhardt@amd.comsystem.cpu.commit.op_class_0::FloatSqrt             0      0.00%     70.35% # Class of committed instruction
61010242Ssteve.reinhardt@amd.comsystem.cpu.commit.op_class_0::SimdAdd               0      0.00%     70.35% # Class of committed instruction
61110242Ssteve.reinhardt@amd.comsystem.cpu.commit.op_class_0::SimdAddAcc            0      0.00%     70.35% # Class of committed instruction
61210242Ssteve.reinhardt@amd.comsystem.cpu.commit.op_class_0::SimdAlu               0      0.00%     70.35% # Class of committed instruction
61310242Ssteve.reinhardt@amd.comsystem.cpu.commit.op_class_0::SimdCmp               0      0.00%     70.35% # Class of committed instruction
61410242Ssteve.reinhardt@amd.comsystem.cpu.commit.op_class_0::SimdCvt               0      0.00%     70.35% # Class of committed instruction
61510242Ssteve.reinhardt@amd.comsystem.cpu.commit.op_class_0::SimdMisc              0      0.00%     70.35% # Class of committed instruction
61610242Ssteve.reinhardt@amd.comsystem.cpu.commit.op_class_0::SimdMult              0      0.00%     70.35% # Class of committed instruction
61710242Ssteve.reinhardt@amd.comsystem.cpu.commit.op_class_0::SimdMultAcc            0      0.00%     70.35% # Class of committed instruction
61810242Ssteve.reinhardt@amd.comsystem.cpu.commit.op_class_0::SimdShift             0      0.00%     70.35% # Class of committed instruction
61910242Ssteve.reinhardt@amd.comsystem.cpu.commit.op_class_0::SimdShiftAcc            0      0.00%     70.35% # Class of committed instruction
62010242Ssteve.reinhardt@amd.comsystem.cpu.commit.op_class_0::SimdSqrt              0      0.00%     70.35% # Class of committed instruction
62110242Ssteve.reinhardt@amd.comsystem.cpu.commit.op_class_0::SimdFloatAdd            0      0.00%     70.35% # Class of committed instruction
62210242Ssteve.reinhardt@amd.comsystem.cpu.commit.op_class_0::SimdFloatAlu            0      0.00%     70.35% # Class of committed instruction
62310242Ssteve.reinhardt@amd.comsystem.cpu.commit.op_class_0::SimdFloatCmp            0      0.00%     70.35% # Class of committed instruction
62410242Ssteve.reinhardt@amd.comsystem.cpu.commit.op_class_0::SimdFloatCvt            0      0.00%     70.35% # Class of committed instruction
62510242Ssteve.reinhardt@amd.comsystem.cpu.commit.op_class_0::SimdFloatDiv            0      0.00%     70.35% # Class of committed instruction
62610242Ssteve.reinhardt@amd.comsystem.cpu.commit.op_class_0::SimdFloatMisc            0      0.00%     70.35% # Class of committed instruction
62710242Ssteve.reinhardt@amd.comsystem.cpu.commit.op_class_0::SimdFloatMult            0      0.00%     70.35% # Class of committed instruction
62810242Ssteve.reinhardt@amd.comsystem.cpu.commit.op_class_0::SimdFloatMultAcc            0      0.00%     70.35% # Class of committed instruction
62910242Ssteve.reinhardt@amd.comsystem.cpu.commit.op_class_0::SimdFloatSqrt            0      0.00%     70.35% # Class of committed instruction
63010726Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::MemRead         9311716     16.59%     86.94% # Class of committed instruction
63110726Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::MemWrite        6380538     11.37%     98.31% # Class of committed instruction
63210726Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::IprAccess        948942      1.69%    100.00% # Class of committed instruction
63310220Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::InstPrefetch            0      0.00%    100.00% # Class of committed instruction
63410726Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::total          56123349                       # Class of committed instruction
63510726Sandreas.hansson@arm.comsystem.cpu.commit.bw_lim_events               2085445                       # number cycles where commit BW limit reached
6368464SN/Asystem.cpu.commit.bw_limited                        0                       # number of insts not committed due to BW limits
63710726Sandreas.hansson@arm.comsystem.cpu.rob.rob_reads                    177593269                       # The number of ROB reads
63810726Sandreas.hansson@arm.comsystem.cpu.rob.rob_writes                   130137832                       # The number of ROB writes
63910726Sandreas.hansson@arm.comsystem.cpu.timesIdled                          572499                       # Number of times that the entire CPU went into an idle state and unscheduled itself
64010726Sandreas.hansson@arm.comsystem.cpu.idleCycles                         5558352                       # Total number of cycles that the CPU has spent unscheduled due to idling
64110726Sandreas.hansson@arm.comsystem.cpu.quiesceCycles                   3599438779                       # Total number of cycles that CPU has spent quiesced or waiting for an interrupt
64210726Sandreas.hansson@arm.comsystem.cpu.committedInsts                    52934565                       # Number of Instructions Simulated
64310726Sandreas.hansson@arm.comsystem.cpu.committedOps                      52934565                       # Number of Ops (including micro ops) Simulated
64410726Sandreas.hansson@arm.comsystem.cpu.cpi                               2.315545                       # CPI: Cycles Per Instruction
64510726Sandreas.hansson@arm.comsystem.cpu.cpi_total                         2.315545                       # CPI: Total CPI of All Threads
64610726Sandreas.hansson@arm.comsystem.cpu.ipc                               0.431864                       # IPC: Instructions Per Cycle
64710726Sandreas.hansson@arm.comsystem.cpu.ipc_total                         0.431864                       # IPC: Total IPC of All Threads
64810726Sandreas.hansson@arm.comsystem.cpu.int_regfile_reads                 74599299                       # number of integer regfile reads
64910726Sandreas.hansson@arm.comsystem.cpu.int_regfile_writes                40560409                       # number of integer regfile writes
65010726Sandreas.hansson@arm.comsystem.cpu.fp_regfile_reads                    167171                       # number of floating regfile reads
65110726Sandreas.hansson@arm.comsystem.cpu.fp_regfile_writes                   167579                       # number of floating regfile writes
65210726Sandreas.hansson@arm.comsystem.cpu.misc_regfile_reads                 2029670                       # number of misc regfile reads
65310726Sandreas.hansson@arm.comsystem.cpu.misc_regfile_writes                 939349                       # number of misc regfile writes
65410726Sandreas.hansson@arm.comsystem.cpu.dcache.tags.replacements           1403663                       # number of replacements
65510726Sandreas.hansson@arm.comsystem.cpu.dcache.tags.tagsinuse           511.994456                       # Cycle average of tags in use
65610726Sandreas.hansson@arm.comsystem.cpu.dcache.tags.total_refs            11858482                       # Total number of references to valid blocks.
65710726Sandreas.hansson@arm.comsystem.cpu.dcache.tags.sampled_refs           1404175                       # Sample count of references to valid blocks.
65810726Sandreas.hansson@arm.comsystem.cpu.dcache.tags.avg_refs              8.445160                       # Average number of references to valid blocks.
65910726Sandreas.hansson@arm.comsystem.cpu.dcache.tags.warmup_cycle          26416000                       # Cycle when the warmup percentage was hit.
66010726Sandreas.hansson@arm.comsystem.cpu.dcache.tags.occ_blocks::cpu.data   511.994456                       # Average occupied blocks per requestor
66110726Sandreas.hansson@arm.comsystem.cpu.dcache.tags.occ_percent::cpu.data     0.999989                       # Average percentage of cache occupancy
66210726Sandreas.hansson@arm.comsystem.cpu.dcache.tags.occ_percent::total     0.999989                       # Average percentage of cache occupancy
66310585Sandreas.hansson@arm.comsystem.cpu.dcache.tags.occ_task_id_blocks::1024          512                       # Occupied blocks per task id
66410585Sandreas.hansson@arm.comsystem.cpu.dcache.tags.age_task_id_blocks_1024::0          413                       # Occupied blocks per task id
66510726Sandreas.hansson@arm.comsystem.cpu.dcache.tags.age_task_id_blocks_1024::1           97                       # Occupied blocks per task id
66610726Sandreas.hansson@arm.comsystem.cpu.dcache.tags.age_task_id_blocks_1024::2            2                       # Occupied blocks per task id
66710585Sandreas.hansson@arm.comsystem.cpu.dcache.tags.occ_task_id_percent::1024            1                       # Percentage of cache occupancy per task id
66810726Sandreas.hansson@arm.comsystem.cpu.dcache.tags.tag_accesses          63936372                       # Number of tag accesses
66910726Sandreas.hansson@arm.comsystem.cpu.dcache.tags.data_accesses         63936372                       # Number of data accesses
67010726Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_hits::cpu.data      7267066                       # number of ReadReq hits
67110726Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_hits::total         7267066                       # number of ReadReq hits
67210726Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_hits::cpu.data      4189300                       # number of WriteReq hits
67310726Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_hits::total        4189300                       # number of WriteReq hits
67410726Sandreas.hansson@arm.comsystem.cpu.dcache.LoadLockedReq_hits::cpu.data       186111                       # number of LoadLockedReq hits
67510726Sandreas.hansson@arm.comsystem.cpu.dcache.LoadLockedReq_hits::total       186111                       # number of LoadLockedReq hits
67610726Sandreas.hansson@arm.comsystem.cpu.dcache.StoreCondReq_hits::cpu.data       215710                       # number of StoreCondReq hits
67710726Sandreas.hansson@arm.comsystem.cpu.dcache.StoreCondReq_hits::total       215710                       # number of StoreCondReq hits
67810726Sandreas.hansson@arm.comsystem.cpu.dcache.demand_hits::cpu.data      11456366                       # number of demand (read+write) hits
67910726Sandreas.hansson@arm.comsystem.cpu.dcache.demand_hits::total         11456366                       # number of demand (read+write) hits
68010726Sandreas.hansson@arm.comsystem.cpu.dcache.overall_hits::cpu.data     11456366                       # number of overall hits
68110726Sandreas.hansson@arm.comsystem.cpu.dcache.overall_hits::total        11456366                       # number of overall hits
68210726Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_misses::cpu.data      1796718                       # number of ReadReq misses
68310726Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_misses::total       1796718                       # number of ReadReq misses
68410726Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_misses::cpu.data      1954848                       # number of WriteReq misses
68510726Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_misses::total      1954848                       # number of WriteReq misses
68610726Sandreas.hansson@arm.comsystem.cpu.dcache.LoadLockedReq_misses::cpu.data        23269                       # number of LoadLockedReq misses
68710726Sandreas.hansson@arm.comsystem.cpu.dcache.LoadLockedReq_misses::total        23269                       # number of LoadLockedReq misses
68810726Sandreas.hansson@arm.comsystem.cpu.dcache.StoreCondReq_misses::cpu.data           27                       # number of StoreCondReq misses
68910726Sandreas.hansson@arm.comsystem.cpu.dcache.StoreCondReq_misses::total           27                       # number of StoreCondReq misses
69010726Sandreas.hansson@arm.comsystem.cpu.dcache.demand_misses::cpu.data      3751566                       # number of demand (read+write) misses
69110726Sandreas.hansson@arm.comsystem.cpu.dcache.demand_misses::total        3751566                       # number of demand (read+write) misses
69210726Sandreas.hansson@arm.comsystem.cpu.dcache.overall_misses::cpu.data      3751566                       # number of overall misses
69310726Sandreas.hansson@arm.comsystem.cpu.dcache.overall_misses::total       3751566                       # number of overall misses
69410726Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_miss_latency::cpu.data  41841354315                       # number of ReadReq miss cycles
69510726Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_miss_latency::total  41841354315                       # number of ReadReq miss cycles
69610726Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_miss_latency::cpu.data  80890671511                       # number of WriteReq miss cycles
69710726Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_miss_latency::total  80890671511                       # number of WriteReq miss cycles
69810726Sandreas.hansson@arm.comsystem.cpu.dcache.LoadLockedReq_miss_latency::cpu.data    376182249                       # number of LoadLockedReq miss cycles
69910726Sandreas.hansson@arm.comsystem.cpu.dcache.LoadLockedReq_miss_latency::total    376182249                       # number of LoadLockedReq miss cycles
70010726Sandreas.hansson@arm.comsystem.cpu.dcache.StoreCondReq_miss_latency::cpu.data       455005                       # number of StoreCondReq miss cycles
70110726Sandreas.hansson@arm.comsystem.cpu.dcache.StoreCondReq_miss_latency::total       455005                       # number of StoreCondReq miss cycles
70210726Sandreas.hansson@arm.comsystem.cpu.dcache.demand_miss_latency::cpu.data 122732025826                       # number of demand (read+write) miss cycles
70310726Sandreas.hansson@arm.comsystem.cpu.dcache.demand_miss_latency::total 122732025826                       # number of demand (read+write) miss cycles
70410726Sandreas.hansson@arm.comsystem.cpu.dcache.overall_miss_latency::cpu.data 122732025826                       # number of overall miss cycles
70510726Sandreas.hansson@arm.comsystem.cpu.dcache.overall_miss_latency::total 122732025826                       # number of overall miss cycles
70610726Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_accesses::cpu.data      9063784                       # number of ReadReq accesses(hits+misses)
70710726Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_accesses::total      9063784                       # number of ReadReq accesses(hits+misses)
70810726Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_accesses::cpu.data      6144148                       # number of WriteReq accesses(hits+misses)
70910726Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_accesses::total      6144148                       # number of WriteReq accesses(hits+misses)
71010726Sandreas.hansson@arm.comsystem.cpu.dcache.LoadLockedReq_accesses::cpu.data       209380                       # number of LoadLockedReq accesses(hits+misses)
71110726Sandreas.hansson@arm.comsystem.cpu.dcache.LoadLockedReq_accesses::total       209380                       # number of LoadLockedReq accesses(hits+misses)
71210726Sandreas.hansson@arm.comsystem.cpu.dcache.StoreCondReq_accesses::cpu.data       215737                       # number of StoreCondReq accesses(hits+misses)
71310726Sandreas.hansson@arm.comsystem.cpu.dcache.StoreCondReq_accesses::total       215737                       # number of StoreCondReq accesses(hits+misses)
71410726Sandreas.hansson@arm.comsystem.cpu.dcache.demand_accesses::cpu.data     15207932                       # number of demand (read+write) accesses
71510726Sandreas.hansson@arm.comsystem.cpu.dcache.demand_accesses::total     15207932                       # number of demand (read+write) accesses
71610726Sandreas.hansson@arm.comsystem.cpu.dcache.overall_accesses::cpu.data     15207932                       # number of overall (read+write) accesses
71710726Sandreas.hansson@arm.comsystem.cpu.dcache.overall_accesses::total     15207932                       # number of overall (read+write) accesses
71810726Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_miss_rate::cpu.data     0.198230                       # miss rate for ReadReq accesses
71910726Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_miss_rate::total     0.198230                       # miss rate for ReadReq accesses
72010726Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_miss_rate::cpu.data     0.318164                       # miss rate for WriteReq accesses
72110726Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_miss_rate::total     0.318164                       # miss rate for WriteReq accesses
72210726Sandreas.hansson@arm.comsystem.cpu.dcache.LoadLockedReq_miss_rate::cpu.data     0.111133                       # miss rate for LoadLockedReq accesses
72310726Sandreas.hansson@arm.comsystem.cpu.dcache.LoadLockedReq_miss_rate::total     0.111133                       # miss rate for LoadLockedReq accesses
72410726Sandreas.hansson@arm.comsystem.cpu.dcache.StoreCondReq_miss_rate::cpu.data     0.000125                       # miss rate for StoreCondReq accesses
72510726Sandreas.hansson@arm.comsystem.cpu.dcache.StoreCondReq_miss_rate::total     0.000125                       # miss rate for StoreCondReq accesses
72610726Sandreas.hansson@arm.comsystem.cpu.dcache.demand_miss_rate::cpu.data     0.246685                       # miss rate for demand accesses
72710726Sandreas.hansson@arm.comsystem.cpu.dcache.demand_miss_rate::total     0.246685                       # miss rate for demand accesses
72810726Sandreas.hansson@arm.comsystem.cpu.dcache.overall_miss_rate::cpu.data     0.246685                       # miss rate for overall accesses
72910726Sandreas.hansson@arm.comsystem.cpu.dcache.overall_miss_rate::total     0.246685                       # miss rate for overall accesses
73010726Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 23287.658005                       # average ReadReq miss latency
73110726Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_avg_miss_latency::total 23287.658005                       # average ReadReq miss latency
73210726Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 41379.519794                       # average WriteReq miss latency
73310726Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_avg_miss_latency::total 41379.519794                       # average WriteReq miss latency
73410726Sandreas.hansson@arm.comsystem.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 16166.670205                       # average LoadLockedReq miss latency
73510726Sandreas.hansson@arm.comsystem.cpu.dcache.LoadLockedReq_avg_miss_latency::total 16166.670205                       # average LoadLockedReq miss latency
73610726Sandreas.hansson@arm.comsystem.cpu.dcache.StoreCondReq_avg_miss_latency::cpu.data 16852.037037                       # average StoreCondReq miss latency
73710726Sandreas.hansson@arm.comsystem.cpu.dcache.StoreCondReq_avg_miss_latency::total 16852.037037                       # average StoreCondReq miss latency
73810726Sandreas.hansson@arm.comsystem.cpu.dcache.demand_avg_miss_latency::cpu.data 32714.878487                       # average overall miss latency
73910726Sandreas.hansson@arm.comsystem.cpu.dcache.demand_avg_miss_latency::total 32714.878487                       # average overall miss latency
74010726Sandreas.hansson@arm.comsystem.cpu.dcache.overall_avg_miss_latency::cpu.data 32714.878487                       # average overall miss latency
74110726Sandreas.hansson@arm.comsystem.cpu.dcache.overall_avg_miss_latency::total 32714.878487                       # average overall miss latency
74210726Sandreas.hansson@arm.comsystem.cpu.dcache.blocked_cycles::no_mshrs      4477815                       # number of cycles access was blocked
74310726Sandreas.hansson@arm.comsystem.cpu.dcache.blocked_cycles::no_targets         2036                       # number of cycles access was blocked
74410726Sandreas.hansson@arm.comsystem.cpu.dcache.blocked::no_mshrs            123579                       # number of cycles access was blocked
74510628Sandreas.hansson@arm.comsystem.cpu.dcache.blocked::no_targets              23                       # number of cycles access was blocked
74610726Sandreas.hansson@arm.comsystem.cpu.dcache.avg_blocked_cycles::no_mshrs    36.234433                       # average number of cycles each access was blocked
74710726Sandreas.hansson@arm.comsystem.cpu.dcache.avg_blocked_cycles::no_targets    88.521739                       # average number of cycles each access was blocked
74810585Sandreas.hansson@arm.comsystem.cpu.dcache.fast_writes                       0                       # number of fast writes performed
74910585Sandreas.hansson@arm.comsystem.cpu.dcache.cache_copies                      0                       # number of cache copies performed
75010726Sandreas.hansson@arm.comsystem.cpu.dcache.writebacks::writebacks       842087                       # number of writebacks
75110726Sandreas.hansson@arm.comsystem.cpu.dcache.writebacks::total            842087                       # number of writebacks
75210726Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_mshr_hits::cpu.data       701160                       # number of ReadReq MSHR hits
75310726Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_mshr_hits::total       701160                       # number of ReadReq MSHR hits
75410726Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_mshr_hits::cpu.data      1664055                       # number of WriteReq MSHR hits
75510726Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_mshr_hits::total      1664055                       # number of WriteReq MSHR hits
75610726Sandreas.hansson@arm.comsystem.cpu.dcache.LoadLockedReq_mshr_hits::cpu.data         5272                       # number of LoadLockedReq MSHR hits
75710726Sandreas.hansson@arm.comsystem.cpu.dcache.LoadLockedReq_mshr_hits::total         5272                       # number of LoadLockedReq MSHR hits
75810726Sandreas.hansson@arm.comsystem.cpu.dcache.demand_mshr_hits::cpu.data      2365215                       # number of demand (read+write) MSHR hits
75910726Sandreas.hansson@arm.comsystem.cpu.dcache.demand_mshr_hits::total      2365215                       # number of demand (read+write) MSHR hits
76010726Sandreas.hansson@arm.comsystem.cpu.dcache.overall_mshr_hits::cpu.data      2365215                       # number of overall MSHR hits
76110726Sandreas.hansson@arm.comsystem.cpu.dcache.overall_mshr_hits::total      2365215                       # number of overall MSHR hits
76210726Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_mshr_misses::cpu.data      1095558                       # number of ReadReq MSHR misses
76310726Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_mshr_misses::total      1095558                       # number of ReadReq MSHR misses
76410726Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_mshr_misses::cpu.data       290793                       # number of WriteReq MSHR misses
76510726Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_mshr_misses::total       290793                       # number of WriteReq MSHR misses
76610726Sandreas.hansson@arm.comsystem.cpu.dcache.LoadLockedReq_mshr_misses::cpu.data        17997                       # number of LoadLockedReq MSHR misses
76710726Sandreas.hansson@arm.comsystem.cpu.dcache.LoadLockedReq_mshr_misses::total        17997                       # number of LoadLockedReq MSHR misses
76810726Sandreas.hansson@arm.comsystem.cpu.dcache.StoreCondReq_mshr_misses::cpu.data           27                       # number of StoreCondReq MSHR misses
76910726Sandreas.hansson@arm.comsystem.cpu.dcache.StoreCondReq_mshr_misses::total           27                       # number of StoreCondReq MSHR misses
77010726Sandreas.hansson@arm.comsystem.cpu.dcache.demand_mshr_misses::cpu.data      1386351                       # number of demand (read+write) MSHR misses
77110726Sandreas.hansson@arm.comsystem.cpu.dcache.demand_mshr_misses::total      1386351                       # number of demand (read+write) MSHR misses
77210726Sandreas.hansson@arm.comsystem.cpu.dcache.overall_mshr_misses::cpu.data      1386351                       # number of overall MSHR misses
77310726Sandreas.hansson@arm.comsystem.cpu.dcache.overall_mshr_misses::total      1386351                       # number of overall MSHR misses
77410726Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data  29996933023                       # number of ReadReq MSHR miss cycles
77510726Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_mshr_miss_latency::total  29996933023                       # number of ReadReq MSHR miss cycles
77610726Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data  12482487876                       # number of WriteReq MSHR miss cycles
77710726Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_mshr_miss_latency::total  12482487876                       # number of WriteReq MSHR miss cycles
77810726Sandreas.hansson@arm.comsystem.cpu.dcache.LoadLockedReq_mshr_miss_latency::cpu.data    214354001                       # number of LoadLockedReq MSHR miss cycles
77910726Sandreas.hansson@arm.comsystem.cpu.dcache.LoadLockedReq_mshr_miss_latency::total    214354001                       # number of LoadLockedReq MSHR miss cycles
78010726Sandreas.hansson@arm.comsystem.cpu.dcache.StoreCondReq_mshr_miss_latency::cpu.data       414495                       # number of StoreCondReq MSHR miss cycles
78110726Sandreas.hansson@arm.comsystem.cpu.dcache.StoreCondReq_mshr_miss_latency::total       414495                       # number of StoreCondReq MSHR miss cycles
78210726Sandreas.hansson@arm.comsystem.cpu.dcache.demand_mshr_miss_latency::cpu.data  42479420899                       # number of demand (read+write) MSHR miss cycles
78310726Sandreas.hansson@arm.comsystem.cpu.dcache.demand_mshr_miss_latency::total  42479420899                       # number of demand (read+write) MSHR miss cycles
78410726Sandreas.hansson@arm.comsystem.cpu.dcache.overall_mshr_miss_latency::cpu.data  42479420899                       # number of overall MSHR miss cycles
78510726Sandreas.hansson@arm.comsystem.cpu.dcache.overall_mshr_miss_latency::total  42479420899                       # number of overall MSHR miss cycles
78610726Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_mshr_uncacheable_latency::cpu.data   1433706500                       # number of ReadReq MSHR uncacheable cycles
78710726Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_mshr_uncacheable_latency::total   1433706500                       # number of ReadReq MSHR uncacheable cycles
78810726Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_mshr_uncacheable_latency::cpu.data   2011966000                       # number of WriteReq MSHR uncacheable cycles
78910726Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_mshr_uncacheable_latency::total   2011966000                       # number of WriteReq MSHR uncacheable cycles
79010726Sandreas.hansson@arm.comsystem.cpu.dcache.overall_mshr_uncacheable_latency::cpu.data   3445672500                       # number of overall MSHR uncacheable cycles
79110726Sandreas.hansson@arm.comsystem.cpu.dcache.overall_mshr_uncacheable_latency::total   3445672500                       # number of overall MSHR uncacheable cycles
79210726Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data     0.120872                       # mshr miss rate for ReadReq accesses
79310726Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_mshr_miss_rate::total     0.120872                       # mshr miss rate for ReadReq accesses
79410726Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data     0.047328                       # mshr miss rate for WriteReq accesses
79510726Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_mshr_miss_rate::total     0.047328                       # mshr miss rate for WriteReq accesses
79610726Sandreas.hansson@arm.comsystem.cpu.dcache.LoadLockedReq_mshr_miss_rate::cpu.data     0.085954                       # mshr miss rate for LoadLockedReq accesses
79710726Sandreas.hansson@arm.comsystem.cpu.dcache.LoadLockedReq_mshr_miss_rate::total     0.085954                       # mshr miss rate for LoadLockedReq accesses
79810726Sandreas.hansson@arm.comsystem.cpu.dcache.StoreCondReq_mshr_miss_rate::cpu.data     0.000125                       # mshr miss rate for StoreCondReq accesses
79910726Sandreas.hansson@arm.comsystem.cpu.dcache.StoreCondReq_mshr_miss_rate::total     0.000125                       # mshr miss rate for StoreCondReq accesses
80010726Sandreas.hansson@arm.comsystem.cpu.dcache.demand_mshr_miss_rate::cpu.data     0.091160                       # mshr miss rate for demand accesses
80110726Sandreas.hansson@arm.comsystem.cpu.dcache.demand_mshr_miss_rate::total     0.091160                       # mshr miss rate for demand accesses
80210726Sandreas.hansson@arm.comsystem.cpu.dcache.overall_mshr_miss_rate::cpu.data     0.091160                       # mshr miss rate for overall accesses
80310726Sandreas.hansson@arm.comsystem.cpu.dcache.overall_mshr_miss_rate::total     0.091160                       # mshr miss rate for overall accesses
80410726Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 27380.506576                       # average ReadReq mshr miss latency
80510726Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 27380.506576                       # average ReadReq mshr miss latency
80610726Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 42925.682104                       # average WriteReq mshr miss latency
80710726Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 42925.682104                       # average WriteReq mshr miss latency
80810726Sandreas.hansson@arm.comsystem.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::cpu.data 11910.540701                       # average LoadLockedReq mshr miss latency
80910726Sandreas.hansson@arm.comsystem.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::total 11910.540701                       # average LoadLockedReq mshr miss latency
81010726Sandreas.hansson@arm.comsystem.cpu.dcache.StoreCondReq_avg_mshr_miss_latency::cpu.data 15351.666667                       # average StoreCondReq mshr miss latency
81110726Sandreas.hansson@arm.comsystem.cpu.dcache.StoreCondReq_avg_mshr_miss_latency::total 15351.666667                       # average StoreCondReq mshr miss latency
81210726Sandreas.hansson@arm.comsystem.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 30641.173050                       # average overall mshr miss latency
81310726Sandreas.hansson@arm.comsystem.cpu.dcache.demand_avg_mshr_miss_latency::total 30641.173050                       # average overall mshr miss latency
81410726Sandreas.hansson@arm.comsystem.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 30641.173050                       # average overall mshr miss latency
81510726Sandreas.hansson@arm.comsystem.cpu.dcache.overall_avg_mshr_miss_latency::total 30641.173050                       # average overall mshr miss latency
81610585Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_avg_mshr_uncacheable_latency::cpu.data          inf                       # average ReadReq mshr uncacheable latency
81710585Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_avg_mshr_uncacheable_latency::total          inf                       # average ReadReq mshr uncacheable latency
81810585Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_avg_mshr_uncacheable_latency::cpu.data          inf                       # average WriteReq mshr uncacheable latency
81910585Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_avg_mshr_uncacheable_latency::total          inf                       # average WriteReq mshr uncacheable latency
82010585Sandreas.hansson@arm.comsystem.cpu.dcache.overall_avg_mshr_uncacheable_latency::cpu.data          inf                       # average overall mshr uncacheable latency
82110585Sandreas.hansson@arm.comsystem.cpu.dcache.overall_avg_mshr_uncacheable_latency::total          inf                       # average overall mshr uncacheable latency
82210585Sandreas.hansson@arm.comsystem.cpu.dcache.no_allocate_misses                0                       # Number of misses that were no-allocate
82310726Sandreas.hansson@arm.comsystem.cpu.icache.tags.replacements           1032757                       # number of replacements
82410726Sandreas.hansson@arm.comsystem.cpu.icache.tags.tagsinuse           509.197301                       # Cycle average of tags in use
82510726Sandreas.hansson@arm.comsystem.cpu.icache.tags.total_refs             7965141                       # Total number of references to valid blocks.
82610726Sandreas.hansson@arm.comsystem.cpu.icache.tags.sampled_refs           1033265                       # Sample count of references to valid blocks.
82710726Sandreas.hansson@arm.comsystem.cpu.icache.tags.avg_refs              7.708711                       # Average number of references to valid blocks.
82810726Sandreas.hansson@arm.comsystem.cpu.icache.tags.warmup_cycle       28360334250                       # Cycle when the warmup percentage was hit.
82910726Sandreas.hansson@arm.comsystem.cpu.icache.tags.occ_blocks::cpu.inst   509.197301                       # Average occupied blocks per requestor
83010726Sandreas.hansson@arm.comsystem.cpu.icache.tags.occ_percent::cpu.inst     0.994526                       # Average percentage of cache occupancy
83110726Sandreas.hansson@arm.comsystem.cpu.icache.tags.occ_percent::total     0.994526                       # Average percentage of cache occupancy
83210585Sandreas.hansson@arm.comsystem.cpu.icache.tags.occ_task_id_blocks::1024          508                       # Occupied blocks per task id
83310726Sandreas.hansson@arm.comsystem.cpu.icache.tags.age_task_id_blocks_1024::0           72                       # Occupied blocks per task id
83410726Sandreas.hansson@arm.comsystem.cpu.icache.tags.age_task_id_blocks_1024::1          132                       # Occupied blocks per task id
83510726Sandreas.hansson@arm.comsystem.cpu.icache.tags.age_task_id_blocks_1024::2          304                       # Occupied blocks per task id
83610585Sandreas.hansson@arm.comsystem.cpu.icache.tags.occ_task_id_percent::1024     0.992188                       # Percentage of cache occupancy per task id
83710726Sandreas.hansson@arm.comsystem.cpu.icache.tags.tag_accesses          10084699                       # Number of tag accesses
83810726Sandreas.hansson@arm.comsystem.cpu.icache.tags.data_accesses         10084699                       # Number of data accesses
83910726Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_hits::cpu.inst      7965142                       # number of ReadReq hits
84010726Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_hits::total         7965142                       # number of ReadReq hits
84110726Sandreas.hansson@arm.comsystem.cpu.icache.demand_hits::cpu.inst       7965142                       # number of demand (read+write) hits
84210726Sandreas.hansson@arm.comsystem.cpu.icache.demand_hits::total          7965142                       # number of demand (read+write) hits
84310726Sandreas.hansson@arm.comsystem.cpu.icache.overall_hits::cpu.inst      7965142                       # number of overall hits
84410726Sandreas.hansson@arm.comsystem.cpu.icache.overall_hits::total         7965142                       # number of overall hits
84510726Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_misses::cpu.inst      1086038                       # number of ReadReq misses
84610726Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_misses::total       1086038                       # number of ReadReq misses
84710726Sandreas.hansson@arm.comsystem.cpu.icache.demand_misses::cpu.inst      1086038                       # number of demand (read+write) misses
84810726Sandreas.hansson@arm.comsystem.cpu.icache.demand_misses::total        1086038                       # number of demand (read+write) misses
84910726Sandreas.hansson@arm.comsystem.cpu.icache.overall_misses::cpu.inst      1086038                       # number of overall misses
85010726Sandreas.hansson@arm.comsystem.cpu.icache.overall_misses::total       1086038                       # number of overall misses
85110726Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_miss_latency::cpu.inst  15222356868                       # number of ReadReq miss cycles
85210726Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_miss_latency::total  15222356868                       # number of ReadReq miss cycles
85310726Sandreas.hansson@arm.comsystem.cpu.icache.demand_miss_latency::cpu.inst  15222356868                       # number of demand (read+write) miss cycles
85410726Sandreas.hansson@arm.comsystem.cpu.icache.demand_miss_latency::total  15222356868                       # number of demand (read+write) miss cycles
85510726Sandreas.hansson@arm.comsystem.cpu.icache.overall_miss_latency::cpu.inst  15222356868                       # number of overall miss cycles
85610726Sandreas.hansson@arm.comsystem.cpu.icache.overall_miss_latency::total  15222356868                       # number of overall miss cycles
85710726Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_accesses::cpu.inst      9051180                       # number of ReadReq accesses(hits+misses)
85810726Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_accesses::total      9051180                       # number of ReadReq accesses(hits+misses)
85910726Sandreas.hansson@arm.comsystem.cpu.icache.demand_accesses::cpu.inst      9051180                       # number of demand (read+write) accesses
86010726Sandreas.hansson@arm.comsystem.cpu.icache.demand_accesses::total      9051180                       # number of demand (read+write) accesses
86110726Sandreas.hansson@arm.comsystem.cpu.icache.overall_accesses::cpu.inst      9051180                       # number of overall (read+write) accesses
86210726Sandreas.hansson@arm.comsystem.cpu.icache.overall_accesses::total      9051180                       # number of overall (read+write) accesses
86310726Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_miss_rate::cpu.inst     0.119989                       # miss rate for ReadReq accesses
86410726Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_miss_rate::total     0.119989                       # miss rate for ReadReq accesses
86510726Sandreas.hansson@arm.comsystem.cpu.icache.demand_miss_rate::cpu.inst     0.119989                       # miss rate for demand accesses
86610726Sandreas.hansson@arm.comsystem.cpu.icache.demand_miss_rate::total     0.119989                       # miss rate for demand accesses
86710726Sandreas.hansson@arm.comsystem.cpu.icache.overall_miss_rate::cpu.inst     0.119989                       # miss rate for overall accesses
86810726Sandreas.hansson@arm.comsystem.cpu.icache.overall_miss_rate::total     0.119989                       # miss rate for overall accesses
86910726Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 14016.412748                       # average ReadReq miss latency
87010726Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_avg_miss_latency::total 14016.412748                       # average ReadReq miss latency
87110726Sandreas.hansson@arm.comsystem.cpu.icache.demand_avg_miss_latency::cpu.inst 14016.412748                       # average overall miss latency
87210726Sandreas.hansson@arm.comsystem.cpu.icache.demand_avg_miss_latency::total 14016.412748                       # average overall miss latency
87310726Sandreas.hansson@arm.comsystem.cpu.icache.overall_avg_miss_latency::cpu.inst 14016.412748                       # average overall miss latency
87410726Sandreas.hansson@arm.comsystem.cpu.icache.overall_avg_miss_latency::total 14016.412748                       # average overall miss latency
87510726Sandreas.hansson@arm.comsystem.cpu.icache.blocked_cycles::no_mshrs         5848                       # number of cycles access was blocked
87610585Sandreas.hansson@arm.comsystem.cpu.icache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
87710726Sandreas.hansson@arm.comsystem.cpu.icache.blocked::no_mshrs               208                       # number of cycles access was blocked
87810585Sandreas.hansson@arm.comsystem.cpu.icache.blocked::no_targets               0                       # number of cycles access was blocked
87910726Sandreas.hansson@arm.comsystem.cpu.icache.avg_blocked_cycles::no_mshrs    28.115385                       # average number of cycles each access was blocked
88010585Sandreas.hansson@arm.comsystem.cpu.icache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
88110585Sandreas.hansson@arm.comsystem.cpu.icache.fast_writes                       0                       # number of fast writes performed
88210585Sandreas.hansson@arm.comsystem.cpu.icache.cache_copies                      0                       # number of cache copies performed
88310726Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_mshr_hits::cpu.inst        52519                       # number of ReadReq MSHR hits
88410726Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_mshr_hits::total        52519                       # number of ReadReq MSHR hits
88510726Sandreas.hansson@arm.comsystem.cpu.icache.demand_mshr_hits::cpu.inst        52519                       # number of demand (read+write) MSHR hits
88610726Sandreas.hansson@arm.comsystem.cpu.icache.demand_mshr_hits::total        52519                       # number of demand (read+write) MSHR hits
88710726Sandreas.hansson@arm.comsystem.cpu.icache.overall_mshr_hits::cpu.inst        52519                       # number of overall MSHR hits
88810726Sandreas.hansson@arm.comsystem.cpu.icache.overall_mshr_hits::total        52519                       # number of overall MSHR hits
88910726Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_mshr_misses::cpu.inst      1033519                       # number of ReadReq MSHR misses
89010726Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_mshr_misses::total      1033519                       # number of ReadReq MSHR misses
89110726Sandreas.hansson@arm.comsystem.cpu.icache.demand_mshr_misses::cpu.inst      1033519                       # number of demand (read+write) MSHR misses
89210726Sandreas.hansson@arm.comsystem.cpu.icache.demand_mshr_misses::total      1033519                       # number of demand (read+write) MSHR misses
89310726Sandreas.hansson@arm.comsystem.cpu.icache.overall_mshr_misses::cpu.inst      1033519                       # number of overall MSHR misses
89410726Sandreas.hansson@arm.comsystem.cpu.icache.overall_mshr_misses::total      1033519                       # number of overall MSHR misses
89510726Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst  13013904297                       # number of ReadReq MSHR miss cycles
89610726Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_mshr_miss_latency::total  13013904297                       # number of ReadReq MSHR miss cycles
89710726Sandreas.hansson@arm.comsystem.cpu.icache.demand_mshr_miss_latency::cpu.inst  13013904297                       # number of demand (read+write) MSHR miss cycles
89810726Sandreas.hansson@arm.comsystem.cpu.icache.demand_mshr_miss_latency::total  13013904297                       # number of demand (read+write) MSHR miss cycles
89910726Sandreas.hansson@arm.comsystem.cpu.icache.overall_mshr_miss_latency::cpu.inst  13013904297                       # number of overall MSHR miss cycles
90010726Sandreas.hansson@arm.comsystem.cpu.icache.overall_mshr_miss_latency::total  13013904297                       # number of overall MSHR miss cycles
90110726Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst     0.114186                       # mshr miss rate for ReadReq accesses
90210726Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_mshr_miss_rate::total     0.114186                       # mshr miss rate for ReadReq accesses
90310726Sandreas.hansson@arm.comsystem.cpu.icache.demand_mshr_miss_rate::cpu.inst     0.114186                       # mshr miss rate for demand accesses
90410726Sandreas.hansson@arm.comsystem.cpu.icache.demand_mshr_miss_rate::total     0.114186                       # mshr miss rate for demand accesses
90510726Sandreas.hansson@arm.comsystem.cpu.icache.overall_mshr_miss_rate::cpu.inst     0.114186                       # mshr miss rate for overall accesses
90610726Sandreas.hansson@arm.comsystem.cpu.icache.overall_mshr_miss_rate::total     0.114186                       # mshr miss rate for overall accesses
90710726Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 12591.838464                       # average ReadReq mshr miss latency
90810726Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_avg_mshr_miss_latency::total 12591.838464                       # average ReadReq mshr miss latency
90910726Sandreas.hansson@arm.comsystem.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 12591.838464                       # average overall mshr miss latency
91010726Sandreas.hansson@arm.comsystem.cpu.icache.demand_avg_mshr_miss_latency::total 12591.838464                       # average overall mshr miss latency
91110726Sandreas.hansson@arm.comsystem.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 12591.838464                       # average overall mshr miss latency
91210726Sandreas.hansson@arm.comsystem.cpu.icache.overall_avg_mshr_miss_latency::total 12591.838464                       # average overall mshr miss latency
91310585Sandreas.hansson@arm.comsystem.cpu.icache.no_allocate_misses                0                       # Number of misses that were no-allocate
91410628Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.replacements           338332                       # number of replacements
91510726Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.tagsinuse        65331.413764                       # Cycle average of tags in use
91610726Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.total_refs            2572439                       # Total number of references to valid blocks.
91710726Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.sampled_refs           403497                       # Sample count of references to valid blocks.
91810726Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.avg_refs             6.375361                       # Average number of references to valid blocks.
91910726Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.warmup_cycle       5986676750                       # Cycle when the warmup percentage was hit.
92010726Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.occ_blocks::writebacks 53648.492013                       # Average occupied blocks per requestor
92110726Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.occ_blocks::cpu.inst  5347.510273                       # Average occupied blocks per requestor
92210726Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.occ_blocks::cpu.data  6335.411477                       # Average occupied blocks per requestor
92310726Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.occ_percent::writebacks     0.818611                       # Average percentage of cache occupancy
92410726Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.occ_percent::cpu.inst     0.081597                       # Average percentage of cache occupancy
92510726Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.occ_percent::cpu.data     0.096671                       # Average percentage of cache occupancy
92610726Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.occ_percent::total     0.996878                       # Average percentage of cache occupancy
92710726Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.occ_task_id_blocks::1024        65165                       # Occupied blocks per task id
92810726Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.age_task_id_blocks_1024::0          491                       # Occupied blocks per task id
92910726Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.age_task_id_blocks_1024::1         3500                       # Occupied blocks per task id
93010726Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.age_task_id_blocks_1024::2         3327                       # Occupied blocks per task id
93110726Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.age_task_id_blocks_1024::3         2403                       # Occupied blocks per task id
93210726Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.age_task_id_blocks_1024::4        55444                       # Occupied blocks per task id
93310726Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.occ_task_id_percent::1024     0.994339                       # Percentage of cache occupancy per task id
93410726Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.tag_accesses         26943938                       # Number of tag accesses
93510726Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.data_accesses        26943938                       # Number of data accesses
93610726Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_hits::cpu.inst      1018225                       # number of ReadReq hits
93710726Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_hits::cpu.data       828726                       # number of ReadReq hits
93810726Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_hits::total        1846951                       # number of ReadReq hits
93910726Sandreas.hansson@arm.comsystem.cpu.l2cache.Writeback_hits::writebacks       842087                       # number of Writeback hits
94010726Sandreas.hansson@arm.comsystem.cpu.l2cache.Writeback_hits::total       842087                       # number of Writeback hits
94110628Sandreas.hansson@arm.comsystem.cpu.l2cache.UpgradeReq_hits::cpu.data           31                       # number of UpgradeReq hits
94210628Sandreas.hansson@arm.comsystem.cpu.l2cache.UpgradeReq_hits::total           31                       # number of UpgradeReq hits
94310726Sandreas.hansson@arm.comsystem.cpu.l2cache.SCUpgradeReq_hits::cpu.data           22                       # number of SCUpgradeReq hits
94410726Sandreas.hansson@arm.comsystem.cpu.l2cache.SCUpgradeReq_hits::total           22                       # number of SCUpgradeReq hits
94510726Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_hits::cpu.data       186339                       # number of ReadExReq hits
94610726Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_hits::total       186339                       # number of ReadExReq hits
94710726Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_hits::cpu.inst      1018225                       # number of demand (read+write) hits
94810726Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_hits::cpu.data      1015065                       # number of demand (read+write) hits
94910726Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_hits::total         2033290                       # number of demand (read+write) hits
95010726Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_hits::cpu.inst      1018225                       # number of overall hits
95110726Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_hits::cpu.data      1015065                       # number of overall hits
95210726Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_hits::total        2033290                       # number of overall hits
95310726Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_misses::cpu.inst        15127                       # number of ReadReq misses
95410726Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_misses::cpu.data       273931                       # number of ReadReq misses
95510726Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_misses::total       289058                       # number of ReadReq misses
95610726Sandreas.hansson@arm.comsystem.cpu.l2cache.UpgradeReq_misses::cpu.data           48                       # number of UpgradeReq misses
95710726Sandreas.hansson@arm.comsystem.cpu.l2cache.UpgradeReq_misses::total           48                       # number of UpgradeReq misses
95810726Sandreas.hansson@arm.comsystem.cpu.l2cache.SCUpgradeReq_misses::cpu.data            5                       # number of SCUpgradeReq misses
95910726Sandreas.hansson@arm.comsystem.cpu.l2cache.SCUpgradeReq_misses::total            5                       # number of SCUpgradeReq misses
96010726Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_misses::cpu.data       115274                       # number of ReadExReq misses
96110726Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_misses::total       115274                       # number of ReadExReq misses
96210726Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_misses::cpu.inst        15127                       # number of demand (read+write) misses
96310726Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_misses::cpu.data       389205                       # number of demand (read+write) misses
96410726Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_misses::total        404332                       # number of demand (read+write) misses
96510726Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_misses::cpu.inst        15127                       # number of overall misses
96610726Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_misses::cpu.data       389205                       # number of overall misses
96710726Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_misses::total       404332                       # number of overall misses
96810726Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_miss_latency::cpu.inst   1264836999                       # number of ReadReq miss cycles
96910726Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_miss_latency::cpu.data  20020012000                       # number of ReadReq miss cycles
97010726Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_miss_latency::total  21284848999                       # number of ReadReq miss cycles
97110726Sandreas.hansson@arm.comsystem.cpu.l2cache.UpgradeReq_miss_latency::cpu.data       395995                       # number of UpgradeReq miss cycles
97210726Sandreas.hansson@arm.comsystem.cpu.l2cache.UpgradeReq_miss_latency::total       395995                       # number of UpgradeReq miss cycles
97310726Sandreas.hansson@arm.comsystem.cpu.l2cache.SCUpgradeReq_miss_latency::cpu.data        62498                       # number of SCUpgradeReq miss cycles
97410726Sandreas.hansson@arm.comsystem.cpu.l2cache.SCUpgradeReq_miss_latency::total        62498                       # number of SCUpgradeReq miss cycles
97510726Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_miss_latency::cpu.data  10271336364                       # number of ReadExReq miss cycles
97610726Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_miss_latency::total  10271336364                       # number of ReadExReq miss cycles
97710726Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_miss_latency::cpu.inst   1264836999                       # number of demand (read+write) miss cycles
97810726Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_miss_latency::cpu.data  30291348364                       # number of demand (read+write) miss cycles
97910726Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_miss_latency::total  31556185363                       # number of demand (read+write) miss cycles
98010726Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_miss_latency::cpu.inst   1264836999                       # number of overall miss cycles
98110726Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_miss_latency::cpu.data  30291348364                       # number of overall miss cycles
98210726Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_miss_latency::total  31556185363                       # number of overall miss cycles
98310726Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_accesses::cpu.inst      1033352                       # number of ReadReq accesses(hits+misses)
98410726Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_accesses::cpu.data      1102657                       # number of ReadReq accesses(hits+misses)
98510726Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_accesses::total      2136009                       # number of ReadReq accesses(hits+misses)
98610726Sandreas.hansson@arm.comsystem.cpu.l2cache.Writeback_accesses::writebacks       842087                       # number of Writeback accesses(hits+misses)
98710726Sandreas.hansson@arm.comsystem.cpu.l2cache.Writeback_accesses::total       842087                       # number of Writeback accesses(hits+misses)
98810726Sandreas.hansson@arm.comsystem.cpu.l2cache.UpgradeReq_accesses::cpu.data           79                       # number of UpgradeReq accesses(hits+misses)
98910726Sandreas.hansson@arm.comsystem.cpu.l2cache.UpgradeReq_accesses::total           79                       # number of UpgradeReq accesses(hits+misses)
99010726Sandreas.hansson@arm.comsystem.cpu.l2cache.SCUpgradeReq_accesses::cpu.data           27                       # number of SCUpgradeReq accesses(hits+misses)
99110726Sandreas.hansson@arm.comsystem.cpu.l2cache.SCUpgradeReq_accesses::total           27                       # number of SCUpgradeReq accesses(hits+misses)
99210726Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_accesses::cpu.data       301613                       # number of ReadExReq accesses(hits+misses)
99310726Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_accesses::total       301613                       # number of ReadExReq accesses(hits+misses)
99410726Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_accesses::cpu.inst      1033352                       # number of demand (read+write) accesses
99510726Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_accesses::cpu.data      1404270                       # number of demand (read+write) accesses
99610726Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_accesses::total      2437622                       # number of demand (read+write) accesses
99710726Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_accesses::cpu.inst      1033352                       # number of overall (read+write) accesses
99810726Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_accesses::cpu.data      1404270                       # number of overall (read+write) accesses
99910726Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_accesses::total      2437622                       # number of overall (read+write) accesses
100010726Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_miss_rate::cpu.inst     0.014639                       # miss rate for ReadReq accesses
100110726Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_miss_rate::cpu.data     0.248428                       # miss rate for ReadReq accesses
100210726Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_miss_rate::total     0.135326                       # miss rate for ReadReq accesses
100310726Sandreas.hansson@arm.comsystem.cpu.l2cache.UpgradeReq_miss_rate::cpu.data     0.607595                       # miss rate for UpgradeReq accesses
100410726Sandreas.hansson@arm.comsystem.cpu.l2cache.UpgradeReq_miss_rate::total     0.607595                       # miss rate for UpgradeReq accesses
100510726Sandreas.hansson@arm.comsystem.cpu.l2cache.SCUpgradeReq_miss_rate::cpu.data     0.185185                       # miss rate for SCUpgradeReq accesses
100610726Sandreas.hansson@arm.comsystem.cpu.l2cache.SCUpgradeReq_miss_rate::total     0.185185                       # miss rate for SCUpgradeReq accesses
100710726Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_miss_rate::cpu.data     0.382192                       # miss rate for ReadExReq accesses
100810726Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_miss_rate::total     0.382192                       # miss rate for ReadExReq accesses
100910726Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_miss_rate::cpu.inst     0.014639                       # miss rate for demand accesses
101010726Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_miss_rate::cpu.data     0.277158                       # miss rate for demand accesses
101110726Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_miss_rate::total     0.165871                       # miss rate for demand accesses
101210726Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_miss_rate::cpu.inst     0.014639                       # miss rate for overall accesses
101310726Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_miss_rate::cpu.data     0.277158                       # miss rate for overall accesses
101410726Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_miss_rate::total     0.165871                       # miss rate for overall accesses
101510726Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 83614.530244                       # average ReadReq miss latency
101610726Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 73084.141627                       # average ReadReq miss latency
101710726Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_avg_miss_latency::total 73635.218534                       # average ReadReq miss latency
101810726Sandreas.hansson@arm.comsystem.cpu.l2cache.UpgradeReq_avg_miss_latency::cpu.data  8249.895833                       # average UpgradeReq miss latency
101910726Sandreas.hansson@arm.comsystem.cpu.l2cache.UpgradeReq_avg_miss_latency::total  8249.895833                       # average UpgradeReq miss latency
102010726Sandreas.hansson@arm.comsystem.cpu.l2cache.SCUpgradeReq_avg_miss_latency::cpu.data 12499.600000                       # average SCUpgradeReq miss latency
102110726Sandreas.hansson@arm.comsystem.cpu.l2cache.SCUpgradeReq_avg_miss_latency::total 12499.600000                       # average SCUpgradeReq miss latency
102210726Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 89103.669206                       # average ReadExReq miss latency
102310726Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_avg_miss_latency::total 89103.669206                       # average ReadExReq miss latency
102410726Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_avg_miss_latency::cpu.inst 83614.530244                       # average overall miss latency
102510726Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_avg_miss_latency::cpu.data 77828.774975                       # average overall miss latency
102610726Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_avg_miss_latency::total 78045.233528                       # average overall miss latency
102710726Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_avg_miss_latency::cpu.inst 83614.530244                       # average overall miss latency
102810726Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_avg_miss_latency::cpu.data 77828.774975                       # average overall miss latency
102910726Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_avg_miss_latency::total 78045.233528                       # average overall miss latency
103010585Sandreas.hansson@arm.comsystem.cpu.l2cache.blocked_cycles::no_mshrs            0                       # number of cycles access was blocked
103110585Sandreas.hansson@arm.comsystem.cpu.l2cache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
103210585Sandreas.hansson@arm.comsystem.cpu.l2cache.blocked::no_mshrs                0                       # number of cycles access was blocked
103310585Sandreas.hansson@arm.comsystem.cpu.l2cache.blocked::no_targets              0                       # number of cycles access was blocked
103410585Sandreas.hansson@arm.comsystem.cpu.l2cache.avg_blocked_cycles::no_mshrs          nan                       # average number of cycles each access was blocked
103510585Sandreas.hansson@arm.comsystem.cpu.l2cache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
103610585Sandreas.hansson@arm.comsystem.cpu.l2cache.fast_writes                      0                       # number of fast writes performed
103710585Sandreas.hansson@arm.comsystem.cpu.l2cache.cache_copies                     0                       # number of cache copies performed
103810726Sandreas.hansson@arm.comsystem.cpu.l2cache.writebacks::writebacks        75945                       # number of writebacks
103910726Sandreas.hansson@arm.comsystem.cpu.l2cache.writebacks::total            75945                       # number of writebacks
104010585Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_mshr_hits::cpu.inst            1                       # number of ReadReq MSHR hits
104110585Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_mshr_hits::total            1                       # number of ReadReq MSHR hits
104210585Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_mshr_hits::cpu.inst            1                       # number of demand (read+write) MSHR hits
104310585Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_mshr_hits::total            1                       # number of demand (read+write) MSHR hits
104410585Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_mshr_hits::cpu.inst            1                       # number of overall MSHR hits
104510585Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_mshr_hits::total            1                       # number of overall MSHR hits
104610726Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_mshr_misses::cpu.inst        15126                       # number of ReadReq MSHR misses
104710726Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_mshr_misses::cpu.data       273931                       # number of ReadReq MSHR misses
104810726Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_mshr_misses::total       289057                       # number of ReadReq MSHR misses
104910726Sandreas.hansson@arm.comsystem.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data           48                       # number of UpgradeReq MSHR misses
105010726Sandreas.hansson@arm.comsystem.cpu.l2cache.UpgradeReq_mshr_misses::total           48                       # number of UpgradeReq MSHR misses
105110726Sandreas.hansson@arm.comsystem.cpu.l2cache.SCUpgradeReq_mshr_misses::cpu.data            5                       # number of SCUpgradeReq MSHR misses
105210726Sandreas.hansson@arm.comsystem.cpu.l2cache.SCUpgradeReq_mshr_misses::total            5                       # number of SCUpgradeReq MSHR misses
105310726Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_mshr_misses::cpu.data       115274                       # number of ReadExReq MSHR misses
105410726Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_mshr_misses::total       115274                       # number of ReadExReq MSHR misses
105510726Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_mshr_misses::cpu.inst        15126                       # number of demand (read+write) MSHR misses
105610726Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_mshr_misses::cpu.data       389205                       # number of demand (read+write) MSHR misses
105710726Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_mshr_misses::total       404331                       # number of demand (read+write) MSHR misses
105810726Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_mshr_misses::cpu.inst        15126                       # number of overall MSHR misses
105910726Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_mshr_misses::cpu.data       389205                       # number of overall MSHR misses
106010726Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_mshr_misses::total       404331                       # number of overall MSHR misses
106110726Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst   1075826749                       # number of ReadReq MSHR miss cycles
106210726Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data  16607896000                       # number of ReadReq MSHR miss cycles
106310726Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_mshr_miss_latency::total  17683722749                       # number of ReadReq MSHR miss cycles
106410726Sandreas.hansson@arm.comsystem.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data      1000544                       # number of UpgradeReq MSHR miss cycles
106510726Sandreas.hansson@arm.comsystem.cpu.l2cache.UpgradeReq_mshr_miss_latency::total      1000544                       # number of UpgradeReq MSHR miss cycles
106610726Sandreas.hansson@arm.comsystem.cpu.l2cache.SCUpgradeReq_mshr_miss_latency::cpu.data        89005                       # number of SCUpgradeReq MSHR miss cycles
106710726Sandreas.hansson@arm.comsystem.cpu.l2cache.SCUpgradeReq_mshr_miss_latency::total        89005                       # number of SCUpgradeReq MSHR miss cycles
106810726Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data   8861608136                       # number of ReadExReq MSHR miss cycles
106910726Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_mshr_miss_latency::total   8861608136                       # number of ReadExReq MSHR miss cycles
107010726Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_mshr_miss_latency::cpu.inst   1075826749                       # number of demand (read+write) MSHR miss cycles
107110726Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_mshr_miss_latency::cpu.data  25469504136                       # number of demand (read+write) MSHR miss cycles
107210726Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_mshr_miss_latency::total  26545330885                       # number of demand (read+write) MSHR miss cycles
107310726Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_mshr_miss_latency::cpu.inst   1075826749                       # number of overall MSHR miss cycles
107410726Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_mshr_miss_latency::cpu.data  25469504136                       # number of overall MSHR miss cycles
107510726Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_mshr_miss_latency::total  26545330885                       # number of overall MSHR miss cycles
107610726Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_mshr_uncacheable_latency::cpu.data   1336686500                       # number of ReadReq MSHR uncacheable cycles
107710726Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_mshr_uncacheable_latency::total   1336686500                       # number of ReadReq MSHR uncacheable cycles
107810726Sandreas.hansson@arm.comsystem.cpu.l2cache.WriteReq_mshr_uncacheable_latency::cpu.data   1887182500                       # number of WriteReq MSHR uncacheable cycles
107910726Sandreas.hansson@arm.comsystem.cpu.l2cache.WriteReq_mshr_uncacheable_latency::total   1887182500                       # number of WriteReq MSHR uncacheable cycles
108010726Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_mshr_uncacheable_latency::cpu.data   3223869000                       # number of overall MSHR uncacheable cycles
108110726Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_mshr_uncacheable_latency::total   3223869000                       # number of overall MSHR uncacheable cycles
108210726Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst     0.014638                       # mshr miss rate for ReadReq accesses
108310726Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data     0.248428                       # mshr miss rate for ReadReq accesses
108410726Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_mshr_miss_rate::total     0.135326                       # mshr miss rate for ReadReq accesses
108510726Sandreas.hansson@arm.comsystem.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data     0.607595                       # mshr miss rate for UpgradeReq accesses
108610726Sandreas.hansson@arm.comsystem.cpu.l2cache.UpgradeReq_mshr_miss_rate::total     0.607595                       # mshr miss rate for UpgradeReq accesses
108710726Sandreas.hansson@arm.comsystem.cpu.l2cache.SCUpgradeReq_mshr_miss_rate::cpu.data     0.185185                       # mshr miss rate for SCUpgradeReq accesses
108810726Sandreas.hansson@arm.comsystem.cpu.l2cache.SCUpgradeReq_mshr_miss_rate::total     0.185185                       # mshr miss rate for SCUpgradeReq accesses
108910726Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data     0.382192                       # mshr miss rate for ReadExReq accesses
109010726Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_mshr_miss_rate::total     0.382192                       # mshr miss rate for ReadExReq accesses
109110726Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_mshr_miss_rate::cpu.inst     0.014638                       # mshr miss rate for demand accesses
109210726Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_mshr_miss_rate::cpu.data     0.277158                       # mshr miss rate for demand accesses
109310726Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_mshr_miss_rate::total     0.165871                       # mshr miss rate for demand accesses
109410726Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_mshr_miss_rate::cpu.inst     0.014638                       # mshr miss rate for overall accesses
109510726Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_mshr_miss_rate::cpu.data     0.277158                       # mshr miss rate for overall accesses
109610726Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_mshr_miss_rate::total     0.165871                       # mshr miss rate for overall accesses
109710726Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 71124.338821                       # average ReadReq mshr miss latency
109810726Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 60628.026766                       # average ReadReq mshr miss latency
109910726Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 61177.285964                       # average ReadReq mshr miss latency
110010726Sandreas.hansson@arm.comsystem.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 20844.666667                       # average UpgradeReq mshr miss latency
110110726Sandreas.hansson@arm.comsystem.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total 20844.666667                       # average UpgradeReq mshr miss latency
110210726Sandreas.hansson@arm.comsystem.cpu.l2cache.SCUpgradeReq_avg_mshr_miss_latency::cpu.data        17801                       # average SCUpgradeReq mshr miss latency
110310726Sandreas.hansson@arm.comsystem.cpu.l2cache.SCUpgradeReq_avg_mshr_miss_latency::total        17801                       # average SCUpgradeReq mshr miss latency
110410726Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 76874.300675                       # average ReadExReq mshr miss latency
110510726Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 76874.300675                       # average ReadExReq mshr miss latency
110610726Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 71124.338821                       # average overall mshr miss latency
110710726Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 65439.817412                       # average overall mshr miss latency
110810726Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_avg_mshr_miss_latency::total 65652.475039                       # average overall mshr miss latency
110910726Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 71124.338821                       # average overall mshr miss latency
111010726Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 65439.817412                       # average overall mshr miss latency
111110726Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_avg_mshr_miss_latency::total 65652.475039                       # average overall mshr miss latency
111210585Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_avg_mshr_uncacheable_latency::cpu.data          inf                       # average ReadReq mshr uncacheable latency
111310585Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_avg_mshr_uncacheable_latency::total          inf                       # average ReadReq mshr uncacheable latency
111410585Sandreas.hansson@arm.comsystem.cpu.l2cache.WriteReq_avg_mshr_uncacheable_latency::cpu.data          inf                       # average WriteReq mshr uncacheable latency
111510585Sandreas.hansson@arm.comsystem.cpu.l2cache.WriteReq_avg_mshr_uncacheable_latency::total          inf                       # average WriteReq mshr uncacheable latency
111610585Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_avg_mshr_uncacheable_latency::cpu.data          inf                       # average overall mshr uncacheable latency
111710585Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_avg_mshr_uncacheable_latency::total          inf                       # average overall mshr uncacheable latency
111810585Sandreas.hansson@arm.comsystem.cpu.l2cache.no_allocate_misses               0                       # Number of misses that were no-allocate
111910726Sandreas.hansson@arm.comsystem.cpu.toL2Bus.trans_dist::ReadReq        2143279                       # Transaction distribution
112010726Sandreas.hansson@arm.comsystem.cpu.toL2Bus.trans_dist::ReadResp       2143168                       # Transaction distribution
112110585Sandreas.hansson@arm.comsystem.cpu.toL2Bus.trans_dist::WriteReq          9597                       # Transaction distribution
112210585Sandreas.hansson@arm.comsystem.cpu.toL2Bus.trans_dist::WriteResp         9597                       # Transaction distribution
112310726Sandreas.hansson@arm.comsystem.cpu.toL2Bus.trans_dist::Writeback       842087                       # Transaction distribution
112410726Sandreas.hansson@arm.comsystem.cpu.toL2Bus.trans_dist::WriteInvalidateReq        41601                       # Transaction distribution
112510726Sandreas.hansson@arm.comsystem.cpu.toL2Bus.trans_dist::UpgradeReq           79                       # Transaction distribution
112610726Sandreas.hansson@arm.comsystem.cpu.toL2Bus.trans_dist::SCUpgradeReq           27                       # Transaction distribution
112710726Sandreas.hansson@arm.comsystem.cpu.toL2Bus.trans_dist::UpgradeResp          106                       # Transaction distribution
112810726Sandreas.hansson@arm.comsystem.cpu.toL2Bus.trans_dist::ReadExReq       301613                       # Transaction distribution
112910726Sandreas.hansson@arm.comsystem.cpu.toL2Bus.trans_dist::ReadExResp       301613                       # Transaction distribution
113010726Sandreas.hansson@arm.comsystem.cpu.toL2Bus.trans_dist::BadAddressError           94                       # Transaction distribution
113110726Sandreas.hansson@arm.comsystem.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side      2066871                       # Packet count per connected master and slave (bytes)
113210726Sandreas.hansson@arm.comsystem.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side      3684049                       # Packet count per connected master and slave (bytes)
113310726Sandreas.hansson@arm.comsystem.cpu.toL2Bus.pkt_count::total           5750920                       # Packet count per connected master and slave (bytes)
113410726Sandreas.hansson@arm.comsystem.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side     66134528                       # Cumulative packet size per connected master and slave (bytes)
113510726Sandreas.hansson@arm.comsystem.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side    143814956                       # Cumulative packet size per connected master and slave (bytes)
113610726Sandreas.hansson@arm.comsystem.cpu.toL2Bus.pkt_size::total          209949484                       # Cumulative packet size per connected master and slave (bytes)
113710726Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoops                       42097                       # Total snoops (count)
113810726Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoop_fanout::samples      3321757                       # Request fanout histogram
113910726Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoop_fanout::mean        1.012576                       # Request fanout histogram
114010726Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoop_fanout::stdev       0.111435                       # Request fanout histogram
114110585Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoop_fanout::underflows            0      0.00%      0.00% # Request fanout histogram
114210585Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoop_fanout::0                  0      0.00%      0.00% # Request fanout histogram
114310726Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoop_fanout::1            3279983     98.74%     98.74% # Request fanout histogram
114410726Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoop_fanout::2              41774      1.26%    100.00% # Request fanout histogram
114510585Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoop_fanout::overflows            0      0.00%    100.00% # Request fanout histogram
114610585Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoop_fanout::min_value            1                       # Request fanout histogram
114710585Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoop_fanout::max_value            2                       # Request fanout histogram
114810726Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoop_fanout::total        3321757                       # Request fanout histogram
114910726Sandreas.hansson@arm.comsystem.cpu.toL2Bus.reqLayer0.occupancy     2495140999                       # Layer occupancy (ticks)
115010585Sandreas.hansson@arm.comsystem.cpu.toL2Bus.reqLayer0.utilization          0.1                       # Layer utilization (%)
115110585Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoopLayer0.occupancy       234000                       # Layer occupancy (ticks)
115210585Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoopLayer0.utilization          0.0                       # Layer utilization (%)
115310726Sandreas.hansson@arm.comsystem.cpu.toL2Bus.respLayer0.occupancy    1554402947                       # Layer occupancy (ticks)
115410585Sandreas.hansson@arm.comsystem.cpu.toL2Bus.respLayer0.utilization          0.1                       # Layer utilization (%)
115510726Sandreas.hansson@arm.comsystem.cpu.toL2Bus.respLayer1.occupancy    2190379384                       # Layer occupancy (ticks)
115610585Sandreas.hansson@arm.comsystem.cpu.toL2Bus.respLayer1.utilization          0.1                       # Layer utilization (%)
115710585Sandreas.hansson@arm.comsystem.disk0.dma_read_full_pages                    0                       # Number of full page size DMA reads (not PRD).
115810585Sandreas.hansson@arm.comsystem.disk0.dma_read_bytes                      1024                       # Number of bytes transfered via DMA reads (not PRD).
115910585Sandreas.hansson@arm.comsystem.disk0.dma_read_txs                           1                       # Number of DMA read transactions (not PRD).
116010585Sandreas.hansson@arm.comsystem.disk0.dma_write_full_pages                 298                       # Number of full page size DMA writes.
116110585Sandreas.hansson@arm.comsystem.disk0.dma_write_bytes                  2651136                       # Number of bytes transfered via DMA writes.
116210585Sandreas.hansson@arm.comsystem.disk0.dma_write_txs                        395                       # Number of DMA write transactions.
116310585Sandreas.hansson@arm.comsystem.disk2.dma_read_full_pages                    0                       # Number of full page size DMA reads (not PRD).
116410585Sandreas.hansson@arm.comsystem.disk2.dma_read_bytes                         0                       # Number of bytes transfered via DMA reads (not PRD).
116510585Sandreas.hansson@arm.comsystem.disk2.dma_read_txs                           0                       # Number of DMA read transactions (not PRD).
116610585Sandreas.hansson@arm.comsystem.disk2.dma_write_full_pages                   1                       # Number of full page size DMA writes.
116710585Sandreas.hansson@arm.comsystem.disk2.dma_write_bytes                     8192                       # Number of bytes transfered via DMA writes.
116810585Sandreas.hansson@arm.comsystem.disk2.dma_write_txs                          1                       # Number of DMA write transactions.
11699729Sandreas.hansson@arm.comsystem.iobus.trans_dist::ReadReq                 7103                       # Transaction distribution
11709729Sandreas.hansson@arm.comsystem.iobus.trans_dist::ReadResp                7103                       # Transaction distribution
117110585Sandreas.hansson@arm.comsystem.iobus.trans_dist::WriteReq               51149                       # Transaction distribution
117210585Sandreas.hansson@arm.comsystem.iobus.trans_dist::WriteResp               9597                       # Transaction distribution
117310585Sandreas.hansson@arm.comsystem.iobus.trans_dist::WriteInvalidateResp        41552                       # Transaction distribution
117410409Sandreas.hansson@arm.comsystem.iobus.pkt_count_system.bridge.master::system.tsunami.cchip.pio         5050                       # Packet count per connected master and slave (bytes)
11759729Sandreas.hansson@arm.comsystem.iobus.pkt_count_system.bridge.master::system.tsunami.pchip.pio          472                       # Packet count per connected master and slave (bytes)
11769729Sandreas.hansson@arm.comsystem.iobus.pkt_count_system.bridge.master::system.tsunami.fake_sm_chip.pio           10                       # Packet count per connected master and slave (bytes)
11779729Sandreas.hansson@arm.comsystem.iobus.pkt_count_system.bridge.master::system.tsunami.fake_uart4.pio           10                       # Packet count per connected master and slave (bytes)
11789729Sandreas.hansson@arm.comsystem.iobus.pkt_count_system.bridge.master::system.tsunami.io.pio          180                       # Packet count per connected master and slave (bytes)
11799729Sandreas.hansson@arm.comsystem.iobus.pkt_count_system.bridge.master::system.tsunami.uart.pio        18120                       # Packet count per connected master and slave (bytes)
11809729Sandreas.hansson@arm.comsystem.iobus.pkt_count_system.bridge.master::system.tsunami.backdoor.pio         1904                       # Packet count per connected master and slave (bytes)
11819729Sandreas.hansson@arm.comsystem.iobus.pkt_count_system.bridge.master::system.tsunami.ide.pio         6672                       # Packet count per connected master and slave (bytes)
11829729Sandreas.hansson@arm.comsystem.iobus.pkt_count_system.bridge.master::system.tsunami.ide-pciconf          294                       # Packet count per connected master and slave (bytes)
11839729Sandreas.hansson@arm.comsystem.iobus.pkt_count_system.bridge.master::system.tsunami.ethernet.pio          102                       # Packet count per connected master and slave (bytes)
11849729Sandreas.hansson@arm.comsystem.iobus.pkt_count_system.bridge.master::system.tsunami.ethernet-pciconf          180                       # Packet count per connected master and slave (bytes)
11859729Sandreas.hansson@arm.comsystem.iobus.pkt_count_system.bridge.master::system.tsunami.pciconfig.pio           60                       # Packet count per connected master and slave (bytes)
118610409Sandreas.hansson@arm.comsystem.iobus.pkt_count_system.bridge.master::total        33054                       # Packet count per connected master and slave (bytes)
11879729Sandreas.hansson@arm.comsystem.iobus.pkt_count_system.tsunami.ide.dma::system.iocache.cpu_side        83450                       # Packet count per connected master and slave (bytes)
11889729Sandreas.hansson@arm.comsystem.iobus.pkt_count_system.tsunami.ide.dma::total        83450                       # Packet count per connected master and slave (bytes)
118910409Sandreas.hansson@arm.comsystem.iobus.pkt_count::total                  116504                       # Packet count per connected master and slave (bytes)
119010409Sandreas.hansson@arm.comsystem.iobus.pkt_size_system.bridge.master::system.tsunami.cchip.pio        20200                       # Cumulative packet size per connected master and slave (bytes)
119110409Sandreas.hansson@arm.comsystem.iobus.pkt_size_system.bridge.master::system.tsunami.pchip.pio         1888                       # Cumulative packet size per connected master and slave (bytes)
119210409Sandreas.hansson@arm.comsystem.iobus.pkt_size_system.bridge.master::system.tsunami.fake_sm_chip.pio            5                       # Cumulative packet size per connected master and slave (bytes)
119310409Sandreas.hansson@arm.comsystem.iobus.pkt_size_system.bridge.master::system.tsunami.fake_uart4.pio            5                       # Cumulative packet size per connected master and slave (bytes)
119410409Sandreas.hansson@arm.comsystem.iobus.pkt_size_system.bridge.master::system.tsunami.io.pio          160                       # Cumulative packet size per connected master and slave (bytes)
119510409Sandreas.hansson@arm.comsystem.iobus.pkt_size_system.bridge.master::system.tsunami.uart.pio         9060                       # Cumulative packet size per connected master and slave (bytes)
119610409Sandreas.hansson@arm.comsystem.iobus.pkt_size_system.bridge.master::system.tsunami.backdoor.pio         7596                       # Cumulative packet size per connected master and slave (bytes)
119710409Sandreas.hansson@arm.comsystem.iobus.pkt_size_system.bridge.master::system.tsunami.ide.pio         4193                       # Cumulative packet size per connected master and slave (bytes)
119810409Sandreas.hansson@arm.comsystem.iobus.pkt_size_system.bridge.master::system.tsunami.ide-pciconf          410                       # Cumulative packet size per connected master and slave (bytes)
119910409Sandreas.hansson@arm.comsystem.iobus.pkt_size_system.bridge.master::system.tsunami.ethernet.pio          204                       # Cumulative packet size per connected master and slave (bytes)
120010409Sandreas.hansson@arm.comsystem.iobus.pkt_size_system.bridge.master::system.tsunami.ethernet-pciconf          299                       # Cumulative packet size per connected master and slave (bytes)
120110409Sandreas.hansson@arm.comsystem.iobus.pkt_size_system.bridge.master::system.tsunami.pciconfig.pio          120                       # Cumulative packet size per connected master and slave (bytes)
120210409Sandreas.hansson@arm.comsystem.iobus.pkt_size_system.bridge.master::total        44140                       # Cumulative packet size per connected master and slave (bytes)
120310409Sandreas.hansson@arm.comsystem.iobus.pkt_size_system.tsunami.ide.dma::system.iocache.cpu_side      2661608                       # Cumulative packet size per connected master and slave (bytes)
120410409Sandreas.hansson@arm.comsystem.iobus.pkt_size_system.tsunami.ide.dma::total      2661608                       # Cumulative packet size per connected master and slave (bytes)
120510409Sandreas.hansson@arm.comsystem.iobus.pkt_size::total                  2705748                       # Cumulative packet size per connected master and slave (bytes)
120610409Sandreas.hansson@arm.comsystem.iobus.reqLayer0.occupancy              4661000                       # Layer occupancy (ticks)
12079729Sandreas.hansson@arm.comsystem.iobus.reqLayer0.utilization                0.0                       # Layer utilization (%)
12089729Sandreas.hansson@arm.comsystem.iobus.reqLayer1.occupancy               353000                       # Layer occupancy (ticks)
12099729Sandreas.hansson@arm.comsystem.iobus.reqLayer1.utilization                0.0                       # Layer utilization (%)
12109729Sandreas.hansson@arm.comsystem.iobus.reqLayer2.occupancy                 9000                       # Layer occupancy (ticks)
12119729Sandreas.hansson@arm.comsystem.iobus.reqLayer2.utilization                0.0                       # Layer utilization (%)
12129729Sandreas.hansson@arm.comsystem.iobus.reqLayer6.occupancy                 9000                       # Layer occupancy (ticks)
12139729Sandreas.hansson@arm.comsystem.iobus.reqLayer6.utilization                0.0                       # Layer utilization (%)
12149729Sandreas.hansson@arm.comsystem.iobus.reqLayer22.occupancy              155000                       # Layer occupancy (ticks)
12159729Sandreas.hansson@arm.comsystem.iobus.reqLayer22.utilization               0.0                       # Layer utilization (%)
12169729Sandreas.hansson@arm.comsystem.iobus.reqLayer23.occupancy            13484000                       # Layer occupancy (ticks)
12179729Sandreas.hansson@arm.comsystem.iobus.reqLayer23.utilization               0.0                       # Layer utilization (%)
12189729Sandreas.hansson@arm.comsystem.iobus.reqLayer24.occupancy             1887000                       # Layer occupancy (ticks)
12199729Sandreas.hansson@arm.comsystem.iobus.reqLayer24.utilization               0.0                       # Layer utilization (%)
12209729Sandreas.hansson@arm.comsystem.iobus.reqLayer25.occupancy             5166000                       # Layer occupancy (ticks)
12219729Sandreas.hansson@arm.comsystem.iobus.reqLayer25.utilization               0.0                       # Layer utilization (%)
12229729Sandreas.hansson@arm.comsystem.iobus.reqLayer26.occupancy              184000                       # Layer occupancy (ticks)
12239729Sandreas.hansson@arm.comsystem.iobus.reqLayer26.utilization               0.0                       # Layer utilization (%)
12249729Sandreas.hansson@arm.comsystem.iobus.reqLayer27.occupancy               76000                       # Layer occupancy (ticks)
12259729Sandreas.hansson@arm.comsystem.iobus.reqLayer27.utilization               0.0                       # Layer utilization (%)
12269729Sandreas.hansson@arm.comsystem.iobus.reqLayer28.occupancy              110000                       # Layer occupancy (ticks)
12279729Sandreas.hansson@arm.comsystem.iobus.reqLayer28.utilization               0.0                       # Layer utilization (%)
122810726Sandreas.hansson@arm.comsystem.iobus.reqLayer29.occupancy           242053963                       # Layer occupancy (ticks)
12299729Sandreas.hansson@arm.comsystem.iobus.reqLayer29.utilization               0.0                       # Layer utilization (%)
12309729Sandreas.hansson@arm.comsystem.iobus.reqLayer30.occupancy               30000                       # Layer occupancy (ticks)
12319729Sandreas.hansson@arm.comsystem.iobus.reqLayer30.utilization               0.0                       # Layer utilization (%)
123210409Sandreas.hansson@arm.comsystem.iobus.respLayer0.occupancy            23457000                       # Layer occupancy (ticks)
12339729Sandreas.hansson@arm.comsystem.iobus.respLayer0.utilization               0.0                       # Layer utilization (%)
123410726Sandreas.hansson@arm.comsystem.iobus.respLayer1.occupancy            42024003                       # Layer occupancy (ticks)
12359729Sandreas.hansson@arm.comsystem.iobus.respLayer1.utilization               0.0                       # Layer utilization (%)
123610585Sandreas.hansson@arm.comsystem.iocache.tags.replacements                41685                       # number of replacements
123710726Sandreas.hansson@arm.comsystem.iocache.tags.tagsinuse                1.259192                       # Cycle average of tags in use
123810585Sandreas.hansson@arm.comsystem.iocache.tags.total_refs                      0                       # Total number of references to valid blocks.
123910585Sandreas.hansson@arm.comsystem.iocache.tags.sampled_refs                41701                       # Sample count of references to valid blocks.
124010585Sandreas.hansson@arm.comsystem.iocache.tags.avg_refs                        0                       # Average number of references to valid blocks.
124110726Sandreas.hansson@arm.comsystem.iocache.tags.warmup_cycle         1711311066000                       # Cycle when the warmup percentage was hit.
124210726Sandreas.hansson@arm.comsystem.iocache.tags.occ_blocks::tsunami.ide     1.259192                       # Average occupied blocks per requestor
124310726Sandreas.hansson@arm.comsystem.iocache.tags.occ_percent::tsunami.ide     0.078699                       # Average percentage of cache occupancy
124410726Sandreas.hansson@arm.comsystem.iocache.tags.occ_percent::total       0.078699                       # Average percentage of cache occupancy
124510585Sandreas.hansson@arm.comsystem.iocache.tags.occ_task_id_blocks::1023           16                       # Occupied blocks per task id
124610585Sandreas.hansson@arm.comsystem.iocache.tags.age_task_id_blocks_1023::2           16                       # Occupied blocks per task id
124710585Sandreas.hansson@arm.comsystem.iocache.tags.occ_task_id_percent::1023            1                       # Percentage of cache occupancy per task id
124810585Sandreas.hansson@arm.comsystem.iocache.tags.tag_accesses               375525                       # Number of tag accesses
124910585Sandreas.hansson@arm.comsystem.iocache.tags.data_accesses              375525                       # Number of data accesses
125010585Sandreas.hansson@arm.comsystem.iocache.ReadReq_misses::tsunami.ide          173                       # number of ReadReq misses
125110585Sandreas.hansson@arm.comsystem.iocache.ReadReq_misses::total              173                       # number of ReadReq misses
125210585Sandreas.hansson@arm.comsystem.iocache.WriteInvalidateReq_misses::tsunami.ide        41552                       # number of WriteInvalidateReq misses
125310585Sandreas.hansson@arm.comsystem.iocache.WriteInvalidateReq_misses::total        41552                       # number of WriteInvalidateReq misses
125410585Sandreas.hansson@arm.comsystem.iocache.demand_misses::tsunami.ide          173                       # number of demand (read+write) misses
125510585Sandreas.hansson@arm.comsystem.iocache.demand_misses::total               173                       # number of demand (read+write) misses
125610585Sandreas.hansson@arm.comsystem.iocache.overall_misses::tsunami.ide          173                       # number of overall misses
125710585Sandreas.hansson@arm.comsystem.iocache.overall_misses::total              173                       # number of overall misses
125810726Sandreas.hansson@arm.comsystem.iocache.ReadReq_miss_latency::tsunami.ide     21719383                       # number of ReadReq miss cycles
125910726Sandreas.hansson@arm.comsystem.iocache.ReadReq_miss_latency::total     21719383                       # number of ReadReq miss cycles
126010726Sandreas.hansson@arm.comsystem.iocache.WriteInvalidateReq_miss_latency::tsunami.ide   8765491577                       # number of WriteInvalidateReq miss cycles
126110726Sandreas.hansson@arm.comsystem.iocache.WriteInvalidateReq_miss_latency::total   8765491577                       # number of WriteInvalidateReq miss cycles
126210726Sandreas.hansson@arm.comsystem.iocache.demand_miss_latency::tsunami.ide     21719383                       # number of demand (read+write) miss cycles
126310726Sandreas.hansson@arm.comsystem.iocache.demand_miss_latency::total     21719383                       # number of demand (read+write) miss cycles
126410726Sandreas.hansson@arm.comsystem.iocache.overall_miss_latency::tsunami.ide     21719383                       # number of overall miss cycles
126510726Sandreas.hansson@arm.comsystem.iocache.overall_miss_latency::total     21719383                       # number of overall miss cycles
126610585Sandreas.hansson@arm.comsystem.iocache.ReadReq_accesses::tsunami.ide          173                       # number of ReadReq accesses(hits+misses)
126710585Sandreas.hansson@arm.comsystem.iocache.ReadReq_accesses::total            173                       # number of ReadReq accesses(hits+misses)
126810585Sandreas.hansson@arm.comsystem.iocache.WriteInvalidateReq_accesses::tsunami.ide        41552                       # number of WriteInvalidateReq accesses(hits+misses)
126910585Sandreas.hansson@arm.comsystem.iocache.WriteInvalidateReq_accesses::total        41552                       # number of WriteInvalidateReq accesses(hits+misses)
127010585Sandreas.hansson@arm.comsystem.iocache.demand_accesses::tsunami.ide          173                       # number of demand (read+write) accesses
127110585Sandreas.hansson@arm.comsystem.iocache.demand_accesses::total             173                       # number of demand (read+write) accesses
127210585Sandreas.hansson@arm.comsystem.iocache.overall_accesses::tsunami.ide          173                       # number of overall (read+write) accesses
127310585Sandreas.hansson@arm.comsystem.iocache.overall_accesses::total            173                       # number of overall (read+write) accesses
127410585Sandreas.hansson@arm.comsystem.iocache.ReadReq_miss_rate::tsunami.ide            1                       # miss rate for ReadReq accesses
127510585Sandreas.hansson@arm.comsystem.iocache.ReadReq_miss_rate::total             1                       # miss rate for ReadReq accesses
127610585Sandreas.hansson@arm.comsystem.iocache.WriteInvalidateReq_miss_rate::tsunami.ide            1                       # miss rate for WriteInvalidateReq accesses
127710585Sandreas.hansson@arm.comsystem.iocache.WriteInvalidateReq_miss_rate::total            1                       # miss rate for WriteInvalidateReq accesses
127810585Sandreas.hansson@arm.comsystem.iocache.demand_miss_rate::tsunami.ide            1                       # miss rate for demand accesses
127910585Sandreas.hansson@arm.comsystem.iocache.demand_miss_rate::total              1                       # miss rate for demand accesses
128010585Sandreas.hansson@arm.comsystem.iocache.overall_miss_rate::tsunami.ide            1                       # miss rate for overall accesses
128110585Sandreas.hansson@arm.comsystem.iocache.overall_miss_rate::total             1                       # miss rate for overall accesses
128210726Sandreas.hansson@arm.comsystem.iocache.ReadReq_avg_miss_latency::tsunami.ide 125545.566474                       # average ReadReq miss latency
128310726Sandreas.hansson@arm.comsystem.iocache.ReadReq_avg_miss_latency::total 125545.566474                       # average ReadReq miss latency
128410726Sandreas.hansson@arm.comsystem.iocache.WriteInvalidateReq_avg_miss_latency::tsunami.ide 210952.338684                       # average WriteInvalidateReq miss latency
128510726Sandreas.hansson@arm.comsystem.iocache.WriteInvalidateReq_avg_miss_latency::total 210952.338684                       # average WriteInvalidateReq miss latency
128610726Sandreas.hansson@arm.comsystem.iocache.demand_avg_miss_latency::tsunami.ide 125545.566474                       # average overall miss latency
128710726Sandreas.hansson@arm.comsystem.iocache.demand_avg_miss_latency::total 125545.566474                       # average overall miss latency
128810726Sandreas.hansson@arm.comsystem.iocache.overall_avg_miss_latency::tsunami.ide 125545.566474                       # average overall miss latency
128910726Sandreas.hansson@arm.comsystem.iocache.overall_avg_miss_latency::total 125545.566474                       # average overall miss latency
129010726Sandreas.hansson@arm.comsystem.iocache.blocked_cycles::no_mshrs         73146                       # number of cycles access was blocked
129110585Sandreas.hansson@arm.comsystem.iocache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
129210726Sandreas.hansson@arm.comsystem.iocache.blocked::no_mshrs                10015                       # number of cycles access was blocked
129310585Sandreas.hansson@arm.comsystem.iocache.blocked::no_targets                  0                       # number of cycles access was blocked
129410726Sandreas.hansson@arm.comsystem.iocache.avg_blocked_cycles::no_mshrs     7.303645                       # average number of cycles each access was blocked
129510585Sandreas.hansson@arm.comsystem.iocache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
129610585Sandreas.hansson@arm.comsystem.iocache.fast_writes                          0                       # number of fast writes performed
129710585Sandreas.hansson@arm.comsystem.iocache.cache_copies                         0                       # number of cache copies performed
129810585Sandreas.hansson@arm.comsystem.iocache.writebacks::writebacks           41512                       # number of writebacks
129910585Sandreas.hansson@arm.comsystem.iocache.writebacks::total                41512                       # number of writebacks
130010585Sandreas.hansson@arm.comsystem.iocache.ReadReq_mshr_misses::tsunami.ide          173                       # number of ReadReq MSHR misses
130110585Sandreas.hansson@arm.comsystem.iocache.ReadReq_mshr_misses::total          173                       # number of ReadReq MSHR misses
130210585Sandreas.hansson@arm.comsystem.iocache.WriteInvalidateReq_mshr_misses::tsunami.ide        41552                       # number of WriteInvalidateReq MSHR misses
130310585Sandreas.hansson@arm.comsystem.iocache.WriteInvalidateReq_mshr_misses::total        41552                       # number of WriteInvalidateReq MSHR misses
130410585Sandreas.hansson@arm.comsystem.iocache.demand_mshr_misses::tsunami.ide          173                       # number of demand (read+write) MSHR misses
130510585Sandreas.hansson@arm.comsystem.iocache.demand_mshr_misses::total          173                       # number of demand (read+write) MSHR misses
130610585Sandreas.hansson@arm.comsystem.iocache.overall_mshr_misses::tsunami.ide          173                       # number of overall MSHR misses
130710585Sandreas.hansson@arm.comsystem.iocache.overall_mshr_misses::total          173                       # number of overall MSHR misses
130810726Sandreas.hansson@arm.comsystem.iocache.ReadReq_mshr_miss_latency::tsunami.ide     12567383                       # number of ReadReq MSHR miss cycles
130910726Sandreas.hansson@arm.comsystem.iocache.ReadReq_mshr_miss_latency::total     12567383                       # number of ReadReq MSHR miss cycles
131010726Sandreas.hansson@arm.comsystem.iocache.WriteInvalidateReq_mshr_miss_latency::tsunami.ide   6604781583                       # number of WriteInvalidateReq MSHR miss cycles
131110726Sandreas.hansson@arm.comsystem.iocache.WriteInvalidateReq_mshr_miss_latency::total   6604781583                       # number of WriteInvalidateReq MSHR miss cycles
131210726Sandreas.hansson@arm.comsystem.iocache.demand_mshr_miss_latency::tsunami.ide     12567383                       # number of demand (read+write) MSHR miss cycles
131310726Sandreas.hansson@arm.comsystem.iocache.demand_mshr_miss_latency::total     12567383                       # number of demand (read+write) MSHR miss cycles
131410726Sandreas.hansson@arm.comsystem.iocache.overall_mshr_miss_latency::tsunami.ide     12567383                       # number of overall MSHR miss cycles
131510726Sandreas.hansson@arm.comsystem.iocache.overall_mshr_miss_latency::total     12567383                       # number of overall MSHR miss cycles
131610585Sandreas.hansson@arm.comsystem.iocache.ReadReq_mshr_miss_rate::tsunami.ide            1                       # mshr miss rate for ReadReq accesses
131710585Sandreas.hansson@arm.comsystem.iocache.ReadReq_mshr_miss_rate::total            1                       # mshr miss rate for ReadReq accesses
131810585Sandreas.hansson@arm.comsystem.iocache.WriteInvalidateReq_mshr_miss_rate::tsunami.ide            1                       # mshr miss rate for WriteInvalidateReq accesses
131910585Sandreas.hansson@arm.comsystem.iocache.WriteInvalidateReq_mshr_miss_rate::total            1                       # mshr miss rate for WriteInvalidateReq accesses
132010585Sandreas.hansson@arm.comsystem.iocache.demand_mshr_miss_rate::tsunami.ide            1                       # mshr miss rate for demand accesses
132110585Sandreas.hansson@arm.comsystem.iocache.demand_mshr_miss_rate::total            1                       # mshr miss rate for demand accesses
132210585Sandreas.hansson@arm.comsystem.iocache.overall_mshr_miss_rate::tsunami.ide            1                       # mshr miss rate for overall accesses
132310585Sandreas.hansson@arm.comsystem.iocache.overall_mshr_miss_rate::total            1                       # mshr miss rate for overall accesses
132410726Sandreas.hansson@arm.comsystem.iocache.ReadReq_avg_mshr_miss_latency::tsunami.ide 72643.832370                       # average ReadReq mshr miss latency
132510726Sandreas.hansson@arm.comsystem.iocache.ReadReq_avg_mshr_miss_latency::total 72643.832370                       # average ReadReq mshr miss latency
132610726Sandreas.hansson@arm.comsystem.iocache.WriteInvalidateReq_avg_mshr_miss_latency::tsunami.ide 158952.194431                       # average WriteInvalidateReq mshr miss latency
132710726Sandreas.hansson@arm.comsystem.iocache.WriteInvalidateReq_avg_mshr_miss_latency::total 158952.194431                       # average WriteInvalidateReq mshr miss latency
132810726Sandreas.hansson@arm.comsystem.iocache.demand_avg_mshr_miss_latency::tsunami.ide 72643.832370                       # average overall mshr miss latency
132910726Sandreas.hansson@arm.comsystem.iocache.demand_avg_mshr_miss_latency::total 72643.832370                       # average overall mshr miss latency
133010726Sandreas.hansson@arm.comsystem.iocache.overall_avg_mshr_miss_latency::tsunami.ide 72643.832370                       # average overall mshr miss latency
133110726Sandreas.hansson@arm.comsystem.iocache.overall_avg_mshr_miss_latency::total 72643.832370                       # average overall mshr miss latency
133210585Sandreas.hansson@arm.comsystem.iocache.no_allocate_misses                   0                       # Number of misses that were no-allocate
133310726Sandreas.hansson@arm.comsystem.membus.trans_dist::ReadReq              296160                       # Transaction distribution
133410726Sandreas.hansson@arm.comsystem.membus.trans_dist::ReadResp             296066                       # Transaction distribution
133510585Sandreas.hansson@arm.comsystem.membus.trans_dist::WriteReq               9597                       # Transaction distribution
133610585Sandreas.hansson@arm.comsystem.membus.trans_dist::WriteResp              9597                       # Transaction distribution
133710726Sandreas.hansson@arm.comsystem.membus.trans_dist::Writeback            117457                       # Transaction distribution
133810585Sandreas.hansson@arm.comsystem.membus.trans_dist::WriteInvalidateReq        41552                       # Transaction distribution
133910585Sandreas.hansson@arm.comsystem.membus.trans_dist::WriteInvalidateResp        41552                       # Transaction distribution
134010726Sandreas.hansson@arm.comsystem.membus.trans_dist::UpgradeReq              185                       # Transaction distribution
134110726Sandreas.hansson@arm.comsystem.membus.trans_dist::SCUpgradeReq              5                       # Transaction distribution
134210726Sandreas.hansson@arm.comsystem.membus.trans_dist::UpgradeResp             190                       # Transaction distribution
134310726Sandreas.hansson@arm.comsystem.membus.trans_dist::ReadExReq            115137                       # Transaction distribution
134410726Sandreas.hansson@arm.comsystem.membus.trans_dist::ReadExResp           115137                       # Transaction distribution
134510726Sandreas.hansson@arm.comsystem.membus.trans_dist::BadAddressError           94                       # Transaction distribution
134610585Sandreas.hansson@arm.comsystem.membus.pkt_count_system.cpu.l2cache.mem_side::system.bridge.slave        33054                       # Packet count per connected master and slave (bytes)
134710726Sandreas.hansson@arm.comsystem.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port       884248                       # Packet count per connected master and slave (bytes)
134810726Sandreas.hansson@arm.comsystem.membus.pkt_count_system.cpu.l2cache.mem_side::system.membus.badaddr_responder.pio          188                       # Packet count per connected master and slave (bytes)
134910726Sandreas.hansson@arm.comsystem.membus.pkt_count_system.cpu.l2cache.mem_side::total       917490                       # Packet count per connected master and slave (bytes)
135010585Sandreas.hansson@arm.comsystem.membus.pkt_count_system.iocache.mem_side::system.physmem.port       124804                       # Packet count per connected master and slave (bytes)
135110585Sandreas.hansson@arm.comsystem.membus.pkt_count_system.iocache.mem_side::total       124804                       # Packet count per connected master and slave (bytes)
135210726Sandreas.hansson@arm.comsystem.membus.pkt_count::total                1042294                       # Packet count per connected master and slave (bytes)
135310585Sandreas.hansson@arm.comsystem.membus.pkt_size_system.cpu.l2cache.mem_side::system.bridge.slave        44140                       # Cumulative packet size per connected master and slave (bytes)
135410726Sandreas.hansson@arm.comsystem.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port     30705344                       # Cumulative packet size per connected master and slave (bytes)
135510726Sandreas.hansson@arm.comsystem.membus.pkt_size_system.cpu.l2cache.mem_side::total     30749484                       # Cumulative packet size per connected master and slave (bytes)
135610585Sandreas.hansson@arm.comsystem.membus.pkt_size_system.iocache.mem_side::system.physmem.port      5317056                       # Cumulative packet size per connected master and slave (bytes)
135710585Sandreas.hansson@arm.comsystem.membus.pkt_size_system.iocache.mem_side::total      5317056                       # Cumulative packet size per connected master and slave (bytes)
135810726Sandreas.hansson@arm.comsystem.membus.pkt_size::total                36066540                       # Cumulative packet size per connected master and slave (bytes)
135910585Sandreas.hansson@arm.comsystem.membus.snoops                              435                       # Total snoops (count)
136010726Sandreas.hansson@arm.comsystem.membus.snoop_fanout::samples            563651                       # Request fanout histogram
136110585Sandreas.hansson@arm.comsystem.membus.snoop_fanout::mean                    1                       # Request fanout histogram
136210585Sandreas.hansson@arm.comsystem.membus.snoop_fanout::stdev                   0                       # Request fanout histogram
136310585Sandreas.hansson@arm.comsystem.membus.snoop_fanout::underflows              0      0.00%      0.00% # Request fanout histogram
136410585Sandreas.hansson@arm.comsystem.membus.snoop_fanout::0                       0      0.00%      0.00% # Request fanout histogram
136510726Sandreas.hansson@arm.comsystem.membus.snoop_fanout::1                  563651    100.00%    100.00% # Request fanout histogram
136610585Sandreas.hansson@arm.comsystem.membus.snoop_fanout::2                       0      0.00%    100.00% # Request fanout histogram
136710585Sandreas.hansson@arm.comsystem.membus.snoop_fanout::overflows               0      0.00%    100.00% # Request fanout histogram
136810585Sandreas.hansson@arm.comsystem.membus.snoop_fanout::min_value               1                       # Request fanout histogram
136910585Sandreas.hansson@arm.comsystem.membus.snoop_fanout::max_value               1                       # Request fanout histogram
137010726Sandreas.hansson@arm.comsystem.membus.snoop_fanout::total              563651                       # Request fanout histogram
137110726Sandreas.hansson@arm.comsystem.membus.reqLayer0.occupancy            29181000                       # Layer occupancy (ticks)
137210585Sandreas.hansson@arm.comsystem.membus.reqLayer0.utilization               0.0                       # Layer utilization (%)
137310726Sandreas.hansson@arm.comsystem.membus.reqLayer1.occupancy          1226048062                       # Layer occupancy (ticks)
137410585Sandreas.hansson@arm.comsystem.membus.reqLayer1.utilization               0.1                       # Layer utilization (%)
137510726Sandreas.hansson@arm.comsystem.membus.reqLayer2.occupancy              118000                       # Layer occupancy (ticks)
137610585Sandreas.hansson@arm.comsystem.membus.reqLayer2.utilization               0.0                       # Layer utilization (%)
137710726Sandreas.hansson@arm.comsystem.membus.respLayer1.occupancy         2139454565                       # Layer occupancy (ticks)
137810726Sandreas.hansson@arm.comsystem.membus.respLayer1.utilization              0.1                       # Layer utilization (%)
137910726Sandreas.hansson@arm.comsystem.membus.respLayer2.occupancy           42497997                       # Layer occupancy (ticks)
138010585Sandreas.hansson@arm.comsystem.membus.respLayer2.utilization              0.0                       # Layer utilization (%)
138110585Sandreas.hansson@arm.comsystem.tsunami.ethernet.descDMAReads                0                       # Number of descriptors the device read w/ DMA
138210585Sandreas.hansson@arm.comsystem.tsunami.ethernet.descDMAWrites               0                       # Number of descriptors the device wrote w/ DMA
138310585Sandreas.hansson@arm.comsystem.tsunami.ethernet.descDmaReadBytes            0                       # number of descriptor bytes read w/ DMA
138410585Sandreas.hansson@arm.comsystem.tsunami.ethernet.descDmaWriteBytes            0                       # number of descriptor bytes write w/ DMA
138510585Sandreas.hansson@arm.comsystem.tsunami.ethernet.postedSwi                   0                       # number of software interrupts posted to CPU
138610585Sandreas.hansson@arm.comsystem.tsunami.ethernet.coalescedSwi              nan                       # average number of Swi's coalesced into each post
138710585Sandreas.hansson@arm.comsystem.tsunami.ethernet.totalSwi                    0                       # total number of Swi written to ISR
138810585Sandreas.hansson@arm.comsystem.tsunami.ethernet.postedRxIdle                0                       # number of rxIdle interrupts posted to CPU
138910585Sandreas.hansson@arm.comsystem.tsunami.ethernet.coalescedRxIdle           nan                       # average number of RxIdle's coalesced into each post
139010585Sandreas.hansson@arm.comsystem.tsunami.ethernet.totalRxIdle                 0                       # total number of RxIdle written to ISR
139110585Sandreas.hansson@arm.comsystem.tsunami.ethernet.postedRxOk                  0                       # number of RxOk interrupts posted to CPU
139210585Sandreas.hansson@arm.comsystem.tsunami.ethernet.coalescedRxOk             nan                       # average number of RxOk's coalesced into each post
139310585Sandreas.hansson@arm.comsystem.tsunami.ethernet.totalRxOk                   0                       # total number of RxOk written to ISR
139410585Sandreas.hansson@arm.comsystem.tsunami.ethernet.postedRxDesc                0                       # number of RxDesc interrupts posted to CPU
139510585Sandreas.hansson@arm.comsystem.tsunami.ethernet.coalescedRxDesc           nan                       # average number of RxDesc's coalesced into each post
139610585Sandreas.hansson@arm.comsystem.tsunami.ethernet.totalRxDesc                 0                       # total number of RxDesc written to ISR
139710585Sandreas.hansson@arm.comsystem.tsunami.ethernet.postedTxOk                  0                       # number of TxOk interrupts posted to CPU
139810585Sandreas.hansson@arm.comsystem.tsunami.ethernet.coalescedTxOk             nan                       # average number of TxOk's coalesced into each post
139910585Sandreas.hansson@arm.comsystem.tsunami.ethernet.totalTxOk                   0                       # total number of TxOk written to ISR
140010585Sandreas.hansson@arm.comsystem.tsunami.ethernet.postedTxIdle                0                       # number of TxIdle interrupts posted to CPU
140110585Sandreas.hansson@arm.comsystem.tsunami.ethernet.coalescedTxIdle           nan                       # average number of TxIdle's coalesced into each post
140210585Sandreas.hansson@arm.comsystem.tsunami.ethernet.totalTxIdle                 0                       # total number of TxIdle written to ISR
140310585Sandreas.hansson@arm.comsystem.tsunami.ethernet.postedTxDesc                0                       # number of TxDesc interrupts posted to CPU
140410585Sandreas.hansson@arm.comsystem.tsunami.ethernet.coalescedTxDesc           nan                       # average number of TxDesc's coalesced into each post
140510585Sandreas.hansson@arm.comsystem.tsunami.ethernet.totalTxDesc                 0                       # total number of TxDesc written to ISR
140610585Sandreas.hansson@arm.comsystem.tsunami.ethernet.postedRxOrn                 0                       # number of RxOrn posted to CPU
140710585Sandreas.hansson@arm.comsystem.tsunami.ethernet.coalescedRxOrn            nan                       # average number of RxOrn's coalesced into each post
140810585Sandreas.hansson@arm.comsystem.tsunami.ethernet.totalRxOrn                  0                       # total number of RxOrn written to ISR
140910585Sandreas.hansson@arm.comsystem.tsunami.ethernet.coalescedTotal            nan                       # average number of interrupts coalesced into each post
141010585Sandreas.hansson@arm.comsystem.tsunami.ethernet.postedInterrupts            0                       # number of posts to CPU
141110585Sandreas.hansson@arm.comsystem.tsunami.ethernet.droppedPackets              0                       # number of packets dropped
14125703SN/Asystem.cpu.kern.inst.arm                            0                       # number of arm instructions executed
141310726Sandreas.hansson@arm.comsystem.cpu.kern.inst.quiesce                     6445                       # number of quiesce instructions executed
141410726Sandreas.hansson@arm.comsystem.cpu.kern.inst.hwrei                     210982                       # number of hwrei instructions executed
141510726Sandreas.hansson@arm.comsystem.cpu.kern.ipl_count::0                    74654     40.97%     40.97% # number of times we switched to this ipl
14169285Sandreas.hansson@arm.comsystem.cpu.kern.ipl_count::21                     131      0.07%     41.04% # number of times we switched to this ipl
141710409Sandreas.hansson@arm.comsystem.cpu.kern.ipl_count::22                    1879      1.03%     42.07% # number of times we switched to this ipl
141810726Sandreas.hansson@arm.comsystem.cpu.kern.ipl_count::31                  105549     57.93%    100.00% # number of times we switched to this ipl
141910726Sandreas.hansson@arm.comsystem.cpu.kern.ipl_count::total               182213                       # number of times we switched to this ipl
142010726Sandreas.hansson@arm.comsystem.cpu.kern.ipl_good::0                     73287     49.32%     49.32% # number of times we switched to this ipl from a different ipl
14219285Sandreas.hansson@arm.comsystem.cpu.kern.ipl_good::21                      131      0.09%     49.41% # number of times we switched to this ipl from a different ipl
142210409Sandreas.hansson@arm.comsystem.cpu.kern.ipl_good::22                     1879      1.26%     50.68% # number of times we switched to this ipl from a different ipl
142310726Sandreas.hansson@arm.comsystem.cpu.kern.ipl_good::31                    73287     49.32%    100.00% # number of times we switched to this ipl from a different ipl
142410726Sandreas.hansson@arm.comsystem.cpu.kern.ipl_good::total                148584                       # number of times we switched to this ipl from a different ipl
142510726Sandreas.hansson@arm.comsystem.cpu.kern.ipl_ticks::0             1817355802000     97.65%     97.65% # number of cycles we spent at this ipl
142610726Sandreas.hansson@arm.comsystem.cpu.kern.ipl_ticks::21                62075500      0.00%     97.66% # number of cycles we spent at this ipl
142710726Sandreas.hansson@arm.comsystem.cpu.kern.ipl_ticks::22               532990500      0.03%     97.69% # number of cycles we spent at this ipl
142810726Sandreas.hansson@arm.comsystem.cpu.kern.ipl_ticks::31             43053863500      2.31%    100.00% # number of cycles we spent at this ipl
142910726Sandreas.hansson@arm.comsystem.cpu.kern.ipl_ticks::total         1861004731500                       # number of cycles we spent at this ipl
143010726Sandreas.hansson@arm.comsystem.cpu.kern.ipl_used::0                  0.981689                       # fraction of swpipl calls that actually changed the ipl
14316127SN/Asystem.cpu.kern.ipl_used::21                        1                       # fraction of swpipl calls that actually changed the ipl
14326127SN/Asystem.cpu.kern.ipl_used::22                        1                       # fraction of swpipl calls that actually changed the ipl
143310726Sandreas.hansson@arm.comsystem.cpu.kern.ipl_used::31                 0.694341                       # fraction of swpipl calls that actually changed the ipl
143410726Sandreas.hansson@arm.comsystem.cpu.kern.ipl_used::total              0.815441                       # fraction of swpipl calls that actually changed the ipl
14356291SN/Asystem.cpu.kern.syscall::2                          8      2.45%      2.45% # number of syscalls executed
14366291SN/Asystem.cpu.kern.syscall::3                         30      9.20%     11.66% # number of syscalls executed
14376291SN/Asystem.cpu.kern.syscall::4                          4      1.23%     12.88% # number of syscalls executed
14386291SN/Asystem.cpu.kern.syscall::6                         42     12.88%     25.77% # number of syscalls executed
14396291SN/Asystem.cpu.kern.syscall::12                         1      0.31%     26.07% # number of syscalls executed
14406291SN/Asystem.cpu.kern.syscall::15                         1      0.31%     26.38% # number of syscalls executed
14416291SN/Asystem.cpu.kern.syscall::17                        15      4.60%     30.98% # number of syscalls executed
14426291SN/Asystem.cpu.kern.syscall::19                        10      3.07%     34.05% # number of syscalls executed
14436291SN/Asystem.cpu.kern.syscall::20                         6      1.84%     35.89% # number of syscalls executed
14446291SN/Asystem.cpu.kern.syscall::23                         4      1.23%     37.12% # number of syscalls executed
14456291SN/Asystem.cpu.kern.syscall::24                         6      1.84%     38.96% # number of syscalls executed
14466291SN/Asystem.cpu.kern.syscall::33                        11      3.37%     42.33% # number of syscalls executed
14476291SN/Asystem.cpu.kern.syscall::41                         2      0.61%     42.94% # number of syscalls executed
14486291SN/Asystem.cpu.kern.syscall::45                        54     16.56%     59.51% # number of syscalls executed
14496291SN/Asystem.cpu.kern.syscall::47                         6      1.84%     61.35% # number of syscalls executed
14506291SN/Asystem.cpu.kern.syscall::48                        10      3.07%     64.42% # number of syscalls executed
14516291SN/Asystem.cpu.kern.syscall::54                        10      3.07%     67.48% # number of syscalls executed
14526291SN/Asystem.cpu.kern.syscall::58                         1      0.31%     67.79% # number of syscalls executed
14536291SN/Asystem.cpu.kern.syscall::59                         7      2.15%     69.94% # number of syscalls executed
14546291SN/Asystem.cpu.kern.syscall::71                        54     16.56%     86.50% # number of syscalls executed
14556291SN/Asystem.cpu.kern.syscall::73                         3      0.92%     87.42% # number of syscalls executed
14566291SN/Asystem.cpu.kern.syscall::74                        16      4.91%     92.33% # number of syscalls executed
14576291SN/Asystem.cpu.kern.syscall::87                         1      0.31%     92.64% # number of syscalls executed
14586291SN/Asystem.cpu.kern.syscall::90                         3      0.92%     93.56% # number of syscalls executed
14596291SN/Asystem.cpu.kern.syscall::92                         9      2.76%     96.32% # number of syscalls executed
14606291SN/Asystem.cpu.kern.syscall::97                         2      0.61%     96.93% # number of syscalls executed
14616291SN/Asystem.cpu.kern.syscall::98                         2      0.61%     97.55% # number of syscalls executed
14626291SN/Asystem.cpu.kern.syscall::132                        4      1.23%     98.77% # number of syscalls executed
14636291SN/Asystem.cpu.kern.syscall::144                        2      0.61%     99.39% # number of syscalls executed
14646291SN/Asystem.cpu.kern.syscall::147                        2      0.61%    100.00% # number of syscalls executed
14656127SN/Asystem.cpu.kern.syscall::total                    326                       # number of syscalls executed
14668464SN/Asystem.cpu.kern.callpal::cserve                     1      0.00%      0.00% # number of callpals executed
14678464SN/Asystem.cpu.kern.callpal::wrmces                     1      0.00%      0.00% # number of callpals executed
14688464SN/Asystem.cpu.kern.callpal::wrfen                      1      0.00%      0.00% # number of callpals executed
14698464SN/Asystem.cpu.kern.callpal::wrvptptr                   1      0.00%      0.00% # number of callpals executed
147010628Sandreas.hansson@arm.comsystem.cpu.kern.callpal::swpctx                  4177      2.18%      2.18% # number of callpals executed
14719285Sandreas.hansson@arm.comsystem.cpu.kern.callpal::tbi                       54      0.03%      2.21% # number of callpals executed
14729199Sandreas.hansson@arm.comsystem.cpu.kern.callpal::wrent                      7      0.00%      2.21% # number of callpals executed
147310726Sandreas.hansson@arm.comsystem.cpu.kern.callpal::swpipl                175098     91.22%     93.43% # number of callpals executed
147410409Sandreas.hansson@arm.comsystem.cpu.kern.callpal::rdps                    6783      3.53%     96.97% # number of callpals executed
14759285Sandreas.hansson@arm.comsystem.cpu.kern.callpal::wrkgp                      1      0.00%     96.97% # number of callpals executed
14769199Sandreas.hansson@arm.comsystem.cpu.kern.callpal::wrusp                      7      0.00%     96.97% # number of callpals executed
14779285Sandreas.hansson@arm.comsystem.cpu.kern.callpal::rdusp                      9      0.00%     96.98% # number of callpals executed
14789285Sandreas.hansson@arm.comsystem.cpu.kern.callpal::whami                      2      0.00%     96.98% # number of callpals executed
147910409Sandreas.hansson@arm.comsystem.cpu.kern.callpal::rti                     5104      2.66%     99.64% # number of callpals executed
14808464SN/Asystem.cpu.kern.callpal::callsys                  515      0.27%     99.91% # number of callpals executed
14818464SN/Asystem.cpu.kern.callpal::imb                      181      0.09%    100.00% # number of callpals executed
148210726Sandreas.hansson@arm.comsystem.cpu.kern.callpal::total                 191942                       # number of callpals executed
148310726Sandreas.hansson@arm.comsystem.cpu.kern.mode_switch::kernel              5850                       # number of protection mode switches
148410726Sandreas.hansson@arm.comsystem.cpu.kern.mode_switch::user                1741                       # number of protection mode switches
148510726Sandreas.hansson@arm.comsystem.cpu.kern.mode_switch::idle                2097                       # number of protection mode switches
148610726Sandreas.hansson@arm.comsystem.cpu.kern.mode_good::kernel                1911                      
148710726Sandreas.hansson@arm.comsystem.cpu.kern.mode_good::user                  1741                      
14888517SN/Asystem.cpu.kern.mode_good::idle                   170                      
148910726Sandreas.hansson@arm.comsystem.cpu.kern.mode_switch_good::kernel     0.326667                       # fraction of useful protection mode switches
14908464SN/Asystem.cpu.kern.mode_switch_good::user              1                       # fraction of useful protection mode switches
149110726Sandreas.hansson@arm.comsystem.cpu.kern.mode_switch_good::idle       0.081068                       # fraction of useful protection mode switches
149210726Sandreas.hansson@arm.comsystem.cpu.kern.mode_switch_good::total      0.394509                       # fraction of useful protection mode switches
149310726Sandreas.hansson@arm.comsystem.cpu.kern.mode_ticks::kernel        29153631500      1.57%      1.57% # number of ticks spent at the given mode
149410726Sandreas.hansson@arm.comsystem.cpu.kern.mode_ticks::user           2692582500      0.14%      1.71% # number of ticks spent at the given mode
149510726Sandreas.hansson@arm.comsystem.cpu.kern.mode_ticks::idle         1829158509500     98.29%    100.00% # number of ticks spent at the given mode
149610628Sandreas.hansson@arm.comsystem.cpu.kern.swap_context                     4178                       # number of times the context was actually changed
14975703SN/A
14985703SN/A---------- End Simulation Statistics   ----------
1499