stats.txt revision 10628
15703SN/A
25703SN/A---------- Begin Simulation Statistics ----------
310628Sandreas.hansson@arm.comsim_seconds                                  1.859045                       # Number of seconds simulated
410628Sandreas.hansson@arm.comsim_ticks                                1859045389000                       # Number of ticks simulated
510628Sandreas.hansson@arm.comfinal_tick                               1859045389000                       # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
65703SN/Asim_freq                                 1000000000000                       # Frequency of simulated ticks
710628Sandreas.hansson@arm.comhost_inst_rate                                 155751                       # Simulator instruction rate (inst/s)
810628Sandreas.hansson@arm.comhost_op_rate                                   155751                       # Simulator op (including micro ops) rate (op/s)
910628Sandreas.hansson@arm.comhost_tick_rate                             5470499619                       # Simulator tick rate (ticks/s)
1010628Sandreas.hansson@arm.comhost_mem_usage                                 374716                       # Number of bytes of host memory used
1110628Sandreas.hansson@arm.comhost_seconds                                   339.83                       # Real time elapsed on the host
1210628Sandreas.hansson@arm.comsim_insts                                    52929026                       # Number of instructions simulated
1310628Sandreas.hansson@arm.comsim_ops                                      52929026                       # Number of ops (including micro ops) simulated
1410036SAli.Saidi@ARM.comsystem.voltage_domain.voltage                       1                       # Voltage in Volts
1510036SAli.Saidi@ARM.comsystem.clk_domain.clock                          1000                       # Clock period in ticks
1610628Sandreas.hansson@arm.comsystem.physmem.bytes_read::cpu.inst            968128                       # Number of bytes read from this memory
1710628Sandreas.hansson@arm.comsystem.physmem.bytes_read::cpu.data          24876416                       # Number of bytes read from this memory
1810352Sandreas.hansson@arm.comsystem.physmem.bytes_read::tsunami.ide            960                       # Number of bytes read from this memory
1910628Sandreas.hansson@arm.comsystem.physmem.bytes_read::total             25845504                       # Number of bytes read from this memory
2010628Sandreas.hansson@arm.comsystem.physmem.bytes_inst_read::cpu.inst       968128                       # Number of instructions bytes read from this memory
2110628Sandreas.hansson@arm.comsystem.physmem.bytes_inst_read::total          968128                       # Number of instructions bytes read from this memory
2210628Sandreas.hansson@arm.comsystem.physmem.bytes_written::writebacks      7516800                       # Number of bytes written to this memory
2310628Sandreas.hansson@arm.comsystem.physmem.bytes_written::total           7516800                       # Number of bytes written to this memory
2410628Sandreas.hansson@arm.comsystem.physmem.num_reads::cpu.inst              15127                       # Number of read requests responded to by this memory
2510628Sandreas.hansson@arm.comsystem.physmem.num_reads::cpu.data             388694                       # Number of read requests responded to by this memory
2610352Sandreas.hansson@arm.comsystem.physmem.num_reads::tsunami.ide              15                       # Number of read requests responded to by this memory
2710628Sandreas.hansson@arm.comsystem.physmem.num_reads::total                403836                       # Number of read requests responded to by this memory
2810628Sandreas.hansson@arm.comsystem.physmem.num_writes::writebacks          117450                       # Number of write requests responded to by this memory
2910628Sandreas.hansson@arm.comsystem.physmem.num_writes::total               117450                       # Number of write requests responded to by this memory
3010628Sandreas.hansson@arm.comsystem.physmem.bw_read::cpu.inst               520766                       # Total read bandwidth from this memory (bytes/s)
3110628Sandreas.hansson@arm.comsystem.physmem.bw_read::cpu.data             13381285                       # Total read bandwidth from this memory (bytes/s)
3210352Sandreas.hansson@arm.comsystem.physmem.bw_read::tsunami.ide               516                       # Total read bandwidth from this memory (bytes/s)
3310628Sandreas.hansson@arm.comsystem.physmem.bw_read::total                13902567                       # Total read bandwidth from this memory (bytes/s)
3410628Sandreas.hansson@arm.comsystem.physmem.bw_inst_read::cpu.inst          520766                       # Instruction read bandwidth from this memory (bytes/s)
3510628Sandreas.hansson@arm.comsystem.physmem.bw_inst_read::total             520766                       # Instruction read bandwidth from this memory (bytes/s)
3610628Sandreas.hansson@arm.comsystem.physmem.bw_write::writebacks           4043366                       # Write bandwidth from this memory (bytes/s)
3710628Sandreas.hansson@arm.comsystem.physmem.bw_write::total                4043366                       # Write bandwidth from this memory (bytes/s)
3810628Sandreas.hansson@arm.comsystem.physmem.bw_total::writebacks           4043366                       # Total bandwidth to/from this memory (bytes/s)
3910628Sandreas.hansson@arm.comsystem.physmem.bw_total::cpu.inst              520766                       # Total bandwidth to/from this memory (bytes/s)
4010628Sandreas.hansson@arm.comsystem.physmem.bw_total::cpu.data            13381285                       # Total bandwidth to/from this memory (bytes/s)
4110585Sandreas.hansson@arm.comsystem.physmem.bw_total::tsunami.ide              516                       # Total bandwidth to/from this memory (bytes/s)
4210628Sandreas.hansson@arm.comsystem.physmem.bw_total::total               17945933                       # Total bandwidth to/from this memory (bytes/s)
4310628Sandreas.hansson@arm.comsystem.physmem.readReqs                        403836                       # Number of read requests accepted
4410628Sandreas.hansson@arm.comsystem.physmem.writeReqs                       159002                       # Number of write requests accepted
4510628Sandreas.hansson@arm.comsystem.physmem.readBursts                      403836                       # Number of DRAM read bursts, including those serviced by the write queue
4610628Sandreas.hansson@arm.comsystem.physmem.writeBursts                     159002                       # Number of DRAM write bursts, including those merged in the write queue
4710628Sandreas.hansson@arm.comsystem.physmem.bytesReadDRAM                 25838848                       # Total number of bytes read from DRAM
4810628Sandreas.hansson@arm.comsystem.physmem.bytesReadWrQ                      6656                       # Total number of bytes read from write queue
4910628Sandreas.hansson@arm.comsystem.physmem.bytesWritten                  10042304                       # Total number of bytes written to DRAM
5010628Sandreas.hansson@arm.comsystem.physmem.bytesReadSys                  25845504                       # Total read bytes from the system interface side
5110628Sandreas.hansson@arm.comsystem.physmem.bytesWrittenSys               10176128                       # Total written bytes from the system interface side
5210628Sandreas.hansson@arm.comsystem.physmem.servicedByWrQ                      104                       # Number of DRAM read bursts serviced by the write queue
5310628Sandreas.hansson@arm.comsystem.physmem.mergedWrBursts                    2068                       # Number of DRAM write bursts merged with an existing one
5410628Sandreas.hansson@arm.comsystem.physmem.neitherReadNorWriteReqs            208                       # Number of requests that are neither read nor write
5510585Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::0               25744                       # Per bank write bursts
5610628Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::1               25557                       # Per bank write bursts
5710628Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::2               25510                       # Per bank write bursts
5810628Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::3               25348                       # Per bank write bursts
5910628Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::4               25387                       # Per bank write bursts
6010628Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::5               24799                       # Per bank write bursts
6110628Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::6               25027                       # Per bank write bursts
6210628Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::7               25129                       # Per bank write bursts
6310628Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::8               24928                       # Per bank write bursts
6410628Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::9               25032                       # Per bank write bursts
6510628Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::10              25436                       # Per bank write bursts
6610628Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::11              24784                       # Per bank write bursts
6710628Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::12              24551                       # Per bank write bursts
6810628Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::13              25235                       # Per bank write bursts
6910628Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::14              25659                       # Per bank write bursts
7010628Sandreas.hansson@arm.comsystem.physmem.perBankRdBursts::15              25606                       # Per bank write bursts
7110628Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::0               10485                       # Per bank write bursts
7210628Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::1               10108                       # Per bank write bursts
7310628Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::2               10574                       # Per bank write bursts
7410628Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::3                9632                       # Per bank write bursts
7510628Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::4                9668                       # Per bank write bursts
7610628Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::5                9137                       # Per bank write bursts
7710628Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::6                9064                       # Per bank write bursts
7810628Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::7                8900                       # Per bank write bursts
7910628Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::8                9821                       # Per bank write bursts
8010628Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::9                8750                       # Per bank write bursts
8110628Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::10               9677                       # Per bank write bursts
8210628Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::11               9460                       # Per bank write bursts
8310628Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::12              10019                       # Per bank write bursts
8410585Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::13              10709                       # Per bank write bursts
8510628Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::14              10502                       # Per bank write bursts
8610628Sandreas.hansson@arm.comsystem.physmem.perBankWrBursts::15              10405                       # Per bank write bursts
879978Sandreas.hansson@arm.comsystem.physmem.numRdRetry                           0                       # Number of times read queue was full causing retry
8810585Sandreas.hansson@arm.comsystem.physmem.numWrRetry                           1                       # Number of times write queue was full causing retry
8910628Sandreas.hansson@arm.comsystem.physmem.totGap                    1859040142000                       # Total gap between requests
909978Sandreas.hansson@arm.comsystem.physmem.readPktSize::0                       0                       # Read request sizes (log2)
919978Sandreas.hansson@arm.comsystem.physmem.readPktSize::1                       0                       # Read request sizes (log2)
929978Sandreas.hansson@arm.comsystem.physmem.readPktSize::2                       0                       # Read request sizes (log2)
939978Sandreas.hansson@arm.comsystem.physmem.readPktSize::3                       0                       # Read request sizes (log2)
949978Sandreas.hansson@arm.comsystem.physmem.readPktSize::4                       0                       # Read request sizes (log2)
959978Sandreas.hansson@arm.comsystem.physmem.readPktSize::5                       0                       # Read request sizes (log2)
9610628Sandreas.hansson@arm.comsystem.physmem.readPktSize::6                  403836                       # Read request sizes (log2)
979978Sandreas.hansson@arm.comsystem.physmem.writePktSize::0                      0                       # Write request sizes (log2)
989978Sandreas.hansson@arm.comsystem.physmem.writePktSize::1                      0                       # Write request sizes (log2)
999978Sandreas.hansson@arm.comsystem.physmem.writePktSize::2                      0                       # Write request sizes (log2)
1009978Sandreas.hansson@arm.comsystem.physmem.writePktSize::3                      0                       # Write request sizes (log2)
1019978Sandreas.hansson@arm.comsystem.physmem.writePktSize::4                      0                       # Write request sizes (log2)
1029978Sandreas.hansson@arm.comsystem.physmem.writePktSize::5                      0                       # Write request sizes (log2)
10310628Sandreas.hansson@arm.comsystem.physmem.writePktSize::6                 159002                       # Write request sizes (log2)
10410628Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::0                    314988                       # What read queue length does an incoming req see
10510585Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::1                     37560                       # What read queue length does an incoming req see
10610628Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::2                     42944                       # What read queue length does an incoming req see
10710628Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::3                      8167                       # What read queue length does an incoming req see
10810628Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::4                        58                       # What read queue length does an incoming req see
10910628Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::5                         5                       # What read queue length does an incoming req see
11010628Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::6                         2                       # What read queue length does an incoming req see
11110352Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::7                         1                       # What read queue length does an incoming req see
11210352Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::8                         1                       # What read queue length does an incoming req see
11310352Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::9                         1                       # What read queue length does an incoming req see
11410352Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::10                        1                       # What read queue length does an incoming req see
11510352Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::11                        1                       # What read queue length does an incoming req see
11610352Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::12                        1                       # What read queue length does an incoming req see
11710352Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::13                        1                       # What read queue length does an incoming req see
11810352Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::14                        1                       # What read queue length does an incoming req see
11910352Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::15                        0                       # What read queue length does an incoming req see
12010352Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::16                        0                       # What read queue length does an incoming req see
12110352Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::17                        0                       # What read queue length does an incoming req see
12210352Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::18                        0                       # What read queue length does an incoming req see
12310352Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::19                        0                       # What read queue length does an incoming req see
12410352Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::20                        0                       # What read queue length does an incoming req see
12510352Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::21                        0                       # What read queue length does an incoming req see
1269978Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::22                        0                       # What read queue length does an incoming req see
1279312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::23                        0                       # What read queue length does an incoming req see
1289312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::24                        0                       # What read queue length does an incoming req see
1299312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::25                        0                       # What read queue length does an incoming req see
1309312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::26                        0                       # What read queue length does an incoming req see
1319312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::27                        0                       # What read queue length does an incoming req see
1329312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::28                        0                       # What read queue length does an incoming req see
1339312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::29                        0                       # What read queue length does an incoming req see
1349312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::30                        0                       # What read queue length does an incoming req see
1359312Sandreas.hansson@arm.comsystem.physmem.rdQLenPdf::31                        0                       # What read queue length does an incoming req see
13610148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::0                         1                       # What write queue length does an incoming req see
13710148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::1                         1                       # What write queue length does an incoming req see
13810148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::2                         1                       # What write queue length does an incoming req see
13910148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::3                         1                       # What write queue length does an incoming req see
14010148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::4                         1                       # What write queue length does an incoming req see
14110148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::5                         1                       # What write queue length does an incoming req see
14210148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::6                         1                       # What write queue length does an incoming req see
14310148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::7                         1                       # What write queue length does an incoming req see
14410148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::8                         1                       # What write queue length does an incoming req see
14510148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::9                         1                       # What write queue length does an incoming req see
14610148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::10                        1                       # What write queue length does an incoming req see
14710148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::11                        1                       # What write queue length does an incoming req see
14810148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::12                        1                       # What write queue length does an incoming req see
14910148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::13                        1                       # What write queue length does an incoming req see
15010148Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::14                        1                       # What write queue length does an incoming req see
15110628Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::15                     1972                       # What write queue length does an incoming req see
15210628Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::16                     3943                       # What write queue length does an incoming req see
15310628Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::17                     5463                       # What write queue length does an incoming req see
15410628Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::18                     7486                       # What write queue length does an incoming req see
15510628Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::19                     9283                       # What write queue length does an incoming req see
15610628Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::20                    10669                       # What write queue length does an incoming req see
15710628Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::21                    11213                       # What write queue length does an incoming req see
15810628Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::22                    12176                       # What write queue length does an incoming req see
15910628Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::23                    11727                       # What write queue length does an incoming req see
16010628Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::24                    11991                       # What write queue length does an incoming req see
16110628Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::25                    10998                       # What write queue length does an incoming req see
16210628Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::26                    10334                       # What write queue length does an incoming req see
16310628Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::27                     9228                       # What write queue length does an incoming req see
16410628Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::28                     9381                       # What write queue length does an incoming req see
16510628Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::29                     7187                       # What write queue length does an incoming req see
16610628Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::30                     6922                       # What write queue length does an incoming req see
16710628Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::31                     6754                       # What write queue length does an incoming req see
16810628Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::32                     6230                       # What write queue length does an incoming req see
16910628Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::33                      403                       # What write queue length does an incoming req see
17010628Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::34                      340                       # What write queue length does an incoming req see
17110628Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::35                      313                       # What write queue length does an incoming req see
17210628Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::36                      269                       # What write queue length does an incoming req see
17310628Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::37                      244                       # What write queue length does an incoming req see
17410628Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::38                      203                       # What write queue length does an incoming req see
17510628Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::39                      184                       # What write queue length does an incoming req see
17610628Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::40                      205                       # What write queue length does an incoming req see
17710628Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::41                      179                       # What write queue length does an incoming req see
17810628Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::42                      178                       # What write queue length does an incoming req see
17910628Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::43                      164                       # What write queue length does an incoming req see
18010628Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::44                      164                       # What write queue length does an incoming req see
18110628Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::45                      151                       # What write queue length does an incoming req see
18210628Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::46                      137                       # What write queue length does an incoming req see
18310628Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::47                      118                       # What write queue length does an incoming req see
18410628Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::48                      117                       # What write queue length does an incoming req see
18510585Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::49                      121                       # What write queue length does an incoming req see
18610628Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::50                      111                       # What write queue length does an incoming req see
18710628Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::51                      106                       # What write queue length does an incoming req see
18810628Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::52                       83                       # What write queue length does an incoming req see
18910628Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::53                       56                       # What write queue length does an incoming req see
19010628Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::54                       44                       # What write queue length does an incoming req see
19110628Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::55                       28                       # What write queue length does an incoming req see
19210628Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::56                       20                       # What write queue length does an incoming req see
19310628Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::57                        6                       # What write queue length does an incoming req see
19410585Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::58                        6                       # What write queue length does an incoming req see
19510628Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::59                        3                       # What write queue length does an incoming req see
19610628Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::60                        3                       # What write queue length does an incoming req see
19710628Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::61                        3                       # What write queue length does an incoming req see
19810628Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::62                        1                       # What write queue length does an incoming req see
19910628Sandreas.hansson@arm.comsystem.physmem.wrQLenPdf::63                        2                       # What write queue length does an incoming req see
20010628Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::samples        63696                       # Bytes accessed per row activation
20110628Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::mean      563.318764                       # Bytes accessed per row activation
20210628Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::gmean     349.809758                       # Bytes accessed per row activation
20310628Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::stdev     419.596932                       # Bytes accessed per row activation
20410628Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::0-127          13378     21.00%     21.00% # Bytes accessed per row activation
20510628Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::128-255        10306     16.18%     37.18% # Bytes accessed per row activation
20610628Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::256-383         4860      7.63%     44.81% # Bytes accessed per row activation
20710628Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::384-511         2855      4.48%     49.30% # Bytes accessed per row activation
20810628Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::512-639         2272      3.57%     52.86% # Bytes accessed per row activation
20910628Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::640-767         1671      2.62%     55.49% # Bytes accessed per row activation
21010628Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::768-895         1518      2.38%     57.87% # Bytes accessed per row activation
21110628Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::896-1023         1616      2.54%     60.41% # Bytes accessed per row activation
21210628Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::1024-1151        25220     39.59%    100.00% # Bytes accessed per row activation
21310628Sandreas.hansson@arm.comsystem.physmem.bytesPerActivate::total          63696                       # Bytes accessed per row activation
21410628Sandreas.hansson@arm.comsystem.physmem.rdPerTurnAround::samples          5671                       # Reads before turning the bus around for writes
21510628Sandreas.hansson@arm.comsystem.physmem.rdPerTurnAround::mean        71.190619                       # Reads before turning the bus around for writes
21610628Sandreas.hansson@arm.comsystem.physmem.rdPerTurnAround::stdev     2803.945627                       # Reads before turning the bus around for writes
21710628Sandreas.hansson@arm.comsystem.physmem.rdPerTurnAround::0-8191           5668     99.95%     99.95% # Reads before turning the bus around for writes
21810352Sandreas.hansson@arm.comsystem.physmem.rdPerTurnAround::40960-49151            1      0.02%     99.96% # Reads before turning the bus around for writes
21910352Sandreas.hansson@arm.comsystem.physmem.rdPerTurnAround::57344-65535            1      0.02%     99.98% # Reads before turning the bus around for writes
22010352Sandreas.hansson@arm.comsystem.physmem.rdPerTurnAround::196608-204799            1      0.02%    100.00% # Reads before turning the bus around for writes
22110628Sandreas.hansson@arm.comsystem.physmem.rdPerTurnAround::total            5671                       # Reads before turning the bus around for writes
22210628Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::samples          5671                       # Writes before turning the bus around for reads
22310628Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::mean        27.669018                       # Writes before turning the bus around for reads
22410628Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::gmean       20.928355                       # Writes before turning the bus around for reads
22510628Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::stdev       34.069194                       # Writes before turning the bus around for reads
22610628Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::16-23            4623     81.52%     81.52% # Writes before turning the bus around for reads
22710628Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::24-31             171      3.02%     84.54% # Writes before turning the bus around for reads
22810628Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::32-39             302      5.33%     89.86% # Writes before turning the bus around for reads
22910628Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::40-47              63      1.11%     90.97% # Writes before turning the bus around for reads
23010628Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::48-55              97      1.71%     92.68% # Writes before turning the bus around for reads
23110628Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::56-63              43      0.76%     93.44% # Writes before turning the bus around for reads
23210628Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::64-71              19      0.34%     93.78% # Writes before turning the bus around for reads
23310628Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::72-79               6      0.11%     93.88% # Writes before turning the bus around for reads
23410628Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::80-87              22      0.39%     94.27% # Writes before turning the bus around for reads
23510628Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::88-95               4      0.07%     94.34% # Writes before turning the bus around for reads
23610628Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::96-103             17      0.30%     94.64% # Writes before turning the bus around for reads
23710628Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::104-111             4      0.07%     94.71% # Writes before turning the bus around for reads
23810628Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::112-119            14      0.25%     94.96% # Writes before turning the bus around for reads
23910628Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::120-127             6      0.11%     95.06% # Writes before turning the bus around for reads
24010628Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::128-135            18      0.32%     95.38% # Writes before turning the bus around for reads
24110628Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::136-143            43      0.76%     96.14% # Writes before turning the bus around for reads
24210628Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::144-151             8      0.14%     96.28% # Writes before turning the bus around for reads
24310628Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::152-159            17      0.30%     96.58% # Writes before turning the bus around for reads
24410628Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::160-167            89      1.57%     98.15% # Writes before turning the bus around for reads
24510628Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::168-175            36      0.63%     98.78% # Writes before turning the bus around for reads
24610628Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::176-183            17      0.30%     99.08% # Writes before turning the bus around for reads
24710628Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::184-191            22      0.39%     99.47% # Writes before turning the bus around for reads
24810628Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::192-199            13      0.23%     99.70% # Writes before turning the bus around for reads
24910628Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::200-207             1      0.02%     99.72% # Writes before turning the bus around for reads
25010628Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::208-215             4      0.07%     99.79% # Writes before turning the bus around for reads
25110628Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::216-223             3      0.05%     99.84% # Writes before turning the bus around for reads
25210628Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::232-239             5      0.09%     99.93% # Writes before turning the bus around for reads
25310628Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::240-247             1      0.02%     99.95% # Writes before turning the bus around for reads
25410628Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::248-255             1      0.02%     99.96% # Writes before turning the bus around for reads
25510628Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::256-263             1      0.02%     99.98% # Writes before turning the bus around for reads
25610628Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::264-271             1      0.02%    100.00% # Writes before turning the bus around for reads
25710628Sandreas.hansson@arm.comsystem.physmem.wrPerTurnAround::total            5671                       # Writes before turning the bus around for reads
25810628Sandreas.hansson@arm.comsystem.physmem.totQLat                     3621320000                       # Total ticks spent queuing
25910628Sandreas.hansson@arm.comsystem.physmem.totMemAccLat               11191295000                       # Total ticks spent from burst creation until serviced by the DRAM
26010628Sandreas.hansson@arm.comsystem.physmem.totBusLat                   2018660000                       # Total ticks spent in databus transfers
26110628Sandreas.hansson@arm.comsystem.physmem.avgQLat                        8969.61                       # Average queueing delay per DRAM burst
2629978Sandreas.hansson@arm.comsystem.physmem.avgBusLat                      5000.00                       # Average bus latency per DRAM burst
26310628Sandreas.hansson@arm.comsystem.physmem.avgMemAccLat                  27719.61                       # Average memory access latency per DRAM burst
26410585Sandreas.hansson@arm.comsystem.physmem.avgRdBW                          13.90                       # Average DRAM read bandwidth in MiByte/s
26510585Sandreas.hansson@arm.comsystem.physmem.avgWrBW                           5.40                       # Average achieved write bandwidth in MiByte/s
26610585Sandreas.hansson@arm.comsystem.physmem.avgRdBWSys                       13.90                       # Average system read bandwidth in MiByte/s
26710585Sandreas.hansson@arm.comsystem.physmem.avgWrBWSys                        5.47                       # Average system write bandwidth in MiByte/s
2689978Sandreas.hansson@arm.comsystem.physmem.peakBW                        12800.00                       # Theoretical peak bandwidth in MiByte/s
26910585Sandreas.hansson@arm.comsystem.physmem.busUtil                           0.15                       # Data bus utilization in percentage
27010352Sandreas.hansson@arm.comsystem.physmem.busUtilRead                       0.11                       # Data bus utilization in percentage for reads
27110585Sandreas.hansson@arm.comsystem.physmem.busUtilWrite                      0.04                       # Data bus utilization in percentage for writes
27210628Sandreas.hansson@arm.comsystem.physmem.avgRdQLen                         1.76                       # Average read queue length when enqueuing
27310628Sandreas.hansson@arm.comsystem.physmem.avgWrQLen                        25.54                       # Average write queue length when enqueuing
27410628Sandreas.hansson@arm.comsystem.physmem.readRowHits                     364717                       # Number of row buffer hits during reads
27510628Sandreas.hansson@arm.comsystem.physmem.writeRowHits                    132230                       # Number of row buffer hits during writes
27610628Sandreas.hansson@arm.comsystem.physmem.readRowHitRate                   90.34                       # Row buffer hit rate for reads
27710628Sandreas.hansson@arm.comsystem.physmem.writeRowHitRate                  84.26                       # Row buffer hit rate for writes
27810628Sandreas.hansson@arm.comsystem.physmem.avgGap                      3302975.53                       # Average gap between requests
27910628Sandreas.hansson@arm.comsystem.physmem.pageHitRate                      88.64                       # Row buffer hit rate, read and write combined
28010628Sandreas.hansson@arm.comsystem.physmem_0.actEnergy                  239009400                       # Energy for activate commands per rank (pJ)
28110628Sandreas.hansson@arm.comsystem.physmem_0.preEnergy                  130411875                       # Energy for precharge commands per rank (pJ)
28210628Sandreas.hansson@arm.comsystem.physmem_0.readEnergy                1579507800                       # Energy for read commands per rank (pJ)
28310628Sandreas.hansson@arm.comsystem.physmem_0.writeEnergy                502640640                       # Energy for write commands per rank (pJ)
28410628Sandreas.hansson@arm.comsystem.physmem_0.refreshEnergy           121423785600                       # Energy for refresh commands per rank (pJ)
28510628Sandreas.hansson@arm.comsystem.physmem_0.actBackEnergy            55671864660                       # Energy for active background per rank (pJ)
28610628Sandreas.hansson@arm.comsystem.physmem_0.preBackEnergy           1066592208750                       # Energy for precharge background per rank (pJ)
28710628Sandreas.hansson@arm.comsystem.physmem_0.totalEnergy             1246139428725                       # Total energy per rank (pJ)
28810628Sandreas.hansson@arm.comsystem.physmem_0.averagePower              670.311493                       # Core power per rank (mW)
28910628Sandreas.hansson@arm.comsystem.physmem_0.memoryStateTime::IDLE   1774205493250                       # Time in different power states
29010628Sandreas.hansson@arm.comsystem.physmem_0.memoryStateTime::REF     62077600000                       # Time in different power states
29110628Sandreas.hansson@arm.comsystem.physmem_0.memoryStateTime::PRE_PDN            0                       # Time in different power states
29210628Sandreas.hansson@arm.comsystem.physmem_0.memoryStateTime::ACT     22762216750                       # Time in different power states
29310628Sandreas.hansson@arm.comsystem.physmem_0.memoryStateTime::ACT_PDN            0                       # Time in different power states
29410628Sandreas.hansson@arm.comsystem.physmem_1.actEnergy                  242532360                       # Energy for activate commands per rank (pJ)
29510628Sandreas.hansson@arm.comsystem.physmem_1.preEnergy                  132334125                       # Energy for precharge commands per rank (pJ)
29610628Sandreas.hansson@arm.comsystem.physmem_1.readEnergy                1569601800                       # Energy for read commands per rank (pJ)
29710628Sandreas.hansson@arm.comsystem.physmem_1.writeEnergy                514142640                       # Energy for write commands per rank (pJ)
29810628Sandreas.hansson@arm.comsystem.physmem_1.refreshEnergy           121423785600                       # Energy for refresh commands per rank (pJ)
29910628Sandreas.hansson@arm.comsystem.physmem_1.actBackEnergy            55569327930                       # Energy for active background per rank (pJ)
30010628Sandreas.hansson@arm.comsystem.physmem_1.preBackEnergy           1066682161500                       # Energy for precharge background per rank (pJ)
30110628Sandreas.hansson@arm.comsystem.physmem_1.totalEnergy             1246133885955                       # Total energy per rank (pJ)
30210628Sandreas.hansson@arm.comsystem.physmem_1.averagePower              670.308507                       # Core power per rank (mW)
30310628Sandreas.hansson@arm.comsystem.physmem_1.memoryStateTime::IDLE   1774360012750                       # Time in different power states
30410628Sandreas.hansson@arm.comsystem.physmem_1.memoryStateTime::REF     62077600000                       # Time in different power states
30510628Sandreas.hansson@arm.comsystem.physmem_1.memoryStateTime::PRE_PDN            0                       # Time in different power states
30610628Sandreas.hansson@arm.comsystem.physmem_1.memoryStateTime::ACT     22607711000                       # Time in different power states
30710628Sandreas.hansson@arm.comsystem.physmem_1.memoryStateTime::ACT_PDN            0                       # Time in different power states
30810628Sandreas.hansson@arm.comsystem.cpu.branchPred.lookups                17755011                       # Number of BP lookups
30910628Sandreas.hansson@arm.comsystem.cpu.branchPred.condPredicted          15447257                       # Number of conditional branches predicted
31010628Sandreas.hansson@arm.comsystem.cpu.branchPred.condIncorrect            380557                       # Number of conditional branches incorrect
31110628Sandreas.hansson@arm.comsystem.cpu.branchPred.BTBLookups             11928628                       # Number of BTB lookups
31210628Sandreas.hansson@arm.comsystem.cpu.branchPred.BTBHits                 5915753                       # Number of BTB hits
3139481Snilay@cs.wisc.edusystem.cpu.branchPred.BTBCorrect                    0                       # Number of correct BTB predictions (this stat may not work properly.
31410628Sandreas.hansson@arm.comsystem.cpu.branchPred.BTBHitPct             49.592904                       # BTB Hit Percentage
31510628Sandreas.hansson@arm.comsystem.cpu.branchPred.usedRAS                  917507                       # Number of times the RAS was used to get a target.
31610628Sandreas.hansson@arm.comsystem.cpu.branchPred.RASInCorrect              21428                       # Number of incorrect RAS predictions.
31710036SAli.Saidi@ARM.comsystem.cpu_clk_domain.clock                       500                       # Clock period in ticks
3188464SN/Asystem.cpu.dtb.fetch_hits                           0                       # ITB hits
3198464SN/Asystem.cpu.dtb.fetch_misses                         0                       # ITB misses
3208464SN/Asystem.cpu.dtb.fetch_acv                            0                       # ITB acv
3218464SN/Asystem.cpu.dtb.fetch_accesses                       0                       # ITB accesses
32210628Sandreas.hansson@arm.comsystem.cpu.dtb.read_hits                     10297861                       # DTB read hits
32310628Sandreas.hansson@arm.comsystem.cpu.dtb.read_misses                      41459                       # DTB read misses
32410628Sandreas.hansson@arm.comsystem.cpu.dtb.read_acv                           502                       # DTB read access violations
32510628Sandreas.hansson@arm.comsystem.cpu.dtb.read_accesses                   968382                       # DTB read accesses
32610628Sandreas.hansson@arm.comsystem.cpu.dtb.write_hits                     6648165                       # DTB write hits
32710628Sandreas.hansson@arm.comsystem.cpu.dtb.write_misses                      9537                       # DTB write misses
32810628Sandreas.hansson@arm.comsystem.cpu.dtb.write_acv                          407                       # DTB write access violations
32910628Sandreas.hansson@arm.comsystem.cpu.dtb.write_accesses                  342637                       # DTB write accesses
33010628Sandreas.hansson@arm.comsystem.cpu.dtb.data_hits                     16946026                       # DTB hits
33110628Sandreas.hansson@arm.comsystem.cpu.dtb.data_misses                      50996                       # DTB misses
33210628Sandreas.hansson@arm.comsystem.cpu.dtb.data_acv                           909                       # DTB access violations
33310628Sandreas.hansson@arm.comsystem.cpu.dtb.data_accesses                  1311019                       # DTB accesses
33410628Sandreas.hansson@arm.comsystem.cpu.itb.fetch_hits                     1769037                       # ITB hits
33510628Sandreas.hansson@arm.comsystem.cpu.itb.fetch_misses                     35976                       # ITB misses
33610628Sandreas.hansson@arm.comsystem.cpu.itb.fetch_acv                          675                       # ITB acv
33710628Sandreas.hansson@arm.comsystem.cpu.itb.fetch_accesses                 1805013                       # ITB accesses
3388464SN/Asystem.cpu.itb.read_hits                            0                       # DTB read hits
3398464SN/Asystem.cpu.itb.read_misses                          0                       # DTB read misses
3408464SN/Asystem.cpu.itb.read_acv                             0                       # DTB read access violations
3418464SN/Asystem.cpu.itb.read_accesses                        0                       # DTB read accesses
3428464SN/Asystem.cpu.itb.write_hits                           0                       # DTB write hits
3438464SN/Asystem.cpu.itb.write_misses                         0                       # DTB write misses
3448464SN/Asystem.cpu.itb.write_acv                            0                       # DTB write access violations
3458464SN/Asystem.cpu.itb.write_accesses                       0                       # DTB write accesses
3468464SN/Asystem.cpu.itb.data_hits                            0                       # DTB hits
3478464SN/Asystem.cpu.itb.data_misses                          0                       # DTB misses
3488464SN/Asystem.cpu.itb.data_acv                             0                       # DTB access violations
3498464SN/Asystem.cpu.itb.data_accesses                        0                       # DTB accesses
35010628Sandreas.hansson@arm.comsystem.cpu.numCycles                        118253854                       # number of cpu cycles simulated
3518464SN/Asystem.cpu.numWorkItemsStarted                      0                       # number of work items this cpu started
3528464SN/Asystem.cpu.numWorkItemsCompleted                    0                       # number of work items this cpu completed
35310628Sandreas.hansson@arm.comsystem.cpu.fetch.icacheStallCycles           29528041                       # Number of cycles fetch is stalled on an Icache miss
35410628Sandreas.hansson@arm.comsystem.cpu.fetch.Insts                       78024704                       # Number of instructions fetch has processed
35510628Sandreas.hansson@arm.comsystem.cpu.fetch.Branches                    17755011                       # Number of branches that fetch encountered
35610628Sandreas.hansson@arm.comsystem.cpu.fetch.predictedBranches            6833260                       # Number of branches that fetch has predicted taken
35710628Sandreas.hansson@arm.comsystem.cpu.fetch.Cycles                      80443267                       # Number of cycles fetch has run and was not squashing or blocked
35810628Sandreas.hansson@arm.comsystem.cpu.fetch.SquashCycles                 1255548                       # Number of cycles fetch has spent squashing
35910628Sandreas.hansson@arm.comsystem.cpu.fetch.TlbCycles                       1917                       # Number of cycles fetch has spent waiting for tlb
36010628Sandreas.hansson@arm.comsystem.cpu.fetch.MiscStallCycles                27791                       # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
36110628Sandreas.hansson@arm.comsystem.cpu.fetch.PendingTrapStallCycles       1737879                       # Number of stall cycles due to pending traps
36210628Sandreas.hansson@arm.comsystem.cpu.fetch.PendingQuiesceStallCycles       457742                       # Number of stall cycles due to pending quiesce instructions
36310628Sandreas.hansson@arm.comsystem.cpu.fetch.IcacheWaitRetryStallCycles          201                       # Number of stall cycles due to full MSHR
36410628Sandreas.hansson@arm.comsystem.cpu.fetch.CacheLines                   9020958                       # Number of cache lines fetched
36510628Sandreas.hansson@arm.comsystem.cpu.fetch.IcacheSquashes                272859                       # Number of outstanding Icache misses that were squashed
36610585Sandreas.hansson@arm.comsystem.cpu.fetch.ItlbSquashes                       1                       # Number of outstanding ITLB misses that were squashed
36710628Sandreas.hansson@arm.comsystem.cpu.fetch.rateDist::samples          112824612                       # Number of instructions fetched each cycle (Total)
36810628Sandreas.hansson@arm.comsystem.cpu.fetch.rateDist::mean              0.691557                       # Number of instructions fetched each cycle (Total)
36910628Sandreas.hansson@arm.comsystem.cpu.fetch.rateDist::stdev             2.011053                       # Number of instructions fetched each cycle (Total)
3708464SN/Asystem.cpu.fetch.rateDist::underflows               0      0.00%      0.00% # Number of instructions fetched each cycle (Total)
37110628Sandreas.hansson@arm.comsystem.cpu.fetch.rateDist::0                 98261708     87.09%     87.09% # Number of instructions fetched each cycle (Total)
37210628Sandreas.hansson@arm.comsystem.cpu.fetch.rateDist::1                   933543      0.83%     87.92% # Number of instructions fetched each cycle (Total)
37310628Sandreas.hansson@arm.comsystem.cpu.fetch.rateDist::2                  1973411      1.75%     89.67% # Number of instructions fetched each cycle (Total)
37410628Sandreas.hansson@arm.comsystem.cpu.fetch.rateDist::3                   908515      0.81%     90.47% # Number of instructions fetched each cycle (Total)
37510628Sandreas.hansson@arm.comsystem.cpu.fetch.rateDist::4                  2794922      2.48%     92.95% # Number of instructions fetched each cycle (Total)
37610628Sandreas.hansson@arm.comsystem.cpu.fetch.rateDist::5                   638903      0.57%     93.52% # Number of instructions fetched each cycle (Total)
37710628Sandreas.hansson@arm.comsystem.cpu.fetch.rateDist::6                   728605      0.65%     94.16% # Number of instructions fetched each cycle (Total)
37810628Sandreas.hansson@arm.comsystem.cpu.fetch.rateDist::7                  1007079      0.89%     95.06% # Number of instructions fetched each cycle (Total)
37910628Sandreas.hansson@arm.comsystem.cpu.fetch.rateDist::8                  5577926      4.94%    100.00% # Number of instructions fetched each cycle (Total)
3808464SN/Asystem.cpu.fetch.rateDist::overflows                0      0.00%    100.00% # Number of instructions fetched each cycle (Total)
3818464SN/Asystem.cpu.fetch.rateDist::min_value                0                       # Number of instructions fetched each cycle (Total)
3828464SN/Asystem.cpu.fetch.rateDist::max_value                8                       # Number of instructions fetched each cycle (Total)
38310628Sandreas.hansson@arm.comsystem.cpu.fetch.rateDist::total            112824612                       # Number of instructions fetched each cycle (Total)
38410628Sandreas.hansson@arm.comsystem.cpu.fetch.branchRate                  0.150143                       # Number of branch fetches per cycle
38510628Sandreas.hansson@arm.comsystem.cpu.fetch.rate                        0.659807                       # Number of inst fetches per cycle
38610628Sandreas.hansson@arm.comsystem.cpu.decode.IdleCycles                 24062318                       # Number of cycles decode is idle
38710628Sandreas.hansson@arm.comsystem.cpu.decode.BlockedCycles              76790103                       # Number of cycles decode is blocked
38810628Sandreas.hansson@arm.comsystem.cpu.decode.RunCycles                   9490656                       # Number of cycles decode is running
38910628Sandreas.hansson@arm.comsystem.cpu.decode.UnblockCycles               1896068                       # Number of cycles decode is unblocking
39010628Sandreas.hansson@arm.comsystem.cpu.decode.SquashCycles                 585466                       # Number of cycles decode is squashing
39110628Sandreas.hansson@arm.comsystem.cpu.decode.BranchResolved               586954                       # Number of times decode resolved a branch
39210628Sandreas.hansson@arm.comsystem.cpu.decode.BranchMispred                 42767                       # Number of times decode detected a branch misprediction
39310628Sandreas.hansson@arm.comsystem.cpu.decode.DecodedInsts               68209057                       # Number of instructions handled by decode
39410628Sandreas.hansson@arm.comsystem.cpu.decode.SquashedInsts                130935                       # Number of squashed instructions handled by decode
39510628Sandreas.hansson@arm.comsystem.cpu.rename.SquashCycles                 585466                       # Number of cycles rename is squashing
39610628Sandreas.hansson@arm.comsystem.cpu.rename.IdleCycles                 24987088                       # Number of cycles rename is idle
39710628Sandreas.hansson@arm.comsystem.cpu.rename.BlockCycles                47248716                       # Number of cycles rename is blocking
39810628Sandreas.hansson@arm.comsystem.cpu.rename.serializeStallCycles       20734654                       # count of cycles rename stalled for serializing inst
39910628Sandreas.hansson@arm.comsystem.cpu.rename.RunCycles                  10372019                       # Number of cycles rename is running
40010628Sandreas.hansson@arm.comsystem.cpu.rename.UnblockCycles               8896667                       # Number of cycles rename is unblocking
40110628Sandreas.hansson@arm.comsystem.cpu.rename.RenamedInsts               65782894                       # Number of instructions processed by rename
40210628Sandreas.hansson@arm.comsystem.cpu.rename.ROBFullEvents                200446                       # Number of times rename has blocked due to ROB full
40310628Sandreas.hansson@arm.comsystem.cpu.rename.IQFullEvents                2040001                       # Number of times rename has blocked due to IQ full
40410628Sandreas.hansson@arm.comsystem.cpu.rename.LQFullEvents                 143212                       # Number of times rename has blocked due to LQ full
40510628Sandreas.hansson@arm.comsystem.cpu.rename.SQFullEvents                4746299                       # Number of times rename has blocked due to SQ full
40610628Sandreas.hansson@arm.comsystem.cpu.rename.RenamedOperands            43863584                       # Number of destination operands rename has renamed
40710628Sandreas.hansson@arm.comsystem.cpu.rename.RenameLookups              79748694                       # Number of register rename lookups that rename has made
40810628Sandreas.hansson@arm.comsystem.cpu.rename.int_rename_lookups         79567373                       # Number of integer rename lookups
40910628Sandreas.hansson@arm.comsystem.cpu.rename.fp_rename_lookups            168869                       # Number of floating rename lookups
41010628Sandreas.hansson@arm.comsystem.cpu.rename.CommittedMaps              38138490                       # Number of HB maps that are committed
41110628Sandreas.hansson@arm.comsystem.cpu.rename.UndoneMaps                  5725086                       # Number of HB maps that are undone due to squashing
41210628Sandreas.hansson@arm.comsystem.cpu.rename.serializingInsts            1691130                       # count of serializing insts renamed
41310628Sandreas.hansson@arm.comsystem.cpu.rename.tempSerializingInsts         241601                       # count of temporary serializing insts renamed
41410628Sandreas.hansson@arm.comsystem.cpu.rename.skidInsts                  13583154                       # count of insts added to the skid buffer
41510628Sandreas.hansson@arm.comsystem.cpu.memDep0.insertedLoads             10423192                       # Number of loads inserted to the mem dependence unit.
41610628Sandreas.hansson@arm.comsystem.cpu.memDep0.insertedStores             6953251                       # Number of stores inserted to the mem dependence unit.
41710628Sandreas.hansson@arm.comsystem.cpu.memDep0.conflictingLoads           1496634                       # Number of conflicting loads.
41810628Sandreas.hansson@arm.comsystem.cpu.memDep0.conflictingStores          1073096                       # Number of conflicting stores.
41910628Sandreas.hansson@arm.comsystem.cpu.iq.iqInstsAdded                   58558441                       # Number of instructions added to the IQ (excludes non-spec)
42010628Sandreas.hansson@arm.comsystem.cpu.iq.iqNonSpecInstsAdded             2136854                       # Number of non-speculative instructions added to the IQ
42110628Sandreas.hansson@arm.comsystem.cpu.iq.iqInstsIssued                  57535876                       # Number of instructions issued
42210628Sandreas.hansson@arm.comsystem.cpu.iq.iqSquashedInstsIssued             59225                       # Number of squashed instructions issued
42310628Sandreas.hansson@arm.comsystem.cpu.iq.iqSquashedInstsExamined         7428094                       # Number of squashed instructions iterated over during squash; mainly for profiling
42410628Sandreas.hansson@arm.comsystem.cpu.iq.iqSquashedOperandsExamined      3503981                       # Number of squashed operands that are examined and possibly removed from graph
42510628Sandreas.hansson@arm.comsystem.cpu.iq.iqSquashedNonSpecRemoved        1475675                       # Number of squashed non-spec instructions that were removed
42610628Sandreas.hansson@arm.comsystem.cpu.iq.issued_per_cycle::samples     112824612                       # Number of insts issued each cycle
42710628Sandreas.hansson@arm.comsystem.cpu.iq.issued_per_cycle::mean         0.509959                       # Number of insts issued each cycle
42810628Sandreas.hansson@arm.comsystem.cpu.iq.issued_per_cycle::stdev        1.252016                       # Number of insts issued each cycle
4298464SN/Asystem.cpu.iq.issued_per_cycle::underflows            0      0.00%      0.00% # Number of insts issued each cycle
43010628Sandreas.hansson@arm.comsystem.cpu.iq.issued_per_cycle::0            89346173     79.19%     79.19% # Number of insts issued each cycle
43110628Sandreas.hansson@arm.comsystem.cpu.iq.issued_per_cycle::1            10029271      8.89%     88.08% # Number of insts issued each cycle
43210628Sandreas.hansson@arm.comsystem.cpu.iq.issued_per_cycle::2             4305402      3.82%     91.90% # Number of insts issued each cycle
43310628Sandreas.hansson@arm.comsystem.cpu.iq.issued_per_cycle::3             2956038      2.62%     94.52% # Number of insts issued each cycle
43410628Sandreas.hansson@arm.comsystem.cpu.iq.issued_per_cycle::4             3073019      2.72%     97.24% # Number of insts issued each cycle
43510628Sandreas.hansson@arm.comsystem.cpu.iq.issued_per_cycle::5             1592834      1.41%     98.65% # Number of insts issued each cycle
43610628Sandreas.hansson@arm.comsystem.cpu.iq.issued_per_cycle::6             1003723      0.89%     99.54% # Number of insts issued each cycle
43710628Sandreas.hansson@arm.comsystem.cpu.iq.issued_per_cycle::7              396113      0.35%     99.89% # Number of insts issued each cycle
43810628Sandreas.hansson@arm.comsystem.cpu.iq.issued_per_cycle::8              122039      0.11%    100.00% # Number of insts issued each cycle
4398464SN/Asystem.cpu.iq.issued_per_cycle::overflows            0      0.00%    100.00% # Number of insts issued each cycle
4408464SN/Asystem.cpu.iq.issued_per_cycle::min_value            0                       # Number of insts issued each cycle
4418464SN/Asystem.cpu.iq.issued_per_cycle::max_value            8                       # Number of insts issued each cycle
44210628Sandreas.hansson@arm.comsystem.cpu.iq.issued_per_cycle::total       112824612                       # Number of insts issued each cycle
4438464SN/Asystem.cpu.iq.fu_full::No_OpClass                   0      0.00%      0.00% # attempts to use FU when none available
44410628Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::IntAlu                  206156     18.23%     18.23% # attempts to use FU when none available
44510628Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::IntMult                      0      0.00%     18.23% # attempts to use FU when none available
44610628Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::IntDiv                       0      0.00%     18.23% # attempts to use FU when none available
44710628Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::FloatAdd                     0      0.00%     18.23% # attempts to use FU when none available
44810628Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::FloatCmp                     0      0.00%     18.23% # attempts to use FU when none available
44910628Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::FloatCvt                     0      0.00%     18.23% # attempts to use FU when none available
45010628Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::FloatMult                    0      0.00%     18.23% # attempts to use FU when none available
45110628Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::FloatDiv                     0      0.00%     18.23% # attempts to use FU when none available
45210628Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::FloatSqrt                    0      0.00%     18.23% # attempts to use FU when none available
45310628Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdAdd                      0      0.00%     18.23% # attempts to use FU when none available
45410628Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdAddAcc                   0      0.00%     18.23% # attempts to use FU when none available
45510628Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdAlu                      0      0.00%     18.23% # attempts to use FU when none available
45610628Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdCmp                      0      0.00%     18.23% # attempts to use FU when none available
45710628Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdCvt                      0      0.00%     18.23% # attempts to use FU when none available
45810628Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdMisc                     0      0.00%     18.23% # attempts to use FU when none available
45910628Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdMult                     0      0.00%     18.23% # attempts to use FU when none available
46010628Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdMultAcc                  0      0.00%     18.23% # attempts to use FU when none available
46110628Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdShift                    0      0.00%     18.23% # attempts to use FU when none available
46210628Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdShiftAcc                 0      0.00%     18.23% # attempts to use FU when none available
46310628Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdSqrt                     0      0.00%     18.23% # attempts to use FU when none available
46410628Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdFloatAdd                 0      0.00%     18.23% # attempts to use FU when none available
46510628Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdFloatAlu                 0      0.00%     18.23% # attempts to use FU when none available
46610628Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdFloatCmp                 0      0.00%     18.23% # attempts to use FU when none available
46710628Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdFloatCvt                 0      0.00%     18.23% # attempts to use FU when none available
46810628Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdFloatDiv                 0      0.00%     18.23% # attempts to use FU when none available
46910628Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdFloatMisc                0      0.00%     18.23% # attempts to use FU when none available
47010628Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdFloatMult                0      0.00%     18.23% # attempts to use FU when none available
47110628Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdFloatMultAcc             0      0.00%     18.23% # attempts to use FU when none available
47210628Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::SimdFloatSqrt                0      0.00%     18.23% # attempts to use FU when none available
47310628Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::MemRead                 547934     48.46%     66.69% # attempts to use FU when none available
47410628Sandreas.hansson@arm.comsystem.cpu.iq.fu_full::MemWrite                376604     33.31%    100.00% # attempts to use FU when none available
4758464SN/Asystem.cpu.iq.fu_full::IprAccess                    0      0.00%    100.00% # attempts to use FU when none available
4768464SN/Asystem.cpu.iq.fu_full::InstPrefetch                 0      0.00%    100.00% # attempts to use FU when none available
4779348SAli.Saidi@ARM.comsystem.cpu.iq.FU_type_0::No_OpClass              7286      0.01%      0.01% # Type of FU issued
47810628Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::IntAlu              39037949     67.85%     67.86% # Type of FU issued
47910628Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::IntMult                61847      0.11%     67.97% # Type of FU issued
48010628Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::IntDiv                     0      0.00%     67.97% # Type of FU issued
48110628Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::FloatAdd               38375      0.07%     68.04% # Type of FU issued
48210628Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::FloatCmp                   0      0.00%     68.04% # Type of FU issued
48310628Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::FloatCvt                   0      0.00%     68.04% # Type of FU issued
48410628Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::FloatMult                  0      0.00%     68.04% # Type of FU issued
48510628Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::FloatDiv                3636      0.01%     68.04% # Type of FU issued
48610628Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::FloatSqrt                  0      0.00%     68.04% # Type of FU issued
48710628Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdAdd                    0      0.00%     68.04% # Type of FU issued
48810628Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdAddAcc                 0      0.00%     68.04% # Type of FU issued
48910628Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdAlu                    0      0.00%     68.04% # Type of FU issued
49010628Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdCmp                    0      0.00%     68.04% # Type of FU issued
49110628Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdCvt                    0      0.00%     68.04% # Type of FU issued
49210628Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdMisc                   0      0.00%     68.04% # Type of FU issued
49310628Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdMult                   0      0.00%     68.04% # Type of FU issued
49410628Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdMultAcc                0      0.00%     68.04% # Type of FU issued
49510628Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdShift                  0      0.00%     68.04% # Type of FU issued
49610628Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdShiftAcc               0      0.00%     68.04% # Type of FU issued
49710628Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdSqrt                   0      0.00%     68.04% # Type of FU issued
49810628Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdFloatAdd               0      0.00%     68.04% # Type of FU issued
49910628Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdFloatAlu               0      0.00%     68.04% # Type of FU issued
50010628Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdFloatCmp               0      0.00%     68.04% # Type of FU issued
50110628Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdFloatCvt               0      0.00%     68.04% # Type of FU issued
50210628Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdFloatDiv               0      0.00%     68.04% # Type of FU issued
50310628Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdFloatMisc              0      0.00%     68.04% # Type of FU issued
50410628Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdFloatMult              0      0.00%     68.04% # Type of FU issued
50510628Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdFloatMultAcc            0      0.00%     68.04% # Type of FU issued
50610628Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::SimdFloatSqrt              0      0.00%     68.04% # Type of FU issued
50710628Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::MemRead             10709010     18.61%     86.66% # Type of FU issued
50810628Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::MemWrite             6728743     11.69%     98.35% # Type of FU issued
50910628Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::IprAccess             949030      1.65%    100.00% # Type of FU issued
5108464SN/Asystem.cpu.iq.FU_type_0::InstPrefetch               0      0.00%    100.00% # Type of FU issued
51110628Sandreas.hansson@arm.comsystem.cpu.iq.FU_type_0::total               57535876                       # Type of FU issued
51210628Sandreas.hansson@arm.comsystem.cpu.iq.rate                           0.486545                       # Inst issue rate
51310628Sandreas.hansson@arm.comsystem.cpu.iq.fu_busy_cnt                     1130694                       # FU busy when requested
51410628Sandreas.hansson@arm.comsystem.cpu.iq.fu_busy_rate                   0.019652                       # FU busy rate (busy events/executed inst)
51510628Sandreas.hansson@arm.comsystem.cpu.iq.int_inst_queue_reads          228371695                       # Number of integer instruction queue reads
51610628Sandreas.hansson@arm.comsystem.cpu.iq.int_inst_queue_writes          67806986                       # Number of integer instruction queue writes
51710628Sandreas.hansson@arm.comsystem.cpu.iq.int_inst_queue_wakeup_accesses     55854530                       # Number of integer instruction queue wakeup accesses
51810628Sandreas.hansson@arm.comsystem.cpu.iq.fp_inst_queue_reads              714587                       # Number of floating instruction queue reads
51910628Sandreas.hansson@arm.comsystem.cpu.iq.fp_inst_queue_writes             336328                       # Number of floating instruction queue writes
52010628Sandreas.hansson@arm.comsystem.cpu.iq.fp_inst_queue_wakeup_accesses       329574                       # Number of floating instruction queue wakeup accesses
52110628Sandreas.hansson@arm.comsystem.cpu.iq.int_alu_accesses               58275622                       # Number of integer alu accesses
52210628Sandreas.hansson@arm.comsystem.cpu.iq.fp_alu_accesses                  383662                       # Number of floating point alu accesses
52310628Sandreas.hansson@arm.comsystem.cpu.iew.lsq.thread0.forwLoads           641458                       # Number of loads that had data forwarded from stores
5248464SN/Asystem.cpu.iew.lsq.thread0.invAddrLoads             0                       # Number of loads ignored due to an invalid address
52510628Sandreas.hansson@arm.comsystem.cpu.iew.lsq.thread0.squashedLoads      1338736                       # Number of loads squashed
52610628Sandreas.hansson@arm.comsystem.cpu.iew.lsq.thread0.ignoredResponses         3932                       # Number of memory responses ignored because the instruction is squashed
52710628Sandreas.hansson@arm.comsystem.cpu.iew.lsq.thread0.memOrderViolation        20392                       # Number of memory ordering violations
52810628Sandreas.hansson@arm.comsystem.cpu.iew.lsq.thread0.squashedStores       579549                       # Number of stores squashed
5298464SN/Asystem.cpu.iew.lsq.thread0.invAddrSwpfs             0                       # Number of software prefetches ignored due to an invalid address
5308464SN/Asystem.cpu.iew.lsq.thread0.blockedLoads             0                       # Number of blocked loads due to partial load-store forwarding
53110628Sandreas.hansson@arm.comsystem.cpu.iew.lsq.thread0.rescheduledLoads        18260                       # Number of loads that were rescheduled
53210628Sandreas.hansson@arm.comsystem.cpu.iew.lsq.thread0.cacheBlocked        537508                       # Number of times an access to memory failed due to the cache being blocked
5338464SN/Asystem.cpu.iew.iewIdleCycles                        0                       # Number of cycles IEW is idle
53410628Sandreas.hansson@arm.comsystem.cpu.iew.iewSquashCycles                 585466                       # Number of cycles IEW is squashing
53510628Sandreas.hansson@arm.comsystem.cpu.iew.iewBlockCycles                44292826                       # Number of cycles IEW is blocking
53610628Sandreas.hansson@arm.comsystem.cpu.iew.iewUnblockCycles                620223                       # Number of cycles IEW is unblocking
53710628Sandreas.hansson@arm.comsystem.cpu.iew.iewDispatchedInsts            64391845                       # Number of instructions dispatched to IQ
53810628Sandreas.hansson@arm.comsystem.cpu.iew.iewDispSquashedInsts            145304                       # Number of squashed instructions skipped by dispatch
53910628Sandreas.hansson@arm.comsystem.cpu.iew.iewDispLoadInsts              10423192                       # Number of dispatched load instructions
54010628Sandreas.hansson@arm.comsystem.cpu.iew.iewDispStoreInsts              6953251                       # Number of dispatched store instructions
54110628Sandreas.hansson@arm.comsystem.cpu.iew.iewDispNonSpecInsts            1888969                       # Number of dispatched non-speculative instructions
54210628Sandreas.hansson@arm.comsystem.cpu.iew.iewIQFullEvents                  42563                       # Number of times the IQ has become full, causing a stall
54310628Sandreas.hansson@arm.comsystem.cpu.iew.iewLSQFullEvents                374293                       # Number of times the LSQ has become full, causing a stall
54410628Sandreas.hansson@arm.comsystem.cpu.iew.memOrderViolationEvents          20392                       # Number of memory order violations
54510628Sandreas.hansson@arm.comsystem.cpu.iew.predictedTakenIncorrect         192990                       # Number of branches that were predicted taken incorrectly
54610628Sandreas.hansson@arm.comsystem.cpu.iew.predictedNotTakenIncorrect       410068                       # Number of branches that were predicted not taken incorrectly
54710628Sandreas.hansson@arm.comsystem.cpu.iew.branchMispredicts               603058                       # Number of branch mispredicts detected at execute
54810628Sandreas.hansson@arm.comsystem.cpu.iew.iewExecutedInsts              56949005                       # Number of executed instructions
54910628Sandreas.hansson@arm.comsystem.cpu.iew.iewExecLoadInsts              10367007                       # Number of load instructions executed
55010628Sandreas.hansson@arm.comsystem.cpu.iew.iewExecSquashedInsts            586870                       # Number of squashed instructions skipped in execute
5518464SN/Asystem.cpu.iew.exec_swp                             0                       # number of swp insts executed
55210628Sandreas.hansson@arm.comsystem.cpu.iew.exec_nop                       3696550                       # number of nop insts executed
55310628Sandreas.hansson@arm.comsystem.cpu.iew.exec_refs                     17039818                       # number of memory reference insts executed
55410628Sandreas.hansson@arm.comsystem.cpu.iew.exec_branches                  8972525                       # Number of branches executed
55510628Sandreas.hansson@arm.comsystem.cpu.iew.exec_stores                    6672811                       # Number of stores executed
55610628Sandreas.hansson@arm.comsystem.cpu.iew.exec_rate                     0.481583                       # Inst execution rate
55710628Sandreas.hansson@arm.comsystem.cpu.iew.wb_sent                       56323297                       # cumulative count of insts sent to commit
55810628Sandreas.hansson@arm.comsystem.cpu.iew.wb_count                      56184104                       # cumulative count of insts written-back
55910628Sandreas.hansson@arm.comsystem.cpu.iew.wb_producers                  28889312                       # num instructions producing a value
56010628Sandreas.hansson@arm.comsystem.cpu.iew.wb_consumers                  40263081                       # num instructions consuming a value
5618464SN/Asystem.cpu.iew.wb_penalized                         0                       # number of instrctions required to write to 'other' IQ
56210628Sandreas.hansson@arm.comsystem.cpu.iew.wb_rate                       0.475114                       # insts written-back per cycle
56310628Sandreas.hansson@arm.comsystem.cpu.iew.wb_fanout                     0.717514                       # average fanout of values written-back
5648464SN/Asystem.cpu.iew.wb_penalized_rate                    0                       # fraction of instructions written-back that wrote to 'other' IQ
56510628Sandreas.hansson@arm.comsystem.cpu.commit.commitSquashedInsts         8158001                       # The number of squashed insts skipped by commit
56610628Sandreas.hansson@arm.comsystem.cpu.commit.commitNonSpecStalls          661179                       # The number of times commit has been forced to stall to communicate backwards
56710628Sandreas.hansson@arm.comsystem.cpu.commit.branchMispredicts            549251                       # The number of times a branch was mispredicted
56810628Sandreas.hansson@arm.comsystem.cpu.commit.committed_per_cycle::samples    111396128                       # Number of insts commited each cycle
56910628Sandreas.hansson@arm.comsystem.cpu.commit.committed_per_cycle::mean     0.503767                       # Number of insts commited each cycle
57010628Sandreas.hansson@arm.comsystem.cpu.commit.committed_per_cycle::stdev     1.456242                       # Number of insts commited each cycle
5718241SN/Asystem.cpu.commit.committed_per_cycle::underflows            0      0.00%      0.00% # Number of insts commited each cycle
57210628Sandreas.hansson@arm.comsystem.cpu.commit.committed_per_cycle::0     91779533     82.39%     82.39% # Number of insts commited each cycle
57310628Sandreas.hansson@arm.comsystem.cpu.commit.committed_per_cycle::1      7802293      7.00%     89.39% # Number of insts commited each cycle
57410628Sandreas.hansson@arm.comsystem.cpu.commit.committed_per_cycle::2      4122327      3.70%     93.09% # Number of insts commited each cycle
57510628Sandreas.hansson@arm.comsystem.cpu.commit.committed_per_cycle::3      2151634      1.93%     95.03% # Number of insts commited each cycle
57610628Sandreas.hansson@arm.comsystem.cpu.commit.committed_per_cycle::4      1854051      1.66%     96.69% # Number of insts commited each cycle
57710628Sandreas.hansson@arm.comsystem.cpu.commit.committed_per_cycle::5       612708      0.55%     97.24% # Number of insts commited each cycle
57810628Sandreas.hansson@arm.comsystem.cpu.commit.committed_per_cycle::6       470628      0.42%     97.66% # Number of insts commited each cycle
57910628Sandreas.hansson@arm.comsystem.cpu.commit.committed_per_cycle::7       511278      0.46%     98.12% # Number of insts commited each cycle
58010628Sandreas.hansson@arm.comsystem.cpu.commit.committed_per_cycle::8      2091676      1.88%    100.00% # Number of insts commited each cycle
5818241SN/Asystem.cpu.commit.committed_per_cycle::overflows            0      0.00%    100.00% # Number of insts commited each cycle
5828241SN/Asystem.cpu.commit.committed_per_cycle::min_value            0                       # Number of insts commited each cycle
5838241SN/Asystem.cpu.commit.committed_per_cycle::max_value            8                       # Number of insts commited each cycle
58410628Sandreas.hansson@arm.comsystem.cpu.commit.committed_per_cycle::total    111396128                       # Number of insts commited each cycle
58510628Sandreas.hansson@arm.comsystem.cpu.commit.committedInsts             56117715                       # Number of instructions committed
58610628Sandreas.hansson@arm.comsystem.cpu.commit.committedOps               56117715                       # Number of ops (including micro ops) committed
5878464SN/Asystem.cpu.commit.swp_count                         0                       # Number of s/w prefetches committed
58810628Sandreas.hansson@arm.comsystem.cpu.commit.refs                       15458158                       # Number of memory references committed
58910628Sandreas.hansson@arm.comsystem.cpu.commit.loads                       9084456                       # Number of loads committed
59010628Sandreas.hansson@arm.comsystem.cpu.commit.membars                      226347                       # Number of memory barriers committed
59110628Sandreas.hansson@arm.comsystem.cpu.commit.branches                    8434758                       # Number of branches committed
59210628Sandreas.hansson@arm.comsystem.cpu.commit.fp_insts                     324451                       # Number of committed floating point instructions.
59310628Sandreas.hansson@arm.comsystem.cpu.commit.int_insts                  51969244                       # Number of committed integer instructions.
59410628Sandreas.hansson@arm.comsystem.cpu.commit.function_calls               739915                       # Number of function calls committed.
59510628Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::No_OpClass      3195962      5.70%      5.70% # Class of committed instruction
59610628Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::IntAlu         36179881     64.47%     70.17% # Class of committed instruction
59710628Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::IntMult           60661      0.11%     70.27% # Class of committed instruction
59810409Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::IntDiv                0      0.00%     70.27% # Class of committed instruction
59910628Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::FloatAdd          38087      0.07%     70.34% # Class of committed instruction
60010409Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::FloatCmp              0      0.00%     70.34% # Class of committed instruction
60110409Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::FloatCvt              0      0.00%     70.34% # Class of committed instruction
60210409Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::FloatMult             0      0.00%     70.34% # Class of committed instruction
60310242Ssteve.reinhardt@amd.comsystem.cpu.commit.op_class_0::FloatDiv           3636      0.01%     70.35% # Class of committed instruction
60410242Ssteve.reinhardt@amd.comsystem.cpu.commit.op_class_0::FloatSqrt             0      0.00%     70.35% # Class of committed instruction
60510242Ssteve.reinhardt@amd.comsystem.cpu.commit.op_class_0::SimdAdd               0      0.00%     70.35% # Class of committed instruction
60610242Ssteve.reinhardt@amd.comsystem.cpu.commit.op_class_0::SimdAddAcc            0      0.00%     70.35% # Class of committed instruction
60710242Ssteve.reinhardt@amd.comsystem.cpu.commit.op_class_0::SimdAlu               0      0.00%     70.35% # Class of committed instruction
60810242Ssteve.reinhardt@amd.comsystem.cpu.commit.op_class_0::SimdCmp               0      0.00%     70.35% # Class of committed instruction
60910242Ssteve.reinhardt@amd.comsystem.cpu.commit.op_class_0::SimdCvt               0      0.00%     70.35% # Class of committed instruction
61010242Ssteve.reinhardt@amd.comsystem.cpu.commit.op_class_0::SimdMisc              0      0.00%     70.35% # Class of committed instruction
61110242Ssteve.reinhardt@amd.comsystem.cpu.commit.op_class_0::SimdMult              0      0.00%     70.35% # Class of committed instruction
61210242Ssteve.reinhardt@amd.comsystem.cpu.commit.op_class_0::SimdMultAcc            0      0.00%     70.35% # Class of committed instruction
61310242Ssteve.reinhardt@amd.comsystem.cpu.commit.op_class_0::SimdShift             0      0.00%     70.35% # Class of committed instruction
61410242Ssteve.reinhardt@amd.comsystem.cpu.commit.op_class_0::SimdShiftAcc            0      0.00%     70.35% # Class of committed instruction
61510242Ssteve.reinhardt@amd.comsystem.cpu.commit.op_class_0::SimdSqrt              0      0.00%     70.35% # Class of committed instruction
61610242Ssteve.reinhardt@amd.comsystem.cpu.commit.op_class_0::SimdFloatAdd            0      0.00%     70.35% # Class of committed instruction
61710242Ssteve.reinhardt@amd.comsystem.cpu.commit.op_class_0::SimdFloatAlu            0      0.00%     70.35% # Class of committed instruction
61810242Ssteve.reinhardt@amd.comsystem.cpu.commit.op_class_0::SimdFloatCmp            0      0.00%     70.35% # Class of committed instruction
61910242Ssteve.reinhardt@amd.comsystem.cpu.commit.op_class_0::SimdFloatCvt            0      0.00%     70.35% # Class of committed instruction
62010242Ssteve.reinhardt@amd.comsystem.cpu.commit.op_class_0::SimdFloatDiv            0      0.00%     70.35% # Class of committed instruction
62110242Ssteve.reinhardt@amd.comsystem.cpu.commit.op_class_0::SimdFloatMisc            0      0.00%     70.35% # Class of committed instruction
62210242Ssteve.reinhardt@amd.comsystem.cpu.commit.op_class_0::SimdFloatMult            0      0.00%     70.35% # Class of committed instruction
62310242Ssteve.reinhardt@amd.comsystem.cpu.commit.op_class_0::SimdFloatMultAcc            0      0.00%     70.35% # Class of committed instruction
62410242Ssteve.reinhardt@amd.comsystem.cpu.commit.op_class_0::SimdFloatSqrt            0      0.00%     70.35% # Class of committed instruction
62510628Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::MemRead         9310803     16.59%     86.94% # Class of committed instruction
62610628Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::MemWrite        6379655     11.37%     98.31% # Class of committed instruction
62710628Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::IprAccess        949030      1.69%    100.00% # Class of committed instruction
62810220Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::InstPrefetch            0      0.00%    100.00% # Class of committed instruction
62910628Sandreas.hansson@arm.comsystem.cpu.commit.op_class_0::total          56117715                       # Class of committed instruction
63010628Sandreas.hansson@arm.comsystem.cpu.commit.bw_lim_events               2091676                       # number cycles where commit BW limit reached
6318464SN/Asystem.cpu.commit.bw_limited                        0                       # number of insts not committed due to BW limits
63210628Sandreas.hansson@arm.comsystem.cpu.rob.rob_reads                    173330307                       # The number of ROB reads
63310628Sandreas.hansson@arm.comsystem.cpu.rob.rob_writes                   129976168                       # The number of ROB writes
63410628Sandreas.hansson@arm.comsystem.cpu.timesIdled                          574999                       # Number of times that the entire CPU went into an idle state and unscheduled itself
63510628Sandreas.hansson@arm.comsystem.cpu.idleCycles                         5429242                       # Total number of cycles that the CPU has spent unscheduled due to idling
63610628Sandreas.hansson@arm.comsystem.cpu.quiesceCycles                   3599836925                       # Total number of cycles that CPU has spent quiesced or waiting for an interrupt
63710628Sandreas.hansson@arm.comsystem.cpu.committedInsts                    52929026                       # Number of Instructions Simulated
63810628Sandreas.hansson@arm.comsystem.cpu.committedOps                      52929026                       # Number of Ops (including micro ops) Simulated
63910628Sandreas.hansson@arm.comsystem.cpu.cpi                               2.234197                       # CPI: Cycles Per Instruction
64010628Sandreas.hansson@arm.comsystem.cpu.cpi_total                         2.234197                       # CPI: Total CPI of All Threads
64110628Sandreas.hansson@arm.comsystem.cpu.ipc                               0.447588                       # IPC: Instructions Per Cycle
64210628Sandreas.hansson@arm.comsystem.cpu.ipc_total                         0.447588                       # IPC: Total IPC of All Threads
64310628Sandreas.hansson@arm.comsystem.cpu.int_regfile_reads                 74582639                       # number of integer regfile reads
64410628Sandreas.hansson@arm.comsystem.cpu.int_regfile_writes                40531859                       # number of integer regfile writes
64510628Sandreas.hansson@arm.comsystem.cpu.fp_regfile_reads                    167323                       # number of floating regfile reads
64610628Sandreas.hansson@arm.comsystem.cpu.fp_regfile_writes                   167888                       # number of floating regfile writes
64710628Sandreas.hansson@arm.comsystem.cpu.misc_regfile_reads                 2030592                       # number of misc regfile reads
64810628Sandreas.hansson@arm.comsystem.cpu.misc_regfile_writes                 939419                       # number of misc regfile writes
64910628Sandreas.hansson@arm.comsystem.cpu.dcache.tags.replacements           1404198                       # number of replacements
65010628Sandreas.hansson@arm.comsystem.cpu.dcache.tags.tagsinuse           511.994647                       # Cycle average of tags in use
65110628Sandreas.hansson@arm.comsystem.cpu.dcache.tags.total_refs            11876238                       # Total number of references to valid blocks.
65210628Sandreas.hansson@arm.comsystem.cpu.dcache.tags.sampled_refs           1404710                       # Sample count of references to valid blocks.
65310628Sandreas.hansson@arm.comsystem.cpu.dcache.tags.avg_refs              8.454584                       # Average number of references to valid blocks.
65410585Sandreas.hansson@arm.comsystem.cpu.dcache.tags.warmup_cycle          25219000                       # Cycle when the warmup percentage was hit.
65510628Sandreas.hansson@arm.comsystem.cpu.dcache.tags.occ_blocks::cpu.data   511.994647                       # Average occupied blocks per requestor
65610585Sandreas.hansson@arm.comsystem.cpu.dcache.tags.occ_percent::cpu.data     0.999990                       # Average percentage of cache occupancy
65710585Sandreas.hansson@arm.comsystem.cpu.dcache.tags.occ_percent::total     0.999990                       # Average percentage of cache occupancy
65810585Sandreas.hansson@arm.comsystem.cpu.dcache.tags.occ_task_id_blocks::1024          512                       # Occupied blocks per task id
65910585Sandreas.hansson@arm.comsystem.cpu.dcache.tags.age_task_id_blocks_1024::0          413                       # Occupied blocks per task id
66010628Sandreas.hansson@arm.comsystem.cpu.dcache.tags.age_task_id_blocks_1024::1           96                       # Occupied blocks per task id
66110628Sandreas.hansson@arm.comsystem.cpu.dcache.tags.age_task_id_blocks_1024::2            3                       # Occupied blocks per task id
66210585Sandreas.hansson@arm.comsystem.cpu.dcache.tags.occ_task_id_percent::1024            1                       # Percentage of cache occupancy per task id
66310628Sandreas.hansson@arm.comsystem.cpu.dcache.tags.tag_accesses          63918355                       # Number of tag accesses
66410628Sandreas.hansson@arm.comsystem.cpu.dcache.tags.data_accesses         63918355                       # Number of data accesses
66510628Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_hits::cpu.data      7286393                       # number of ReadReq hits
66610628Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_hits::total         7286393                       # number of ReadReq hits
66710628Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_hits::cpu.data      4187319                       # number of WriteReq hits
66810628Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_hits::total        4187319                       # number of WriteReq hits
66910628Sandreas.hansson@arm.comsystem.cpu.dcache.LoadLockedReq_hits::cpu.data       186500                       # number of LoadLockedReq hits
67010628Sandreas.hansson@arm.comsystem.cpu.dcache.LoadLockedReq_hits::total       186500                       # number of LoadLockedReq hits
67110628Sandreas.hansson@arm.comsystem.cpu.dcache.StoreCondReq_hits::cpu.data       215720                       # number of StoreCondReq hits
67210628Sandreas.hansson@arm.comsystem.cpu.dcache.StoreCondReq_hits::total       215720                       # number of StoreCondReq hits
67310628Sandreas.hansson@arm.comsystem.cpu.dcache.demand_hits::cpu.data      11473712                       # number of demand (read+write) hits
67410628Sandreas.hansson@arm.comsystem.cpu.dcache.demand_hits::total         11473712                       # number of demand (read+write) hits
67510628Sandreas.hansson@arm.comsystem.cpu.dcache.overall_hits::cpu.data     11473712                       # number of overall hits
67610628Sandreas.hansson@arm.comsystem.cpu.dcache.overall_hits::total        11473712                       # number of overall hits
67710628Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_misses::cpu.data      1773211                       # number of ReadReq misses
67810628Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_misses::total       1773211                       # number of ReadReq misses
67910628Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_misses::cpu.data      1955934                       # number of WriteReq misses
68010628Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_misses::total      1955934                       # number of WriteReq misses
68110628Sandreas.hansson@arm.comsystem.cpu.dcache.LoadLockedReq_misses::cpu.data        23306                       # number of LoadLockedReq misses
68210628Sandreas.hansson@arm.comsystem.cpu.dcache.LoadLockedReq_misses::total        23306                       # number of LoadLockedReq misses
68310585Sandreas.hansson@arm.comsystem.cpu.dcache.StoreCondReq_misses::cpu.data           28                       # number of StoreCondReq misses
68410585Sandreas.hansson@arm.comsystem.cpu.dcache.StoreCondReq_misses::total           28                       # number of StoreCondReq misses
68510628Sandreas.hansson@arm.comsystem.cpu.dcache.demand_misses::cpu.data      3729145                       # number of demand (read+write) misses
68610628Sandreas.hansson@arm.comsystem.cpu.dcache.demand_misses::total        3729145                       # number of demand (read+write) misses
68710628Sandreas.hansson@arm.comsystem.cpu.dcache.overall_misses::cpu.data      3729145                       # number of overall misses
68810628Sandreas.hansson@arm.comsystem.cpu.dcache.overall_misses::total       3729145                       # number of overall misses
68910628Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_miss_latency::cpu.data  39410540501                       # number of ReadReq miss cycles
69010628Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_miss_latency::total  39410540501                       # number of ReadReq miss cycles
69110628Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_miss_latency::cpu.data  77932908678                       # number of WriteReq miss cycles
69210628Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_miss_latency::total  77932908678                       # number of WriteReq miss cycles
69310628Sandreas.hansson@arm.comsystem.cpu.dcache.LoadLockedReq_miss_latency::cpu.data    363692999                       # number of LoadLockedReq miss cycles
69410628Sandreas.hansson@arm.comsystem.cpu.dcache.LoadLockedReq_miss_latency::total    363692999                       # number of LoadLockedReq miss cycles
69510628Sandreas.hansson@arm.comsystem.cpu.dcache.StoreCondReq_miss_latency::cpu.data       466008                       # number of StoreCondReq miss cycles
69610628Sandreas.hansson@arm.comsystem.cpu.dcache.StoreCondReq_miss_latency::total       466008                       # number of StoreCondReq miss cycles
69710628Sandreas.hansson@arm.comsystem.cpu.dcache.demand_miss_latency::cpu.data 117343449179                       # number of demand (read+write) miss cycles
69810628Sandreas.hansson@arm.comsystem.cpu.dcache.demand_miss_latency::total 117343449179                       # number of demand (read+write) miss cycles
69910628Sandreas.hansson@arm.comsystem.cpu.dcache.overall_miss_latency::cpu.data 117343449179                       # number of overall miss cycles
70010628Sandreas.hansson@arm.comsystem.cpu.dcache.overall_miss_latency::total 117343449179                       # number of overall miss cycles
70110628Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_accesses::cpu.data      9059604                       # number of ReadReq accesses(hits+misses)
70210628Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_accesses::total      9059604                       # number of ReadReq accesses(hits+misses)
70310628Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_accesses::cpu.data      6143253                       # number of WriteReq accesses(hits+misses)
70410628Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_accesses::total      6143253                       # number of WriteReq accesses(hits+misses)
70510628Sandreas.hansson@arm.comsystem.cpu.dcache.LoadLockedReq_accesses::cpu.data       209806                       # number of LoadLockedReq accesses(hits+misses)
70610628Sandreas.hansson@arm.comsystem.cpu.dcache.LoadLockedReq_accesses::total       209806                       # number of LoadLockedReq accesses(hits+misses)
70710628Sandreas.hansson@arm.comsystem.cpu.dcache.StoreCondReq_accesses::cpu.data       215748                       # number of StoreCondReq accesses(hits+misses)
70810628Sandreas.hansson@arm.comsystem.cpu.dcache.StoreCondReq_accesses::total       215748                       # number of StoreCondReq accesses(hits+misses)
70910628Sandreas.hansson@arm.comsystem.cpu.dcache.demand_accesses::cpu.data     15202857                       # number of demand (read+write) accesses
71010628Sandreas.hansson@arm.comsystem.cpu.dcache.demand_accesses::total     15202857                       # number of demand (read+write) accesses
71110628Sandreas.hansson@arm.comsystem.cpu.dcache.overall_accesses::cpu.data     15202857                       # number of overall (read+write) accesses
71210628Sandreas.hansson@arm.comsystem.cpu.dcache.overall_accesses::total     15202857                       # number of overall (read+write) accesses
71310628Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_miss_rate::cpu.data     0.195727                       # miss rate for ReadReq accesses
71410628Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_miss_rate::total     0.195727                       # miss rate for ReadReq accesses
71510628Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_miss_rate::cpu.data     0.318387                       # miss rate for WriteReq accesses
71610628Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_miss_rate::total     0.318387                       # miss rate for WriteReq accesses
71710628Sandreas.hansson@arm.comsystem.cpu.dcache.LoadLockedReq_miss_rate::cpu.data     0.111084                       # miss rate for LoadLockedReq accesses
71810628Sandreas.hansson@arm.comsystem.cpu.dcache.LoadLockedReq_miss_rate::total     0.111084                       # miss rate for LoadLockedReq accesses
71910585Sandreas.hansson@arm.comsystem.cpu.dcache.StoreCondReq_miss_rate::cpu.data     0.000130                       # miss rate for StoreCondReq accesses
72010585Sandreas.hansson@arm.comsystem.cpu.dcache.StoreCondReq_miss_rate::total     0.000130                       # miss rate for StoreCondReq accesses
72110628Sandreas.hansson@arm.comsystem.cpu.dcache.demand_miss_rate::cpu.data     0.245292                       # miss rate for demand accesses
72210628Sandreas.hansson@arm.comsystem.cpu.dcache.demand_miss_rate::total     0.245292                       # miss rate for demand accesses
72310628Sandreas.hansson@arm.comsystem.cpu.dcache.overall_miss_rate::cpu.data     0.245292                       # miss rate for overall accesses
72410628Sandreas.hansson@arm.comsystem.cpu.dcache.overall_miss_rate::total     0.245292                       # miss rate for overall accesses
72510628Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 22225.522231                       # average ReadReq miss latency
72610628Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_avg_miss_latency::total 22225.522231                       # average ReadReq miss latency
72710628Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 39844.344788                       # average WriteReq miss latency
72810628Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_avg_miss_latency::total 39844.344788                       # average WriteReq miss latency
72910628Sandreas.hansson@arm.comsystem.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 15605.123101                       # average LoadLockedReq miss latency
73010628Sandreas.hansson@arm.comsystem.cpu.dcache.LoadLockedReq_avg_miss_latency::total 15605.123101                       # average LoadLockedReq miss latency
73110628Sandreas.hansson@arm.comsystem.cpu.dcache.StoreCondReq_avg_miss_latency::cpu.data 16643.142857                       # average StoreCondReq miss latency
73210628Sandreas.hansson@arm.comsystem.cpu.dcache.StoreCondReq_avg_miss_latency::total 16643.142857                       # average StoreCondReq miss latency
73310628Sandreas.hansson@arm.comsystem.cpu.dcache.demand_avg_miss_latency::cpu.data 31466.582602                       # average overall miss latency
73410628Sandreas.hansson@arm.comsystem.cpu.dcache.demand_avg_miss_latency::total 31466.582602                       # average overall miss latency
73510628Sandreas.hansson@arm.comsystem.cpu.dcache.overall_avg_miss_latency::cpu.data 31466.582602                       # average overall miss latency
73610628Sandreas.hansson@arm.comsystem.cpu.dcache.overall_avg_miss_latency::total 31466.582602                       # average overall miss latency
73710628Sandreas.hansson@arm.comsystem.cpu.dcache.blocked_cycles::no_mshrs      3975824                       # number of cycles access was blocked
73810628Sandreas.hansson@arm.comsystem.cpu.dcache.blocked_cycles::no_targets         1887                       # number of cycles access was blocked
73910628Sandreas.hansson@arm.comsystem.cpu.dcache.blocked::no_mshrs            179816                       # number of cycles access was blocked
74010628Sandreas.hansson@arm.comsystem.cpu.dcache.blocked::no_targets              23                       # number of cycles access was blocked
74110628Sandreas.hansson@arm.comsystem.cpu.dcache.avg_blocked_cycles::no_mshrs    22.110513                       # average number of cycles each access was blocked
74210628Sandreas.hansson@arm.comsystem.cpu.dcache.avg_blocked_cycles::no_targets    82.043478                       # average number of cycles each access was blocked
74310585Sandreas.hansson@arm.comsystem.cpu.dcache.fast_writes                       0                       # number of fast writes performed
74410585Sandreas.hansson@arm.comsystem.cpu.dcache.cache_copies                      0                       # number of cache copies performed
74510628Sandreas.hansson@arm.comsystem.cpu.dcache.writebacks::writebacks       842396                       # number of writebacks
74610628Sandreas.hansson@arm.comsystem.cpu.dcache.writebacks::total            842396                       # number of writebacks
74710628Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_mshr_hits::cpu.data       677447                       # number of ReadReq MSHR hits
74810628Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_mshr_hits::total       677447                       # number of ReadReq MSHR hits
74910628Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_mshr_hits::cpu.data      1664842                       # number of WriteReq MSHR hits
75010628Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_mshr_hits::total      1664842                       # number of WriteReq MSHR hits
75110628Sandreas.hansson@arm.comsystem.cpu.dcache.LoadLockedReq_mshr_hits::cpu.data         5278                       # number of LoadLockedReq MSHR hits
75210628Sandreas.hansson@arm.comsystem.cpu.dcache.LoadLockedReq_mshr_hits::total         5278                       # number of LoadLockedReq MSHR hits
75310628Sandreas.hansson@arm.comsystem.cpu.dcache.demand_mshr_hits::cpu.data      2342289                       # number of demand (read+write) MSHR hits
75410628Sandreas.hansson@arm.comsystem.cpu.dcache.demand_mshr_hits::total      2342289                       # number of demand (read+write) MSHR hits
75510628Sandreas.hansson@arm.comsystem.cpu.dcache.overall_mshr_hits::cpu.data      2342289                       # number of overall MSHR hits
75610628Sandreas.hansson@arm.comsystem.cpu.dcache.overall_mshr_hits::total      2342289                       # number of overall MSHR hits
75710628Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_mshr_misses::cpu.data      1095764                       # number of ReadReq MSHR misses
75810628Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_mshr_misses::total      1095764                       # number of ReadReq MSHR misses
75910628Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_mshr_misses::cpu.data       291092                       # number of WriteReq MSHR misses
76010628Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_mshr_misses::total       291092                       # number of WriteReq MSHR misses
76110628Sandreas.hansson@arm.comsystem.cpu.dcache.LoadLockedReq_mshr_misses::cpu.data        18028                       # number of LoadLockedReq MSHR misses
76210628Sandreas.hansson@arm.comsystem.cpu.dcache.LoadLockedReq_mshr_misses::total        18028                       # number of LoadLockedReq MSHR misses
76310585Sandreas.hansson@arm.comsystem.cpu.dcache.StoreCondReq_mshr_misses::cpu.data           28                       # number of StoreCondReq MSHR misses
76410585Sandreas.hansson@arm.comsystem.cpu.dcache.StoreCondReq_mshr_misses::total           28                       # number of StoreCondReq MSHR misses
76510628Sandreas.hansson@arm.comsystem.cpu.dcache.demand_mshr_misses::cpu.data      1386856                       # number of demand (read+write) MSHR misses
76610628Sandreas.hansson@arm.comsystem.cpu.dcache.demand_mshr_misses::total      1386856                       # number of demand (read+write) MSHR misses
76710628Sandreas.hansson@arm.comsystem.cpu.dcache.overall_mshr_misses::cpu.data      1386856                       # number of overall MSHR misses
76810628Sandreas.hansson@arm.comsystem.cpu.dcache.overall_mshr_misses::total      1386856                       # number of overall MSHR misses
76910628Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data  27504145773                       # number of ReadReq MSHR miss cycles
77010628Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_mshr_miss_latency::total  27504145773                       # number of ReadReq MSHR miss cycles
77110628Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data  11747551273                       # number of WriteReq MSHR miss cycles
77210628Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_mshr_miss_latency::total  11747551273                       # number of WriteReq MSHR miss cycles
77310628Sandreas.hansson@arm.comsystem.cpu.dcache.LoadLockedReq_mshr_miss_latency::cpu.data    205106501                       # number of LoadLockedReq MSHR miss cycles
77410628Sandreas.hansson@arm.comsystem.cpu.dcache.LoadLockedReq_mshr_miss_latency::total    205106501                       # number of LoadLockedReq MSHR miss cycles
77510628Sandreas.hansson@arm.comsystem.cpu.dcache.StoreCondReq_mshr_miss_latency::cpu.data       409992                       # number of StoreCondReq MSHR miss cycles
77610628Sandreas.hansson@arm.comsystem.cpu.dcache.StoreCondReq_mshr_miss_latency::total       409992                       # number of StoreCondReq MSHR miss cycles
77710628Sandreas.hansson@arm.comsystem.cpu.dcache.demand_mshr_miss_latency::cpu.data  39251697046                       # number of demand (read+write) MSHR miss cycles
77810628Sandreas.hansson@arm.comsystem.cpu.dcache.demand_mshr_miss_latency::total  39251697046                       # number of demand (read+write) MSHR miss cycles
77910628Sandreas.hansson@arm.comsystem.cpu.dcache.overall_mshr_miss_latency::cpu.data  39251697046                       # number of overall MSHR miss cycles
78010628Sandreas.hansson@arm.comsystem.cpu.dcache.overall_mshr_miss_latency::total  39251697046                       # number of overall MSHR miss cycles
78110628Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_mshr_uncacheable_latency::cpu.data   1423712500                       # number of ReadReq MSHR uncacheable cycles
78210628Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_mshr_uncacheable_latency::total   1423712500                       # number of ReadReq MSHR uncacheable cycles
78310628Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_mshr_uncacheable_latency::cpu.data   1999632498                       # number of WriteReq MSHR uncacheable cycles
78410628Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_mshr_uncacheable_latency::total   1999632498                       # number of WriteReq MSHR uncacheable cycles
78510628Sandreas.hansson@arm.comsystem.cpu.dcache.overall_mshr_uncacheable_latency::cpu.data   3423344998                       # number of overall MSHR uncacheable cycles
78610628Sandreas.hansson@arm.comsystem.cpu.dcache.overall_mshr_uncacheable_latency::total   3423344998                       # number of overall MSHR uncacheable cycles
78710628Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data     0.120951                       # mshr miss rate for ReadReq accesses
78810628Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_mshr_miss_rate::total     0.120951                       # mshr miss rate for ReadReq accesses
78910628Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data     0.047384                       # mshr miss rate for WriteReq accesses
79010628Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_mshr_miss_rate::total     0.047384                       # mshr miss rate for WriteReq accesses
79110628Sandreas.hansson@arm.comsystem.cpu.dcache.LoadLockedReq_mshr_miss_rate::cpu.data     0.085927                       # mshr miss rate for LoadLockedReq accesses
79210628Sandreas.hansson@arm.comsystem.cpu.dcache.LoadLockedReq_mshr_miss_rate::total     0.085927                       # mshr miss rate for LoadLockedReq accesses
79310585Sandreas.hansson@arm.comsystem.cpu.dcache.StoreCondReq_mshr_miss_rate::cpu.data     0.000130                       # mshr miss rate for StoreCondReq accesses
79410585Sandreas.hansson@arm.comsystem.cpu.dcache.StoreCondReq_mshr_miss_rate::total     0.000130                       # mshr miss rate for StoreCondReq accesses
79510628Sandreas.hansson@arm.comsystem.cpu.dcache.demand_mshr_miss_rate::cpu.data     0.091223                       # mshr miss rate for demand accesses
79610628Sandreas.hansson@arm.comsystem.cpu.dcache.demand_mshr_miss_rate::total     0.091223                       # mshr miss rate for demand accesses
79710628Sandreas.hansson@arm.comsystem.cpu.dcache.overall_mshr_miss_rate::cpu.data     0.091223                       # mshr miss rate for overall accesses
79810628Sandreas.hansson@arm.comsystem.cpu.dcache.overall_mshr_miss_rate::total     0.091223                       # mshr miss rate for overall accesses
79910628Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 25100.428352                       # average ReadReq mshr miss latency
80010628Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 25100.428352                       # average ReadReq mshr miss latency
80110628Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 40356.833142                       # average WriteReq mshr miss latency
80210628Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 40356.833142                       # average WriteReq mshr miss latency
80310628Sandreas.hansson@arm.comsystem.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::cpu.data 11377.107888                       # average LoadLockedReq mshr miss latency
80410628Sandreas.hansson@arm.comsystem.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::total 11377.107888                       # average LoadLockedReq mshr miss latency
80510628Sandreas.hansson@arm.comsystem.cpu.dcache.StoreCondReq_avg_mshr_miss_latency::cpu.data 14642.571429                       # average StoreCondReq mshr miss latency
80610628Sandreas.hansson@arm.comsystem.cpu.dcache.StoreCondReq_avg_mshr_miss_latency::total 14642.571429                       # average StoreCondReq mshr miss latency
80710628Sandreas.hansson@arm.comsystem.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 28302.647893                       # average overall mshr miss latency
80810628Sandreas.hansson@arm.comsystem.cpu.dcache.demand_avg_mshr_miss_latency::total 28302.647893                       # average overall mshr miss latency
80910628Sandreas.hansson@arm.comsystem.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 28302.647893                       # average overall mshr miss latency
81010628Sandreas.hansson@arm.comsystem.cpu.dcache.overall_avg_mshr_miss_latency::total 28302.647893                       # average overall mshr miss latency
81110585Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_avg_mshr_uncacheable_latency::cpu.data          inf                       # average ReadReq mshr uncacheable latency
81210585Sandreas.hansson@arm.comsystem.cpu.dcache.ReadReq_avg_mshr_uncacheable_latency::total          inf                       # average ReadReq mshr uncacheable latency
81310585Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_avg_mshr_uncacheable_latency::cpu.data          inf                       # average WriteReq mshr uncacheable latency
81410585Sandreas.hansson@arm.comsystem.cpu.dcache.WriteReq_avg_mshr_uncacheable_latency::total          inf                       # average WriteReq mshr uncacheable latency
81510585Sandreas.hansson@arm.comsystem.cpu.dcache.overall_avg_mshr_uncacheable_latency::cpu.data          inf                       # average overall mshr uncacheable latency
81610585Sandreas.hansson@arm.comsystem.cpu.dcache.overall_avg_mshr_uncacheable_latency::total          inf                       # average overall mshr uncacheable latency
81710585Sandreas.hansson@arm.comsystem.cpu.dcache.no_allocate_misses                0                       # Number of misses that were no-allocate
81810628Sandreas.hansson@arm.comsystem.cpu.icache.tags.replacements           1034381                       # number of replacements
81910628Sandreas.hansson@arm.comsystem.cpu.icache.tags.tagsinuse           509.395054                       # Cycle average of tags in use
82010628Sandreas.hansson@arm.comsystem.cpu.icache.tags.total_refs             7933874                       # Total number of references to valid blocks.
82110628Sandreas.hansson@arm.comsystem.cpu.icache.tags.sampled_refs           1034889                       # Sample count of references to valid blocks.
82210628Sandreas.hansson@arm.comsystem.cpu.icache.tags.avg_refs              7.666401                       # Average number of references to valid blocks.
82310628Sandreas.hansson@arm.comsystem.cpu.icache.tags.warmup_cycle       26421984250                       # Cycle when the warmup percentage was hit.
82410628Sandreas.hansson@arm.comsystem.cpu.icache.tags.occ_blocks::cpu.inst   509.395054                       # Average occupied blocks per requestor
82510628Sandreas.hansson@arm.comsystem.cpu.icache.tags.occ_percent::cpu.inst     0.994912                       # Average percentage of cache occupancy
82610628Sandreas.hansson@arm.comsystem.cpu.icache.tags.occ_percent::total     0.994912                       # Average percentage of cache occupancy
82710585Sandreas.hansson@arm.comsystem.cpu.icache.tags.occ_task_id_blocks::1024          508                       # Occupied blocks per task id
82810628Sandreas.hansson@arm.comsystem.cpu.icache.tags.age_task_id_blocks_1024::0           71                       # Occupied blocks per task id
82910628Sandreas.hansson@arm.comsystem.cpu.icache.tags.age_task_id_blocks_1024::1          135                       # Occupied blocks per task id
83010628Sandreas.hansson@arm.comsystem.cpu.icache.tags.age_task_id_blocks_1024::2          302                       # Occupied blocks per task id
83110585Sandreas.hansson@arm.comsystem.cpu.icache.tags.occ_task_id_percent::1024     0.992188                       # Percentage of cache occupancy per task id
83210628Sandreas.hansson@arm.comsystem.cpu.icache.tags.tag_accesses          10056110                       # Number of tag accesses
83310628Sandreas.hansson@arm.comsystem.cpu.icache.tags.data_accesses         10056110                       # Number of data accesses
83410628Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_hits::cpu.inst      7933875                       # number of ReadReq hits
83510628Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_hits::total         7933875                       # number of ReadReq hits
83610628Sandreas.hansson@arm.comsystem.cpu.icache.demand_hits::cpu.inst       7933875                       # number of demand (read+write) hits
83710628Sandreas.hansson@arm.comsystem.cpu.icache.demand_hits::total          7933875                       # number of demand (read+write) hits
83810628Sandreas.hansson@arm.comsystem.cpu.icache.overall_hits::cpu.inst      7933875                       # number of overall hits
83910628Sandreas.hansson@arm.comsystem.cpu.icache.overall_hits::total         7933875                       # number of overall hits
84010628Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_misses::cpu.inst      1087081                       # number of ReadReq misses
84110628Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_misses::total       1087081                       # number of ReadReq misses
84210628Sandreas.hansson@arm.comsystem.cpu.icache.demand_misses::cpu.inst      1087081                       # number of demand (read+write) misses
84310628Sandreas.hansson@arm.comsystem.cpu.icache.demand_misses::total        1087081                       # number of demand (read+write) misses
84410628Sandreas.hansson@arm.comsystem.cpu.icache.overall_misses::cpu.inst      1087081                       # number of overall misses
84510628Sandreas.hansson@arm.comsystem.cpu.icache.overall_misses::total       1087081                       # number of overall misses
84610628Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_miss_latency::cpu.inst  15110067823                       # number of ReadReq miss cycles
84710628Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_miss_latency::total  15110067823                       # number of ReadReq miss cycles
84810628Sandreas.hansson@arm.comsystem.cpu.icache.demand_miss_latency::cpu.inst  15110067823                       # number of demand (read+write) miss cycles
84910628Sandreas.hansson@arm.comsystem.cpu.icache.demand_miss_latency::total  15110067823                       # number of demand (read+write) miss cycles
85010628Sandreas.hansson@arm.comsystem.cpu.icache.overall_miss_latency::cpu.inst  15110067823                       # number of overall miss cycles
85110628Sandreas.hansson@arm.comsystem.cpu.icache.overall_miss_latency::total  15110067823                       # number of overall miss cycles
85210628Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_accesses::cpu.inst      9020956                       # number of ReadReq accesses(hits+misses)
85310628Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_accesses::total      9020956                       # number of ReadReq accesses(hits+misses)
85410628Sandreas.hansson@arm.comsystem.cpu.icache.demand_accesses::cpu.inst      9020956                       # number of demand (read+write) accesses
85510628Sandreas.hansson@arm.comsystem.cpu.icache.demand_accesses::total      9020956                       # number of demand (read+write) accesses
85610628Sandreas.hansson@arm.comsystem.cpu.icache.overall_accesses::cpu.inst      9020956                       # number of overall (read+write) accesses
85710628Sandreas.hansson@arm.comsystem.cpu.icache.overall_accesses::total      9020956                       # number of overall (read+write) accesses
85810628Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_miss_rate::cpu.inst     0.120506                       # miss rate for ReadReq accesses
85910628Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_miss_rate::total     0.120506                       # miss rate for ReadReq accesses
86010628Sandreas.hansson@arm.comsystem.cpu.icache.demand_miss_rate::cpu.inst     0.120506                       # miss rate for demand accesses
86110628Sandreas.hansson@arm.comsystem.cpu.icache.demand_miss_rate::total     0.120506                       # miss rate for demand accesses
86210628Sandreas.hansson@arm.comsystem.cpu.icache.overall_miss_rate::cpu.inst     0.120506                       # miss rate for overall accesses
86310628Sandreas.hansson@arm.comsystem.cpu.icache.overall_miss_rate::total     0.120506                       # miss rate for overall accesses
86410628Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 13899.670607                       # average ReadReq miss latency
86510628Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_avg_miss_latency::total 13899.670607                       # average ReadReq miss latency
86610628Sandreas.hansson@arm.comsystem.cpu.icache.demand_avg_miss_latency::cpu.inst 13899.670607                       # average overall miss latency
86710628Sandreas.hansson@arm.comsystem.cpu.icache.demand_avg_miss_latency::total 13899.670607                       # average overall miss latency
86810628Sandreas.hansson@arm.comsystem.cpu.icache.overall_avg_miss_latency::cpu.inst 13899.670607                       # average overall miss latency
86910628Sandreas.hansson@arm.comsystem.cpu.icache.overall_avg_miss_latency::total 13899.670607                       # average overall miss latency
87010628Sandreas.hansson@arm.comsystem.cpu.icache.blocked_cycles::no_mshrs         3991                       # number of cycles access was blocked
87110585Sandreas.hansson@arm.comsystem.cpu.icache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
87210628Sandreas.hansson@arm.comsystem.cpu.icache.blocked::no_mshrs               183                       # number of cycles access was blocked
87310585Sandreas.hansson@arm.comsystem.cpu.icache.blocked::no_targets               0                       # number of cycles access was blocked
87410628Sandreas.hansson@arm.comsystem.cpu.icache.avg_blocked_cycles::no_mshrs    21.808743                       # average number of cycles each access was blocked
87510585Sandreas.hansson@arm.comsystem.cpu.icache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
87610585Sandreas.hansson@arm.comsystem.cpu.icache.fast_writes                       0                       # number of fast writes performed
87710585Sandreas.hansson@arm.comsystem.cpu.icache.cache_copies                      0                       # number of cache copies performed
87810628Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_mshr_hits::cpu.inst        51927                       # number of ReadReq MSHR hits
87910628Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_mshr_hits::total        51927                       # number of ReadReq MSHR hits
88010628Sandreas.hansson@arm.comsystem.cpu.icache.demand_mshr_hits::cpu.inst        51927                       # number of demand (read+write) MSHR hits
88110628Sandreas.hansson@arm.comsystem.cpu.icache.demand_mshr_hits::total        51927                       # number of demand (read+write) MSHR hits
88210628Sandreas.hansson@arm.comsystem.cpu.icache.overall_mshr_hits::cpu.inst        51927                       # number of overall MSHR hits
88310628Sandreas.hansson@arm.comsystem.cpu.icache.overall_mshr_hits::total        51927                       # number of overall MSHR hits
88410628Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_mshr_misses::cpu.inst      1035154                       # number of ReadReq MSHR misses
88510628Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_mshr_misses::total      1035154                       # number of ReadReq MSHR misses
88610628Sandreas.hansson@arm.comsystem.cpu.icache.demand_mshr_misses::cpu.inst      1035154                       # number of demand (read+write) MSHR misses
88710628Sandreas.hansson@arm.comsystem.cpu.icache.demand_mshr_misses::total      1035154                       # number of demand (read+write) MSHR misses
88810628Sandreas.hansson@arm.comsystem.cpu.icache.overall_mshr_misses::cpu.inst      1035154                       # number of overall MSHR misses
88910628Sandreas.hansson@arm.comsystem.cpu.icache.overall_mshr_misses::total      1035154                       # number of overall MSHR misses
89010628Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst  12419429847                       # number of ReadReq MSHR miss cycles
89110628Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_mshr_miss_latency::total  12419429847                       # number of ReadReq MSHR miss cycles
89210628Sandreas.hansson@arm.comsystem.cpu.icache.demand_mshr_miss_latency::cpu.inst  12419429847                       # number of demand (read+write) MSHR miss cycles
89310628Sandreas.hansson@arm.comsystem.cpu.icache.demand_mshr_miss_latency::total  12419429847                       # number of demand (read+write) MSHR miss cycles
89410628Sandreas.hansson@arm.comsystem.cpu.icache.overall_mshr_miss_latency::cpu.inst  12419429847                       # number of overall MSHR miss cycles
89510628Sandreas.hansson@arm.comsystem.cpu.icache.overall_mshr_miss_latency::total  12419429847                       # number of overall MSHR miss cycles
89610628Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst     0.114750                       # mshr miss rate for ReadReq accesses
89710628Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_mshr_miss_rate::total     0.114750                       # mshr miss rate for ReadReq accesses
89810628Sandreas.hansson@arm.comsystem.cpu.icache.demand_mshr_miss_rate::cpu.inst     0.114750                       # mshr miss rate for demand accesses
89910628Sandreas.hansson@arm.comsystem.cpu.icache.demand_mshr_miss_rate::total     0.114750                       # mshr miss rate for demand accesses
90010628Sandreas.hansson@arm.comsystem.cpu.icache.overall_mshr_miss_rate::cpu.inst     0.114750                       # mshr miss rate for overall accesses
90110628Sandreas.hansson@arm.comsystem.cpu.icache.overall_mshr_miss_rate::total     0.114750                       # mshr miss rate for overall accesses
90210628Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 11997.663968                       # average ReadReq mshr miss latency
90310628Sandreas.hansson@arm.comsystem.cpu.icache.ReadReq_avg_mshr_miss_latency::total 11997.663968                       # average ReadReq mshr miss latency
90410628Sandreas.hansson@arm.comsystem.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 11997.663968                       # average overall mshr miss latency
90510628Sandreas.hansson@arm.comsystem.cpu.icache.demand_avg_mshr_miss_latency::total 11997.663968                       # average overall mshr miss latency
90610628Sandreas.hansson@arm.comsystem.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 11997.663968                       # average overall mshr miss latency
90710628Sandreas.hansson@arm.comsystem.cpu.icache.overall_avg_mshr_miss_latency::total 11997.663968                       # average overall mshr miss latency
90810585Sandreas.hansson@arm.comsystem.cpu.icache.no_allocate_misses                0                       # Number of misses that were no-allocate
90910628Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.replacements           338332                       # number of replacements
91010628Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.tagsinuse        65337.269998                       # Cycle average of tags in use
91110628Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.total_refs            2574624                       # Total number of references to valid blocks.
91210628Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.sampled_refs           403501                       # Sample count of references to valid blocks.
91310628Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.avg_refs             6.380713                       # Average number of references to valid blocks.
91410585Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.warmup_cycle       5538371750                       # Cycle when the warmup percentage was hit.
91510628Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.occ_blocks::writebacks 53714.137748                       # Average occupied blocks per requestor
91610628Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.occ_blocks::cpu.inst  5350.111230                       # Average occupied blocks per requestor
91710628Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.occ_blocks::cpu.data  6273.021020                       # Average occupied blocks per requestor
91810628Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.occ_percent::writebacks     0.819613                       # Average percentage of cache occupancy
91910628Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.occ_percent::cpu.inst     0.081636                       # Average percentage of cache occupancy
92010628Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.occ_percent::cpu.data     0.095719                       # Average percentage of cache occupancy
92110628Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.occ_percent::total     0.996968                       # Average percentage of cache occupancy
92210628Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.occ_task_id_blocks::1024        65169                       # Occupied blocks per task id
92310628Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.age_task_id_blocks_1024::0          498                       # Occupied blocks per task id
92410628Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.age_task_id_blocks_1024::1         3501                       # Occupied blocks per task id
92510628Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.age_task_id_blocks_1024::2         3328                       # Occupied blocks per task id
92610628Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.age_task_id_blocks_1024::3         2420                       # Occupied blocks per task id
92710628Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.age_task_id_blocks_1024::4        55422                       # Occupied blocks per task id
92810628Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.occ_task_id_percent::1024     0.994400                       # Percentage of cache occupancy per task id
92910628Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.tag_accesses         26963891                       # Number of tag accesses
93010628Sandreas.hansson@arm.comsystem.cpu.l2cache.tags.data_accesses        26963891                       # Number of data accesses
93110628Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_hits::cpu.inst      1019836                       # number of ReadReq hits
93210628Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_hits::cpu.data       829079                       # number of ReadReq hits
93310628Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_hits::total        1848915                       # number of ReadReq hits
93410628Sandreas.hansson@arm.comsystem.cpu.l2cache.Writeback_hits::writebacks       842396                       # number of Writeback hits
93510628Sandreas.hansson@arm.comsystem.cpu.l2cache.Writeback_hits::total       842396                       # number of Writeback hits
93610628Sandreas.hansson@arm.comsystem.cpu.l2cache.UpgradeReq_hits::cpu.data           31                       # number of UpgradeReq hits
93710628Sandreas.hansson@arm.comsystem.cpu.l2cache.UpgradeReq_hits::total           31                       # number of UpgradeReq hits
93810628Sandreas.hansson@arm.comsystem.cpu.l2cache.SCUpgradeReq_hits::cpu.data           20                       # number of SCUpgradeReq hits
93910628Sandreas.hansson@arm.comsystem.cpu.l2cache.SCUpgradeReq_hits::total           20                       # number of SCUpgradeReq hits
94010628Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_hits::cpu.data       186519                       # number of ReadExReq hits
94110628Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_hits::total       186519                       # number of ReadExReq hits
94210628Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_hits::cpu.inst      1019836                       # number of demand (read+write) hits
94310628Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_hits::cpu.data      1015598                       # number of demand (read+write) hits
94410628Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_hits::total         2035434                       # number of demand (read+write) hits
94510628Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_hits::cpu.inst      1019836                       # number of overall hits
94610628Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_hits::cpu.data      1015598                       # number of overall hits
94710628Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_hits::total        2035434                       # number of overall hits
94810628Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_misses::cpu.inst        15129                       # number of ReadReq misses
94910628Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_misses::cpu.data       273823                       # number of ReadReq misses
95010628Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_misses::total       288952                       # number of ReadReq misses
95110628Sandreas.hansson@arm.comsystem.cpu.l2cache.UpgradeReq_misses::cpu.data           57                       # number of UpgradeReq misses
95210628Sandreas.hansson@arm.comsystem.cpu.l2cache.UpgradeReq_misses::total           57                       # number of UpgradeReq misses
95310628Sandreas.hansson@arm.comsystem.cpu.l2cache.SCUpgradeReq_misses::cpu.data            8                       # number of SCUpgradeReq misses
95410628Sandreas.hansson@arm.comsystem.cpu.l2cache.SCUpgradeReq_misses::total            8                       # number of SCUpgradeReq misses
95510628Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_misses::cpu.data       115376                       # number of ReadExReq misses
95610628Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_misses::total       115376                       # number of ReadExReq misses
95710628Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_misses::cpu.inst        15129                       # number of demand (read+write) misses
95810628Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_misses::cpu.data       389199                       # number of demand (read+write) misses
95910628Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_misses::total        404328                       # number of demand (read+write) misses
96010628Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_misses::cpu.inst        15129                       # number of overall misses
96110628Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_misses::cpu.data       389199                       # number of overall misses
96210628Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_misses::total       404328                       # number of overall misses
96310628Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_miss_latency::cpu.inst   1155504000                       # number of ReadReq miss cycles
96410628Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_miss_latency::cpu.data  17984856500                       # number of ReadReq miss cycles
96510628Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_miss_latency::total  19140360500                       # number of ReadReq miss cycles
96610628Sandreas.hansson@arm.comsystem.cpu.l2cache.UpgradeReq_miss_latency::cpu.data       331495                       # number of UpgradeReq miss cycles
96710628Sandreas.hansson@arm.comsystem.cpu.l2cache.UpgradeReq_miss_latency::total       331495                       # number of UpgradeReq miss cycles
96810628Sandreas.hansson@arm.comsystem.cpu.l2cache.SCUpgradeReq_miss_latency::cpu.data        92996                       # number of SCUpgradeReq miss cycles
96910628Sandreas.hansson@arm.comsystem.cpu.l2cache.SCUpgradeReq_miss_latency::total        92996                       # number of SCUpgradeReq miss cycles
97010628Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_miss_latency::cpu.data   9647937355                       # number of ReadExReq miss cycles
97110628Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_miss_latency::total   9647937355                       # number of ReadExReq miss cycles
97210628Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_miss_latency::cpu.inst   1155504000                       # number of demand (read+write) miss cycles
97310628Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_miss_latency::cpu.data  27632793855                       # number of demand (read+write) miss cycles
97410628Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_miss_latency::total  28788297855                       # number of demand (read+write) miss cycles
97510628Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_miss_latency::cpu.inst   1155504000                       # number of overall miss cycles
97610628Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_miss_latency::cpu.data  27632793855                       # number of overall miss cycles
97710628Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_miss_latency::total  28788297855                       # number of overall miss cycles
97810628Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_accesses::cpu.inst      1034965                       # number of ReadReq accesses(hits+misses)
97910628Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_accesses::cpu.data      1102902                       # number of ReadReq accesses(hits+misses)
98010628Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_accesses::total      2137867                       # number of ReadReq accesses(hits+misses)
98110628Sandreas.hansson@arm.comsystem.cpu.l2cache.Writeback_accesses::writebacks       842396                       # number of Writeback accesses(hits+misses)
98210628Sandreas.hansson@arm.comsystem.cpu.l2cache.Writeback_accesses::total       842396                       # number of Writeback accesses(hits+misses)
98310628Sandreas.hansson@arm.comsystem.cpu.l2cache.UpgradeReq_accesses::cpu.data           88                       # number of UpgradeReq accesses(hits+misses)
98410628Sandreas.hansson@arm.comsystem.cpu.l2cache.UpgradeReq_accesses::total           88                       # number of UpgradeReq accesses(hits+misses)
98510585Sandreas.hansson@arm.comsystem.cpu.l2cache.SCUpgradeReq_accesses::cpu.data           28                       # number of SCUpgradeReq accesses(hits+misses)
98610585Sandreas.hansson@arm.comsystem.cpu.l2cache.SCUpgradeReq_accesses::total           28                       # number of SCUpgradeReq accesses(hits+misses)
98710628Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_accesses::cpu.data       301895                       # number of ReadExReq accesses(hits+misses)
98810628Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_accesses::total       301895                       # number of ReadExReq accesses(hits+misses)
98910628Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_accesses::cpu.inst      1034965                       # number of demand (read+write) accesses
99010628Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_accesses::cpu.data      1404797                       # number of demand (read+write) accesses
99110628Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_accesses::total      2439762                       # number of demand (read+write) accesses
99210628Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_accesses::cpu.inst      1034965                       # number of overall (read+write) accesses
99310628Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_accesses::cpu.data      1404797                       # number of overall (read+write) accesses
99410628Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_accesses::total      2439762                       # number of overall (read+write) accesses
99510628Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_miss_rate::cpu.inst     0.014618                       # miss rate for ReadReq accesses
99610628Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_miss_rate::cpu.data     0.248275                       # miss rate for ReadReq accesses
99710628Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_miss_rate::total     0.135159                       # miss rate for ReadReq accesses
99810628Sandreas.hansson@arm.comsystem.cpu.l2cache.UpgradeReq_miss_rate::cpu.data     0.647727                       # miss rate for UpgradeReq accesses
99910628Sandreas.hansson@arm.comsystem.cpu.l2cache.UpgradeReq_miss_rate::total     0.647727                       # miss rate for UpgradeReq accesses
100010628Sandreas.hansson@arm.comsystem.cpu.l2cache.SCUpgradeReq_miss_rate::cpu.data     0.285714                       # miss rate for SCUpgradeReq accesses
100110628Sandreas.hansson@arm.comsystem.cpu.l2cache.SCUpgradeReq_miss_rate::total     0.285714                       # miss rate for SCUpgradeReq accesses
100210628Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_miss_rate::cpu.data     0.382173                       # miss rate for ReadExReq accesses
100310628Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_miss_rate::total     0.382173                       # miss rate for ReadExReq accesses
100410628Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_miss_rate::cpu.inst     0.014618                       # miss rate for demand accesses
100510628Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_miss_rate::cpu.data     0.277050                       # miss rate for demand accesses
100610628Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_miss_rate::total     0.165724                       # miss rate for demand accesses
100710628Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_miss_rate::cpu.inst     0.014618                       # miss rate for overall accesses
100810628Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_miss_rate::cpu.data     0.277050                       # miss rate for overall accesses
100910628Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_miss_rate::total     0.165724                       # miss rate for overall accesses
101010628Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 76376.759865                       # average ReadReq miss latency
101110628Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 65680.591112                       # average ReadReq miss latency
101210628Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_avg_miss_latency::total 66240.623010                       # average ReadReq miss latency
101310628Sandreas.hansson@arm.comsystem.cpu.l2cache.UpgradeReq_avg_miss_latency::cpu.data  5815.701754                       # average UpgradeReq miss latency
101410628Sandreas.hansson@arm.comsystem.cpu.l2cache.UpgradeReq_avg_miss_latency::total  5815.701754                       # average UpgradeReq miss latency
101510628Sandreas.hansson@arm.comsystem.cpu.l2cache.SCUpgradeReq_avg_miss_latency::cpu.data 11624.500000                       # average SCUpgradeReq miss latency
101610628Sandreas.hansson@arm.comsystem.cpu.l2cache.SCUpgradeReq_avg_miss_latency::total 11624.500000                       # average SCUpgradeReq miss latency
101710628Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 83621.700830                       # average ReadExReq miss latency
101810628Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_avg_miss_latency::total 83621.700830                       # average ReadExReq miss latency
101910628Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_avg_miss_latency::cpu.inst 76376.759865                       # average overall miss latency
102010628Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_avg_miss_latency::cpu.data 70999.138885                       # average overall miss latency
102110628Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_avg_miss_latency::total 71200.356777                       # average overall miss latency
102210628Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_avg_miss_latency::cpu.inst 76376.759865                       # average overall miss latency
102310628Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_avg_miss_latency::cpu.data 70999.138885                       # average overall miss latency
102410628Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_avg_miss_latency::total 71200.356777                       # average overall miss latency
102510585Sandreas.hansson@arm.comsystem.cpu.l2cache.blocked_cycles::no_mshrs            0                       # number of cycles access was blocked
102610585Sandreas.hansson@arm.comsystem.cpu.l2cache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
102710585Sandreas.hansson@arm.comsystem.cpu.l2cache.blocked::no_mshrs                0                       # number of cycles access was blocked
102810585Sandreas.hansson@arm.comsystem.cpu.l2cache.blocked::no_targets              0                       # number of cycles access was blocked
102910585Sandreas.hansson@arm.comsystem.cpu.l2cache.avg_blocked_cycles::no_mshrs          nan                       # average number of cycles each access was blocked
103010585Sandreas.hansson@arm.comsystem.cpu.l2cache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
103110585Sandreas.hansson@arm.comsystem.cpu.l2cache.fast_writes                      0                       # number of fast writes performed
103210585Sandreas.hansson@arm.comsystem.cpu.l2cache.cache_copies                     0                       # number of cache copies performed
103310628Sandreas.hansson@arm.comsystem.cpu.l2cache.writebacks::writebacks        75938                       # number of writebacks
103410628Sandreas.hansson@arm.comsystem.cpu.l2cache.writebacks::total            75938                       # number of writebacks
103510585Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_mshr_hits::cpu.inst            1                       # number of ReadReq MSHR hits
103610585Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_mshr_hits::total            1                       # number of ReadReq MSHR hits
103710585Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_mshr_hits::cpu.inst            1                       # number of demand (read+write) MSHR hits
103810585Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_mshr_hits::total            1                       # number of demand (read+write) MSHR hits
103910585Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_mshr_hits::cpu.inst            1                       # number of overall MSHR hits
104010585Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_mshr_hits::total            1                       # number of overall MSHR hits
104110628Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_mshr_misses::cpu.inst        15128                       # number of ReadReq MSHR misses
104210628Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_mshr_misses::cpu.data       273823                       # number of ReadReq MSHR misses
104310628Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_mshr_misses::total       288951                       # number of ReadReq MSHR misses
104410628Sandreas.hansson@arm.comsystem.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data           57                       # number of UpgradeReq MSHR misses
104510628Sandreas.hansson@arm.comsystem.cpu.l2cache.UpgradeReq_mshr_misses::total           57                       # number of UpgradeReq MSHR misses
104610628Sandreas.hansson@arm.comsystem.cpu.l2cache.SCUpgradeReq_mshr_misses::cpu.data            8                       # number of SCUpgradeReq MSHR misses
104710628Sandreas.hansson@arm.comsystem.cpu.l2cache.SCUpgradeReq_mshr_misses::total            8                       # number of SCUpgradeReq MSHR misses
104810628Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_mshr_misses::cpu.data       115376                       # number of ReadExReq MSHR misses
104910628Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_mshr_misses::total       115376                       # number of ReadExReq MSHR misses
105010628Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_mshr_misses::cpu.inst        15128                       # number of demand (read+write) MSHR misses
105110628Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_mshr_misses::cpu.data       389199                       # number of demand (read+write) MSHR misses
105210628Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_mshr_misses::total       404327                       # number of demand (read+write) MSHR misses
105310628Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_mshr_misses::cpu.inst        15128                       # number of overall MSHR misses
105410628Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_mshr_misses::cpu.data       389199                       # number of overall MSHR misses
105510628Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_mshr_misses::total       404327                       # number of overall MSHR misses
105610628Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst    964671250                       # number of ReadReq MSHR miss cycles
105710628Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data  14573298500                       # number of ReadReq MSHR miss cycles
105810628Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_mshr_miss_latency::total  15537969750                       # number of ReadReq MSHR miss cycles
105910628Sandreas.hansson@arm.comsystem.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data       720554                       # number of UpgradeReq MSHR miss cycles
106010628Sandreas.hansson@arm.comsystem.cpu.l2cache.UpgradeReq_mshr_miss_latency::total       720554                       # number of UpgradeReq MSHR miss cycles
106110628Sandreas.hansson@arm.comsystem.cpu.l2cache.SCUpgradeReq_mshr_miss_latency::cpu.data        80008                       # number of SCUpgradeReq MSHR miss cycles
106210628Sandreas.hansson@arm.comsystem.cpu.l2cache.SCUpgradeReq_mshr_miss_latency::total        80008                       # number of SCUpgradeReq MSHR miss cycles
106310628Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data   8241634145                       # number of ReadExReq MSHR miss cycles
106410628Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_mshr_miss_latency::total   8241634145                       # number of ReadExReq MSHR miss cycles
106510628Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_mshr_miss_latency::cpu.inst    964671250                       # number of demand (read+write) MSHR miss cycles
106610628Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_mshr_miss_latency::cpu.data  22814932645                       # number of demand (read+write) MSHR miss cycles
106710628Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_mshr_miss_latency::total  23779603895                       # number of demand (read+write) MSHR miss cycles
106810628Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_mshr_miss_latency::cpu.inst    964671250                       # number of overall MSHR miss cycles
106910628Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_mshr_miss_latency::cpu.data  22814932645                       # number of overall MSHR miss cycles
107010628Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_mshr_miss_latency::total  23779603895                       # number of overall MSHR miss cycles
107110628Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_mshr_uncacheable_latency::cpu.data   1333622500                       # number of ReadReq MSHR uncacheable cycles
107210628Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_mshr_uncacheable_latency::total   1333622500                       # number of ReadReq MSHR uncacheable cycles
107310628Sandreas.hansson@arm.comsystem.cpu.l2cache.WriteReq_mshr_uncacheable_latency::cpu.data   1884454000                       # number of WriteReq MSHR uncacheable cycles
107410628Sandreas.hansson@arm.comsystem.cpu.l2cache.WriteReq_mshr_uncacheable_latency::total   1884454000                       # number of WriteReq MSHR uncacheable cycles
107510628Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_mshr_uncacheable_latency::cpu.data   3218076500                       # number of overall MSHR uncacheable cycles
107610628Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_mshr_uncacheable_latency::total   3218076500                       # number of overall MSHR uncacheable cycles
107710628Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst     0.014617                       # mshr miss rate for ReadReq accesses
107810628Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data     0.248275                       # mshr miss rate for ReadReq accesses
107910628Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_mshr_miss_rate::total     0.135159                       # mshr miss rate for ReadReq accesses
108010628Sandreas.hansson@arm.comsystem.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data     0.647727                       # mshr miss rate for UpgradeReq accesses
108110628Sandreas.hansson@arm.comsystem.cpu.l2cache.UpgradeReq_mshr_miss_rate::total     0.647727                       # mshr miss rate for UpgradeReq accesses
108210628Sandreas.hansson@arm.comsystem.cpu.l2cache.SCUpgradeReq_mshr_miss_rate::cpu.data     0.285714                       # mshr miss rate for SCUpgradeReq accesses
108310628Sandreas.hansson@arm.comsystem.cpu.l2cache.SCUpgradeReq_mshr_miss_rate::total     0.285714                       # mshr miss rate for SCUpgradeReq accesses
108410628Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data     0.382173                       # mshr miss rate for ReadExReq accesses
108510628Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_mshr_miss_rate::total     0.382173                       # mshr miss rate for ReadExReq accesses
108610628Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_mshr_miss_rate::cpu.inst     0.014617                       # mshr miss rate for demand accesses
108710628Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_mshr_miss_rate::cpu.data     0.277050                       # mshr miss rate for demand accesses
108810628Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_mshr_miss_rate::total     0.165724                       # mshr miss rate for demand accesses
108910628Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_mshr_miss_rate::cpu.inst     0.014617                       # mshr miss rate for overall accesses
109010628Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_mshr_miss_rate::cpu.data     0.277050                       # mshr miss rate for overall accesses
109110628Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_mshr_miss_rate::total     0.165724                       # mshr miss rate for overall accesses
109210628Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 63767.269302                       # average ReadReq mshr miss latency
109310628Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 53221.601180                       # average ReadReq mshr miss latency
109410628Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 53773.718554                       # average ReadReq mshr miss latency
109510628Sandreas.hansson@arm.comsystem.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 12641.298246                       # average UpgradeReq mshr miss latency
109610628Sandreas.hansson@arm.comsystem.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total 12641.298246                       # average UpgradeReq mshr miss latency
109710585Sandreas.hansson@arm.comsystem.cpu.l2cache.SCUpgradeReq_avg_mshr_miss_latency::cpu.data        10001                       # average SCUpgradeReq mshr miss latency
109810585Sandreas.hansson@arm.comsystem.cpu.l2cache.SCUpgradeReq_avg_mshr_miss_latency::total        10001                       # average SCUpgradeReq mshr miss latency
109910628Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 71432.829575                       # average ReadExReq mshr miss latency
110010628Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 71432.829575                       # average ReadExReq mshr miss latency
110110628Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 63767.269302                       # average overall mshr miss latency
110210628Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 58620.224217                       # average overall mshr miss latency
110310628Sandreas.hansson@arm.comsystem.cpu.l2cache.demand_avg_mshr_miss_latency::total 58812.802249                       # average overall mshr miss latency
110410628Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 63767.269302                       # average overall mshr miss latency
110510628Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 58620.224217                       # average overall mshr miss latency
110610628Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_avg_mshr_miss_latency::total 58812.802249                       # average overall mshr miss latency
110710585Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_avg_mshr_uncacheable_latency::cpu.data          inf                       # average ReadReq mshr uncacheable latency
110810585Sandreas.hansson@arm.comsystem.cpu.l2cache.ReadReq_avg_mshr_uncacheable_latency::total          inf                       # average ReadReq mshr uncacheable latency
110910585Sandreas.hansson@arm.comsystem.cpu.l2cache.WriteReq_avg_mshr_uncacheable_latency::cpu.data          inf                       # average WriteReq mshr uncacheable latency
111010585Sandreas.hansson@arm.comsystem.cpu.l2cache.WriteReq_avg_mshr_uncacheable_latency::total          inf                       # average WriteReq mshr uncacheable latency
111110585Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_avg_mshr_uncacheable_latency::cpu.data          inf                       # average overall mshr uncacheable latency
111210585Sandreas.hansson@arm.comsystem.cpu.l2cache.overall_avg_mshr_uncacheable_latency::total          inf                       # average overall mshr uncacheable latency
111310585Sandreas.hansson@arm.comsystem.cpu.l2cache.no_allocate_misses               0                       # Number of misses that were no-allocate
111410628Sandreas.hansson@arm.comsystem.cpu.toL2Bus.trans_dist::ReadReq        2145159                       # Transaction distribution
111510628Sandreas.hansson@arm.comsystem.cpu.toL2Bus.trans_dist::ReadResp       2145056                       # Transaction distribution
111610585Sandreas.hansson@arm.comsystem.cpu.toL2Bus.trans_dist::WriteReq          9597                       # Transaction distribution
111710585Sandreas.hansson@arm.comsystem.cpu.toL2Bus.trans_dist::WriteResp         9597                       # Transaction distribution
111810628Sandreas.hansson@arm.comsystem.cpu.toL2Bus.trans_dist::Writeback       842396                       # Transaction distribution
111910628Sandreas.hansson@arm.comsystem.cpu.toL2Bus.trans_dist::WriteInvalidateReq        41553                       # Transaction distribution
112010628Sandreas.hansson@arm.comsystem.cpu.toL2Bus.trans_dist::UpgradeReq           88                       # Transaction distribution
112110585Sandreas.hansson@arm.comsystem.cpu.toL2Bus.trans_dist::SCUpgradeReq           28                       # Transaction distribution
112210628Sandreas.hansson@arm.comsystem.cpu.toL2Bus.trans_dist::UpgradeResp          116                       # Transaction distribution
112310628Sandreas.hansson@arm.comsystem.cpu.toL2Bus.trans_dist::ReadExReq       301895                       # Transaction distribution
112410628Sandreas.hansson@arm.comsystem.cpu.toL2Bus.trans_dist::ReadExResp       301895                       # Transaction distribution
112510628Sandreas.hansson@arm.comsystem.cpu.toL2Bus.trans_dist::BadAddressError           86                       # Transaction distribution
112610628Sandreas.hansson@arm.comsystem.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side      2070119                       # Packet count per connected master and slave (bytes)
112710628Sandreas.hansson@arm.comsystem.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side      3685432                       # Packet count per connected master and slave (bytes)
112810628Sandreas.hansson@arm.comsystem.cpu.toL2Bus.pkt_count::total           5755551                       # Packet count per connected master and slave (bytes)
112910628Sandreas.hansson@arm.comsystem.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side     66237760                       # Cumulative packet size per connected master and slave (bytes)
113010628Sandreas.hansson@arm.comsystem.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side    143868972                       # Cumulative packet size per connected master and slave (bytes)
113110628Sandreas.hansson@arm.comsystem.cpu.toL2Bus.pkt_size::total          210106732                       # Cumulative packet size per connected master and slave (bytes)
113210628Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoops                       42071                       # Total snoops (count)
113310628Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoop_fanout::samples      3324189                       # Request fanout histogram
113410628Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoop_fanout::mean        1.012552                       # Request fanout histogram
113510628Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoop_fanout::stdev       0.111331                       # Request fanout histogram
113610585Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoop_fanout::underflows            0      0.00%      0.00% # Request fanout histogram
113710585Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoop_fanout::0                  0      0.00%      0.00% # Request fanout histogram
113810628Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoop_fanout::1            3282463     98.74%     98.74% # Request fanout histogram
113910628Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoop_fanout::2              41726      1.26%    100.00% # Request fanout histogram
114010585Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoop_fanout::overflows            0      0.00%    100.00% # Request fanout histogram
114110585Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoop_fanout::min_value            1                       # Request fanout histogram
114210585Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoop_fanout::max_value            2                       # Request fanout histogram
114310628Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoop_fanout::total        3324189                       # Request fanout histogram
114410628Sandreas.hansson@arm.comsystem.cpu.toL2Bus.reqLayer0.occupancy     2496690997                       # Layer occupancy (ticks)
114510585Sandreas.hansson@arm.comsystem.cpu.toL2Bus.reqLayer0.utilization          0.1                       # Layer utilization (%)
114610585Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoopLayer0.occupancy       234000                       # Layer occupancy (ticks)
114710585Sandreas.hansson@arm.comsystem.cpu.toL2Bus.snoopLayer0.utilization          0.0                       # Layer utilization (%)
114810628Sandreas.hansson@arm.comsystem.cpu.toL2Bus.respLayer0.occupancy    1556745400                       # Layer occupancy (ticks)
114910585Sandreas.hansson@arm.comsystem.cpu.toL2Bus.respLayer0.utilization          0.1                       # Layer utilization (%)
115010628Sandreas.hansson@arm.comsystem.cpu.toL2Bus.respLayer1.occupancy    2189304171                       # Layer occupancy (ticks)
115110585Sandreas.hansson@arm.comsystem.cpu.toL2Bus.respLayer1.utilization          0.1                       # Layer utilization (%)
115210585Sandreas.hansson@arm.comsystem.disk0.dma_read_full_pages                    0                       # Number of full page size DMA reads (not PRD).
115310585Sandreas.hansson@arm.comsystem.disk0.dma_read_bytes                      1024                       # Number of bytes transfered via DMA reads (not PRD).
115410585Sandreas.hansson@arm.comsystem.disk0.dma_read_txs                           1                       # Number of DMA read transactions (not PRD).
115510585Sandreas.hansson@arm.comsystem.disk0.dma_write_full_pages                 298                       # Number of full page size DMA writes.
115610585Sandreas.hansson@arm.comsystem.disk0.dma_write_bytes                  2651136                       # Number of bytes transfered via DMA writes.
115710585Sandreas.hansson@arm.comsystem.disk0.dma_write_txs                        395                       # Number of DMA write transactions.
115810585Sandreas.hansson@arm.comsystem.disk2.dma_read_full_pages                    0                       # Number of full page size DMA reads (not PRD).
115910585Sandreas.hansson@arm.comsystem.disk2.dma_read_bytes                         0                       # Number of bytes transfered via DMA reads (not PRD).
116010585Sandreas.hansson@arm.comsystem.disk2.dma_read_txs                           0                       # Number of DMA read transactions (not PRD).
116110585Sandreas.hansson@arm.comsystem.disk2.dma_write_full_pages                   1                       # Number of full page size DMA writes.
116210585Sandreas.hansson@arm.comsystem.disk2.dma_write_bytes                     8192                       # Number of bytes transfered via DMA writes.
116310585Sandreas.hansson@arm.comsystem.disk2.dma_write_txs                          1                       # Number of DMA write transactions.
11649729Sandreas.hansson@arm.comsystem.iobus.trans_dist::ReadReq                 7103                       # Transaction distribution
11659729Sandreas.hansson@arm.comsystem.iobus.trans_dist::ReadResp                7103                       # Transaction distribution
116610585Sandreas.hansson@arm.comsystem.iobus.trans_dist::WriteReq               51149                       # Transaction distribution
116710585Sandreas.hansson@arm.comsystem.iobus.trans_dist::WriteResp               9597                       # Transaction distribution
116810585Sandreas.hansson@arm.comsystem.iobus.trans_dist::WriteInvalidateResp        41552                       # Transaction distribution
116910409Sandreas.hansson@arm.comsystem.iobus.pkt_count_system.bridge.master::system.tsunami.cchip.pio         5050                       # Packet count per connected master and slave (bytes)
11709729Sandreas.hansson@arm.comsystem.iobus.pkt_count_system.bridge.master::system.tsunami.pchip.pio          472                       # Packet count per connected master and slave (bytes)
11719729Sandreas.hansson@arm.comsystem.iobus.pkt_count_system.bridge.master::system.tsunami.fake_sm_chip.pio           10                       # Packet count per connected master and slave (bytes)
11729729Sandreas.hansson@arm.comsystem.iobus.pkt_count_system.bridge.master::system.tsunami.fake_uart4.pio           10                       # Packet count per connected master and slave (bytes)
11739729Sandreas.hansson@arm.comsystem.iobus.pkt_count_system.bridge.master::system.tsunami.io.pio          180                       # Packet count per connected master and slave (bytes)
11749729Sandreas.hansson@arm.comsystem.iobus.pkt_count_system.bridge.master::system.tsunami.uart.pio        18120                       # Packet count per connected master and slave (bytes)
11759729Sandreas.hansson@arm.comsystem.iobus.pkt_count_system.bridge.master::system.tsunami.backdoor.pio         1904                       # Packet count per connected master and slave (bytes)
11769729Sandreas.hansson@arm.comsystem.iobus.pkt_count_system.bridge.master::system.tsunami.ide.pio         6672                       # Packet count per connected master and slave (bytes)
11779729Sandreas.hansson@arm.comsystem.iobus.pkt_count_system.bridge.master::system.tsunami.ide-pciconf          294                       # Packet count per connected master and slave (bytes)
11789729Sandreas.hansson@arm.comsystem.iobus.pkt_count_system.bridge.master::system.tsunami.ethernet.pio          102                       # Packet count per connected master and slave (bytes)
11799729Sandreas.hansson@arm.comsystem.iobus.pkt_count_system.bridge.master::system.tsunami.ethernet-pciconf          180                       # Packet count per connected master and slave (bytes)
11809729Sandreas.hansson@arm.comsystem.iobus.pkt_count_system.bridge.master::system.tsunami.pciconfig.pio           60                       # Packet count per connected master and slave (bytes)
118110409Sandreas.hansson@arm.comsystem.iobus.pkt_count_system.bridge.master::total        33054                       # Packet count per connected master and slave (bytes)
11829729Sandreas.hansson@arm.comsystem.iobus.pkt_count_system.tsunami.ide.dma::system.iocache.cpu_side        83450                       # Packet count per connected master and slave (bytes)
11839729Sandreas.hansson@arm.comsystem.iobus.pkt_count_system.tsunami.ide.dma::total        83450                       # Packet count per connected master and slave (bytes)
118410409Sandreas.hansson@arm.comsystem.iobus.pkt_count::total                  116504                       # Packet count per connected master and slave (bytes)
118510409Sandreas.hansson@arm.comsystem.iobus.pkt_size_system.bridge.master::system.tsunami.cchip.pio        20200                       # Cumulative packet size per connected master and slave (bytes)
118610409Sandreas.hansson@arm.comsystem.iobus.pkt_size_system.bridge.master::system.tsunami.pchip.pio         1888                       # Cumulative packet size per connected master and slave (bytes)
118710409Sandreas.hansson@arm.comsystem.iobus.pkt_size_system.bridge.master::system.tsunami.fake_sm_chip.pio            5                       # Cumulative packet size per connected master and slave (bytes)
118810409Sandreas.hansson@arm.comsystem.iobus.pkt_size_system.bridge.master::system.tsunami.fake_uart4.pio            5                       # Cumulative packet size per connected master and slave (bytes)
118910409Sandreas.hansson@arm.comsystem.iobus.pkt_size_system.bridge.master::system.tsunami.io.pio          160                       # Cumulative packet size per connected master and slave (bytes)
119010409Sandreas.hansson@arm.comsystem.iobus.pkt_size_system.bridge.master::system.tsunami.uart.pio         9060                       # Cumulative packet size per connected master and slave (bytes)
119110409Sandreas.hansson@arm.comsystem.iobus.pkt_size_system.bridge.master::system.tsunami.backdoor.pio         7596                       # Cumulative packet size per connected master and slave (bytes)
119210409Sandreas.hansson@arm.comsystem.iobus.pkt_size_system.bridge.master::system.tsunami.ide.pio         4193                       # Cumulative packet size per connected master and slave (bytes)
119310409Sandreas.hansson@arm.comsystem.iobus.pkt_size_system.bridge.master::system.tsunami.ide-pciconf          410                       # Cumulative packet size per connected master and slave (bytes)
119410409Sandreas.hansson@arm.comsystem.iobus.pkt_size_system.bridge.master::system.tsunami.ethernet.pio          204                       # Cumulative packet size per connected master and slave (bytes)
119510409Sandreas.hansson@arm.comsystem.iobus.pkt_size_system.bridge.master::system.tsunami.ethernet-pciconf          299                       # Cumulative packet size per connected master and slave (bytes)
119610409Sandreas.hansson@arm.comsystem.iobus.pkt_size_system.bridge.master::system.tsunami.pciconfig.pio          120                       # Cumulative packet size per connected master and slave (bytes)
119710409Sandreas.hansson@arm.comsystem.iobus.pkt_size_system.bridge.master::total        44140                       # Cumulative packet size per connected master and slave (bytes)
119810409Sandreas.hansson@arm.comsystem.iobus.pkt_size_system.tsunami.ide.dma::system.iocache.cpu_side      2661608                       # Cumulative packet size per connected master and slave (bytes)
119910409Sandreas.hansson@arm.comsystem.iobus.pkt_size_system.tsunami.ide.dma::total      2661608                       # Cumulative packet size per connected master and slave (bytes)
120010409Sandreas.hansson@arm.comsystem.iobus.pkt_size::total                  2705748                       # Cumulative packet size per connected master and slave (bytes)
120110409Sandreas.hansson@arm.comsystem.iobus.reqLayer0.occupancy              4661000                       # Layer occupancy (ticks)
12029729Sandreas.hansson@arm.comsystem.iobus.reqLayer0.utilization                0.0                       # Layer utilization (%)
12039729Sandreas.hansson@arm.comsystem.iobus.reqLayer1.occupancy               353000                       # Layer occupancy (ticks)
12049729Sandreas.hansson@arm.comsystem.iobus.reqLayer1.utilization                0.0                       # Layer utilization (%)
12059729Sandreas.hansson@arm.comsystem.iobus.reqLayer2.occupancy                 9000                       # Layer occupancy (ticks)
12069729Sandreas.hansson@arm.comsystem.iobus.reqLayer2.utilization                0.0                       # Layer utilization (%)
12079729Sandreas.hansson@arm.comsystem.iobus.reqLayer6.occupancy                 9000                       # Layer occupancy (ticks)
12089729Sandreas.hansson@arm.comsystem.iobus.reqLayer6.utilization                0.0                       # Layer utilization (%)
12099729Sandreas.hansson@arm.comsystem.iobus.reqLayer22.occupancy              155000                       # Layer occupancy (ticks)
12109729Sandreas.hansson@arm.comsystem.iobus.reqLayer22.utilization               0.0                       # Layer utilization (%)
12119729Sandreas.hansson@arm.comsystem.iobus.reqLayer23.occupancy            13484000                       # Layer occupancy (ticks)
12129729Sandreas.hansson@arm.comsystem.iobus.reqLayer23.utilization               0.0                       # Layer utilization (%)
12139729Sandreas.hansson@arm.comsystem.iobus.reqLayer24.occupancy             1887000                       # Layer occupancy (ticks)
12149729Sandreas.hansson@arm.comsystem.iobus.reqLayer24.utilization               0.0                       # Layer utilization (%)
12159729Sandreas.hansson@arm.comsystem.iobus.reqLayer25.occupancy             5166000                       # Layer occupancy (ticks)
12169729Sandreas.hansson@arm.comsystem.iobus.reqLayer25.utilization               0.0                       # Layer utilization (%)
12179729Sandreas.hansson@arm.comsystem.iobus.reqLayer26.occupancy              184000                       # Layer occupancy (ticks)
12189729Sandreas.hansson@arm.comsystem.iobus.reqLayer26.utilization               0.0                       # Layer utilization (%)
12199729Sandreas.hansson@arm.comsystem.iobus.reqLayer27.occupancy               76000                       # Layer occupancy (ticks)
12209729Sandreas.hansson@arm.comsystem.iobus.reqLayer27.utilization               0.0                       # Layer utilization (%)
12219729Sandreas.hansson@arm.comsystem.iobus.reqLayer28.occupancy              110000                       # Layer occupancy (ticks)
12229729Sandreas.hansson@arm.comsystem.iobus.reqLayer28.utilization               0.0                       # Layer utilization (%)
122310628Sandreas.hansson@arm.comsystem.iobus.reqLayer29.occupancy           406216778                       # Layer occupancy (ticks)
12249729Sandreas.hansson@arm.comsystem.iobus.reqLayer29.utilization               0.0                       # Layer utilization (%)
12259729Sandreas.hansson@arm.comsystem.iobus.reqLayer30.occupancy               30000                       # Layer occupancy (ticks)
12269729Sandreas.hansson@arm.comsystem.iobus.reqLayer30.utilization               0.0                       # Layer utilization (%)
122710409Sandreas.hansson@arm.comsystem.iobus.respLayer0.occupancy            23457000                       # Layer occupancy (ticks)
12289729Sandreas.hansson@arm.comsystem.iobus.respLayer0.utilization               0.0                       # Layer utilization (%)
122910628Sandreas.hansson@arm.comsystem.iobus.respLayer1.occupancy            42011283                       # Layer occupancy (ticks)
12309729Sandreas.hansson@arm.comsystem.iobus.respLayer1.utilization               0.0                       # Layer utilization (%)
123110585Sandreas.hansson@arm.comsystem.iocache.tags.replacements                41685                       # number of replacements
123210628Sandreas.hansson@arm.comsystem.iocache.tags.tagsinuse                1.260535                       # Cycle average of tags in use
123310585Sandreas.hansson@arm.comsystem.iocache.tags.total_refs                      0                       # Total number of references to valid blocks.
123410585Sandreas.hansson@arm.comsystem.iocache.tags.sampled_refs                41701                       # Sample count of references to valid blocks.
123510585Sandreas.hansson@arm.comsystem.iocache.tags.avg_refs                        0                       # Average number of references to valid blocks.
123610628Sandreas.hansson@arm.comsystem.iocache.tags.warmup_cycle         1709356303000                       # Cycle when the warmup percentage was hit.
123710628Sandreas.hansson@arm.comsystem.iocache.tags.occ_blocks::tsunami.ide     1.260535                       # Average occupied blocks per requestor
123810628Sandreas.hansson@arm.comsystem.iocache.tags.occ_percent::tsunami.ide     0.078783                       # Average percentage of cache occupancy
123910628Sandreas.hansson@arm.comsystem.iocache.tags.occ_percent::total       0.078783                       # Average percentage of cache occupancy
124010585Sandreas.hansson@arm.comsystem.iocache.tags.occ_task_id_blocks::1023           16                       # Occupied blocks per task id
124110585Sandreas.hansson@arm.comsystem.iocache.tags.age_task_id_blocks_1023::2           16                       # Occupied blocks per task id
124210585Sandreas.hansson@arm.comsystem.iocache.tags.occ_task_id_percent::1023            1                       # Percentage of cache occupancy per task id
124310585Sandreas.hansson@arm.comsystem.iocache.tags.tag_accesses               375525                       # Number of tag accesses
124410585Sandreas.hansson@arm.comsystem.iocache.tags.data_accesses              375525                       # Number of data accesses
124510585Sandreas.hansson@arm.comsystem.iocache.ReadReq_misses::tsunami.ide          173                       # number of ReadReq misses
124610585Sandreas.hansson@arm.comsystem.iocache.ReadReq_misses::total              173                       # number of ReadReq misses
124710585Sandreas.hansson@arm.comsystem.iocache.WriteInvalidateReq_misses::tsunami.ide        41552                       # number of WriteInvalidateReq misses
124810585Sandreas.hansson@arm.comsystem.iocache.WriteInvalidateReq_misses::total        41552                       # number of WriteInvalidateReq misses
124910585Sandreas.hansson@arm.comsystem.iocache.demand_misses::tsunami.ide          173                       # number of demand (read+write) misses
125010585Sandreas.hansson@arm.comsystem.iocache.demand_misses::total               173                       # number of demand (read+write) misses
125110585Sandreas.hansson@arm.comsystem.iocache.overall_misses::tsunami.ide          173                       # number of overall misses
125210585Sandreas.hansson@arm.comsystem.iocache.overall_misses::total              173                       # number of overall misses
125310585Sandreas.hansson@arm.comsystem.iocache.ReadReq_miss_latency::tsunami.ide     21133383                       # number of ReadReq miss cycles
125410585Sandreas.hansson@arm.comsystem.iocache.ReadReq_miss_latency::total     21133383                       # number of ReadReq miss cycles
125510628Sandreas.hansson@arm.comsystem.iocache.WriteInvalidateReq_miss_latency::tsunami.ide  13645647112                       # number of WriteInvalidateReq miss cycles
125610628Sandreas.hansson@arm.comsystem.iocache.WriteInvalidateReq_miss_latency::total  13645647112                       # number of WriteInvalidateReq miss cycles
125710585Sandreas.hansson@arm.comsystem.iocache.demand_miss_latency::tsunami.ide     21133383                       # number of demand (read+write) miss cycles
125810585Sandreas.hansson@arm.comsystem.iocache.demand_miss_latency::total     21133383                       # number of demand (read+write) miss cycles
125910585Sandreas.hansson@arm.comsystem.iocache.overall_miss_latency::tsunami.ide     21133383                       # number of overall miss cycles
126010585Sandreas.hansson@arm.comsystem.iocache.overall_miss_latency::total     21133383                       # number of overall miss cycles
126110585Sandreas.hansson@arm.comsystem.iocache.ReadReq_accesses::tsunami.ide          173                       # number of ReadReq accesses(hits+misses)
126210585Sandreas.hansson@arm.comsystem.iocache.ReadReq_accesses::total            173                       # number of ReadReq accesses(hits+misses)
126310585Sandreas.hansson@arm.comsystem.iocache.WriteInvalidateReq_accesses::tsunami.ide        41552                       # number of WriteInvalidateReq accesses(hits+misses)
126410585Sandreas.hansson@arm.comsystem.iocache.WriteInvalidateReq_accesses::total        41552                       # number of WriteInvalidateReq accesses(hits+misses)
126510585Sandreas.hansson@arm.comsystem.iocache.demand_accesses::tsunami.ide          173                       # number of demand (read+write) accesses
126610585Sandreas.hansson@arm.comsystem.iocache.demand_accesses::total             173                       # number of demand (read+write) accesses
126710585Sandreas.hansson@arm.comsystem.iocache.overall_accesses::tsunami.ide          173                       # number of overall (read+write) accesses
126810585Sandreas.hansson@arm.comsystem.iocache.overall_accesses::total            173                       # number of overall (read+write) accesses
126910585Sandreas.hansson@arm.comsystem.iocache.ReadReq_miss_rate::tsunami.ide            1                       # miss rate for ReadReq accesses
127010585Sandreas.hansson@arm.comsystem.iocache.ReadReq_miss_rate::total             1                       # miss rate for ReadReq accesses
127110585Sandreas.hansson@arm.comsystem.iocache.WriteInvalidateReq_miss_rate::tsunami.ide            1                       # miss rate for WriteInvalidateReq accesses
127210585Sandreas.hansson@arm.comsystem.iocache.WriteInvalidateReq_miss_rate::total            1                       # miss rate for WriteInvalidateReq accesses
127310585Sandreas.hansson@arm.comsystem.iocache.demand_miss_rate::tsunami.ide            1                       # miss rate for demand accesses
127410585Sandreas.hansson@arm.comsystem.iocache.demand_miss_rate::total              1                       # miss rate for demand accesses
127510585Sandreas.hansson@arm.comsystem.iocache.overall_miss_rate::tsunami.ide            1                       # miss rate for overall accesses
127610585Sandreas.hansson@arm.comsystem.iocache.overall_miss_rate::total             1                       # miss rate for overall accesses
127710585Sandreas.hansson@arm.comsystem.iocache.ReadReq_avg_miss_latency::tsunami.ide 122158.283237                       # average ReadReq miss latency
127810585Sandreas.hansson@arm.comsystem.iocache.ReadReq_avg_miss_latency::total 122158.283237                       # average ReadReq miss latency
127910628Sandreas.hansson@arm.comsystem.iocache.WriteInvalidateReq_avg_miss_latency::tsunami.ide 328399.285522                       # average WriteInvalidateReq miss latency
128010628Sandreas.hansson@arm.comsystem.iocache.WriteInvalidateReq_avg_miss_latency::total 328399.285522                       # average WriteInvalidateReq miss latency
128110585Sandreas.hansson@arm.comsystem.iocache.demand_avg_miss_latency::tsunami.ide 122158.283237                       # average overall miss latency
128210585Sandreas.hansson@arm.comsystem.iocache.demand_avg_miss_latency::total 122158.283237                       # average overall miss latency
128310585Sandreas.hansson@arm.comsystem.iocache.overall_avg_miss_latency::tsunami.ide 122158.283237                       # average overall miss latency
128410585Sandreas.hansson@arm.comsystem.iocache.overall_avg_miss_latency::total 122158.283237                       # average overall miss latency
128510628Sandreas.hansson@arm.comsystem.iocache.blocked_cycles::no_mshrs        206436                       # number of cycles access was blocked
128610585Sandreas.hansson@arm.comsystem.iocache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
128710628Sandreas.hansson@arm.comsystem.iocache.blocked::no_mshrs                23523                       # number of cycles access was blocked
128810585Sandreas.hansson@arm.comsystem.iocache.blocked::no_targets                  0                       # number of cycles access was blocked
128910628Sandreas.hansson@arm.comsystem.iocache.avg_blocked_cycles::no_mshrs     8.775921                       # average number of cycles each access was blocked
129010585Sandreas.hansson@arm.comsystem.iocache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
129110585Sandreas.hansson@arm.comsystem.iocache.fast_writes                          0                       # number of fast writes performed
129210585Sandreas.hansson@arm.comsystem.iocache.cache_copies                         0                       # number of cache copies performed
129310585Sandreas.hansson@arm.comsystem.iocache.writebacks::writebacks           41512                       # number of writebacks
129410585Sandreas.hansson@arm.comsystem.iocache.writebacks::total                41512                       # number of writebacks
129510585Sandreas.hansson@arm.comsystem.iocache.ReadReq_mshr_misses::tsunami.ide          173                       # number of ReadReq MSHR misses
129610585Sandreas.hansson@arm.comsystem.iocache.ReadReq_mshr_misses::total          173                       # number of ReadReq MSHR misses
129710585Sandreas.hansson@arm.comsystem.iocache.WriteInvalidateReq_mshr_misses::tsunami.ide        41552                       # number of WriteInvalidateReq MSHR misses
129810585Sandreas.hansson@arm.comsystem.iocache.WriteInvalidateReq_mshr_misses::total        41552                       # number of WriteInvalidateReq MSHR misses
129910585Sandreas.hansson@arm.comsystem.iocache.demand_mshr_misses::tsunami.ide          173                       # number of demand (read+write) MSHR misses
130010585Sandreas.hansson@arm.comsystem.iocache.demand_mshr_misses::total          173                       # number of demand (read+write) MSHR misses
130110585Sandreas.hansson@arm.comsystem.iocache.overall_mshr_misses::tsunami.ide          173                       # number of overall MSHR misses
130210585Sandreas.hansson@arm.comsystem.iocache.overall_mshr_misses::total          173                       # number of overall MSHR misses
130310585Sandreas.hansson@arm.comsystem.iocache.ReadReq_mshr_miss_latency::tsunami.ide     12136383                       # number of ReadReq MSHR miss cycles
130410585Sandreas.hansson@arm.comsystem.iocache.ReadReq_mshr_miss_latency::total     12136383                       # number of ReadReq MSHR miss cycles
130510628Sandreas.hansson@arm.comsystem.iocache.WriteInvalidateReq_mshr_miss_latency::tsunami.ide  11484876678                       # number of WriteInvalidateReq MSHR miss cycles
130610628Sandreas.hansson@arm.comsystem.iocache.WriteInvalidateReq_mshr_miss_latency::total  11484876678                       # number of WriteInvalidateReq MSHR miss cycles
130710585Sandreas.hansson@arm.comsystem.iocache.demand_mshr_miss_latency::tsunami.ide     12136383                       # number of demand (read+write) MSHR miss cycles
130810585Sandreas.hansson@arm.comsystem.iocache.demand_mshr_miss_latency::total     12136383                       # number of demand (read+write) MSHR miss cycles
130910585Sandreas.hansson@arm.comsystem.iocache.overall_mshr_miss_latency::tsunami.ide     12136383                       # number of overall MSHR miss cycles
131010585Sandreas.hansson@arm.comsystem.iocache.overall_mshr_miss_latency::total     12136383                       # number of overall MSHR miss cycles
131110585Sandreas.hansson@arm.comsystem.iocache.ReadReq_mshr_miss_rate::tsunami.ide            1                       # mshr miss rate for ReadReq accesses
131210585Sandreas.hansson@arm.comsystem.iocache.ReadReq_mshr_miss_rate::total            1                       # mshr miss rate for ReadReq accesses
131310585Sandreas.hansson@arm.comsystem.iocache.WriteInvalidateReq_mshr_miss_rate::tsunami.ide            1                       # mshr miss rate for WriteInvalidateReq accesses
131410585Sandreas.hansson@arm.comsystem.iocache.WriteInvalidateReq_mshr_miss_rate::total            1                       # mshr miss rate for WriteInvalidateReq accesses
131510585Sandreas.hansson@arm.comsystem.iocache.demand_mshr_miss_rate::tsunami.ide            1                       # mshr miss rate for demand accesses
131610585Sandreas.hansson@arm.comsystem.iocache.demand_mshr_miss_rate::total            1                       # mshr miss rate for demand accesses
131710585Sandreas.hansson@arm.comsystem.iocache.overall_mshr_miss_rate::tsunami.ide            1                       # mshr miss rate for overall accesses
131810585Sandreas.hansson@arm.comsystem.iocache.overall_mshr_miss_rate::total            1                       # mshr miss rate for overall accesses
131910585Sandreas.hansson@arm.comsystem.iocache.ReadReq_avg_mshr_miss_latency::tsunami.ide 70152.502890                       # average ReadReq mshr miss latency
132010585Sandreas.hansson@arm.comsystem.iocache.ReadReq_avg_mshr_miss_latency::total 70152.502890                       # average ReadReq mshr miss latency
132110628Sandreas.hansson@arm.comsystem.iocache.WriteInvalidateReq_avg_mshr_miss_latency::tsunami.ide 276397.686706                       # average WriteInvalidateReq mshr miss latency
132210628Sandreas.hansson@arm.comsystem.iocache.WriteInvalidateReq_avg_mshr_miss_latency::total 276397.686706                       # average WriteInvalidateReq mshr miss latency
132310585Sandreas.hansson@arm.comsystem.iocache.demand_avg_mshr_miss_latency::tsunami.ide 70152.502890                       # average overall mshr miss latency
132410585Sandreas.hansson@arm.comsystem.iocache.demand_avg_mshr_miss_latency::total 70152.502890                       # average overall mshr miss latency
132510585Sandreas.hansson@arm.comsystem.iocache.overall_avg_mshr_miss_latency::tsunami.ide 70152.502890                       # average overall mshr miss latency
132610585Sandreas.hansson@arm.comsystem.iocache.overall_avg_mshr_miss_latency::total 70152.502890                       # average overall mshr miss latency
132710585Sandreas.hansson@arm.comsystem.iocache.no_allocate_misses                   0                       # Number of misses that were no-allocate
132810628Sandreas.hansson@arm.comsystem.membus.trans_dist::ReadReq              296054                       # Transaction distribution
132910628Sandreas.hansson@arm.comsystem.membus.trans_dist::ReadResp             295968                       # Transaction distribution
133010585Sandreas.hansson@arm.comsystem.membus.trans_dist::WriteReq               9597                       # Transaction distribution
133110585Sandreas.hansson@arm.comsystem.membus.trans_dist::WriteResp              9597                       # Transaction distribution
133210628Sandreas.hansson@arm.comsystem.membus.trans_dist::Writeback            117450                       # Transaction distribution
133310585Sandreas.hansson@arm.comsystem.membus.trans_dist::WriteInvalidateReq        41552                       # Transaction distribution
133410585Sandreas.hansson@arm.comsystem.membus.trans_dist::WriteInvalidateResp        41552                       # Transaction distribution
133510628Sandreas.hansson@arm.comsystem.membus.trans_dist::UpgradeReq              203                       # Transaction distribution
133610628Sandreas.hansson@arm.comsystem.membus.trans_dist::SCUpgradeReq              8                       # Transaction distribution
133710628Sandreas.hansson@arm.comsystem.membus.trans_dist::UpgradeResp             211                       # Transaction distribution
133810628Sandreas.hansson@arm.comsystem.membus.trans_dist::ReadExReq            115230                       # Transaction distribution
133910628Sandreas.hansson@arm.comsystem.membus.trans_dist::ReadExResp           115230                       # Transaction distribution
134010628Sandreas.hansson@arm.comsystem.membus.trans_dist::BadAddressError           86                       # Transaction distribution
134110585Sandreas.hansson@arm.comsystem.membus.pkt_count_system.cpu.l2cache.mem_side::system.bridge.slave        33054                       # Packet count per connected master and slave (bytes)
134210628Sandreas.hansson@arm.comsystem.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port       884273                       # Packet count per connected master and slave (bytes)
134310628Sandreas.hansson@arm.comsystem.membus.pkt_count_system.cpu.l2cache.mem_side::system.membus.badaddr_responder.pio          172                       # Packet count per connected master and slave (bytes)
134410628Sandreas.hansson@arm.comsystem.membus.pkt_count_system.cpu.l2cache.mem_side::total       917499                       # Packet count per connected master and slave (bytes)
134510585Sandreas.hansson@arm.comsystem.membus.pkt_count_system.iocache.mem_side::system.physmem.port       124804                       # Packet count per connected master and slave (bytes)
134610585Sandreas.hansson@arm.comsystem.membus.pkt_count_system.iocache.mem_side::total       124804                       # Packet count per connected master and slave (bytes)
134710628Sandreas.hansson@arm.comsystem.membus.pkt_count::total                1042303                       # Packet count per connected master and slave (bytes)
134810585Sandreas.hansson@arm.comsystem.membus.pkt_size_system.cpu.l2cache.mem_side::system.bridge.slave        44140                       # Cumulative packet size per connected master and slave (bytes)
134910628Sandreas.hansson@arm.comsystem.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port     30704576                       # Cumulative packet size per connected master and slave (bytes)
135010628Sandreas.hansson@arm.comsystem.membus.pkt_size_system.cpu.l2cache.mem_side::total     30748716                       # Cumulative packet size per connected master and slave (bytes)
135110585Sandreas.hansson@arm.comsystem.membus.pkt_size_system.iocache.mem_side::system.physmem.port      5317056                       # Cumulative packet size per connected master and slave (bytes)
135210585Sandreas.hansson@arm.comsystem.membus.pkt_size_system.iocache.mem_side::total      5317056                       # Cumulative packet size per connected master and slave (bytes)
135310628Sandreas.hansson@arm.comsystem.membus.pkt_size::total                36065772                       # Cumulative packet size per connected master and slave (bytes)
135410585Sandreas.hansson@arm.comsystem.membus.snoops                              435                       # Total snoops (count)
135510628Sandreas.hansson@arm.comsystem.membus.snoop_fanout::samples            563568                       # Request fanout histogram
135610585Sandreas.hansson@arm.comsystem.membus.snoop_fanout::mean                    1                       # Request fanout histogram
135710585Sandreas.hansson@arm.comsystem.membus.snoop_fanout::stdev                   0                       # Request fanout histogram
135810585Sandreas.hansson@arm.comsystem.membus.snoop_fanout::underflows              0      0.00%      0.00% # Request fanout histogram
135910585Sandreas.hansson@arm.comsystem.membus.snoop_fanout::0                       0      0.00%      0.00% # Request fanout histogram
136010628Sandreas.hansson@arm.comsystem.membus.snoop_fanout::1                  563568    100.00%    100.00% # Request fanout histogram
136110585Sandreas.hansson@arm.comsystem.membus.snoop_fanout::2                       0      0.00%    100.00% # Request fanout histogram
136210585Sandreas.hansson@arm.comsystem.membus.snoop_fanout::overflows               0      0.00%    100.00% # Request fanout histogram
136310585Sandreas.hansson@arm.comsystem.membus.snoop_fanout::min_value               1                       # Request fanout histogram
136410585Sandreas.hansson@arm.comsystem.membus.snoop_fanout::max_value               1                       # Request fanout histogram
136510628Sandreas.hansson@arm.comsystem.membus.snoop_fanout::total              563568                       # Request fanout histogram
136610628Sandreas.hansson@arm.comsystem.membus.reqLayer0.occupancy            31570500                       # Layer occupancy (ticks)
136710585Sandreas.hansson@arm.comsystem.membus.reqLayer0.utilization               0.0                       # Layer utilization (%)
136810628Sandreas.hansson@arm.comsystem.membus.reqLayer1.occupancy          1858044250                       # Layer occupancy (ticks)
136910585Sandreas.hansson@arm.comsystem.membus.reqLayer1.utilization               0.1                       # Layer utilization (%)
137010628Sandreas.hansson@arm.comsystem.membus.reqLayer2.occupancy              107000                       # Layer occupancy (ticks)
137110585Sandreas.hansson@arm.comsystem.membus.reqLayer2.utilization               0.0                       # Layer utilization (%)
137210628Sandreas.hansson@arm.comsystem.membus.respLayer1.occupancy         3754720043                       # Layer occupancy (ticks)
137310585Sandreas.hansson@arm.comsystem.membus.respLayer1.utilization              0.2                       # Layer utilization (%)
137410628Sandreas.hansson@arm.comsystem.membus.respLayer2.occupancy           43142717                       # Layer occupancy (ticks)
137510585Sandreas.hansson@arm.comsystem.membus.respLayer2.utilization              0.0                       # Layer utilization (%)
137610585Sandreas.hansson@arm.comsystem.tsunami.ethernet.descDMAReads                0                       # Number of descriptors the device read w/ DMA
137710585Sandreas.hansson@arm.comsystem.tsunami.ethernet.descDMAWrites               0                       # Number of descriptors the device wrote w/ DMA
137810585Sandreas.hansson@arm.comsystem.tsunami.ethernet.descDmaReadBytes            0                       # number of descriptor bytes read w/ DMA
137910585Sandreas.hansson@arm.comsystem.tsunami.ethernet.descDmaWriteBytes            0                       # number of descriptor bytes write w/ DMA
138010585Sandreas.hansson@arm.comsystem.tsunami.ethernet.postedSwi                   0                       # number of software interrupts posted to CPU
138110585Sandreas.hansson@arm.comsystem.tsunami.ethernet.coalescedSwi              nan                       # average number of Swi's coalesced into each post
138210585Sandreas.hansson@arm.comsystem.tsunami.ethernet.totalSwi                    0                       # total number of Swi written to ISR
138310585Sandreas.hansson@arm.comsystem.tsunami.ethernet.postedRxIdle                0                       # number of rxIdle interrupts posted to CPU
138410585Sandreas.hansson@arm.comsystem.tsunami.ethernet.coalescedRxIdle           nan                       # average number of RxIdle's coalesced into each post
138510585Sandreas.hansson@arm.comsystem.tsunami.ethernet.totalRxIdle                 0                       # total number of RxIdle written to ISR
138610585Sandreas.hansson@arm.comsystem.tsunami.ethernet.postedRxOk                  0                       # number of RxOk interrupts posted to CPU
138710585Sandreas.hansson@arm.comsystem.tsunami.ethernet.coalescedRxOk             nan                       # average number of RxOk's coalesced into each post
138810585Sandreas.hansson@arm.comsystem.tsunami.ethernet.totalRxOk                   0                       # total number of RxOk written to ISR
138910585Sandreas.hansson@arm.comsystem.tsunami.ethernet.postedRxDesc                0                       # number of RxDesc interrupts posted to CPU
139010585Sandreas.hansson@arm.comsystem.tsunami.ethernet.coalescedRxDesc           nan                       # average number of RxDesc's coalesced into each post
139110585Sandreas.hansson@arm.comsystem.tsunami.ethernet.totalRxDesc                 0                       # total number of RxDesc written to ISR
139210585Sandreas.hansson@arm.comsystem.tsunami.ethernet.postedTxOk                  0                       # number of TxOk interrupts posted to CPU
139310585Sandreas.hansson@arm.comsystem.tsunami.ethernet.coalescedTxOk             nan                       # average number of TxOk's coalesced into each post
139410585Sandreas.hansson@arm.comsystem.tsunami.ethernet.totalTxOk                   0                       # total number of TxOk written to ISR
139510585Sandreas.hansson@arm.comsystem.tsunami.ethernet.postedTxIdle                0                       # number of TxIdle interrupts posted to CPU
139610585Sandreas.hansson@arm.comsystem.tsunami.ethernet.coalescedTxIdle           nan                       # average number of TxIdle's coalesced into each post
139710585Sandreas.hansson@arm.comsystem.tsunami.ethernet.totalTxIdle                 0                       # total number of TxIdle written to ISR
139810585Sandreas.hansson@arm.comsystem.tsunami.ethernet.postedTxDesc                0                       # number of TxDesc interrupts posted to CPU
139910585Sandreas.hansson@arm.comsystem.tsunami.ethernet.coalescedTxDesc           nan                       # average number of TxDesc's coalesced into each post
140010585Sandreas.hansson@arm.comsystem.tsunami.ethernet.totalTxDesc                 0                       # total number of TxDesc written to ISR
140110585Sandreas.hansson@arm.comsystem.tsunami.ethernet.postedRxOrn                 0                       # number of RxOrn posted to CPU
140210585Sandreas.hansson@arm.comsystem.tsunami.ethernet.coalescedRxOrn            nan                       # average number of RxOrn's coalesced into each post
140310585Sandreas.hansson@arm.comsystem.tsunami.ethernet.totalRxOrn                  0                       # total number of RxOrn written to ISR
140410585Sandreas.hansson@arm.comsystem.tsunami.ethernet.coalescedTotal            nan                       # average number of interrupts coalesced into each post
140510585Sandreas.hansson@arm.comsystem.tsunami.ethernet.postedInterrupts            0                       # number of posts to CPU
140610585Sandreas.hansson@arm.comsystem.tsunami.ethernet.droppedPackets              0                       # number of packets dropped
14075703SN/Asystem.cpu.kern.inst.arm                            0                       # number of arm instructions executed
140810628Sandreas.hansson@arm.comsystem.cpu.kern.inst.quiesce                     6440                       # number of quiesce instructions executed
140910628Sandreas.hansson@arm.comsystem.cpu.kern.inst.hwrei                     211002                       # number of hwrei instructions executed
141010628Sandreas.hansson@arm.comsystem.cpu.kern.ipl_count::0                    74661     40.97%     40.97% # number of times we switched to this ipl
14119285Sandreas.hansson@arm.comsystem.cpu.kern.ipl_count::21                     131      0.07%     41.04% # number of times we switched to this ipl
141210409Sandreas.hansson@arm.comsystem.cpu.kern.ipl_count::22                    1879      1.03%     42.07% # number of times we switched to this ipl
141310628Sandreas.hansson@arm.comsystem.cpu.kern.ipl_count::31                  105562     57.93%    100.00% # number of times we switched to this ipl
141410585Sandreas.hansson@arm.comsystem.cpu.kern.ipl_count::total               182233                       # number of times we switched to this ipl
141510628Sandreas.hansson@arm.comsystem.cpu.kern.ipl_good::0                     73294     49.32%     49.32% # number of times we switched to this ipl from a different ipl
14169285Sandreas.hansson@arm.comsystem.cpu.kern.ipl_good::21                      131      0.09%     49.41% # number of times we switched to this ipl from a different ipl
141710409Sandreas.hansson@arm.comsystem.cpu.kern.ipl_good::22                     1879      1.26%     50.68% # number of times we switched to this ipl from a different ipl
141810628Sandreas.hansson@arm.comsystem.cpu.kern.ipl_good::31                    73294     49.32%    100.00% # number of times we switched to this ipl from a different ipl
141910628Sandreas.hansson@arm.comsystem.cpu.kern.ipl_good::total                148598                       # number of times we switched to this ipl from a different ipl
142010628Sandreas.hansson@arm.comsystem.cpu.kern.ipl_ticks::0             1817332157500     97.76%     97.76% # number of cycles we spent at this ipl
142110628Sandreas.hansson@arm.comsystem.cpu.kern.ipl_ticks::21                61952500      0.00%     97.76% # number of cycles we spent at this ipl
142210628Sandreas.hansson@arm.comsystem.cpu.kern.ipl_ticks::22               528077500      0.03%     97.79% # number of cycles we spent at this ipl
142310628Sandreas.hansson@arm.comsystem.cpu.kern.ipl_ticks::31             41122369500      2.21%    100.00% # number of cycles we spent at this ipl
142410628Sandreas.hansson@arm.comsystem.cpu.kern.ipl_ticks::total         1859044557000                       # number of cycles we spent at this ipl
142510585Sandreas.hansson@arm.comsystem.cpu.kern.ipl_used::0                  0.981691                       # fraction of swpipl calls that actually changed the ipl
14266127SN/Asystem.cpu.kern.ipl_used::21                        1                       # fraction of swpipl calls that actually changed the ipl
14276127SN/Asystem.cpu.kern.ipl_used::22                        1                       # fraction of swpipl calls that actually changed the ipl
142810628Sandreas.hansson@arm.comsystem.cpu.kern.ipl_used::31                 0.694322                       # fraction of swpipl calls that actually changed the ipl
142910628Sandreas.hansson@arm.comsystem.cpu.kern.ipl_used::total              0.815429                       # fraction of swpipl calls that actually changed the ipl
14306291SN/Asystem.cpu.kern.syscall::2                          8      2.45%      2.45% # number of syscalls executed
14316291SN/Asystem.cpu.kern.syscall::3                         30      9.20%     11.66% # number of syscalls executed
14326291SN/Asystem.cpu.kern.syscall::4                          4      1.23%     12.88% # number of syscalls executed
14336291SN/Asystem.cpu.kern.syscall::6                         42     12.88%     25.77% # number of syscalls executed
14346291SN/Asystem.cpu.kern.syscall::12                         1      0.31%     26.07% # number of syscalls executed
14356291SN/Asystem.cpu.kern.syscall::15                         1      0.31%     26.38% # number of syscalls executed
14366291SN/Asystem.cpu.kern.syscall::17                        15      4.60%     30.98% # number of syscalls executed
14376291SN/Asystem.cpu.kern.syscall::19                        10      3.07%     34.05% # number of syscalls executed
14386291SN/Asystem.cpu.kern.syscall::20                         6      1.84%     35.89% # number of syscalls executed
14396291SN/Asystem.cpu.kern.syscall::23                         4      1.23%     37.12% # number of syscalls executed
14406291SN/Asystem.cpu.kern.syscall::24                         6      1.84%     38.96% # number of syscalls executed
14416291SN/Asystem.cpu.kern.syscall::33                        11      3.37%     42.33% # number of syscalls executed
14426291SN/Asystem.cpu.kern.syscall::41                         2      0.61%     42.94% # number of syscalls executed
14436291SN/Asystem.cpu.kern.syscall::45                        54     16.56%     59.51% # number of syscalls executed
14446291SN/Asystem.cpu.kern.syscall::47                         6      1.84%     61.35% # number of syscalls executed
14456291SN/Asystem.cpu.kern.syscall::48                        10      3.07%     64.42% # number of syscalls executed
14466291SN/Asystem.cpu.kern.syscall::54                        10      3.07%     67.48% # number of syscalls executed
14476291SN/Asystem.cpu.kern.syscall::58                         1      0.31%     67.79% # number of syscalls executed
14486291SN/Asystem.cpu.kern.syscall::59                         7      2.15%     69.94% # number of syscalls executed
14496291SN/Asystem.cpu.kern.syscall::71                        54     16.56%     86.50% # number of syscalls executed
14506291SN/Asystem.cpu.kern.syscall::73                         3      0.92%     87.42% # number of syscalls executed
14516291SN/Asystem.cpu.kern.syscall::74                        16      4.91%     92.33% # number of syscalls executed
14526291SN/Asystem.cpu.kern.syscall::87                         1      0.31%     92.64% # number of syscalls executed
14536291SN/Asystem.cpu.kern.syscall::90                         3      0.92%     93.56% # number of syscalls executed
14546291SN/Asystem.cpu.kern.syscall::92                         9      2.76%     96.32% # number of syscalls executed
14556291SN/Asystem.cpu.kern.syscall::97                         2      0.61%     96.93% # number of syscalls executed
14566291SN/Asystem.cpu.kern.syscall::98                         2      0.61%     97.55% # number of syscalls executed
14576291SN/Asystem.cpu.kern.syscall::132                        4      1.23%     98.77% # number of syscalls executed
14586291SN/Asystem.cpu.kern.syscall::144                        2      0.61%     99.39% # number of syscalls executed
14596291SN/Asystem.cpu.kern.syscall::147                        2      0.61%    100.00% # number of syscalls executed
14606127SN/Asystem.cpu.kern.syscall::total                    326                       # number of syscalls executed
14618464SN/Asystem.cpu.kern.callpal::cserve                     1      0.00%      0.00% # number of callpals executed
14628464SN/Asystem.cpu.kern.callpal::wrmces                     1      0.00%      0.00% # number of callpals executed
14638464SN/Asystem.cpu.kern.callpal::wrfen                      1      0.00%      0.00% # number of callpals executed
14648464SN/Asystem.cpu.kern.callpal::wrvptptr                   1      0.00%      0.00% # number of callpals executed
146510628Sandreas.hansson@arm.comsystem.cpu.kern.callpal::swpctx                  4177      2.18%      2.18% # number of callpals executed
14669285Sandreas.hansson@arm.comsystem.cpu.kern.callpal::tbi                       54      0.03%      2.21% # number of callpals executed
14679199Sandreas.hansson@arm.comsystem.cpu.kern.callpal::wrent                      7      0.00%      2.21% # number of callpals executed
146810628Sandreas.hansson@arm.comsystem.cpu.kern.callpal::swpipl                175118     91.23%     93.44% # number of callpals executed
146910409Sandreas.hansson@arm.comsystem.cpu.kern.callpal::rdps                    6783      3.53%     96.97% # number of callpals executed
14709285Sandreas.hansson@arm.comsystem.cpu.kern.callpal::wrkgp                      1      0.00%     96.97% # number of callpals executed
14719199Sandreas.hansson@arm.comsystem.cpu.kern.callpal::wrusp                      7      0.00%     96.97% # number of callpals executed
14729285Sandreas.hansson@arm.comsystem.cpu.kern.callpal::rdusp                      9      0.00%     96.98% # number of callpals executed
14739285Sandreas.hansson@arm.comsystem.cpu.kern.callpal::whami                      2      0.00%     96.98% # number of callpals executed
147410409Sandreas.hansson@arm.comsystem.cpu.kern.callpal::rti                     5104      2.66%     99.64% # number of callpals executed
14758464SN/Asystem.cpu.kern.callpal::callsys                  515      0.27%     99.91% # number of callpals executed
14768464SN/Asystem.cpu.kern.callpal::imb                      181      0.09%    100.00% # number of callpals executed
147710628Sandreas.hansson@arm.comsystem.cpu.kern.callpal::total                 191962                       # number of callpals executed
147810628Sandreas.hansson@arm.comsystem.cpu.kern.mode_switch::kernel              5851                       # number of protection mode switches
147910628Sandreas.hansson@arm.comsystem.cpu.kern.mode_switch::user                1743                       # number of protection mode switches
148010628Sandreas.hansson@arm.comsystem.cpu.kern.mode_switch::idle                2096                       # number of protection mode switches
148110628Sandreas.hansson@arm.comsystem.cpu.kern.mode_good::kernel                1913                      
148210628Sandreas.hansson@arm.comsystem.cpu.kern.mode_good::user                  1743                      
14838517SN/Asystem.cpu.kern.mode_good::idle                   170                      
148410628Sandreas.hansson@arm.comsystem.cpu.kern.mode_switch_good::kernel     0.326953                       # fraction of useful protection mode switches
14858464SN/Asystem.cpu.kern.mode_switch_good::user              1                       # fraction of useful protection mode switches
148610628Sandreas.hansson@arm.comsystem.cpu.kern.mode_switch_good::idle       0.081107                       # fraction of useful protection mode switches
148710628Sandreas.hansson@arm.comsystem.cpu.kern.mode_switch_good::total      0.394840                       # fraction of useful protection mode switches
148810628Sandreas.hansson@arm.comsystem.cpu.kern.mode_ticks::kernel        29081819500      1.56%      1.56% # number of ticks spent at the given mode
148910628Sandreas.hansson@arm.comsystem.cpu.kern.mode_ticks::user           2655993500      0.14%      1.71% # number of ticks spent at the given mode
149010628Sandreas.hansson@arm.comsystem.cpu.kern.mode_ticks::idle         1827306736000     98.29%    100.00% # number of ticks spent at the given mode
149110628Sandreas.hansson@arm.comsystem.cpu.kern.swap_context                     4178                       # number of times the context was actually changed
14925703SN/A
14935703SN/A---------- End Simulation Statistics   ----------
1494