stats.txt revision 11103:38f6188421e0
1
2---------- Begin Simulation Statistics ----------
3sim_seconds                                  1.906957                       # Number of seconds simulated
4sim_ticks                                1906956794000                       # Number of ticks simulated
5final_tick                               1906956794000                       # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
6sim_freq                                 1000000000000                       # Frequency of simulated ticks
7host_inst_rate                                 101212                       # Simulator instruction rate (inst/s)
8host_op_rate                                   101212                       # Simulator op (including micro ops) rate (op/s)
9host_tick_rate                             3411514986                       # Simulator tick rate (ticks/s)
10host_mem_usage                                 375140                       # Number of bytes of host memory used
11host_seconds                                   558.98                       # Real time elapsed on the host
12sim_insts                                    56575230                       # Number of instructions simulated
13sim_ops                                      56575230                       # Number of ops (including micro ops) simulated
14system.voltage_domain.voltage                       1                       # Voltage in Volts
15system.clk_domain.clock                          1000                       # Clock period in ticks
16system.physmem.bytes_read::cpu0.inst           862400                       # Number of bytes read from this memory
17system.physmem.bytes_read::cpu0.data         24773696                       # Number of bytes read from this memory
18system.physmem.bytes_read::cpu1.inst           117248                       # Number of bytes read from this memory
19system.physmem.bytes_read::cpu1.data           514752                       # Number of bytes read from this memory
20system.physmem.bytes_read::tsunami.ide            960                       # Number of bytes read from this memory
21system.physmem.bytes_read::total             26269056                       # Number of bytes read from this memory
22system.physmem.bytes_inst_read::cpu0.inst       862400                       # Number of instructions bytes read from this memory
23system.physmem.bytes_inst_read::cpu1.inst       117248                       # Number of instructions bytes read from this memory
24system.physmem.bytes_inst_read::total          979648                       # Number of instructions bytes read from this memory
25system.physmem.bytes_written::writebacks      7861568                       # Number of bytes written to this memory
26system.physmem.bytes_written::total           7861568                       # Number of bytes written to this memory
27system.physmem.num_reads::cpu0.inst             13475                       # Number of read requests responded to by this memory
28system.physmem.num_reads::cpu0.data            387089                       # Number of read requests responded to by this memory
29system.physmem.num_reads::cpu1.inst              1832                       # Number of read requests responded to by this memory
30system.physmem.num_reads::cpu1.data              8043                       # Number of read requests responded to by this memory
31system.physmem.num_reads::tsunami.ide              15                       # Number of read requests responded to by this memory
32system.physmem.num_reads::total                410454                       # Number of read requests responded to by this memory
33system.physmem.num_writes::writebacks          122837                       # Number of write requests responded to by this memory
34system.physmem.num_writes::total               122837                       # Number of write requests responded to by this memory
35system.physmem.bw_read::cpu0.inst              452239                       # Total read bandwidth from this memory (bytes/s)
36system.physmem.bw_read::cpu0.data            12991220                       # Total read bandwidth from this memory (bytes/s)
37system.physmem.bw_read::cpu1.inst               61484                       # Total read bandwidth from this memory (bytes/s)
38system.physmem.bw_read::cpu1.data              269934                       # Total read bandwidth from this memory (bytes/s)
39system.physmem.bw_read::tsunami.ide               503                       # Total read bandwidth from this memory (bytes/s)
40system.physmem.bw_read::total                13775381                       # Total read bandwidth from this memory (bytes/s)
41system.physmem.bw_inst_read::cpu0.inst         452239                       # Instruction read bandwidth from this memory (bytes/s)
42system.physmem.bw_inst_read::cpu1.inst          61484                       # Instruction read bandwidth from this memory (bytes/s)
43system.physmem.bw_inst_read::total             513723                       # Instruction read bandwidth from this memory (bytes/s)
44system.physmem.bw_write::writebacks           4122573                       # Write bandwidth from this memory (bytes/s)
45system.physmem.bw_write::total                4122573                       # Write bandwidth from this memory (bytes/s)
46system.physmem.bw_total::writebacks           4122573                       # Total bandwidth to/from this memory (bytes/s)
47system.physmem.bw_total::cpu0.inst             452239                       # Total bandwidth to/from this memory (bytes/s)
48system.physmem.bw_total::cpu0.data           12991220                       # Total bandwidth to/from this memory (bytes/s)
49system.physmem.bw_total::cpu1.inst              61484                       # Total bandwidth to/from this memory (bytes/s)
50system.physmem.bw_total::cpu1.data             269934                       # Total bandwidth to/from this memory (bytes/s)
51system.physmem.bw_total::tsunami.ide              503                       # Total bandwidth to/from this memory (bytes/s)
52system.physmem.bw_total::total               17897953                       # Total bandwidth to/from this memory (bytes/s)
53system.physmem.readReqs                        410454                       # Number of read requests accepted
54system.physmem.writeReqs                       122837                       # Number of write requests accepted
55system.physmem.readBursts                      410454                       # Number of DRAM read bursts, including those serviced by the write queue
56system.physmem.writeBursts                     122837                       # Number of DRAM write bursts, including those merged in the write queue
57system.physmem.bytesReadDRAM                 26260992                       # Total number of bytes read from DRAM
58system.physmem.bytesReadWrQ                      8064                       # Total number of bytes read from write queue
59system.physmem.bytesWritten                   7860160                       # Total number of bytes written to DRAM
60system.physmem.bytesReadSys                  26269056                       # Total read bytes from the system interface side
61system.physmem.bytesWrittenSys                7861568                       # Total written bytes from the system interface side
62system.physmem.servicedByWrQ                      126                       # Number of DRAM read bursts serviced by the write queue
63system.physmem.mergedWrBursts                       0                       # Number of DRAM write bursts merged with an existing one
64system.physmem.neitherReadNorWriteReqs          46373                       # Number of requests that are neither read nor write
65system.physmem.perBankRdBursts::0               26161                       # Per bank write bursts
66system.physmem.perBankRdBursts::1               25973                       # Per bank write bursts
67system.physmem.perBankRdBursts::2               26108                       # Per bank write bursts
68system.physmem.perBankRdBursts::3               25765                       # Per bank write bursts
69system.physmem.perBankRdBursts::4               25066                       # Per bank write bursts
70system.physmem.perBankRdBursts::5               25574                       # Per bank write bursts
71system.physmem.perBankRdBursts::6               25905                       # Per bank write bursts
72system.physmem.perBankRdBursts::7               25241                       # Per bank write bursts
73system.physmem.perBankRdBursts::8               25825                       # Per bank write bursts
74system.physmem.perBankRdBursts::9               26325                       # Per bank write bursts
75system.physmem.perBankRdBursts::10              25290                       # Per bank write bursts
76system.physmem.perBankRdBursts::11              25205                       # Per bank write bursts
77system.physmem.perBankRdBursts::12              25472                       # Per bank write bursts
78system.physmem.perBankRdBursts::13              25390                       # Per bank write bursts
79system.physmem.perBankRdBursts::14              25632                       # Per bank write bursts
80system.physmem.perBankRdBursts::15              25396                       # Per bank write bursts
81system.physmem.perBankWrBursts::0                8442                       # Per bank write bursts
82system.physmem.perBankWrBursts::1                7958                       # Per bank write bursts
83system.physmem.perBankWrBursts::2                8052                       # Per bank write bursts
84system.physmem.perBankWrBursts::3                7723                       # Per bank write bursts
85system.physmem.perBankWrBursts::4                7027                       # Per bank write bursts
86system.physmem.perBankWrBursts::5                7199                       # Per bank write bursts
87system.physmem.perBankWrBursts::6                7428                       # Per bank write bursts
88system.physmem.perBankWrBursts::7                6815                       # Per bank write bursts
89system.physmem.perBankWrBursts::8                7536                       # Per bank write bursts
90system.physmem.perBankWrBursts::9                7897                       # Per bank write bursts
91system.physmem.perBankWrBursts::10               7294                       # Per bank write bursts
92system.physmem.perBankWrBursts::11               7366                       # Per bank write bursts
93system.physmem.perBankWrBursts::12               7733                       # Per bank write bursts
94system.physmem.perBankWrBursts::13               8096                       # Per bank write bursts
95system.physmem.perBankWrBursts::14               8387                       # Per bank write bursts
96system.physmem.perBankWrBursts::15               7862                       # Per bank write bursts
97system.physmem.numRdRetry                           0                       # Number of times read queue was full causing retry
98system.physmem.numWrRetry                          17                       # Number of times write queue was full causing retry
99system.physmem.totGap                    1906952476500                       # Total gap between requests
100system.physmem.readPktSize::0                       0                       # Read request sizes (log2)
101system.physmem.readPktSize::1                       0                       # Read request sizes (log2)
102system.physmem.readPktSize::2                       0                       # Read request sizes (log2)
103system.physmem.readPktSize::3                       0                       # Read request sizes (log2)
104system.physmem.readPktSize::4                       0                       # Read request sizes (log2)
105system.physmem.readPktSize::5                       0                       # Read request sizes (log2)
106system.physmem.readPktSize::6                  410454                       # Read request sizes (log2)
107system.physmem.writePktSize::0                      0                       # Write request sizes (log2)
108system.physmem.writePktSize::1                      0                       # Write request sizes (log2)
109system.physmem.writePktSize::2                      0                       # Write request sizes (log2)
110system.physmem.writePktSize::3                      0                       # Write request sizes (log2)
111system.physmem.writePktSize::4                      0                       # Write request sizes (log2)
112system.physmem.writePktSize::5                      0                       # Write request sizes (log2)
113system.physmem.writePktSize::6                 122837                       # Write request sizes (log2)
114system.physmem.rdQLenPdf::0                    317312                       # What read queue length does an incoming req see
115system.physmem.rdQLenPdf::1                     38231                       # What read queue length does an incoming req see
116system.physmem.rdQLenPdf::2                     29670                       # What read queue length does an incoming req see
117system.physmem.rdQLenPdf::3                     25010                       # What read queue length does an incoming req see
118system.physmem.rdQLenPdf::4                        81                       # What read queue length does an incoming req see
119system.physmem.rdQLenPdf::5                        13                       # What read queue length does an incoming req see
120system.physmem.rdQLenPdf::6                         3                       # What read queue length does an incoming req see
121system.physmem.rdQLenPdf::7                         1                       # What read queue length does an incoming req see
122system.physmem.rdQLenPdf::8                         1                       # What read queue length does an incoming req see
123system.physmem.rdQLenPdf::9                         1                       # What read queue length does an incoming req see
124system.physmem.rdQLenPdf::10                        1                       # What read queue length does an incoming req see
125system.physmem.rdQLenPdf::11                        1                       # What read queue length does an incoming req see
126system.physmem.rdQLenPdf::12                        1                       # What read queue length does an incoming req see
127system.physmem.rdQLenPdf::13                        1                       # What read queue length does an incoming req see
128system.physmem.rdQLenPdf::14                        1                       # What read queue length does an incoming req see
129system.physmem.rdQLenPdf::15                        0                       # What read queue length does an incoming req see
130system.physmem.rdQLenPdf::16                        0                       # What read queue length does an incoming req see
131system.physmem.rdQLenPdf::17                        0                       # What read queue length does an incoming req see
132system.physmem.rdQLenPdf::18                        0                       # What read queue length does an incoming req see
133system.physmem.rdQLenPdf::19                        0                       # What read queue length does an incoming req see
134system.physmem.rdQLenPdf::20                        0                       # What read queue length does an incoming req see
135system.physmem.rdQLenPdf::21                        0                       # What read queue length does an incoming req see
136system.physmem.rdQLenPdf::22                        0                       # What read queue length does an incoming req see
137system.physmem.rdQLenPdf::23                        0                       # What read queue length does an incoming req see
138system.physmem.rdQLenPdf::24                        0                       # What read queue length does an incoming req see
139system.physmem.rdQLenPdf::25                        0                       # What read queue length does an incoming req see
140system.physmem.rdQLenPdf::26                        0                       # What read queue length does an incoming req see
141system.physmem.rdQLenPdf::27                        0                       # What read queue length does an incoming req see
142system.physmem.rdQLenPdf::28                        0                       # What read queue length does an incoming req see
143system.physmem.rdQLenPdf::29                        0                       # What read queue length does an incoming req see
144system.physmem.rdQLenPdf::30                        0                       # What read queue length does an incoming req see
145system.physmem.rdQLenPdf::31                        0                       # What read queue length does an incoming req see
146system.physmem.wrQLenPdf::0                         1                       # What write queue length does an incoming req see
147system.physmem.wrQLenPdf::1                         1                       # What write queue length does an incoming req see
148system.physmem.wrQLenPdf::2                         1                       # What write queue length does an incoming req see
149system.physmem.wrQLenPdf::3                         1                       # What write queue length does an incoming req see
150system.physmem.wrQLenPdf::4                         1                       # What write queue length does an incoming req see
151system.physmem.wrQLenPdf::5                         1                       # What write queue length does an incoming req see
152system.physmem.wrQLenPdf::6                         1                       # What write queue length does an incoming req see
153system.physmem.wrQLenPdf::7                         1                       # What write queue length does an incoming req see
154system.physmem.wrQLenPdf::8                         1                       # What write queue length does an incoming req see
155system.physmem.wrQLenPdf::9                         1                       # What write queue length does an incoming req see
156system.physmem.wrQLenPdf::10                        1                       # What write queue length does an incoming req see
157system.physmem.wrQLenPdf::11                        1                       # What write queue length does an incoming req see
158system.physmem.wrQLenPdf::12                        1                       # What write queue length does an incoming req see
159system.physmem.wrQLenPdf::13                        1                       # What write queue length does an incoming req see
160system.physmem.wrQLenPdf::14                        1                       # What write queue length does an incoming req see
161system.physmem.wrQLenPdf::15                     1598                       # What write queue length does an incoming req see
162system.physmem.wrQLenPdf::16                     1942                       # What write queue length does an incoming req see
163system.physmem.wrQLenPdf::17                     3765                       # What write queue length does an incoming req see
164system.physmem.wrQLenPdf::18                     4890                       # What write queue length does an incoming req see
165system.physmem.wrQLenPdf::19                     5527                       # What write queue length does an incoming req see
166system.physmem.wrQLenPdf::20                     6666                       # What write queue length does an incoming req see
167system.physmem.wrQLenPdf::21                     7378                       # What write queue length does an incoming req see
168system.physmem.wrQLenPdf::22                     7644                       # What write queue length does an incoming req see
169system.physmem.wrQLenPdf::23                     9991                       # What write queue length does an incoming req see
170system.physmem.wrQLenPdf::24                     9263                       # What write queue length does an incoming req see
171system.physmem.wrQLenPdf::25                     7934                       # What write queue length does an incoming req see
172system.physmem.wrQLenPdf::26                     8838                       # What write queue length does an incoming req see
173system.physmem.wrQLenPdf::27                     7312                       # What write queue length does an incoming req see
174system.physmem.wrQLenPdf::28                     7440                       # What write queue length does an incoming req see
175system.physmem.wrQLenPdf::29                     8857                       # What write queue length does an incoming req see
176system.physmem.wrQLenPdf::30                     6463                       # What write queue length does an incoming req see
177system.physmem.wrQLenPdf::31                     6514                       # What write queue length does an incoming req see
178system.physmem.wrQLenPdf::32                     6086                       # What write queue length does an incoming req see
179system.physmem.wrQLenPdf::33                      326                       # What write queue length does an incoming req see
180system.physmem.wrQLenPdf::34                      202                       # What write queue length does an incoming req see
181system.physmem.wrQLenPdf::35                      187                       # What write queue length does an incoming req see
182system.physmem.wrQLenPdf::36                      185                       # What write queue length does an incoming req see
183system.physmem.wrQLenPdf::37                      161                       # What write queue length does an incoming req see
184system.physmem.wrQLenPdf::38                      196                       # What write queue length does an incoming req see
185system.physmem.wrQLenPdf::39                      165                       # What write queue length does an incoming req see
186system.physmem.wrQLenPdf::40                      171                       # What write queue length does an incoming req see
187system.physmem.wrQLenPdf::41                      175                       # What write queue length does an incoming req see
188system.physmem.wrQLenPdf::42                      168                       # What write queue length does an incoming req see
189system.physmem.wrQLenPdf::43                      159                       # What write queue length does an incoming req see
190system.physmem.wrQLenPdf::44                      145                       # What write queue length does an incoming req see
191system.physmem.wrQLenPdf::45                      167                       # What write queue length does an incoming req see
192system.physmem.wrQLenPdf::46                      140                       # What write queue length does an incoming req see
193system.physmem.wrQLenPdf::47                      153                       # What write queue length does an incoming req see
194system.physmem.wrQLenPdf::48                      137                       # What write queue length does an incoming req see
195system.physmem.wrQLenPdf::49                      203                       # What write queue length does an incoming req see
196system.physmem.wrQLenPdf::50                      137                       # What write queue length does an incoming req see
197system.physmem.wrQLenPdf::51                      160                       # What write queue length does an incoming req see
198system.physmem.wrQLenPdf::52                      171                       # What write queue length does an incoming req see
199system.physmem.wrQLenPdf::53                      149                       # What write queue length does an incoming req see
200system.physmem.wrQLenPdf::54                      162                       # What write queue length does an incoming req see
201system.physmem.wrQLenPdf::55                      184                       # What write queue length does an incoming req see
202system.physmem.wrQLenPdf::56                      121                       # What write queue length does an incoming req see
203system.physmem.wrQLenPdf::57                      108                       # What write queue length does an incoming req see
204system.physmem.wrQLenPdf::58                      117                       # What write queue length does an incoming req see
205system.physmem.wrQLenPdf::59                      130                       # What write queue length does an incoming req see
206system.physmem.wrQLenPdf::60                       99                       # What write queue length does an incoming req see
207system.physmem.wrQLenPdf::61                       65                       # What write queue length does an incoming req see
208system.physmem.wrQLenPdf::62                       34                       # What write queue length does an incoming req see
209system.physmem.wrQLenPdf::63                       37                       # What write queue length does an incoming req see
210system.physmem.bytesPerActivate::samples        64857                       # Bytes accessed per row activation
211system.physmem.bytesPerActivate::mean      526.098216                       # Bytes accessed per row activation
212system.physmem.bytesPerActivate::gmean     319.146393                       # Bytes accessed per row activation
213system.physmem.bytesPerActivate::stdev     416.677441                       # Bytes accessed per row activation
214system.physmem.bytesPerActivate::0-127          14983     23.10%     23.10% # Bytes accessed per row activation
215system.physmem.bytesPerActivate::128-255        11330     17.47%     40.57% # Bytes accessed per row activation
216system.physmem.bytesPerActivate::256-383         5177      7.98%     48.55% # Bytes accessed per row activation
217system.physmem.bytesPerActivate::384-511         3304      5.09%     53.65% # Bytes accessed per row activation
218system.physmem.bytesPerActivate::512-639         2428      3.74%     57.39% # Bytes accessed per row activation
219system.physmem.bytesPerActivate::640-767         1616      2.49%     59.88% # Bytes accessed per row activation
220system.physmem.bytesPerActivate::768-895         1474      2.27%     62.16% # Bytes accessed per row activation
221system.physmem.bytesPerActivate::896-1023         1311      2.02%     64.18% # Bytes accessed per row activation
222system.physmem.bytesPerActivate::1024-1151        23234     35.82%    100.00% # Bytes accessed per row activation
223system.physmem.bytesPerActivate::total          64857                       # Bytes accessed per row activation
224system.physmem.rdPerTurnAround::samples          5518                       # Reads before turning the bus around for writes
225system.physmem.rdPerTurnAround::mean        74.361182                       # Reads before turning the bus around for writes
226system.physmem.rdPerTurnAround::stdev     2842.300525                       # Reads before turning the bus around for writes
227system.physmem.rdPerTurnAround::0-8191           5515     99.95%     99.95% # Reads before turning the bus around for writes
228system.physmem.rdPerTurnAround::40960-49151            1      0.02%     99.96% # Reads before turning the bus around for writes
229system.physmem.rdPerTurnAround::57344-65535            1      0.02%     99.98% # Reads before turning the bus around for writes
230system.physmem.rdPerTurnAround::196608-204799            1      0.02%    100.00% # Reads before turning the bus around for writes
231system.physmem.rdPerTurnAround::total            5518                       # Reads before turning the bus around for writes
232system.physmem.wrPerTurnAround::samples          5518                       # Writes before turning the bus around for reads
233system.physmem.wrPerTurnAround::mean        22.257158                       # Writes before turning the bus around for reads
234system.physmem.wrPerTurnAround::gmean       18.834122                       # Writes before turning the bus around for reads
235system.physmem.wrPerTurnAround::stdev       22.444866                       # Writes before turning the bus around for reads
236system.physmem.wrPerTurnAround::16-23            4906     88.91%     88.91% # Writes before turning the bus around for reads
237system.physmem.wrPerTurnAround::24-31             212      3.84%     92.75% # Writes before turning the bus around for reads
238system.physmem.wrPerTurnAround::32-39              76      1.38%     94.13% # Writes before turning the bus around for reads
239system.physmem.wrPerTurnAround::40-47              18      0.33%     94.45% # Writes before turning the bus around for reads
240system.physmem.wrPerTurnAround::48-55               5      0.09%     94.55% # Writes before turning the bus around for reads
241system.physmem.wrPerTurnAround::56-63               9      0.16%     94.71% # Writes before turning the bus around for reads
242system.physmem.wrPerTurnAround::64-71               6      0.11%     94.82% # Writes before turning the bus around for reads
243system.physmem.wrPerTurnAround::72-79              17      0.31%     95.13% # Writes before turning the bus around for reads
244system.physmem.wrPerTurnAround::80-87              11      0.20%     95.32% # Writes before turning the bus around for reads
245system.physmem.wrPerTurnAround::88-95              35      0.63%     95.96% # Writes before turning the bus around for reads
246system.physmem.wrPerTurnAround::96-103            173      3.14%     99.09% # Writes before turning the bus around for reads
247system.physmem.wrPerTurnAround::104-111             8      0.14%     99.24% # Writes before turning the bus around for reads
248system.physmem.wrPerTurnAround::112-119             1      0.02%     99.26% # Writes before turning the bus around for reads
249system.physmem.wrPerTurnAround::120-127             1      0.02%     99.28% # Writes before turning the bus around for reads
250system.physmem.wrPerTurnAround::128-135             6      0.11%     99.38% # Writes before turning the bus around for reads
251system.physmem.wrPerTurnAround::136-143             2      0.04%     99.42% # Writes before turning the bus around for reads
252system.physmem.wrPerTurnAround::144-151             1      0.02%     99.44% # Writes before turning the bus around for reads
253system.physmem.wrPerTurnAround::160-167             2      0.04%     99.47% # Writes before turning the bus around for reads
254system.physmem.wrPerTurnAround::168-175             6      0.11%     99.58% # Writes before turning the bus around for reads
255system.physmem.wrPerTurnAround::176-183             5      0.09%     99.67% # Writes before turning the bus around for reads
256system.physmem.wrPerTurnAround::192-199             2      0.04%     99.71% # Writes before turning the bus around for reads
257system.physmem.wrPerTurnAround::200-207             5      0.09%     99.80% # Writes before turning the bus around for reads
258system.physmem.wrPerTurnAround::208-215             1      0.02%     99.82% # Writes before turning the bus around for reads
259system.physmem.wrPerTurnAround::224-231             6      0.11%     99.93% # Writes before turning the bus around for reads
260system.physmem.wrPerTurnAround::256-263             4      0.07%    100.00% # Writes before turning the bus around for reads
261system.physmem.wrPerTurnAround::total            5518                       # Writes before turning the bus around for reads
262system.physmem.totQLat                     4043689250                       # Total ticks spent queuing
263system.physmem.totMemAccLat               11737339250                       # Total ticks spent from burst creation until serviced by the DRAM
264system.physmem.totBusLat                   2051640000                       # Total ticks spent in databus transfers
265system.physmem.avgQLat                        9854.77                       # Average queueing delay per DRAM burst
266system.physmem.avgBusLat                      5000.00                       # Average bus latency per DRAM burst
267system.physmem.avgMemAccLat                  28604.77                       # Average memory access latency per DRAM burst
268system.physmem.avgRdBW                          13.77                       # Average DRAM read bandwidth in MiByte/s
269system.physmem.avgWrBW                           4.12                       # Average achieved write bandwidth in MiByte/s
270system.physmem.avgRdBWSys                       13.78                       # Average system read bandwidth in MiByte/s
271system.physmem.avgWrBWSys                        4.12                       # Average system write bandwidth in MiByte/s
272system.physmem.peakBW                        12800.00                       # Theoretical peak bandwidth in MiByte/s
273system.physmem.busUtil                           0.14                       # Data bus utilization in percentage
274system.physmem.busUtilRead                       0.11                       # Data bus utilization in percentage for reads
275system.physmem.busUtilWrite                      0.03                       # Data bus utilization in percentage for writes
276system.physmem.avgRdQLen                         2.27                       # Average read queue length when enqueuing
277system.physmem.avgWrQLen                        24.58                       # Average write queue length when enqueuing
278system.physmem.readRowHits                     369741                       # Number of row buffer hits during reads
279system.physmem.writeRowHits                     98545                       # Number of row buffer hits during writes
280system.physmem.readRowHitRate                   90.11                       # Row buffer hit rate for reads
281system.physmem.writeRowHitRate                  80.22                       # Row buffer hit rate for writes
282system.physmem.avgGap                      3575819.72                       # Average gap between requests
283system.physmem.pageHitRate                      87.83                       # Row buffer hit rate, read and write combined
284system.physmem_0.actEnergy                  242910360                       # Energy for activate commands per rank (pJ)
285system.physmem_0.preEnergy                  132540375                       # Energy for precharge commands per rank (pJ)
286system.physmem_0.readEnergy                1605185400                       # Energy for read commands per rank (pJ)
287system.physmem_0.writeEnergy                392973120                       # Energy for write commands per rank (pJ)
288system.physmem_0.refreshEnergy           124552955280                       # Energy for refresh commands per rank (pJ)
289system.physmem_0.actBackEnergy            57318973425                       # Energy for active background per rank (pJ)
290system.physmem_0.preBackEnergy           1093892654250                       # Energy for precharge background per rank (pJ)
291system.physmem_0.totalEnergy             1278138192210                       # Total energy per rank (pJ)
292system.physmem_0.averagePower              670.251160                       # Core power per rank (mW)
293system.physmem_0.memoryStateTime::IDLE   1819616623000                       # Time in different power states
294system.physmem_0.memoryStateTime::REF     63677380000                       # Time in different power states
295system.physmem_0.memoryStateTime::PRE_PDN            0                       # Time in different power states
296system.physmem_0.memoryStateTime::ACT     23660103250                       # Time in different power states
297system.physmem_0.memoryStateTime::ACT_PDN            0                       # Time in different power states
298system.physmem_1.actEnergy                  247408560                       # Energy for activate commands per rank (pJ)
299system.physmem_1.preEnergy                  134994750                       # Energy for precharge commands per rank (pJ)
300system.physmem_1.readEnergy                1595373000                       # Energy for read commands per rank (pJ)
301system.physmem_1.writeEnergy                402868080                       # Energy for write commands per rank (pJ)
302system.physmem_1.refreshEnergy           124552955280                       # Energy for refresh commands per rank (pJ)
303system.physmem_1.actBackEnergy            57679570530                       # Energy for active background per rank (pJ)
304system.physmem_1.preBackEnergy           1093576349250                       # Energy for precharge background per rank (pJ)
305system.physmem_1.totalEnergy             1278189519450                       # Total energy per rank (pJ)
306system.physmem_1.averagePower              670.278071                       # Core power per rank (mW)
307system.physmem_1.memoryStateTime::IDLE   1819088073250                       # Time in different power states
308system.physmem_1.memoryStateTime::REF     63677380000                       # Time in different power states
309system.physmem_1.memoryStateTime::PRE_PDN            0                       # Time in different power states
310system.physmem_1.memoryStateTime::ACT     24188666750                       # Time in different power states
311system.physmem_1.memoryStateTime::ACT_PDN            0                       # Time in different power states
312system.cpu0.branchPred.lookups               16421216                       # Number of BP lookups
313system.cpu0.branchPred.condPredicted         14369135                       # Number of conditional branches predicted
314system.cpu0.branchPred.condIncorrect           322041                       # Number of conditional branches incorrect
315system.cpu0.branchPred.BTBLookups            10416019                       # Number of BTB lookups
316system.cpu0.branchPred.BTBHits                5388507                       # Number of BTB hits
317system.cpu0.branchPred.BTBCorrect                   0                       # Number of correct BTB predictions (this stat may not work properly.
318system.cpu0.branchPred.BTBHitPct            51.732884                       # BTB Hit Percentage
319system.cpu0.branchPred.usedRAS                 814349                       # Number of times the RAS was used to get a target.
320system.cpu0.branchPred.RASInCorrect             18392                       # Number of incorrect RAS predictions.
321system.cpu_clk_domain.clock                       500                       # Clock period in ticks
322system.cpu0.dtb.fetch_hits                          0                       # ITB hits
323system.cpu0.dtb.fetch_misses                        0                       # ITB misses
324system.cpu0.dtb.fetch_acv                           0                       # ITB acv
325system.cpu0.dtb.fetch_accesses                      0                       # ITB accesses
326system.cpu0.dtb.read_hits                     9282981                       # DTB read hits
327system.cpu0.dtb.read_misses                     32197                       # DTB read misses
328system.cpu0.dtb.read_acv                          549                       # DTB read access violations
329system.cpu0.dtb.read_accesses                  681404                       # DTB read accesses
330system.cpu0.dtb.write_hits                    5956980                       # DTB write hits
331system.cpu0.dtb.write_misses                     7300                       # DTB write misses
332system.cpu0.dtb.write_acv                         382                       # DTB write access violations
333system.cpu0.dtb.write_accesses                 235779                       # DTB write accesses
334system.cpu0.dtb.data_hits                    15239961                       # DTB hits
335system.cpu0.dtb.data_misses                     39497                       # DTB misses
336system.cpu0.dtb.data_acv                          931                       # DTB access violations
337system.cpu0.dtb.data_accesses                  917183                       # DTB accesses
338system.cpu0.itb.fetch_hits                    1451467                       # ITB hits
339system.cpu0.itb.fetch_misses                    20802                       # ITB misses
340system.cpu0.itb.fetch_acv                         603                       # ITB acv
341system.cpu0.itb.fetch_accesses                1472269                       # ITB accesses
342system.cpu0.itb.read_hits                           0                       # DTB read hits
343system.cpu0.itb.read_misses                         0                       # DTB read misses
344system.cpu0.itb.read_acv                            0                       # DTB read access violations
345system.cpu0.itb.read_accesses                       0                       # DTB read accesses
346system.cpu0.itb.write_hits                          0                       # DTB write hits
347system.cpu0.itb.write_misses                        0                       # DTB write misses
348system.cpu0.itb.write_acv                           0                       # DTB write access violations
349system.cpu0.itb.write_accesses                      0                       # DTB write accesses
350system.cpu0.itb.data_hits                           0                       # DTB hits
351system.cpu0.itb.data_misses                         0                       # DTB misses
352system.cpu0.itb.data_acv                            0                       # DTB access violations
353system.cpu0.itb.data_accesses                       0                       # DTB accesses
354system.cpu0.numCycles                       115722397                       # number of cpu cycles simulated
355system.cpu0.numWorkItemsStarted                     0                       # number of work items this cpu started
356system.cpu0.numWorkItemsCompleted                   0                       # number of work items this cpu completed
357system.cpu0.fetch.icacheStallCycles          26666578                       # Number of cycles fetch is stalled on an Icache miss
358system.cpu0.fetch.Insts                      71121267                       # Number of instructions fetch has processed
359system.cpu0.fetch.Branches                   16421216                       # Number of branches that fetch encountered
360system.cpu0.fetch.predictedBranches           6202856                       # Number of branches that fetch has predicted taken
361system.cpu0.fetch.Cycles                     81967119                       # Number of cycles fetch has run and was not squashing or blocked
362system.cpu0.fetch.SquashCycles                1079386                       # Number of cycles fetch has spent squashing
363system.cpu0.fetch.TlbCycles                       563                       # Number of cycles fetch has spent waiting for tlb
364system.cpu0.fetch.MiscStallCycles               29093                       # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
365system.cpu0.fetch.PendingTrapStallCycles       971886                       # Number of stall cycles due to pending traps
366system.cpu0.fetch.PendingQuiesceStallCycles       464461                       # Number of stall cycles due to pending quiesce instructions
367system.cpu0.fetch.IcacheWaitRetryStallCycles          284                       # Number of stall cycles due to full MSHR
368system.cpu0.fetch.CacheLines                  8198819                       # Number of cache lines fetched
369system.cpu0.fetch.IcacheSquashes               234916                       # Number of outstanding Icache misses that were squashed
370system.cpu0.fetch.rateDist::samples         110639677                       # Number of instructions fetched each cycle (Total)
371system.cpu0.fetch.rateDist::mean             0.642819                       # Number of instructions fetched each cycle (Total)
372system.cpu0.fetch.rateDist::stdev            1.946891                       # Number of instructions fetched each cycle (Total)
373system.cpu0.fetch.rateDist::underflows              0      0.00%      0.00% # Number of instructions fetched each cycle (Total)
374system.cpu0.fetch.rateDist::0                97354556     87.99%     87.99% # Number of instructions fetched each cycle (Total)
375system.cpu0.fetch.rateDist::1                  847860      0.77%     88.76% # Number of instructions fetched each cycle (Total)
376system.cpu0.fetch.rateDist::2                 1824694      1.65%     90.41% # Number of instructions fetched each cycle (Total)
377system.cpu0.fetch.rateDist::3                  789927      0.71%     91.12% # Number of instructions fetched each cycle (Total)
378system.cpu0.fetch.rateDist::4                 2609447      2.36%     93.48% # Number of instructions fetched each cycle (Total)
379system.cpu0.fetch.rateDist::5                  576925      0.52%     94.00% # Number of instructions fetched each cycle (Total)
380system.cpu0.fetch.rateDist::6                  654110      0.59%     94.59% # Number of instructions fetched each cycle (Total)
381system.cpu0.fetch.rateDist::7                  850099      0.77%     95.36% # Number of instructions fetched each cycle (Total)
382system.cpu0.fetch.rateDist::8                 5132059      4.64%    100.00% # Number of instructions fetched each cycle (Total)
383system.cpu0.fetch.rateDist::overflows               0      0.00%    100.00% # Number of instructions fetched each cycle (Total)
384system.cpu0.fetch.rateDist::min_value               0                       # Number of instructions fetched each cycle (Total)
385system.cpu0.fetch.rateDist::max_value               8                       # Number of instructions fetched each cycle (Total)
386system.cpu0.fetch.rateDist::total           110639677                       # Number of instructions fetched each cycle (Total)
387system.cpu0.fetch.branchRate                 0.141902                       # Number of branch fetches per cycle
388system.cpu0.fetch.rate                       0.614585                       # Number of inst fetches per cycle
389system.cpu0.decode.IdleCycles                21680681                       # Number of cycles decode is idle
390system.cpu0.decode.BlockedCycles             78105435                       # Number of cycles decode is blocked
391system.cpu0.decode.RunCycles                  8575313                       # Number of cycles decode is running
392system.cpu0.decode.UnblockCycles              1774700                       # Number of cycles decode is unblocking
393system.cpu0.decode.SquashCycles                503547                       # Number of cycles decode is squashing
394system.cpu0.decode.BranchResolved              522363                       # Number of times decode resolved a branch
395system.cpu0.decode.BranchMispred                36577                       # Number of times decode detected a branch misprediction
396system.cpu0.decode.DecodedInsts              62219552                       # Number of instructions handled by decode
397system.cpu0.decode.SquashedInsts               111460                       # Number of squashed instructions handled by decode
398system.cpu0.rename.SquashCycles                503547                       # Number of cycles rename is squashing
399system.cpu0.rename.IdleCycles                22526069                       # Number of cycles rename is idle
400system.cpu0.rename.BlockCycles               50558199                       # Number of cycles rename is blocking
401system.cpu0.rename.serializeStallCycles      19082823                       # count of cycles rename stalled for serializing inst
402system.cpu0.rename.RunCycles                  9419071                       # Number of cycles rename is running
403system.cpu0.rename.UnblockCycles              8549966                       # Number of cycles rename is unblocking
404system.cpu0.rename.RenamedInsts              60053732                       # Number of instructions processed by rename
405system.cpu0.rename.ROBFullEvents               197896                       # Number of times rename has blocked due to ROB full
406system.cpu0.rename.IQFullEvents               2013708                       # Number of times rename has blocked due to IQ full
407system.cpu0.rename.LQFullEvents                145060                       # Number of times rename has blocked due to LQ full
408system.cpu0.rename.SQFullEvents               4631346                       # Number of times rename has blocked due to SQ full
409system.cpu0.rename.RenamedOperands           40115150                       # Number of destination operands rename has renamed
410system.cpu0.rename.RenameLookups             72965738                       # Number of register rename lookups that rename has made
411system.cpu0.rename.int_rename_lookups        72822559                       # Number of integer rename lookups
412system.cpu0.rename.fp_rename_lookups           133404                       # Number of floating rename lookups
413system.cpu0.rename.CommittedMaps             35357429                       # Number of HB maps that are committed
414system.cpu0.rename.UndoneMaps                 4757713                       # Number of HB maps that are undone due to squashing
415system.cpu0.rename.serializingInsts           1490349                       # count of serializing insts renamed
416system.cpu0.rename.tempSerializingInsts        215164                       # count of temporary serializing insts renamed
417system.cpu0.rename.skidInsts                 12632454                       # count of insts added to the skid buffer
418system.cpu0.memDep0.insertedLoads             9363221                       # Number of loads inserted to the mem dependence unit.
419system.cpu0.memDep0.insertedStores            6214194                       # Number of stores inserted to the mem dependence unit.
420system.cpu0.memDep0.conflictingLoads          1348186                       # Number of conflicting loads.
421system.cpu0.memDep0.conflictingStores          960020                       # Number of conflicting stores.
422system.cpu0.iq.iqInstsAdded                  53527289                       # Number of instructions added to the IQ (excludes non-spec)
423system.cpu0.iq.iqNonSpecInstsAdded            1914294                       # Number of non-speculative instructions added to the IQ
424system.cpu0.iq.iqInstsIssued                 52757497                       # Number of instructions issued
425system.cpu0.iq.iqSquashedInstsIssued            50335                       # Number of squashed instructions issued
426system.cpu0.iq.iqSquashedInstsExamined        6507909                       # Number of squashed instructions iterated over during squash; mainly for profiling
427system.cpu0.iq.iqSquashedOperandsExamined      2851663                       # Number of squashed operands that are examined and possibly removed from graph
428system.cpu0.iq.iqSquashedNonSpecRemoved       1318911                       # Number of squashed non-spec instructions that were removed
429system.cpu0.iq.issued_per_cycle::samples    110639677                       # Number of insts issued each cycle
430system.cpu0.iq.issued_per_cycle::mean        0.476841                       # Number of insts issued each cycle
431system.cpu0.iq.issued_per_cycle::stdev       1.213091                       # Number of insts issued each cycle
432system.cpu0.iq.issued_per_cycle::underflows            0      0.00%      0.00% # Number of insts issued each cycle
433system.cpu0.iq.issued_per_cycle::0           88942477     80.39%     80.39% # Number of insts issued each cycle
434system.cpu0.iq.issued_per_cycle::1            9398072      8.49%     88.88% # Number of insts issued each cycle
435system.cpu0.iq.issued_per_cycle::2            3917958      3.54%     92.42% # Number of insts issued each cycle
436system.cpu0.iq.issued_per_cycle::3            2747278      2.48%     94.91% # Number of insts issued each cycle
437system.cpu0.iq.issued_per_cycle::4            2855598      2.58%     97.49% # Number of insts issued each cycle
438system.cpu0.iq.issued_per_cycle::5            1392573      1.26%     98.75% # Number of insts issued each cycle
439system.cpu0.iq.issued_per_cycle::6             913992      0.83%     99.57% # Number of insts issued each cycle
440system.cpu0.iq.issued_per_cycle::7             361366      0.33%     99.90% # Number of insts issued each cycle
441system.cpu0.iq.issued_per_cycle::8             110363      0.10%    100.00% # Number of insts issued each cycle
442system.cpu0.iq.issued_per_cycle::overflows            0      0.00%    100.00% # Number of insts issued each cycle
443system.cpu0.iq.issued_per_cycle::min_value            0                       # Number of insts issued each cycle
444system.cpu0.iq.issued_per_cycle::max_value            8                       # Number of insts issued each cycle
445system.cpu0.iq.issued_per_cycle::total      110639677                       # Number of insts issued each cycle
446system.cpu0.iq.fu_full::No_OpClass                  0      0.00%      0.00% # attempts to use FU when none available
447system.cpu0.iq.fu_full::IntAlu                 181613     18.32%     18.32% # attempts to use FU when none available
448system.cpu0.iq.fu_full::IntMult                     0      0.00%     18.32% # attempts to use FU when none available
449system.cpu0.iq.fu_full::IntDiv                      0      0.00%     18.32% # attempts to use FU when none available
450system.cpu0.iq.fu_full::FloatAdd                    0      0.00%     18.32% # attempts to use FU when none available
451system.cpu0.iq.fu_full::FloatCmp                    0      0.00%     18.32% # attempts to use FU when none available
452system.cpu0.iq.fu_full::FloatCvt                    0      0.00%     18.32% # attempts to use FU when none available
453system.cpu0.iq.fu_full::FloatMult                   0      0.00%     18.32% # attempts to use FU when none available
454system.cpu0.iq.fu_full::FloatDiv                    0      0.00%     18.32% # attempts to use FU when none available
455system.cpu0.iq.fu_full::FloatSqrt                   0      0.00%     18.32% # attempts to use FU when none available
456system.cpu0.iq.fu_full::SimdAdd                     0      0.00%     18.32% # attempts to use FU when none available
457system.cpu0.iq.fu_full::SimdAddAcc                  0      0.00%     18.32% # attempts to use FU when none available
458system.cpu0.iq.fu_full::SimdAlu                     0      0.00%     18.32% # attempts to use FU when none available
459system.cpu0.iq.fu_full::SimdCmp                     0      0.00%     18.32% # attempts to use FU when none available
460system.cpu0.iq.fu_full::SimdCvt                     0      0.00%     18.32% # attempts to use FU when none available
461system.cpu0.iq.fu_full::SimdMisc                    0      0.00%     18.32% # attempts to use FU when none available
462system.cpu0.iq.fu_full::SimdMult                    0      0.00%     18.32% # attempts to use FU when none available
463system.cpu0.iq.fu_full::SimdMultAcc                 0      0.00%     18.32% # attempts to use FU when none available
464system.cpu0.iq.fu_full::SimdShift                   0      0.00%     18.32% # attempts to use FU when none available
465system.cpu0.iq.fu_full::SimdShiftAcc                0      0.00%     18.32% # attempts to use FU when none available
466system.cpu0.iq.fu_full::SimdSqrt                    0      0.00%     18.32% # attempts to use FU when none available
467system.cpu0.iq.fu_full::SimdFloatAdd                0      0.00%     18.32% # attempts to use FU when none available
468system.cpu0.iq.fu_full::SimdFloatAlu                0      0.00%     18.32% # attempts to use FU when none available
469system.cpu0.iq.fu_full::SimdFloatCmp                0      0.00%     18.32% # attempts to use FU when none available
470system.cpu0.iq.fu_full::SimdFloatCvt                0      0.00%     18.32% # attempts to use FU when none available
471system.cpu0.iq.fu_full::SimdFloatDiv                0      0.00%     18.32% # attempts to use FU when none available
472system.cpu0.iq.fu_full::SimdFloatMisc               0      0.00%     18.32% # attempts to use FU when none available
473system.cpu0.iq.fu_full::SimdFloatMult               0      0.00%     18.32% # attempts to use FU when none available
474system.cpu0.iq.fu_full::SimdFloatMultAcc            0      0.00%     18.32% # attempts to use FU when none available
475system.cpu0.iq.fu_full::SimdFloatSqrt               0      0.00%     18.32% # attempts to use FU when none available
476system.cpu0.iq.fu_full::MemRead                474655     47.88%     66.21% # attempts to use FU when none available
477system.cpu0.iq.fu_full::MemWrite               334992     33.79%    100.00% # attempts to use FU when none available
478system.cpu0.iq.fu_full::IprAccess                   0      0.00%    100.00% # attempts to use FU when none available
479system.cpu0.iq.fu_full::InstPrefetch                0      0.00%    100.00% # attempts to use FU when none available
480system.cpu0.iq.FU_type_0::No_OpClass             3788      0.01%      0.01% # Type of FU issued
481system.cpu0.iq.FU_type_0::IntAlu             36170574     68.56%     68.57% # Type of FU issued
482system.cpu0.iq.FU_type_0::IntMult               57549      0.11%     68.68% # Type of FU issued
483system.cpu0.iq.FU_type_0::IntDiv                    0      0.00%     68.68% # Type of FU issued
484system.cpu0.iq.FU_type_0::FloatAdd              28793      0.05%     68.73% # Type of FU issued
485system.cpu0.iq.FU_type_0::FloatCmp                  0      0.00%     68.73% # Type of FU issued
486system.cpu0.iq.FU_type_0::FloatCvt                  0      0.00%     68.73% # Type of FU issued
487system.cpu0.iq.FU_type_0::FloatMult                 0      0.00%     68.73% # Type of FU issued
488system.cpu0.iq.FU_type_0::FloatDiv               1883      0.00%     68.73% # Type of FU issued
489system.cpu0.iq.FU_type_0::FloatSqrt                 0      0.00%     68.73% # Type of FU issued
490system.cpu0.iq.FU_type_0::SimdAdd                   0      0.00%     68.73% # Type of FU issued
491system.cpu0.iq.FU_type_0::SimdAddAcc                0      0.00%     68.73% # Type of FU issued
492system.cpu0.iq.FU_type_0::SimdAlu                   0      0.00%     68.73% # Type of FU issued
493system.cpu0.iq.FU_type_0::SimdCmp                   0      0.00%     68.73% # Type of FU issued
494system.cpu0.iq.FU_type_0::SimdCvt                   0      0.00%     68.73% # Type of FU issued
495system.cpu0.iq.FU_type_0::SimdMisc                  0      0.00%     68.73% # Type of FU issued
496system.cpu0.iq.FU_type_0::SimdMult                  0      0.00%     68.73% # Type of FU issued
497system.cpu0.iq.FU_type_0::SimdMultAcc               0      0.00%     68.73% # Type of FU issued
498system.cpu0.iq.FU_type_0::SimdShift                 0      0.00%     68.73% # Type of FU issued
499system.cpu0.iq.FU_type_0::SimdShiftAcc              0      0.00%     68.73% # Type of FU issued
500system.cpu0.iq.FU_type_0::SimdSqrt                  0      0.00%     68.73% # Type of FU issued
501system.cpu0.iq.FU_type_0::SimdFloatAdd              0      0.00%     68.73% # Type of FU issued
502system.cpu0.iq.FU_type_0::SimdFloatAlu              0      0.00%     68.73% # Type of FU issued
503system.cpu0.iq.FU_type_0::SimdFloatCmp              0      0.00%     68.73% # Type of FU issued
504system.cpu0.iq.FU_type_0::SimdFloatCvt              0      0.00%     68.73% # Type of FU issued
505system.cpu0.iq.FU_type_0::SimdFloatDiv              0      0.00%     68.73% # Type of FU issued
506system.cpu0.iq.FU_type_0::SimdFloatMisc             0      0.00%     68.73% # Type of FU issued
507system.cpu0.iq.FU_type_0::SimdFloatMult             0      0.00%     68.73% # Type of FU issued
508system.cpu0.iq.FU_type_0::SimdFloatMultAcc            0      0.00%     68.73% # Type of FU issued
509system.cpu0.iq.FU_type_0::SimdFloatSqrt             0      0.00%     68.73% # Type of FU issued
510system.cpu0.iq.FU_type_0::MemRead             9634233     18.26%     87.00% # Type of FU issued
511system.cpu0.iq.FU_type_0::MemWrite            6027526     11.42%     98.42% # Type of FU issued
512system.cpu0.iq.FU_type_0::IprAccess            833151      1.58%    100.00% # Type of FU issued
513system.cpu0.iq.FU_type_0::InstPrefetch              0      0.00%    100.00% # Type of FU issued
514system.cpu0.iq.FU_type_0::total              52757497                       # Type of FU issued
515system.cpu0.iq.rate                          0.455897                       # Inst issue rate
516system.cpu0.iq.fu_busy_cnt                     991260                       # FU busy when requested
517system.cpu0.iq.fu_busy_rate                  0.018789                       # FU busy rate (busy events/executed inst)
518system.cpu0.iq.int_inst_queue_reads         216609620                       # Number of integer instruction queue reads
519system.cpu0.iq.int_inst_queue_writes         61691492                       # Number of integer instruction queue writes
520system.cpu0.iq.int_inst_queue_wakeup_accesses     51347656                       # Number of integer instruction queue wakeup accesses
521system.cpu0.iq.fp_inst_queue_reads             586645                       # Number of floating instruction queue reads
522system.cpu0.iq.fp_inst_queue_writes            275208                       # Number of floating instruction queue writes
523system.cpu0.iq.fp_inst_queue_wakeup_accesses       269627                       # Number of floating instruction queue wakeup accesses
524system.cpu0.iq.int_alu_accesses              53428897                       # Number of integer alu accesses
525system.cpu0.iq.fp_alu_accesses                 316072                       # Number of floating point alu accesses
526system.cpu0.iew.lsq.thread0.forwLoads          584424                       # Number of loads that had data forwarded from stores
527system.cpu0.iew.lsq.thread0.invAddrLoads            0                       # Number of loads ignored due to an invalid address
528system.cpu0.iew.lsq.thread0.squashedLoads      1070558                       # Number of loads squashed
529system.cpu0.iew.lsq.thread0.ignoredResponses         2876                       # Number of memory responses ignored because the instruction is squashed
530system.cpu0.iew.lsq.thread0.memOrderViolation        17548                       # Number of memory ordering violations
531system.cpu0.iew.lsq.thread0.squashedStores       473318                       # Number of stores squashed
532system.cpu0.iew.lsq.thread0.invAddrSwpfs            0                       # Number of software prefetches ignored due to an invalid address
533system.cpu0.iew.lsq.thread0.blockedLoads            0                       # Number of blocked loads due to partial load-store forwarding
534system.cpu0.iew.lsq.thread0.rescheduledLoads        18682                       # Number of loads that were rescheduled
535system.cpu0.iew.lsq.thread0.cacheBlocked       412098                       # Number of times an access to memory failed due to the cache being blocked
536system.cpu0.iew.iewIdleCycles                       0                       # Number of cycles IEW is idle
537system.cpu0.iew.iewSquashCycles                503547                       # Number of cycles IEW is squashing
538system.cpu0.iew.iewBlockCycles               47448039                       # Number of cycles IEW is blocking
539system.cpu0.iew.iewUnblockCycles               802619                       # Number of cycles IEW is unblocking
540system.cpu0.iew.iewDispatchedInsts           58859222                       # Number of instructions dispatched to IQ
541system.cpu0.iew.iewDispSquashedInsts           120684                       # Number of squashed instructions skipped by dispatch
542system.cpu0.iew.iewDispLoadInsts              9363221                       # Number of dispatched load instructions
543system.cpu0.iew.iewDispStoreInsts             6214194                       # Number of dispatched store instructions
544system.cpu0.iew.iewDispNonSpecInsts           1691778                       # Number of dispatched non-speculative instructions
545system.cpu0.iew.iewIQFullEvents                 39350                       # Number of times the IQ has become full, causing a stall
546system.cpu0.iew.iewLSQFullEvents               562336                       # Number of times the LSQ has become full, causing a stall
547system.cpu0.iew.memOrderViolationEvents         17548                       # Number of memory order violations
548system.cpu0.iew.predictedTakenIncorrect        158131                       # Number of branches that were predicted taken incorrectly
549system.cpu0.iew.predictedNotTakenIncorrect       358107                       # Number of branches that were predicted not taken incorrectly
550system.cpu0.iew.branchMispredicts              516238                       # Number of branch mispredicts detected at execute
551system.cpu0.iew.iewExecutedInsts             52248436                       # Number of executed instructions
552system.cpu0.iew.iewExecLoadInsts              9338690                       # Number of load instructions executed
553system.cpu0.iew.iewExecSquashedInsts           509060                       # Number of squashed instructions skipped in execute
554system.cpu0.iew.exec_swp                            0                       # number of swp insts executed
555system.cpu0.iew.exec_nop                      3417639                       # number of nop insts executed
556system.cpu0.iew.exec_refs                    15316719                       # number of memory reference insts executed
557system.cpu0.iew.exec_branches                 8298030                       # Number of branches executed
558system.cpu0.iew.exec_stores                   5978029                       # Number of stores executed
559system.cpu0.iew.exec_rate                    0.451498                       # Inst execution rate
560system.cpu0.iew.wb_sent                      51729756                       # cumulative count of insts sent to commit
561system.cpu0.iew.wb_count                     51617283                       # cumulative count of insts written-back
562system.cpu0.iew.wb_producers                 26562977                       # num instructions producing a value
563system.cpu0.iew.wb_consumers                 36791821                       # num instructions consuming a value
564system.cpu0.iew.wb_penalized                        0                       # number of instrctions required to write to 'other' IQ
565system.cpu0.iew.wb_rate                      0.446044                       # insts written-back per cycle
566system.cpu0.iew.wb_fanout                    0.721980                       # average fanout of values written-back
567system.cpu0.iew.wb_penalized_rate                   0                       # fraction of instructions written-back that wrote to 'other' IQ
568system.cpu0.commit.commitSquashedInsts        6839384                       # The number of squashed insts skipped by commit
569system.cpu0.commit.commitNonSpecStalls         595383                       # The number of times commit has been forced to stall to communicate backwards
570system.cpu0.commit.branchMispredicts           473671                       # The number of times a branch was mispredicted
571system.cpu0.commit.committed_per_cycle::samples    109429659                       # Number of insts commited each cycle
572system.cpu0.commit.committed_per_cycle::mean     0.474443                       # Number of insts commited each cycle
573system.cpu0.commit.committed_per_cycle::stdev     1.410223                       # Number of insts commited each cycle
574system.cpu0.commit.committed_per_cycle::underflows            0      0.00%      0.00% # Number of insts commited each cycle
575system.cpu0.commit.committed_per_cycle::0     91094862     83.25%     83.25% # Number of insts commited each cycle
576system.cpu0.commit.committed_per_cycle::1      7261881      6.64%     89.88% # Number of insts commited each cycle
577system.cpu0.commit.committed_per_cycle::2      3995871      3.65%     93.53% # Number of insts commited each cycle
578system.cpu0.commit.committed_per_cycle::3      2069124      1.89%     95.42% # Number of insts commited each cycle
579system.cpu0.commit.committed_per_cycle::4      1633444      1.49%     96.92% # Number of insts commited each cycle
580system.cpu0.commit.committed_per_cycle::5       582030      0.53%     97.45% # Number of insts commited each cycle
581system.cpu0.commit.committed_per_cycle::6       441609      0.40%     97.85% # Number of insts commited each cycle
582system.cpu0.commit.committed_per_cycle::7       443115      0.40%     98.26% # Number of insts commited each cycle
583system.cpu0.commit.committed_per_cycle::8      1907723      1.74%    100.00% # Number of insts commited each cycle
584system.cpu0.commit.committed_per_cycle::overflows            0      0.00%    100.00% # Number of insts commited each cycle
585system.cpu0.commit.committed_per_cycle::min_value            0                       # Number of insts commited each cycle
586system.cpu0.commit.committed_per_cycle::max_value            8                       # Number of insts commited each cycle
587system.cpu0.commit.committed_per_cycle::total    109429659                       # Number of insts commited each cycle
588system.cpu0.commit.committedInsts            51918164                       # Number of instructions committed
589system.cpu0.commit.committedOps              51918164                       # Number of ops (including micro ops) committed
590system.cpu0.commit.swp_count                        0                       # Number of s/w prefetches committed
591system.cpu0.commit.refs                      14033539                       # Number of memory references committed
592system.cpu0.commit.loads                      8292663                       # Number of loads committed
593system.cpu0.commit.membars                     202804                       # Number of memory barriers committed
594system.cpu0.commit.branches                   7846921                       # Number of branches committed
595system.cpu0.commit.fp_insts                    266538                       # Number of committed floating point instructions.
596system.cpu0.commit.int_insts                 48077974                       # Number of committed integer instructions.
597system.cpu0.commit.function_calls              666824                       # Number of function calls committed.
598system.cpu0.commit.op_class_0::No_OpClass      2988262      5.76%      5.76% # Class of committed instruction
599system.cpu0.commit.op_class_0::IntAlu        33767854     65.04%     70.80% # Class of committed instruction
600system.cpu0.commit.op_class_0::IntMult          56339      0.11%     70.90% # Class of committed instruction
601system.cpu0.commit.op_class_0::IntDiv               0      0.00%     70.90% # Class of committed instruction
602system.cpu0.commit.op_class_0::FloatAdd         28331      0.05%     70.96% # Class of committed instruction
603system.cpu0.commit.op_class_0::FloatCmp             0      0.00%     70.96% # Class of committed instruction
604system.cpu0.commit.op_class_0::FloatCvt             0      0.00%     70.96% # Class of committed instruction
605system.cpu0.commit.op_class_0::FloatMult            0      0.00%     70.96% # Class of committed instruction
606system.cpu0.commit.op_class_0::FloatDiv          1883      0.00%     70.96% # Class of committed instruction
607system.cpu0.commit.op_class_0::FloatSqrt            0      0.00%     70.96% # Class of committed instruction
608system.cpu0.commit.op_class_0::SimdAdd              0      0.00%     70.96% # Class of committed instruction
609system.cpu0.commit.op_class_0::SimdAddAcc            0      0.00%     70.96% # Class of committed instruction
610system.cpu0.commit.op_class_0::SimdAlu              0      0.00%     70.96% # Class of committed instruction
611system.cpu0.commit.op_class_0::SimdCmp              0      0.00%     70.96% # Class of committed instruction
612system.cpu0.commit.op_class_0::SimdCvt              0      0.00%     70.96% # Class of committed instruction
613system.cpu0.commit.op_class_0::SimdMisc             0      0.00%     70.96% # Class of committed instruction
614system.cpu0.commit.op_class_0::SimdMult             0      0.00%     70.96% # Class of committed instruction
615system.cpu0.commit.op_class_0::SimdMultAcc            0      0.00%     70.96% # Class of committed instruction
616system.cpu0.commit.op_class_0::SimdShift            0      0.00%     70.96% # Class of committed instruction
617system.cpu0.commit.op_class_0::SimdShiftAcc            0      0.00%     70.96% # Class of committed instruction
618system.cpu0.commit.op_class_0::SimdSqrt             0      0.00%     70.96% # Class of committed instruction
619system.cpu0.commit.op_class_0::SimdFloatAdd            0      0.00%     70.96% # Class of committed instruction
620system.cpu0.commit.op_class_0::SimdFloatAlu            0      0.00%     70.96% # Class of committed instruction
621system.cpu0.commit.op_class_0::SimdFloatCmp            0      0.00%     70.96% # Class of committed instruction
622system.cpu0.commit.op_class_0::SimdFloatCvt            0      0.00%     70.96% # Class of committed instruction
623system.cpu0.commit.op_class_0::SimdFloatDiv            0      0.00%     70.96% # Class of committed instruction
624system.cpu0.commit.op_class_0::SimdFloatMisc            0      0.00%     70.96% # Class of committed instruction
625system.cpu0.commit.op_class_0::SimdFloatMult            0      0.00%     70.96% # Class of committed instruction
626system.cpu0.commit.op_class_0::SimdFloatMultAcc            0      0.00%     70.96% # Class of committed instruction
627system.cpu0.commit.op_class_0::SimdFloatSqrt            0      0.00%     70.96% # Class of committed instruction
628system.cpu0.commit.op_class_0::MemRead        8495467     16.36%     87.33% # Class of committed instruction
629system.cpu0.commit.op_class_0::MemWrite       5746879     11.07%     98.40% # Class of committed instruction
630system.cpu0.commit.op_class_0::IprAccess       833149      1.60%    100.00% # Class of committed instruction
631system.cpu0.commit.op_class_0::InstPrefetch            0      0.00%    100.00% # Class of committed instruction
632system.cpu0.commit.op_class_0::total         51918164                       # Class of committed instruction
633system.cpu0.commit.bw_lim_events              1907723                       # number cycles where commit BW limit reached
634system.cpu0.rob.rob_reads                   166079481                       # The number of ROB reads
635system.cpu0.rob.rob_writes                  118719518                       # The number of ROB writes
636system.cpu0.timesIdled                         511712                       # Number of times that the entire CPU went into an idle state and unscheduled itself
637system.cpu0.idleCycles                        5082720                       # Total number of cycles that the CPU has spent unscheduled due to idling
638system.cpu0.quiesceCycles                  3698191192                       # Total number of cycles that CPU has spent quiesced or waiting for an interrupt
639system.cpu0.committedInsts                   48933669                       # Number of Instructions Simulated
640system.cpu0.committedOps                     48933669                       # Number of Ops (including micro ops) Simulated
641system.cpu0.cpi                              2.364883                       # CPI: Cycles Per Instruction
642system.cpu0.cpi_total                        2.364883                       # CPI: Total CPI of All Threads
643system.cpu0.ipc                              0.422854                       # IPC: Instructions Per Cycle
644system.cpu0.ipc_total                        0.422854                       # IPC: Total IPC of All Threads
645system.cpu0.int_regfile_reads                68649325                       # number of integer regfile reads
646system.cpu0.int_regfile_writes               37335516                       # number of integer regfile writes
647system.cpu0.fp_regfile_reads                   132501                       # number of floating regfile reads
648system.cpu0.fp_regfile_writes                  134063                       # number of floating regfile writes
649system.cpu0.misc_regfile_reads                1824055                       # number of misc regfile reads
650system.cpu0.misc_regfile_writes                833586                       # number of misc regfile writes
651system.cpu0.dcache.tags.replacements          1296864                       # number of replacements
652system.cpu0.dcache.tags.tagsinuse          506.135915                       # Cycle average of tags in use
653system.cpu0.dcache.tags.total_refs           10665502                       # Total number of references to valid blocks.
654system.cpu0.dcache.tags.sampled_refs          1297376                       # Sample count of references to valid blocks.
655system.cpu0.dcache.tags.avg_refs             8.220826                       # Average number of references to valid blocks.
656system.cpu0.dcache.tags.warmup_cycle         26097500                       # Cycle when the warmup percentage was hit.
657system.cpu0.dcache.tags.occ_blocks::cpu0.data   506.135915                       # Average occupied blocks per requestor
658system.cpu0.dcache.tags.occ_percent::cpu0.data     0.988547                       # Average percentage of cache occupancy
659system.cpu0.dcache.tags.occ_percent::total     0.988547                       # Average percentage of cache occupancy
660system.cpu0.dcache.tags.occ_task_id_blocks::1024          512                       # Occupied blocks per task id
661system.cpu0.dcache.tags.age_task_id_blocks_1024::0          224                       # Occupied blocks per task id
662system.cpu0.dcache.tags.age_task_id_blocks_1024::1          238                       # Occupied blocks per task id
663system.cpu0.dcache.tags.age_task_id_blocks_1024::2           50                       # Occupied blocks per task id
664system.cpu0.dcache.tags.occ_task_id_percent::1024            1                       # Percentage of cache occupancy per task id
665system.cpu0.dcache.tags.tag_accesses         57664711                       # Number of tag accesses
666system.cpu0.dcache.tags.data_accesses        57664711                       # Number of data accesses
667system.cpu0.dcache.ReadReq_hits::cpu0.data      6558537                       # number of ReadReq hits
668system.cpu0.dcache.ReadReq_hits::total        6558537                       # number of ReadReq hits
669system.cpu0.dcache.WriteReq_hits::cpu0.data      3738792                       # number of WriteReq hits
670system.cpu0.dcache.WriteReq_hits::total       3738792                       # number of WriteReq hits
671system.cpu0.dcache.LoadLockedReq_hits::cpu0.data       165967                       # number of LoadLockedReq hits
672system.cpu0.dcache.LoadLockedReq_hits::total       165967                       # number of LoadLockedReq hits
673system.cpu0.dcache.StoreCondReq_hits::cpu0.data       191452                       # number of StoreCondReq hits
674system.cpu0.dcache.StoreCondReq_hits::total       191452                       # number of StoreCondReq hits
675system.cpu0.dcache.demand_hits::cpu0.data     10297329                       # number of demand (read+write) hits
676system.cpu0.dcache.demand_hits::total        10297329                       # number of demand (read+write) hits
677system.cpu0.dcache.overall_hits::cpu0.data     10297329                       # number of overall hits
678system.cpu0.dcache.overall_hits::total       10297329                       # number of overall hits
679system.cpu0.dcache.ReadReq_misses::cpu0.data      1618045                       # number of ReadReq misses
680system.cpu0.dcache.ReadReq_misses::total      1618045                       # number of ReadReq misses
681system.cpu0.dcache.WriteReq_misses::cpu0.data      1793563                       # number of WriteReq misses
682system.cpu0.dcache.WriteReq_misses::total      1793563                       # number of WriteReq misses
683system.cpu0.dcache.LoadLockedReq_misses::cpu0.data        21339                       # number of LoadLockedReq misses
684system.cpu0.dcache.LoadLockedReq_misses::total        21339                       # number of LoadLockedReq misses
685system.cpu0.dcache.StoreCondReq_misses::cpu0.data         2425                       # number of StoreCondReq misses
686system.cpu0.dcache.StoreCondReq_misses::total         2425                       # number of StoreCondReq misses
687system.cpu0.dcache.demand_misses::cpu0.data      3411608                       # number of demand (read+write) misses
688system.cpu0.dcache.demand_misses::total       3411608                       # number of demand (read+write) misses
689system.cpu0.dcache.overall_misses::cpu0.data      3411608                       # number of overall misses
690system.cpu0.dcache.overall_misses::total      3411608                       # number of overall misses
691system.cpu0.dcache.ReadReq_miss_latency::cpu0.data  39371994500                       # number of ReadReq miss cycles
692system.cpu0.dcache.ReadReq_miss_latency::total  39371994500                       # number of ReadReq miss cycles
693system.cpu0.dcache.WriteReq_miss_latency::cpu0.data  77781772548                       # number of WriteReq miss cycles
694system.cpu0.dcache.WriteReq_miss_latency::total  77781772548                       # number of WriteReq miss cycles
695system.cpu0.dcache.LoadLockedReq_miss_latency::cpu0.data    331348500                       # number of LoadLockedReq miss cycles
696system.cpu0.dcache.LoadLockedReq_miss_latency::total    331348500                       # number of LoadLockedReq miss cycles
697system.cpu0.dcache.StoreCondReq_miss_latency::cpu0.data     20480000                       # number of StoreCondReq miss cycles
698system.cpu0.dcache.StoreCondReq_miss_latency::total     20480000                       # number of StoreCondReq miss cycles
699system.cpu0.dcache.demand_miss_latency::cpu0.data 117153767048                       # number of demand (read+write) miss cycles
700system.cpu0.dcache.demand_miss_latency::total 117153767048                       # number of demand (read+write) miss cycles
701system.cpu0.dcache.overall_miss_latency::cpu0.data 117153767048                       # number of overall miss cycles
702system.cpu0.dcache.overall_miss_latency::total 117153767048                       # number of overall miss cycles
703system.cpu0.dcache.ReadReq_accesses::cpu0.data      8176582                       # number of ReadReq accesses(hits+misses)
704system.cpu0.dcache.ReadReq_accesses::total      8176582                       # number of ReadReq accesses(hits+misses)
705system.cpu0.dcache.WriteReq_accesses::cpu0.data      5532355                       # number of WriteReq accesses(hits+misses)
706system.cpu0.dcache.WriteReq_accesses::total      5532355                       # number of WriteReq accesses(hits+misses)
707system.cpu0.dcache.LoadLockedReq_accesses::cpu0.data       187306                       # number of LoadLockedReq accesses(hits+misses)
708system.cpu0.dcache.LoadLockedReq_accesses::total       187306                       # number of LoadLockedReq accesses(hits+misses)
709system.cpu0.dcache.StoreCondReq_accesses::cpu0.data       193877                       # number of StoreCondReq accesses(hits+misses)
710system.cpu0.dcache.StoreCondReq_accesses::total       193877                       # number of StoreCondReq accesses(hits+misses)
711system.cpu0.dcache.demand_accesses::cpu0.data     13708937                       # number of demand (read+write) accesses
712system.cpu0.dcache.demand_accesses::total     13708937                       # number of demand (read+write) accesses
713system.cpu0.dcache.overall_accesses::cpu0.data     13708937                       # number of overall (read+write) accesses
714system.cpu0.dcache.overall_accesses::total     13708937                       # number of overall (read+write) accesses
715system.cpu0.dcache.ReadReq_miss_rate::cpu0.data     0.197888                       # miss rate for ReadReq accesses
716system.cpu0.dcache.ReadReq_miss_rate::total     0.197888                       # miss rate for ReadReq accesses
717system.cpu0.dcache.WriteReq_miss_rate::cpu0.data     0.324195                       # miss rate for WriteReq accesses
718system.cpu0.dcache.WriteReq_miss_rate::total     0.324195                       # miss rate for WriteReq accesses
719system.cpu0.dcache.LoadLockedReq_miss_rate::cpu0.data     0.113926                       # miss rate for LoadLockedReq accesses
720system.cpu0.dcache.LoadLockedReq_miss_rate::total     0.113926                       # miss rate for LoadLockedReq accesses
721system.cpu0.dcache.StoreCondReq_miss_rate::cpu0.data     0.012508                       # miss rate for StoreCondReq accesses
722system.cpu0.dcache.StoreCondReq_miss_rate::total     0.012508                       # miss rate for StoreCondReq accesses
723system.cpu0.dcache.demand_miss_rate::cpu0.data     0.248860                       # miss rate for demand accesses
724system.cpu0.dcache.demand_miss_rate::total     0.248860                       # miss rate for demand accesses
725system.cpu0.dcache.overall_miss_rate::cpu0.data     0.248860                       # miss rate for overall accesses
726system.cpu0.dcache.overall_miss_rate::total     0.248860                       # miss rate for overall accesses
727system.cpu0.dcache.ReadReq_avg_miss_latency::cpu0.data 24333.065211                       # average ReadReq miss latency
728system.cpu0.dcache.ReadReq_avg_miss_latency::total 24333.065211                       # average ReadReq miss latency
729system.cpu0.dcache.WriteReq_avg_miss_latency::cpu0.data 43367.181720                       # average WriteReq miss latency
730system.cpu0.dcache.WriteReq_avg_miss_latency::total 43367.181720                       # average WriteReq miss latency
731system.cpu0.dcache.LoadLockedReq_avg_miss_latency::cpu0.data 15527.836356                       # average LoadLockedReq miss latency
732system.cpu0.dcache.LoadLockedReq_avg_miss_latency::total 15527.836356                       # average LoadLockedReq miss latency
733system.cpu0.dcache.StoreCondReq_avg_miss_latency::cpu0.data  8445.360825                       # average StoreCondReq miss latency
734system.cpu0.dcache.StoreCondReq_avg_miss_latency::total  8445.360825                       # average StoreCondReq miss latency
735system.cpu0.dcache.demand_avg_miss_latency::cpu0.data 34339.750361                       # average overall miss latency
736system.cpu0.dcache.demand_avg_miss_latency::total 34339.750361                       # average overall miss latency
737system.cpu0.dcache.overall_avg_miss_latency::cpu0.data 34339.750361                       # average overall miss latency
738system.cpu0.dcache.overall_avg_miss_latency::total 34339.750361                       # average overall miss latency
739system.cpu0.dcache.blocked_cycles::no_mshrs      4364063                       # number of cycles access was blocked
740system.cpu0.dcache.blocked_cycles::no_targets         4809                       # number of cycles access was blocked
741system.cpu0.dcache.blocked::no_mshrs           121083                       # number of cycles access was blocked
742system.cpu0.dcache.blocked::no_targets             97                       # number of cycles access was blocked
743system.cpu0.dcache.avg_blocked_cycles::no_mshrs    36.041913                       # average number of cycles each access was blocked
744system.cpu0.dcache.avg_blocked_cycles::no_targets    49.577320                       # average number of cycles each access was blocked
745system.cpu0.dcache.fast_writes                      0                       # number of fast writes performed
746system.cpu0.dcache.cache_copies                     0                       # number of cache copies performed
747system.cpu0.dcache.writebacks::writebacks       766891                       # number of writebacks
748system.cpu0.dcache.writebacks::total           766891                       # number of writebacks
749system.cpu0.dcache.ReadReq_mshr_hits::cpu0.data       594303                       # number of ReadReq MSHR hits
750system.cpu0.dcache.ReadReq_mshr_hits::total       594303                       # number of ReadReq MSHR hits
751system.cpu0.dcache.WriteReq_mshr_hits::cpu0.data      1523628                       # number of WriteReq MSHR hits
752system.cpu0.dcache.WriteReq_mshr_hits::total      1523628                       # number of WriteReq MSHR hits
753system.cpu0.dcache.LoadLockedReq_mshr_hits::cpu0.data         5200                       # number of LoadLockedReq MSHR hits
754system.cpu0.dcache.LoadLockedReq_mshr_hits::total         5200                       # number of LoadLockedReq MSHR hits
755system.cpu0.dcache.demand_mshr_hits::cpu0.data      2117931                       # number of demand (read+write) MSHR hits
756system.cpu0.dcache.demand_mshr_hits::total      2117931                       # number of demand (read+write) MSHR hits
757system.cpu0.dcache.overall_mshr_hits::cpu0.data      2117931                       # number of overall MSHR hits
758system.cpu0.dcache.overall_mshr_hits::total      2117931                       # number of overall MSHR hits
759system.cpu0.dcache.ReadReq_mshr_misses::cpu0.data      1023742                       # number of ReadReq MSHR misses
760system.cpu0.dcache.ReadReq_mshr_misses::total      1023742                       # number of ReadReq MSHR misses
761system.cpu0.dcache.WriteReq_mshr_misses::cpu0.data       269935                       # number of WriteReq MSHR misses
762system.cpu0.dcache.WriteReq_mshr_misses::total       269935                       # number of WriteReq MSHR misses
763system.cpu0.dcache.LoadLockedReq_mshr_misses::cpu0.data        16139                       # number of LoadLockedReq MSHR misses
764system.cpu0.dcache.LoadLockedReq_mshr_misses::total        16139                       # number of LoadLockedReq MSHR misses
765system.cpu0.dcache.StoreCondReq_mshr_misses::cpu0.data         2425                       # number of StoreCondReq MSHR misses
766system.cpu0.dcache.StoreCondReq_mshr_misses::total         2425                       # number of StoreCondReq MSHR misses
767system.cpu0.dcache.demand_mshr_misses::cpu0.data      1293677                       # number of demand (read+write) MSHR misses
768system.cpu0.dcache.demand_mshr_misses::total      1293677                       # number of demand (read+write) MSHR misses
769system.cpu0.dcache.overall_mshr_misses::cpu0.data      1293677                       # number of overall MSHR misses
770system.cpu0.dcache.overall_mshr_misses::total      1293677                       # number of overall MSHR misses
771system.cpu0.dcache.ReadReq_mshr_uncacheable::cpu0.data         7035                       # number of ReadReq MSHR uncacheable
772system.cpu0.dcache.ReadReq_mshr_uncacheable::total         7035                       # number of ReadReq MSHR uncacheable
773system.cpu0.dcache.WriteReq_mshr_uncacheable::cpu0.data        10024                       # number of WriteReq MSHR uncacheable
774system.cpu0.dcache.WriteReq_mshr_uncacheable::total        10024                       # number of WriteReq MSHR uncacheable
775system.cpu0.dcache.overall_mshr_uncacheable_misses::cpu0.data        17059                       # number of overall MSHR uncacheable misses
776system.cpu0.dcache.overall_mshr_uncacheable_misses::total        17059                       # number of overall MSHR uncacheable misses
777system.cpu0.dcache.ReadReq_mshr_miss_latency::cpu0.data  29563027500                       # number of ReadReq MSHR miss cycles
778system.cpu0.dcache.ReadReq_mshr_miss_latency::total  29563027500                       # number of ReadReq MSHR miss cycles
779system.cpu0.dcache.WriteReq_mshr_miss_latency::cpu0.data  12280270109                       # number of WriteReq MSHR miss cycles
780system.cpu0.dcache.WriteReq_mshr_miss_latency::total  12280270109                       # number of WriteReq MSHR miss cycles
781system.cpu0.dcache.LoadLockedReq_mshr_miss_latency::cpu0.data    188351000                       # number of LoadLockedReq MSHR miss cycles
782system.cpu0.dcache.LoadLockedReq_mshr_miss_latency::total    188351000                       # number of LoadLockedReq MSHR miss cycles
783system.cpu0.dcache.StoreCondReq_mshr_miss_latency::cpu0.data     18055000                       # number of StoreCondReq MSHR miss cycles
784system.cpu0.dcache.StoreCondReq_mshr_miss_latency::total     18055000                       # number of StoreCondReq MSHR miss cycles
785system.cpu0.dcache.demand_mshr_miss_latency::cpu0.data  41843297609                       # number of demand (read+write) MSHR miss cycles
786system.cpu0.dcache.demand_mshr_miss_latency::total  41843297609                       # number of demand (read+write) MSHR miss cycles
787system.cpu0.dcache.overall_mshr_miss_latency::cpu0.data  41843297609                       # number of overall MSHR miss cycles
788system.cpu0.dcache.overall_mshr_miss_latency::total  41843297609                       # number of overall MSHR miss cycles
789system.cpu0.dcache.ReadReq_mshr_uncacheable_latency::cpu0.data   1480741500                       # number of ReadReq MSHR uncacheable cycles
790system.cpu0.dcache.ReadReq_mshr_uncacheable_latency::total   1480741500                       # number of ReadReq MSHR uncacheable cycles
791system.cpu0.dcache.WriteReq_mshr_uncacheable_latency::cpu0.data   2153066498                       # number of WriteReq MSHR uncacheable cycles
792system.cpu0.dcache.WriteReq_mshr_uncacheable_latency::total   2153066498                       # number of WriteReq MSHR uncacheable cycles
793system.cpu0.dcache.overall_mshr_uncacheable_latency::cpu0.data   3633807998                       # number of overall MSHR uncacheable cycles
794system.cpu0.dcache.overall_mshr_uncacheable_latency::total   3633807998                       # number of overall MSHR uncacheable cycles
795system.cpu0.dcache.ReadReq_mshr_miss_rate::cpu0.data     0.125204                       # mshr miss rate for ReadReq accesses
796system.cpu0.dcache.ReadReq_mshr_miss_rate::total     0.125204                       # mshr miss rate for ReadReq accesses
797system.cpu0.dcache.WriteReq_mshr_miss_rate::cpu0.data     0.048792                       # mshr miss rate for WriteReq accesses
798system.cpu0.dcache.WriteReq_mshr_miss_rate::total     0.048792                       # mshr miss rate for WriteReq accesses
799system.cpu0.dcache.LoadLockedReq_mshr_miss_rate::cpu0.data     0.086164                       # mshr miss rate for LoadLockedReq accesses
800system.cpu0.dcache.LoadLockedReq_mshr_miss_rate::total     0.086164                       # mshr miss rate for LoadLockedReq accesses
801system.cpu0.dcache.StoreCondReq_mshr_miss_rate::cpu0.data     0.012508                       # mshr miss rate for StoreCondReq accesses
802system.cpu0.dcache.StoreCondReq_mshr_miss_rate::total     0.012508                       # mshr miss rate for StoreCondReq accesses
803system.cpu0.dcache.demand_mshr_miss_rate::cpu0.data     0.094367                       # mshr miss rate for demand accesses
804system.cpu0.dcache.demand_mshr_miss_rate::total     0.094367                       # mshr miss rate for demand accesses
805system.cpu0.dcache.overall_mshr_miss_rate::cpu0.data     0.094367                       # mshr miss rate for overall accesses
806system.cpu0.dcache.overall_mshr_miss_rate::total     0.094367                       # mshr miss rate for overall accesses
807system.cpu0.dcache.ReadReq_avg_mshr_miss_latency::cpu0.data 28877.419799                       # average ReadReq mshr miss latency
808system.cpu0.dcache.ReadReq_avg_mshr_miss_latency::total 28877.419799                       # average ReadReq mshr miss latency
809system.cpu0.dcache.WriteReq_avg_mshr_miss_latency::cpu0.data 45493.434008                       # average WriteReq mshr miss latency
810system.cpu0.dcache.WriteReq_avg_mshr_miss_latency::total 45493.434008                       # average WriteReq mshr miss latency
811system.cpu0.dcache.LoadLockedReq_avg_mshr_miss_latency::cpu0.data 11670.549600                       # average LoadLockedReq mshr miss latency
812system.cpu0.dcache.LoadLockedReq_avg_mshr_miss_latency::total 11670.549600                       # average LoadLockedReq mshr miss latency
813system.cpu0.dcache.StoreCondReq_avg_mshr_miss_latency::cpu0.data  7445.360825                       # average StoreCondReq mshr miss latency
814system.cpu0.dcache.StoreCondReq_avg_mshr_miss_latency::total  7445.360825                       # average StoreCondReq mshr miss latency
815system.cpu0.dcache.demand_avg_mshr_miss_latency::cpu0.data 32344.470536                       # average overall mshr miss latency
816system.cpu0.dcache.demand_avg_mshr_miss_latency::total 32344.470536                       # average overall mshr miss latency
817system.cpu0.dcache.overall_avg_mshr_miss_latency::cpu0.data 32344.470536                       # average overall mshr miss latency
818system.cpu0.dcache.overall_avg_mshr_miss_latency::total 32344.470536                       # average overall mshr miss latency
819system.cpu0.dcache.ReadReq_avg_mshr_uncacheable_latency::cpu0.data 210482.089552                       # average ReadReq mshr uncacheable latency
820system.cpu0.dcache.ReadReq_avg_mshr_uncacheable_latency::total 210482.089552                       # average ReadReq mshr uncacheable latency
821system.cpu0.dcache.WriteReq_avg_mshr_uncacheable_latency::cpu0.data 214791.151038                       # average WriteReq mshr uncacheable latency
822system.cpu0.dcache.WriteReq_avg_mshr_uncacheable_latency::total 214791.151038                       # average WriteReq mshr uncacheable latency
823system.cpu0.dcache.overall_avg_mshr_uncacheable_latency::cpu0.data 213014.127323                       # average overall mshr uncacheable latency
824system.cpu0.dcache.overall_avg_mshr_uncacheable_latency::total 213014.127323                       # average overall mshr uncacheable latency
825system.cpu0.dcache.no_allocate_misses               0                       # Number of misses that were no-allocate
826system.cpu0.icache.tags.replacements           927295                       # number of replacements
827system.cpu0.icache.tags.tagsinuse          509.382377                       # Cycle average of tags in use
828system.cpu0.icache.tags.total_refs            7224199                       # Total number of references to valid blocks.
829system.cpu0.icache.tags.sampled_refs           927807                       # Sample count of references to valid blocks.
830system.cpu0.icache.tags.avg_refs             7.786317                       # Average number of references to valid blocks.
831system.cpu0.icache.tags.warmup_cycle      28149280500                       # Cycle when the warmup percentage was hit.
832system.cpu0.icache.tags.occ_blocks::cpu0.inst   509.382377                       # Average occupied blocks per requestor
833system.cpu0.icache.tags.occ_percent::cpu0.inst     0.994887                       # Average percentage of cache occupancy
834system.cpu0.icache.tags.occ_percent::total     0.994887                       # Average percentage of cache occupancy
835system.cpu0.icache.tags.occ_task_id_blocks::1024          512                       # Occupied blocks per task id
836system.cpu0.icache.tags.age_task_id_blocks_1024::0           67                       # Occupied blocks per task id
837system.cpu0.icache.tags.age_task_id_blocks_1024::1           18                       # Occupied blocks per task id
838system.cpu0.icache.tags.age_task_id_blocks_1024::2          427                       # Occupied blocks per task id
839system.cpu0.icache.tags.occ_task_id_percent::1024            1                       # Percentage of cache occupancy per task id
840system.cpu0.icache.tags.tag_accesses          9126911                       # Number of tag accesses
841system.cpu0.icache.tags.data_accesses         9126911                       # Number of data accesses
842system.cpu0.icache.ReadReq_hits::cpu0.inst      7224199                       # number of ReadReq hits
843system.cpu0.icache.ReadReq_hits::total        7224199                       # number of ReadReq hits
844system.cpu0.icache.demand_hits::cpu0.inst      7224199                       # number of demand (read+write) hits
845system.cpu0.icache.demand_hits::total         7224199                       # number of demand (read+write) hits
846system.cpu0.icache.overall_hits::cpu0.inst      7224199                       # number of overall hits
847system.cpu0.icache.overall_hits::total        7224199                       # number of overall hits
848system.cpu0.icache.ReadReq_misses::cpu0.inst       974618                       # number of ReadReq misses
849system.cpu0.icache.ReadReq_misses::total       974618                       # number of ReadReq misses
850system.cpu0.icache.demand_misses::cpu0.inst       974618                       # number of demand (read+write) misses
851system.cpu0.icache.demand_misses::total        974618                       # number of demand (read+write) misses
852system.cpu0.icache.overall_misses::cpu0.inst       974618                       # number of overall misses
853system.cpu0.icache.overall_misses::total       974618                       # number of overall misses
854system.cpu0.icache.ReadReq_miss_latency::cpu0.inst  13621983991                       # number of ReadReq miss cycles
855system.cpu0.icache.ReadReq_miss_latency::total  13621983991                       # number of ReadReq miss cycles
856system.cpu0.icache.demand_miss_latency::cpu0.inst  13621983991                       # number of demand (read+write) miss cycles
857system.cpu0.icache.demand_miss_latency::total  13621983991                       # number of demand (read+write) miss cycles
858system.cpu0.icache.overall_miss_latency::cpu0.inst  13621983991                       # number of overall miss cycles
859system.cpu0.icache.overall_miss_latency::total  13621983991                       # number of overall miss cycles
860system.cpu0.icache.ReadReq_accesses::cpu0.inst      8198817                       # number of ReadReq accesses(hits+misses)
861system.cpu0.icache.ReadReq_accesses::total      8198817                       # number of ReadReq accesses(hits+misses)
862system.cpu0.icache.demand_accesses::cpu0.inst      8198817                       # number of demand (read+write) accesses
863system.cpu0.icache.demand_accesses::total      8198817                       # number of demand (read+write) accesses
864system.cpu0.icache.overall_accesses::cpu0.inst      8198817                       # number of overall (read+write) accesses
865system.cpu0.icache.overall_accesses::total      8198817                       # number of overall (read+write) accesses
866system.cpu0.icache.ReadReq_miss_rate::cpu0.inst     0.118873                       # miss rate for ReadReq accesses
867system.cpu0.icache.ReadReq_miss_rate::total     0.118873                       # miss rate for ReadReq accesses
868system.cpu0.icache.demand_miss_rate::cpu0.inst     0.118873                       # miss rate for demand accesses
869system.cpu0.icache.demand_miss_rate::total     0.118873                       # miss rate for demand accesses
870system.cpu0.icache.overall_miss_rate::cpu0.inst     0.118873                       # miss rate for overall accesses
871system.cpu0.icache.overall_miss_rate::total     0.118873                       # miss rate for overall accesses
872system.cpu0.icache.ReadReq_avg_miss_latency::cpu0.inst 13976.741647                       # average ReadReq miss latency
873system.cpu0.icache.ReadReq_avg_miss_latency::total 13976.741647                       # average ReadReq miss latency
874system.cpu0.icache.demand_avg_miss_latency::cpu0.inst 13976.741647                       # average overall miss latency
875system.cpu0.icache.demand_avg_miss_latency::total 13976.741647                       # average overall miss latency
876system.cpu0.icache.overall_avg_miss_latency::cpu0.inst 13976.741647                       # average overall miss latency
877system.cpu0.icache.overall_avg_miss_latency::total 13976.741647                       # average overall miss latency
878system.cpu0.icache.blocked_cycles::no_mshrs         5225                       # number of cycles access was blocked
879system.cpu0.icache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
880system.cpu0.icache.blocked::no_mshrs              203                       # number of cycles access was blocked
881system.cpu0.icache.blocked::no_targets              0                       # number of cycles access was blocked
882system.cpu0.icache.avg_blocked_cycles::no_mshrs    25.738916                       # average number of cycles each access was blocked
883system.cpu0.icache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
884system.cpu0.icache.fast_writes                      0                       # number of fast writes performed
885system.cpu0.icache.cache_copies                     0                       # number of cache copies performed
886system.cpu0.icache.ReadReq_mshr_hits::cpu0.inst        46524                       # number of ReadReq MSHR hits
887system.cpu0.icache.ReadReq_mshr_hits::total        46524                       # number of ReadReq MSHR hits
888system.cpu0.icache.demand_mshr_hits::cpu0.inst        46524                       # number of demand (read+write) MSHR hits
889system.cpu0.icache.demand_mshr_hits::total        46524                       # number of demand (read+write) MSHR hits
890system.cpu0.icache.overall_mshr_hits::cpu0.inst        46524                       # number of overall MSHR hits
891system.cpu0.icache.overall_mshr_hits::total        46524                       # number of overall MSHR hits
892system.cpu0.icache.ReadReq_mshr_misses::cpu0.inst       928094                       # number of ReadReq MSHR misses
893system.cpu0.icache.ReadReq_mshr_misses::total       928094                       # number of ReadReq MSHR misses
894system.cpu0.icache.demand_mshr_misses::cpu0.inst       928094                       # number of demand (read+write) MSHR misses
895system.cpu0.icache.demand_mshr_misses::total       928094                       # number of demand (read+write) MSHR misses
896system.cpu0.icache.overall_mshr_misses::cpu0.inst       928094                       # number of overall MSHR misses
897system.cpu0.icache.overall_mshr_misses::total       928094                       # number of overall MSHR misses
898system.cpu0.icache.ReadReq_mshr_miss_latency::cpu0.inst  12135046494                       # number of ReadReq MSHR miss cycles
899system.cpu0.icache.ReadReq_mshr_miss_latency::total  12135046494                       # number of ReadReq MSHR miss cycles
900system.cpu0.icache.demand_mshr_miss_latency::cpu0.inst  12135046494                       # number of demand (read+write) MSHR miss cycles
901system.cpu0.icache.demand_mshr_miss_latency::total  12135046494                       # number of demand (read+write) MSHR miss cycles
902system.cpu0.icache.overall_mshr_miss_latency::cpu0.inst  12135046494                       # number of overall MSHR miss cycles
903system.cpu0.icache.overall_mshr_miss_latency::total  12135046494                       # number of overall MSHR miss cycles
904system.cpu0.icache.ReadReq_mshr_miss_rate::cpu0.inst     0.113199                       # mshr miss rate for ReadReq accesses
905system.cpu0.icache.ReadReq_mshr_miss_rate::total     0.113199                       # mshr miss rate for ReadReq accesses
906system.cpu0.icache.demand_mshr_miss_rate::cpu0.inst     0.113199                       # mshr miss rate for demand accesses
907system.cpu0.icache.demand_mshr_miss_rate::total     0.113199                       # mshr miss rate for demand accesses
908system.cpu0.icache.overall_mshr_miss_rate::cpu0.inst     0.113199                       # mshr miss rate for overall accesses
909system.cpu0.icache.overall_mshr_miss_rate::total     0.113199                       # mshr miss rate for overall accesses
910system.cpu0.icache.ReadReq_avg_mshr_miss_latency::cpu0.inst 13075.234291                       # average ReadReq mshr miss latency
911system.cpu0.icache.ReadReq_avg_mshr_miss_latency::total 13075.234291                       # average ReadReq mshr miss latency
912system.cpu0.icache.demand_avg_mshr_miss_latency::cpu0.inst 13075.234291                       # average overall mshr miss latency
913system.cpu0.icache.demand_avg_mshr_miss_latency::total 13075.234291                       # average overall mshr miss latency
914system.cpu0.icache.overall_avg_mshr_miss_latency::cpu0.inst 13075.234291                       # average overall mshr miss latency
915system.cpu0.icache.overall_avg_mshr_miss_latency::total 13075.234291                       # average overall mshr miss latency
916system.cpu0.icache.no_allocate_misses               0                       # Number of misses that were no-allocate
917system.cpu1.branchPred.lookups                3314305                       # Number of BP lookups
918system.cpu1.branchPred.condPredicted          2896651                       # Number of conditional branches predicted
919system.cpu1.branchPred.condIncorrect            61906                       # Number of conditional branches incorrect
920system.cpu1.branchPred.BTBLookups             1740825                       # Number of BTB lookups
921system.cpu1.branchPred.BTBHits                 779195                       # Number of BTB hits
922system.cpu1.branchPred.BTBCorrect                   0                       # Number of correct BTB predictions (this stat may not work properly.
923system.cpu1.branchPred.BTBHitPct            44.760099                       # BTB Hit Percentage
924system.cpu1.branchPred.usedRAS                 157645                       # Number of times the RAS was used to get a target.
925system.cpu1.branchPred.RASInCorrect              4636                       # Number of incorrect RAS predictions.
926system.cpu1.dtb.fetch_hits                          0                       # ITB hits
927system.cpu1.dtb.fetch_misses                        0                       # ITB misses
928system.cpu1.dtb.fetch_acv                           0                       # ITB acv
929system.cpu1.dtb.fetch_accesses                      0                       # ITB accesses
930system.cpu1.dtb.read_hits                     1755656                       # DTB read hits
931system.cpu1.dtb.read_misses                      9508                       # DTB read misses
932system.cpu1.dtb.read_acv                            5                       # DTB read access violations
933system.cpu1.dtb.read_accesses                  286377                       # DTB read accesses
934system.cpu1.dtb.write_hits                    1073642                       # DTB write hits
935system.cpu1.dtb.write_misses                     1995                       # DTB write misses
936system.cpu1.dtb.write_acv                          40                       # DTB write access violations
937system.cpu1.dtb.write_accesses                 108795                       # DTB write accesses
938system.cpu1.dtb.data_hits                     2829298                       # DTB hits
939system.cpu1.dtb.data_misses                     11503                       # DTB misses
940system.cpu1.dtb.data_acv                           45                       # DTB access violations
941system.cpu1.dtb.data_accesses                  395172                       # DTB accesses
942system.cpu1.itb.fetch_hits                     497795                       # ITB hits
943system.cpu1.itb.fetch_misses                     4809                       # ITB misses
944system.cpu1.itb.fetch_acv                          84                       # ITB acv
945system.cpu1.itb.fetch_accesses                 502604                       # ITB accesses
946system.cpu1.itb.read_hits                           0                       # DTB read hits
947system.cpu1.itb.read_misses                         0                       # DTB read misses
948system.cpu1.itb.read_acv                            0                       # DTB read access violations
949system.cpu1.itb.read_accesses                       0                       # DTB read accesses
950system.cpu1.itb.write_hits                          0                       # DTB write hits
951system.cpu1.itb.write_misses                        0                       # DTB write misses
952system.cpu1.itb.write_acv                           0                       # DTB write access violations
953system.cpu1.itb.write_accesses                      0                       # DTB write accesses
954system.cpu1.itb.data_hits                           0                       # DTB hits
955system.cpu1.itb.data_misses                         0                       # DTB misses
956system.cpu1.itb.data_acv                            0                       # DTB access violations
957system.cpu1.itb.data_accesses                       0                       # DTB accesses
958system.cpu1.numCycles                        13378620                       # number of cpu cycles simulated
959system.cpu1.numWorkItemsStarted                     0                       # number of work items this cpu started
960system.cpu1.numWorkItemsCompleted                   0                       # number of work items this cpu completed
961system.cpu1.fetch.icacheStallCycles           5528968                       # Number of cycles fetch is stalled on an Icache miss
962system.cpu1.fetch.Insts                      12732566                       # Number of instructions fetch has processed
963system.cpu1.fetch.Branches                    3314305                       # Number of branches that fetch encountered
964system.cpu1.fetch.predictedBranches            936840                       # Number of branches that fetch has predicted taken
965system.cpu1.fetch.Cycles                      6841586                       # Number of cycles fetch has run and was not squashing or blocked
966system.cpu1.fetch.SquashCycles                 246622                       # Number of cycles fetch has spent squashing
967system.cpu1.fetch.MiscStallCycles               24765                       # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
968system.cpu1.fetch.PendingTrapStallCycles       177717                       # Number of stall cycles due to pending traps
969system.cpu1.fetch.PendingQuiesceStallCycles        60433                       # Number of stall cycles due to pending quiesce instructions
970system.cpu1.fetch.IcacheWaitRetryStallCycles            8                       # Number of stall cycles due to full MSHR
971system.cpu1.fetch.CacheLines                  1438917                       # Number of cache lines fetched
972system.cpu1.fetch.IcacheSquashes                48462                       # Number of outstanding Icache misses that were squashed
973system.cpu1.fetch.rateDist::samples          12756788                       # Number of instructions fetched each cycle (Total)
974system.cpu1.fetch.rateDist::mean             0.998101                       # Number of instructions fetched each cycle (Total)
975system.cpu1.fetch.rateDist::stdev            2.406721                       # Number of instructions fetched each cycle (Total)
976system.cpu1.fetch.rateDist::underflows              0      0.00%      0.00% # Number of instructions fetched each cycle (Total)
977system.cpu1.fetch.rateDist::0                10526481     82.52%     82.52% # Number of instructions fetched each cycle (Total)
978system.cpu1.fetch.rateDist::1                  138708      1.09%     83.60% # Number of instructions fetched each cycle (Total)
979system.cpu1.fetch.rateDist::2                  230541      1.81%     85.41% # Number of instructions fetched each cycle (Total)
980system.cpu1.fetch.rateDist::3                  169879      1.33%     86.74% # Number of instructions fetched each cycle (Total)
981system.cpu1.fetch.rateDist::4                  284565      2.23%     88.97% # Number of instructions fetched each cycle (Total)
982system.cpu1.fetch.rateDist::5                  115144      0.90%     89.88% # Number of instructions fetched each cycle (Total)
983system.cpu1.fetch.rateDist::6                  131557      1.03%     90.91% # Number of instructions fetched each cycle (Total)
984system.cpu1.fetch.rateDist::7                  159487      1.25%     92.16% # Number of instructions fetched each cycle (Total)
985system.cpu1.fetch.rateDist::8                 1000426      7.84%    100.00% # Number of instructions fetched each cycle (Total)
986system.cpu1.fetch.rateDist::overflows               0      0.00%    100.00% # Number of instructions fetched each cycle (Total)
987system.cpu1.fetch.rateDist::min_value               0                       # Number of instructions fetched each cycle (Total)
988system.cpu1.fetch.rateDist::max_value               8                       # Number of instructions fetched each cycle (Total)
989system.cpu1.fetch.rateDist::total            12756788                       # Number of instructions fetched each cycle (Total)
990system.cpu1.fetch.branchRate                 0.247731                       # Number of branch fetches per cycle
991system.cpu1.fetch.rate                       0.951710                       # Number of inst fetches per cycle
992system.cpu1.decode.IdleCycles                 4581654                       # Number of cycles decode is idle
993system.cpu1.decode.BlockedCycles              6264793                       # Number of cycles decode is blocked
994system.cpu1.decode.RunCycles                  1608431                       # Number of cycles decode is running
995system.cpu1.decode.UnblockCycles               184437                       # Number of cycles decode is unblocking
996system.cpu1.decode.SquashCycles                117472                       # Number of cycles decode is squashing
997system.cpu1.decode.BranchResolved               99495                       # Number of times decode resolved a branch
998system.cpu1.decode.BranchMispred                 5921                       # Number of times decode detected a branch misprediction
999system.cpu1.decode.DecodedInsts              10317942                       # Number of instructions handled by decode
1000system.cpu1.decode.SquashedInsts                18589                       # Number of squashed instructions handled by decode
1001system.cpu1.rename.SquashCycles                117472                       # Number of cycles rename is squashing
1002system.cpu1.rename.IdleCycles                 4714026                       # Number of cycles rename is idle
1003system.cpu1.rename.BlockCycles                 446929                       # Number of cycles rename is blocking
1004system.cpu1.rename.serializeStallCycles       4987547                       # count of cycles rename stalled for serializing inst
1005system.cpu1.rename.RunCycles                  1661018                       # Number of cycles rename is running
1006system.cpu1.rename.UnblockCycles               829794                       # Number of cycles rename is unblocking
1007system.cpu1.rename.RenamedInsts               9788331                       # Number of instructions processed by rename
1008system.cpu1.rename.ROBFullEvents                 3632                       # Number of times rename has blocked due to ROB full
1009system.cpu1.rename.IQFullEvents                 64825                       # Number of times rename has blocked due to IQ full
1010system.cpu1.rename.LQFullEvents                 14992                       # Number of times rename has blocked due to LQ full
1011system.cpu1.rename.SQFullEvents                371131                       # Number of times rename has blocked due to SQ full
1012system.cpu1.rename.RenamedOperands            6443318                       # Number of destination operands rename has renamed
1013system.cpu1.rename.RenameLookups             11674537                       # Number of register rename lookups that rename has made
1014system.cpu1.rename.int_rename_lookups        11622438                       # Number of integer rename lookups
1015system.cpu1.rename.fp_rename_lookups            46696                       # Number of floating rename lookups
1016system.cpu1.rename.CommittedMaps              5463726                       # Number of HB maps that are committed
1017system.cpu1.rename.UndoneMaps                  979592                       # Number of HB maps that are undone due to squashing
1018system.cpu1.rename.serializingInsts            407944                       # count of serializing insts renamed
1019system.cpu1.rename.tempSerializingInsts         36440                       # count of temporary serializing insts renamed
1020system.cpu1.rename.skidInsts                  1686696                       # count of insts added to the skid buffer
1021system.cpu1.memDep0.insertedLoads             1800249                       # Number of loads inserted to the mem dependence unit.
1022system.cpu1.memDep0.insertedStores            1144526                       # Number of stores inserted to the mem dependence unit.
1023system.cpu1.memDep0.conflictingLoads           213224                       # Number of conflicting loads.
1024system.cpu1.memDep0.conflictingStores          121752                       # Number of conflicting stores.
1025system.cpu1.iq.iqInstsAdded                   8623787                       # Number of instructions added to the IQ (excludes non-spec)
1026system.cpu1.iq.iqNonSpecInstsAdded             466284                       # Number of non-speculative instructions added to the IQ
1027system.cpu1.iq.iqInstsIssued                  8415044                       # Number of instructions issued
1028system.cpu1.iq.iqSquashedInstsIssued            20175                       # Number of squashed instructions issued
1029system.cpu1.iq.iqSquashedInstsExamined        1448509                       # Number of squashed instructions iterated over during squash; mainly for profiling
1030system.cpu1.iq.iqSquashedOperandsExamined       669329                       # Number of squashed operands that are examined and possibly removed from graph
1031system.cpu1.iq.iqSquashedNonSpecRemoved        345933                       # Number of squashed non-spec instructions that were removed
1032system.cpu1.iq.issued_per_cycle::samples     12756788                       # Number of insts issued each cycle
1033system.cpu1.iq.issued_per_cycle::mean        0.659652                       # Number of insts issued each cycle
1034system.cpu1.iq.issued_per_cycle::stdev       1.379213                       # Number of insts issued each cycle
1035system.cpu1.iq.issued_per_cycle::underflows            0      0.00%      0.00% # Number of insts issued each cycle
1036system.cpu1.iq.issued_per_cycle::0            9236176     72.40%     72.40% # Number of insts issued each cycle
1037system.cpu1.iq.issued_per_cycle::1            1557417     12.21%     84.61% # Number of insts issued each cycle
1038system.cpu1.iq.issued_per_cycle::2             656816      5.15%     89.76% # Number of insts issued each cycle
1039system.cpu1.iq.issued_per_cycle::3             459502      3.60%     93.36% # Number of insts issued each cycle
1040system.cpu1.iq.issued_per_cycle::4             405096      3.18%     96.54% # Number of insts issued each cycle
1041system.cpu1.iq.issued_per_cycle::5             217416      1.70%     98.24% # Number of insts issued each cycle
1042system.cpu1.iq.issued_per_cycle::6             137120      1.07%     99.32% # Number of insts issued each cycle
1043system.cpu1.iq.issued_per_cycle::7              62655      0.49%     99.81% # Number of insts issued each cycle
1044system.cpu1.iq.issued_per_cycle::8              24590      0.19%    100.00% # Number of insts issued each cycle
1045system.cpu1.iq.issued_per_cycle::overflows            0      0.00%    100.00% # Number of insts issued each cycle
1046system.cpu1.iq.issued_per_cycle::min_value            0                       # Number of insts issued each cycle
1047system.cpu1.iq.issued_per_cycle::max_value            8                       # Number of insts issued each cycle
1048system.cpu1.iq.issued_per_cycle::total       12756788                       # Number of insts issued each cycle
1049system.cpu1.iq.fu_full::No_OpClass                  0      0.00%      0.00% # attempts to use FU when none available
1050system.cpu1.iq.fu_full::IntAlu                  22931      9.91%      9.91% # attempts to use FU when none available
1051system.cpu1.iq.fu_full::IntMult                     0      0.00%      9.91% # attempts to use FU when none available
1052system.cpu1.iq.fu_full::IntDiv                      0      0.00%      9.91% # attempts to use FU when none available
1053system.cpu1.iq.fu_full::FloatAdd                    0      0.00%      9.91% # attempts to use FU when none available
1054system.cpu1.iq.fu_full::FloatCmp                    0      0.00%      9.91% # attempts to use FU when none available
1055system.cpu1.iq.fu_full::FloatCvt                    0      0.00%      9.91% # attempts to use FU when none available
1056system.cpu1.iq.fu_full::FloatMult                   0      0.00%      9.91% # attempts to use FU when none available
1057system.cpu1.iq.fu_full::FloatDiv                    0      0.00%      9.91% # attempts to use FU when none available
1058system.cpu1.iq.fu_full::FloatSqrt                   0      0.00%      9.91% # attempts to use FU when none available
1059system.cpu1.iq.fu_full::SimdAdd                     0      0.00%      9.91% # attempts to use FU when none available
1060system.cpu1.iq.fu_full::SimdAddAcc                  0      0.00%      9.91% # attempts to use FU when none available
1061system.cpu1.iq.fu_full::SimdAlu                     0      0.00%      9.91% # attempts to use FU when none available
1062system.cpu1.iq.fu_full::SimdCmp                     0      0.00%      9.91% # attempts to use FU when none available
1063system.cpu1.iq.fu_full::SimdCvt                     0      0.00%      9.91% # attempts to use FU when none available
1064system.cpu1.iq.fu_full::SimdMisc                    0      0.00%      9.91% # attempts to use FU when none available
1065system.cpu1.iq.fu_full::SimdMult                    0      0.00%      9.91% # attempts to use FU when none available
1066system.cpu1.iq.fu_full::SimdMultAcc                 0      0.00%      9.91% # attempts to use FU when none available
1067system.cpu1.iq.fu_full::SimdShift                   0      0.00%      9.91% # attempts to use FU when none available
1068system.cpu1.iq.fu_full::SimdShiftAcc                0      0.00%      9.91% # attempts to use FU when none available
1069system.cpu1.iq.fu_full::SimdSqrt                    0      0.00%      9.91% # attempts to use FU when none available
1070system.cpu1.iq.fu_full::SimdFloatAdd                0      0.00%      9.91% # attempts to use FU when none available
1071system.cpu1.iq.fu_full::SimdFloatAlu                0      0.00%      9.91% # attempts to use FU when none available
1072system.cpu1.iq.fu_full::SimdFloatCmp                0      0.00%      9.91% # attempts to use FU when none available
1073system.cpu1.iq.fu_full::SimdFloatCvt                0      0.00%      9.91% # attempts to use FU when none available
1074system.cpu1.iq.fu_full::SimdFloatDiv                0      0.00%      9.91% # attempts to use FU when none available
1075system.cpu1.iq.fu_full::SimdFloatMisc               0      0.00%      9.91% # attempts to use FU when none available
1076system.cpu1.iq.fu_full::SimdFloatMult               0      0.00%      9.91% # attempts to use FU when none available
1077system.cpu1.iq.fu_full::SimdFloatMultAcc            0      0.00%      9.91% # attempts to use FU when none available
1078system.cpu1.iq.fu_full::SimdFloatSqrt               0      0.00%      9.91% # attempts to use FU when none available
1079system.cpu1.iq.fu_full::MemRead                125391     54.21%     64.12% # attempts to use FU when none available
1080system.cpu1.iq.fu_full::MemWrite                82988     35.88%    100.00% # attempts to use FU when none available
1081system.cpu1.iq.fu_full::IprAccess                   0      0.00%    100.00% # attempts to use FU when none available
1082system.cpu1.iq.fu_full::InstPrefetch                0      0.00%    100.00% # attempts to use FU when none available
1083system.cpu1.iq.FU_type_0::No_OpClass             3518      0.04%      0.04% # Type of FU issued
1084system.cpu1.iq.FU_type_0::IntAlu              5217804     62.01%     62.05% # Type of FU issued
1085system.cpu1.iq.FU_type_0::IntMult               14291      0.17%     62.22% # Type of FU issued
1086system.cpu1.iq.FU_type_0::IntDiv                    0      0.00%     62.22% # Type of FU issued
1087system.cpu1.iq.FU_type_0::FloatAdd              10471      0.12%     62.34% # Type of FU issued
1088system.cpu1.iq.FU_type_0::FloatCmp                  0      0.00%     62.34% # Type of FU issued
1089system.cpu1.iq.FU_type_0::FloatCvt                  0      0.00%     62.34% # Type of FU issued
1090system.cpu1.iq.FU_type_0::FloatMult                 0      0.00%     62.34% # Type of FU issued
1091system.cpu1.iq.FU_type_0::FloatDiv               1759      0.02%     62.36% # Type of FU issued
1092system.cpu1.iq.FU_type_0::FloatSqrt                 0      0.00%     62.36% # Type of FU issued
1093system.cpu1.iq.FU_type_0::SimdAdd                   0      0.00%     62.36% # Type of FU issued
1094system.cpu1.iq.FU_type_0::SimdAddAcc                0      0.00%     62.36% # Type of FU issued
1095system.cpu1.iq.FU_type_0::SimdAlu                   0      0.00%     62.36% # Type of FU issued
1096system.cpu1.iq.FU_type_0::SimdCmp                   0      0.00%     62.36% # Type of FU issued
1097system.cpu1.iq.FU_type_0::SimdCvt                   0      0.00%     62.36% # Type of FU issued
1098system.cpu1.iq.FU_type_0::SimdMisc                  0      0.00%     62.36% # Type of FU issued
1099system.cpu1.iq.FU_type_0::SimdMult                  0      0.00%     62.36% # Type of FU issued
1100system.cpu1.iq.FU_type_0::SimdMultAcc               0      0.00%     62.36% # Type of FU issued
1101system.cpu1.iq.FU_type_0::SimdShift                 0      0.00%     62.36% # Type of FU issued
1102system.cpu1.iq.FU_type_0::SimdShiftAcc              0      0.00%     62.36% # Type of FU issued
1103system.cpu1.iq.FU_type_0::SimdSqrt                  0      0.00%     62.36% # Type of FU issued
1104system.cpu1.iq.FU_type_0::SimdFloatAdd              0      0.00%     62.36% # Type of FU issued
1105system.cpu1.iq.FU_type_0::SimdFloatAlu              0      0.00%     62.36% # Type of FU issued
1106system.cpu1.iq.FU_type_0::SimdFloatCmp              0      0.00%     62.36% # Type of FU issued
1107system.cpu1.iq.FU_type_0::SimdFloatCvt              0      0.00%     62.36% # Type of FU issued
1108system.cpu1.iq.FU_type_0::SimdFloatDiv              0      0.00%     62.36% # Type of FU issued
1109system.cpu1.iq.FU_type_0::SimdFloatMisc             0      0.00%     62.36% # Type of FU issued
1110system.cpu1.iq.FU_type_0::SimdFloatMult             0      0.00%     62.36% # Type of FU issued
1111system.cpu1.iq.FU_type_0::SimdFloatMultAcc            0      0.00%     62.36% # Type of FU issued
1112system.cpu1.iq.FU_type_0::SimdFloatSqrt             0      0.00%     62.36% # Type of FU issued
1113system.cpu1.iq.FU_type_0::MemRead             1829208     21.74%     84.10% # Type of FU issued
1114system.cpu1.iq.FU_type_0::MemWrite            1094853     13.01%     97.11% # Type of FU issued
1115system.cpu1.iq.FU_type_0::IprAccess            243140      2.89%    100.00% # Type of FU issued
1116system.cpu1.iq.FU_type_0::InstPrefetch              0      0.00%    100.00% # Type of FU issued
1117system.cpu1.iq.FU_type_0::total               8415044                       # Type of FU issued
1118system.cpu1.iq.rate                          0.628992                       # Inst issue rate
1119system.cpu1.iq.fu_busy_cnt                     231310                       # FU busy when requested
1120system.cpu1.iq.fu_busy_rate                  0.027488                       # FU busy rate (busy events/executed inst)
1121system.cpu1.iq.int_inst_queue_reads          29661025                       # Number of integer instruction queue reads
1122system.cpu1.iq.int_inst_queue_writes         10457474                       # Number of integer instruction queue writes
1123system.cpu1.iq.int_inst_queue_wakeup_accesses      8106737                       # Number of integer instruction queue wakeup accesses
1124system.cpu1.iq.fp_inst_queue_reads             177336                       # Number of floating instruction queue reads
1125system.cpu1.iq.fp_inst_queue_writes             85037                       # Number of floating instruction queue writes
1126system.cpu1.iq.fp_inst_queue_wakeup_accesses        82464                       # Number of floating instruction queue wakeup accesses
1127system.cpu1.iq.int_alu_accesses               8548271                       # Number of integer alu accesses
1128system.cpu1.iq.fp_alu_accesses                  94565                       # Number of floating point alu accesses
1129system.cpu1.iew.lsq.thread0.forwLoads           87834                       # Number of loads that had data forwarded from stores
1130system.cpu1.iew.lsq.thread0.invAddrLoads            0                       # Number of loads ignored due to an invalid address
1131system.cpu1.iew.lsq.thread0.squashedLoads       257024                       # Number of loads squashed
1132system.cpu1.iew.lsq.thread0.ignoredResponses          716                       # Number of memory responses ignored because the instruction is squashed
1133system.cpu1.iew.lsq.thread0.memOrderViolation         4046                       # Number of memory ordering violations
1134system.cpu1.iew.lsq.thread0.squashedStores       124034                       # Number of stores squashed
1135system.cpu1.iew.lsq.thread0.invAddrSwpfs            0                       # Number of software prefetches ignored due to an invalid address
1136system.cpu1.iew.lsq.thread0.blockedLoads            0                       # Number of blocked loads due to partial load-store forwarding
1137system.cpu1.iew.lsq.thread0.rescheduledLoads          425                       # Number of loads that were rescheduled
1138system.cpu1.iew.lsq.thread0.cacheBlocked        63290                       # Number of times an access to memory failed due to the cache being blocked
1139system.cpu1.iew.iewIdleCycles                       0                       # Number of cycles IEW is idle
1140system.cpu1.iew.iewSquashCycles                117472                       # Number of cycles IEW is squashing
1141system.cpu1.iew.iewBlockCycles                 288545                       # Number of cycles IEW is blocking
1142system.cpu1.iew.iewUnblockCycles               130999                       # Number of cycles IEW is unblocking
1143system.cpu1.iew.iewDispatchedInsts            9554579                       # Number of instructions dispatched to IQ
1144system.cpu1.iew.iewDispSquashedInsts            24166                       # Number of squashed instructions skipped by dispatch
1145system.cpu1.iew.iewDispLoadInsts              1800249                       # Number of dispatched load instructions
1146system.cpu1.iew.iewDispStoreInsts             1144526                       # Number of dispatched store instructions
1147system.cpu1.iew.iewDispNonSpecInsts            424658                       # Number of dispatched non-speculative instructions
1148system.cpu1.iew.iewIQFullEvents                  4139                       # Number of times the IQ has become full, causing a stall
1149system.cpu1.iew.iewLSQFullEvents               125975                       # Number of times the LSQ has become full, causing a stall
1150system.cpu1.iew.memOrderViolationEvents          4046                       # Number of memory order violations
1151system.cpu1.iew.predictedTakenIncorrect         28597                       # Number of branches that were predicted taken incorrectly
1152system.cpu1.iew.predictedNotTakenIncorrect        88577                       # Number of branches that were predicted not taken incorrectly
1153system.cpu1.iew.branchMispredicts              117174                       # Number of branch mispredicts detected at execute
1154system.cpu1.iew.iewExecutedInsts              8309020                       # Number of executed instructions
1155system.cpu1.iew.iewExecLoadInsts              1771054                       # Number of load instructions executed
1156system.cpu1.iew.iewExecSquashedInsts           106024                       # Number of squashed instructions skipped in execute
1157system.cpu1.iew.exec_swp                            0                       # number of swp insts executed
1158system.cpu1.iew.exec_nop                       464508                       # number of nop insts executed
1159system.cpu1.iew.exec_refs                     2851870                       # number of memory reference insts executed
1160system.cpu1.iew.exec_branches                 1230259                       # Number of branches executed
1161system.cpu1.iew.exec_stores                   1080816                       # Number of stores executed
1162system.cpu1.iew.exec_rate                    0.621067                       # Inst execution rate
1163system.cpu1.iew.wb_sent                       8217653                       # cumulative count of insts sent to commit
1164system.cpu1.iew.wb_count                      8189201                       # cumulative count of insts written-back
1165system.cpu1.iew.wb_producers                  3916216                       # num instructions producing a value
1166system.cpu1.iew.wb_consumers                  5553340                       # num instructions consuming a value
1167system.cpu1.iew.wb_penalized                        0                       # number of instrctions required to write to 'other' IQ
1168system.cpu1.iew.wb_rate                      0.612111                       # insts written-back per cycle
1169system.cpu1.iew.wb_fanout                    0.705200                       # average fanout of values written-back
1170system.cpu1.iew.wb_penalized_rate                   0                       # fraction of instructions written-back that wrote to 'other' IQ
1171system.cpu1.commit.commitSquashedInsts        1470840                       # The number of squashed insts skipped by commit
1172system.cpu1.commit.commitNonSpecStalls         120351                       # The number of times commit has been forced to stall to communicate backwards
1173system.cpu1.commit.branchMispredicts           107539                       # The number of times a branch was mispredicted
1174system.cpu1.commit.committed_per_cycle::samples     12487025                       # Number of insts commited each cycle
1175system.cpu1.commit.committed_per_cycle::mean     0.642311                       # Number of insts commited each cycle
1176system.cpu1.commit.committed_per_cycle::stdev     1.620138                       # Number of insts commited each cycle
1177system.cpu1.commit.committed_per_cycle::underflows            0      0.00%      0.00% # Number of insts commited each cycle
1178system.cpu1.commit.committed_per_cycle::0      9576588     76.69%     76.69% # Number of insts commited each cycle
1179system.cpu1.commit.committed_per_cycle::1      1351659     10.82%     87.52% # Number of insts commited each cycle
1180system.cpu1.commit.committed_per_cycle::2       487280      3.90%     91.42% # Number of insts commited each cycle
1181system.cpu1.commit.committed_per_cycle::3       294734      2.36%     93.78% # Number of insts commited each cycle
1182system.cpu1.commit.committed_per_cycle::4       217151      1.74%     95.52% # Number of insts commited each cycle
1183system.cpu1.commit.committed_per_cycle::5        92181      0.74%     96.26% # Number of insts commited each cycle
1184system.cpu1.commit.committed_per_cycle::6        81385      0.65%     96.91% # Number of insts commited each cycle
1185system.cpu1.commit.committed_per_cycle::7        96065      0.77%     97.68% # Number of insts commited each cycle
1186system.cpu1.commit.committed_per_cycle::8       289982      2.32%    100.00% # Number of insts commited each cycle
1187system.cpu1.commit.committed_per_cycle::overflows            0      0.00%    100.00% # Number of insts commited each cycle
1188system.cpu1.commit.committed_per_cycle::min_value            0                       # Number of insts commited each cycle
1189system.cpu1.commit.committed_per_cycle::max_value            8                       # Number of insts commited each cycle
1190system.cpu1.commit.committed_per_cycle::total     12487025                       # Number of insts commited each cycle
1191system.cpu1.commit.committedInsts             8020551                       # Number of instructions committed
1192system.cpu1.commit.committedOps               8020551                       # Number of ops (including micro ops) committed
1193system.cpu1.commit.swp_count                        0                       # Number of s/w prefetches committed
1194system.cpu1.commit.refs                       2563717                       # Number of memory references committed
1195system.cpu1.commit.loads                      1543225                       # Number of loads committed
1196system.cpu1.commit.membars                      37500                       # Number of memory barriers committed
1197system.cpu1.commit.branches                   1142801                       # Number of branches committed
1198system.cpu1.commit.fp_insts                     80747                       # Number of committed floating point instructions.
1199system.cpu1.commit.int_insts                  7435629                       # Number of committed integer instructions.
1200system.cpu1.commit.function_calls              128494                       # Number of function calls committed.
1201system.cpu1.commit.op_class_0::No_OpClass       382508      4.77%      4.77% # Class of committed instruction
1202system.cpu1.commit.op_class_0::IntAlu         4766897     59.43%     64.20% # Class of committed instruction
1203system.cpu1.commit.op_class_0::IntMult          14118      0.18%     64.38% # Class of committed instruction
1204system.cpu1.commit.op_class_0::IntDiv               0      0.00%     64.38% # Class of committed instruction
1205system.cpu1.commit.op_class_0::FloatAdd         10465      0.13%     64.51% # Class of committed instruction
1206system.cpu1.commit.op_class_0::FloatCmp             0      0.00%     64.51% # Class of committed instruction
1207system.cpu1.commit.op_class_0::FloatCvt             0      0.00%     64.51% # Class of committed instruction
1208system.cpu1.commit.op_class_0::FloatMult            0      0.00%     64.51% # Class of committed instruction
1209system.cpu1.commit.op_class_0::FloatDiv          1759      0.02%     64.53% # Class of committed instruction
1210system.cpu1.commit.op_class_0::FloatSqrt            0      0.00%     64.53% # Class of committed instruction
1211system.cpu1.commit.op_class_0::SimdAdd              0      0.00%     64.53% # Class of committed instruction
1212system.cpu1.commit.op_class_0::SimdAddAcc            0      0.00%     64.53% # Class of committed instruction
1213system.cpu1.commit.op_class_0::SimdAlu              0      0.00%     64.53% # Class of committed instruction
1214system.cpu1.commit.op_class_0::SimdCmp              0      0.00%     64.53% # Class of committed instruction
1215system.cpu1.commit.op_class_0::SimdCvt              0      0.00%     64.53% # Class of committed instruction
1216system.cpu1.commit.op_class_0::SimdMisc             0      0.00%     64.53% # Class of committed instruction
1217system.cpu1.commit.op_class_0::SimdMult             0      0.00%     64.53% # Class of committed instruction
1218system.cpu1.commit.op_class_0::SimdMultAcc            0      0.00%     64.53% # Class of committed instruction
1219system.cpu1.commit.op_class_0::SimdShift            0      0.00%     64.53% # Class of committed instruction
1220system.cpu1.commit.op_class_0::SimdShiftAcc            0      0.00%     64.53% # Class of committed instruction
1221system.cpu1.commit.op_class_0::SimdSqrt             0      0.00%     64.53% # Class of committed instruction
1222system.cpu1.commit.op_class_0::SimdFloatAdd            0      0.00%     64.53% # Class of committed instruction
1223system.cpu1.commit.op_class_0::SimdFloatAlu            0      0.00%     64.53% # Class of committed instruction
1224system.cpu1.commit.op_class_0::SimdFloatCmp            0      0.00%     64.53% # Class of committed instruction
1225system.cpu1.commit.op_class_0::SimdFloatCvt            0      0.00%     64.53% # Class of committed instruction
1226system.cpu1.commit.op_class_0::SimdFloatDiv            0      0.00%     64.53% # Class of committed instruction
1227system.cpu1.commit.op_class_0::SimdFloatMisc            0      0.00%     64.53% # Class of committed instruction
1228system.cpu1.commit.op_class_0::SimdFloatMult            0      0.00%     64.53% # Class of committed instruction
1229system.cpu1.commit.op_class_0::SimdFloatMultAcc            0      0.00%     64.53% # Class of committed instruction
1230system.cpu1.commit.op_class_0::SimdFloatSqrt            0      0.00%     64.53% # Class of committed instruction
1231system.cpu1.commit.op_class_0::MemRead        1580725     19.71%     84.24% # Class of committed instruction
1232system.cpu1.commit.op_class_0::MemWrite       1020940     12.73%     96.97% # Class of committed instruction
1233system.cpu1.commit.op_class_0::IprAccess       243139      3.03%    100.00% # Class of committed instruction
1234system.cpu1.commit.op_class_0::InstPrefetch            0      0.00%    100.00% # Class of committed instruction
1235system.cpu1.commit.op_class_0::total          8020551                       # Class of committed instruction
1236system.cpu1.commit.bw_lim_events               289982                       # number cycles where commit BW limit reached
1237system.cpu1.rob.rob_reads                    21604416                       # The number of ROB reads
1238system.cpu1.rob.rob_writes                   19248787                       # The number of ROB writes
1239system.cpu1.timesIdled                         107122                       # Number of times that the entire CPU went into an idle state and unscheduled itself
1240system.cpu1.idleCycles                         621832                       # Total number of cycles that the CPU has spent unscheduled due to idling
1241system.cpu1.quiesceCycles                  3799884834                       # Total number of cycles that CPU has spent quiesced or waiting for an interrupt
1242system.cpu1.committedInsts                    7641561                       # Number of Instructions Simulated
1243system.cpu1.committedOps                      7641561                       # Number of Ops (including micro ops) Simulated
1244system.cpu1.cpi                              1.750771                       # CPI: Cycles Per Instruction
1245system.cpu1.cpi_total                        1.750771                       # CPI: Total CPI of All Threads
1246system.cpu1.ipc                              0.571177                       # IPC: Instructions Per Cycle
1247system.cpu1.ipc_total                        0.571177                       # IPC: Total IPC of All Threads
1248system.cpu1.int_regfile_reads                10694286                       # number of integer regfile reads
1249system.cpu1.int_regfile_writes                5846668                       # number of integer regfile writes
1250system.cpu1.fp_regfile_reads                    46070                       # number of floating regfile reads
1251system.cpu1.fp_regfile_writes                   45105                       # number of floating regfile writes
1252system.cpu1.misc_regfile_reads                 889333                       # number of misc regfile reads
1253system.cpu1.misc_regfile_writes                191018                       # number of misc regfile writes
1254system.cpu1.dcache.tags.replacements            88757                       # number of replacements
1255system.cpu1.dcache.tags.tagsinuse          491.801602                       # Cycle average of tags in use
1256system.cpu1.dcache.tags.total_refs            2280391                       # Total number of references to valid blocks.
1257system.cpu1.dcache.tags.sampled_refs            89062                       # Sample count of references to valid blocks.
1258system.cpu1.dcache.tags.avg_refs            25.604534                       # Average number of references to valid blocks.
1259system.cpu1.dcache.tags.warmup_cycle     1034185237500                       # Cycle when the warmup percentage was hit.
1260system.cpu1.dcache.tags.occ_blocks::cpu1.data   491.801602                       # Average occupied blocks per requestor
1261system.cpu1.dcache.tags.occ_percent::cpu1.data     0.960550                       # Average percentage of cache occupancy
1262system.cpu1.dcache.tags.occ_percent::total     0.960550                       # Average percentage of cache occupancy
1263system.cpu1.dcache.tags.occ_task_id_blocks::1024          305                       # Occupied blocks per task id
1264system.cpu1.dcache.tags.age_task_id_blocks_1024::2          305                       # Occupied blocks per task id
1265system.cpu1.dcache.tags.occ_task_id_percent::1024     0.595703                       # Percentage of cache occupancy per task id
1266system.cpu1.dcache.tags.tag_accesses         10633162                       # Number of tag accesses
1267system.cpu1.dcache.tags.data_accesses        10633162                       # Number of data accesses
1268system.cpu1.dcache.ReadReq_hits::cpu1.data      1420631                       # number of ReadReq hits
1269system.cpu1.dcache.ReadReq_hits::total        1420631                       # number of ReadReq hits
1270system.cpu1.dcache.WriteReq_hits::cpu1.data       810208                       # number of WriteReq hits
1271system.cpu1.dcache.WriteReq_hits::total        810208                       # number of WriteReq hits
1272system.cpu1.dcache.LoadLockedReq_hits::cpu1.data        27933                       # number of LoadLockedReq hits
1273system.cpu1.dcache.LoadLockedReq_hits::total        27933                       # number of LoadLockedReq hits
1274system.cpu1.dcache.StoreCondReq_hits::cpu1.data        26395                       # number of StoreCondReq hits
1275system.cpu1.dcache.StoreCondReq_hits::total        26395                       # number of StoreCondReq hits
1276system.cpu1.dcache.demand_hits::cpu1.data      2230839                       # number of demand (read+write) hits
1277system.cpu1.dcache.demand_hits::total         2230839                       # number of demand (read+write) hits
1278system.cpu1.dcache.overall_hits::cpu1.data      2230839                       # number of overall hits
1279system.cpu1.dcache.overall_hits::total        2230839                       # number of overall hits
1280system.cpu1.dcache.ReadReq_misses::cpu1.data       166361                       # number of ReadReq misses
1281system.cpu1.dcache.ReadReq_misses::total       166361                       # number of ReadReq misses
1282system.cpu1.dcache.WriteReq_misses::cpu1.data       175617                       # number of WriteReq misses
1283system.cpu1.dcache.WriteReq_misses::total       175617                       # number of WriteReq misses
1284system.cpu1.dcache.LoadLockedReq_misses::cpu1.data         4254                       # number of LoadLockedReq misses
1285system.cpu1.dcache.LoadLockedReq_misses::total         4254                       # number of LoadLockedReq misses
1286system.cpu1.dcache.StoreCondReq_misses::cpu1.data         2523                       # number of StoreCondReq misses
1287system.cpu1.dcache.StoreCondReq_misses::total         2523                       # number of StoreCondReq misses
1288system.cpu1.dcache.demand_misses::cpu1.data       341978                       # number of demand (read+write) misses
1289system.cpu1.dcache.demand_misses::total        341978                       # number of demand (read+write) misses
1290system.cpu1.dcache.overall_misses::cpu1.data       341978                       # number of overall misses
1291system.cpu1.dcache.overall_misses::total       341978                       # number of overall misses
1292system.cpu1.dcache.ReadReq_miss_latency::cpu1.data   2085855500                       # number of ReadReq miss cycles
1293system.cpu1.dcache.ReadReq_miss_latency::total   2085855500                       # number of ReadReq miss cycles
1294system.cpu1.dcache.WriteReq_miss_latency::cpu1.data   6615792667                       # number of WriteReq miss cycles
1295system.cpu1.dcache.WriteReq_miss_latency::total   6615792667                       # number of WriteReq miss cycles
1296system.cpu1.dcache.LoadLockedReq_miss_latency::cpu1.data     40341500                       # number of LoadLockedReq miss cycles
1297system.cpu1.dcache.LoadLockedReq_miss_latency::total     40341500                       # number of LoadLockedReq miss cycles
1298system.cpu1.dcache.StoreCondReq_miss_latency::cpu1.data     21053500                       # number of StoreCondReq miss cycles
1299system.cpu1.dcache.StoreCondReq_miss_latency::total     21053500                       # number of StoreCondReq miss cycles
1300system.cpu1.dcache.demand_miss_latency::cpu1.data   8701648167                       # number of demand (read+write) miss cycles
1301system.cpu1.dcache.demand_miss_latency::total   8701648167                       # number of demand (read+write) miss cycles
1302system.cpu1.dcache.overall_miss_latency::cpu1.data   8701648167                       # number of overall miss cycles
1303system.cpu1.dcache.overall_miss_latency::total   8701648167                       # number of overall miss cycles
1304system.cpu1.dcache.ReadReq_accesses::cpu1.data      1586992                       # number of ReadReq accesses(hits+misses)
1305system.cpu1.dcache.ReadReq_accesses::total      1586992                       # number of ReadReq accesses(hits+misses)
1306system.cpu1.dcache.WriteReq_accesses::cpu1.data       985825                       # number of WriteReq accesses(hits+misses)
1307system.cpu1.dcache.WriteReq_accesses::total       985825                       # number of WriteReq accesses(hits+misses)
1308system.cpu1.dcache.LoadLockedReq_accesses::cpu1.data        32187                       # number of LoadLockedReq accesses(hits+misses)
1309system.cpu1.dcache.LoadLockedReq_accesses::total        32187                       # number of LoadLockedReq accesses(hits+misses)
1310system.cpu1.dcache.StoreCondReq_accesses::cpu1.data        28918                       # number of StoreCondReq accesses(hits+misses)
1311system.cpu1.dcache.StoreCondReq_accesses::total        28918                       # number of StoreCondReq accesses(hits+misses)
1312system.cpu1.dcache.demand_accesses::cpu1.data      2572817                       # number of demand (read+write) accesses
1313system.cpu1.dcache.demand_accesses::total      2572817                       # number of demand (read+write) accesses
1314system.cpu1.dcache.overall_accesses::cpu1.data      2572817                       # number of overall (read+write) accesses
1315system.cpu1.dcache.overall_accesses::total      2572817                       # number of overall (read+write) accesses
1316system.cpu1.dcache.ReadReq_miss_rate::cpu1.data     0.104828                       # miss rate for ReadReq accesses
1317system.cpu1.dcache.ReadReq_miss_rate::total     0.104828                       # miss rate for ReadReq accesses
1318system.cpu1.dcache.WriteReq_miss_rate::cpu1.data     0.178142                       # miss rate for WriteReq accesses
1319system.cpu1.dcache.WriteReq_miss_rate::total     0.178142                       # miss rate for WriteReq accesses
1320system.cpu1.dcache.LoadLockedReq_miss_rate::cpu1.data     0.132165                       # miss rate for LoadLockedReq accesses
1321system.cpu1.dcache.LoadLockedReq_miss_rate::total     0.132165                       # miss rate for LoadLockedReq accesses
1322system.cpu1.dcache.StoreCondReq_miss_rate::cpu1.data     0.087247                       # miss rate for StoreCondReq accesses
1323system.cpu1.dcache.StoreCondReq_miss_rate::total     0.087247                       # miss rate for StoreCondReq accesses
1324system.cpu1.dcache.demand_miss_rate::cpu1.data     0.132920                       # miss rate for demand accesses
1325system.cpu1.dcache.demand_miss_rate::total     0.132920                       # miss rate for demand accesses
1326system.cpu1.dcache.overall_miss_rate::cpu1.data     0.132920                       # miss rate for overall accesses
1327system.cpu1.dcache.overall_miss_rate::total     0.132920                       # miss rate for overall accesses
1328system.cpu1.dcache.ReadReq_avg_miss_latency::cpu1.data 12538.127927                       # average ReadReq miss latency
1329system.cpu1.dcache.ReadReq_avg_miss_latency::total 12538.127927                       # average ReadReq miss latency
1330system.cpu1.dcache.WriteReq_avg_miss_latency::cpu1.data 37671.709840                       # average WriteReq miss latency
1331system.cpu1.dcache.WriteReq_avg_miss_latency::total 37671.709840                       # average WriteReq miss latency
1332system.cpu1.dcache.LoadLockedReq_avg_miss_latency::cpu1.data  9483.192290                       # average LoadLockedReq miss latency
1333system.cpu1.dcache.LoadLockedReq_avg_miss_latency::total  9483.192290                       # average LoadLockedReq miss latency
1334system.cpu1.dcache.StoreCondReq_avg_miss_latency::cpu1.data  8344.629409                       # average StoreCondReq miss latency
1335system.cpu1.dcache.StoreCondReq_avg_miss_latency::total  8344.629409                       # average StoreCondReq miss latency
1336system.cpu1.dcache.demand_avg_miss_latency::cpu1.data 25445.052509                       # average overall miss latency
1337system.cpu1.dcache.demand_avg_miss_latency::total 25445.052509                       # average overall miss latency
1338system.cpu1.dcache.overall_avg_miss_latency::cpu1.data 25445.052509                       # average overall miss latency
1339system.cpu1.dcache.overall_avg_miss_latency::total 25445.052509                       # average overall miss latency
1340system.cpu1.dcache.blocked_cycles::no_mshrs       379425                       # number of cycles access was blocked
1341system.cpu1.dcache.blocked_cycles::no_targets          575                       # number of cycles access was blocked
1342system.cpu1.dcache.blocked::no_mshrs            15060                       # number of cycles access was blocked
1343system.cpu1.dcache.blocked::no_targets             12                       # number of cycles access was blocked
1344system.cpu1.dcache.avg_blocked_cycles::no_mshrs    25.194223                       # average number of cycles each access was blocked
1345system.cpu1.dcache.avg_blocked_cycles::no_targets    47.916667                       # average number of cycles each access was blocked
1346system.cpu1.dcache.fast_writes                      0                       # number of fast writes performed
1347system.cpu1.dcache.cache_copies                     0                       # number of cache copies performed
1348system.cpu1.dcache.writebacks::writebacks        56462                       # number of writebacks
1349system.cpu1.dcache.writebacks::total            56462                       # number of writebacks
1350system.cpu1.dcache.ReadReq_mshr_hits::cpu1.data       100117                       # number of ReadReq MSHR hits
1351system.cpu1.dcache.ReadReq_mshr_hits::total       100117                       # number of ReadReq MSHR hits
1352system.cpu1.dcache.WriteReq_mshr_hits::cpu1.data       144305                       # number of WriteReq MSHR hits
1353system.cpu1.dcache.WriteReq_mshr_hits::total       144305                       # number of WriteReq MSHR hits
1354system.cpu1.dcache.LoadLockedReq_mshr_hits::cpu1.data          473                       # number of LoadLockedReq MSHR hits
1355system.cpu1.dcache.LoadLockedReq_mshr_hits::total          473                       # number of LoadLockedReq MSHR hits
1356system.cpu1.dcache.demand_mshr_hits::cpu1.data       244422                       # number of demand (read+write) MSHR hits
1357system.cpu1.dcache.demand_mshr_hits::total       244422                       # number of demand (read+write) MSHR hits
1358system.cpu1.dcache.overall_mshr_hits::cpu1.data       244422                       # number of overall MSHR hits
1359system.cpu1.dcache.overall_mshr_hits::total       244422                       # number of overall MSHR hits
1360system.cpu1.dcache.ReadReq_mshr_misses::cpu1.data        66244                       # number of ReadReq MSHR misses
1361system.cpu1.dcache.ReadReq_mshr_misses::total        66244                       # number of ReadReq MSHR misses
1362system.cpu1.dcache.WriteReq_mshr_misses::cpu1.data        31312                       # number of WriteReq MSHR misses
1363system.cpu1.dcache.WriteReq_mshr_misses::total        31312                       # number of WriteReq MSHR misses
1364system.cpu1.dcache.LoadLockedReq_mshr_misses::cpu1.data         3781                       # number of LoadLockedReq MSHR misses
1365system.cpu1.dcache.LoadLockedReq_mshr_misses::total         3781                       # number of LoadLockedReq MSHR misses
1366system.cpu1.dcache.StoreCondReq_mshr_misses::cpu1.data         2522                       # number of StoreCondReq MSHR misses
1367system.cpu1.dcache.StoreCondReq_mshr_misses::total         2522                       # number of StoreCondReq MSHR misses
1368system.cpu1.dcache.demand_mshr_misses::cpu1.data        97556                       # number of demand (read+write) MSHR misses
1369system.cpu1.dcache.demand_mshr_misses::total        97556                       # number of demand (read+write) MSHR misses
1370system.cpu1.dcache.overall_mshr_misses::cpu1.data        97556                       # number of overall MSHR misses
1371system.cpu1.dcache.overall_mshr_misses::total        97556                       # number of overall MSHR misses
1372system.cpu1.dcache.ReadReq_mshr_uncacheable::cpu1.data          158                       # number of ReadReq MSHR uncacheable
1373system.cpu1.dcache.ReadReq_mshr_uncacheable::total          158                       # number of ReadReq MSHR uncacheable
1374system.cpu1.dcache.WriteReq_mshr_uncacheable::cpu1.data         2884                       # number of WriteReq MSHR uncacheable
1375system.cpu1.dcache.WriteReq_mshr_uncacheable::total         2884                       # number of WriteReq MSHR uncacheable
1376system.cpu1.dcache.overall_mshr_uncacheable_misses::cpu1.data         3042                       # number of overall MSHR uncacheable misses
1377system.cpu1.dcache.overall_mshr_uncacheable_misses::total         3042                       # number of overall MSHR uncacheable misses
1378system.cpu1.dcache.ReadReq_mshr_miss_latency::cpu1.data    801271000                       # number of ReadReq MSHR miss cycles
1379system.cpu1.dcache.ReadReq_mshr_miss_latency::total    801271000                       # number of ReadReq MSHR miss cycles
1380system.cpu1.dcache.WriteReq_mshr_miss_latency::cpu1.data   1099670460                       # number of WriteReq MSHR miss cycles
1381system.cpu1.dcache.WriteReq_mshr_miss_latency::total   1099670460                       # number of WriteReq MSHR miss cycles
1382system.cpu1.dcache.LoadLockedReq_mshr_miss_latency::cpu1.data     31948000                       # number of LoadLockedReq MSHR miss cycles
1383system.cpu1.dcache.LoadLockedReq_mshr_miss_latency::total     31948000                       # number of LoadLockedReq MSHR miss cycles
1384system.cpu1.dcache.StoreCondReq_mshr_miss_latency::cpu1.data     18531500                       # number of StoreCondReq MSHR miss cycles
1385system.cpu1.dcache.StoreCondReq_mshr_miss_latency::total     18531500                       # number of StoreCondReq MSHR miss cycles
1386system.cpu1.dcache.demand_mshr_miss_latency::cpu1.data   1900941460                       # number of demand (read+write) MSHR miss cycles
1387system.cpu1.dcache.demand_mshr_miss_latency::total   1900941460                       # number of demand (read+write) MSHR miss cycles
1388system.cpu1.dcache.overall_mshr_miss_latency::cpu1.data   1900941460                       # number of overall MSHR miss cycles
1389system.cpu1.dcache.overall_mshr_miss_latency::total   1900941460                       # number of overall MSHR miss cycles
1390system.cpu1.dcache.ReadReq_mshr_uncacheable_latency::cpu1.data     29727000                       # number of ReadReq MSHR uncacheable cycles
1391system.cpu1.dcache.ReadReq_mshr_uncacheable_latency::total     29727000                       # number of ReadReq MSHR uncacheable cycles
1392system.cpu1.dcache.WriteReq_mshr_uncacheable_latency::cpu1.data    636171000                       # number of WriteReq MSHR uncacheable cycles
1393system.cpu1.dcache.WriteReq_mshr_uncacheable_latency::total    636171000                       # number of WriteReq MSHR uncacheable cycles
1394system.cpu1.dcache.overall_mshr_uncacheable_latency::cpu1.data    665898000                       # number of overall MSHR uncacheable cycles
1395system.cpu1.dcache.overall_mshr_uncacheable_latency::total    665898000                       # number of overall MSHR uncacheable cycles
1396system.cpu1.dcache.ReadReq_mshr_miss_rate::cpu1.data     0.041742                       # mshr miss rate for ReadReq accesses
1397system.cpu1.dcache.ReadReq_mshr_miss_rate::total     0.041742                       # mshr miss rate for ReadReq accesses
1398system.cpu1.dcache.WriteReq_mshr_miss_rate::cpu1.data     0.031762                       # mshr miss rate for WriteReq accesses
1399system.cpu1.dcache.WriteReq_mshr_miss_rate::total     0.031762                       # mshr miss rate for WriteReq accesses
1400system.cpu1.dcache.LoadLockedReq_mshr_miss_rate::cpu1.data     0.117470                       # mshr miss rate for LoadLockedReq accesses
1401system.cpu1.dcache.LoadLockedReq_mshr_miss_rate::total     0.117470                       # mshr miss rate for LoadLockedReq accesses
1402system.cpu1.dcache.StoreCondReq_mshr_miss_rate::cpu1.data     0.087212                       # mshr miss rate for StoreCondReq accesses
1403system.cpu1.dcache.StoreCondReq_mshr_miss_rate::total     0.087212                       # mshr miss rate for StoreCondReq accesses
1404system.cpu1.dcache.demand_mshr_miss_rate::cpu1.data     0.037918                       # mshr miss rate for demand accesses
1405system.cpu1.dcache.demand_mshr_miss_rate::total     0.037918                       # mshr miss rate for demand accesses
1406system.cpu1.dcache.overall_mshr_miss_rate::cpu1.data     0.037918                       # mshr miss rate for overall accesses
1407system.cpu1.dcache.overall_mshr_miss_rate::total     0.037918                       # mshr miss rate for overall accesses
1408system.cpu1.dcache.ReadReq_avg_mshr_miss_latency::cpu1.data 12095.752068                       # average ReadReq mshr miss latency
1409system.cpu1.dcache.ReadReq_avg_mshr_miss_latency::total 12095.752068                       # average ReadReq mshr miss latency
1410system.cpu1.dcache.WriteReq_avg_mshr_miss_latency::cpu1.data 35119.777082                       # average WriteReq mshr miss latency
1411system.cpu1.dcache.WriteReq_avg_mshr_miss_latency::total 35119.777082                       # average WriteReq mshr miss latency
1412system.cpu1.dcache.LoadLockedReq_avg_mshr_miss_latency::cpu1.data  8449.616504                       # average LoadLockedReq mshr miss latency
1413system.cpu1.dcache.LoadLockedReq_avg_mshr_miss_latency::total  8449.616504                       # average LoadLockedReq mshr miss latency
1414system.cpu1.dcache.StoreCondReq_avg_mshr_miss_latency::cpu1.data  7347.938144                       # average StoreCondReq mshr miss latency
1415system.cpu1.dcache.StoreCondReq_avg_mshr_miss_latency::total  7347.938144                       # average StoreCondReq mshr miss latency
1416system.cpu1.dcache.demand_avg_mshr_miss_latency::cpu1.data 19485.643733                       # average overall mshr miss latency
1417system.cpu1.dcache.demand_avg_mshr_miss_latency::total 19485.643733                       # average overall mshr miss latency
1418system.cpu1.dcache.overall_avg_mshr_miss_latency::cpu1.data 19485.643733                       # average overall mshr miss latency
1419system.cpu1.dcache.overall_avg_mshr_miss_latency::total 19485.643733                       # average overall mshr miss latency
1420system.cpu1.dcache.ReadReq_avg_mshr_uncacheable_latency::cpu1.data 188145.569620                       # average ReadReq mshr uncacheable latency
1421system.cpu1.dcache.ReadReq_avg_mshr_uncacheable_latency::total 188145.569620                       # average ReadReq mshr uncacheable latency
1422system.cpu1.dcache.WriteReq_avg_mshr_uncacheable_latency::cpu1.data 220586.338419                       # average WriteReq mshr uncacheable latency
1423system.cpu1.dcache.WriteReq_avg_mshr_uncacheable_latency::total 220586.338419                       # average WriteReq mshr uncacheable latency
1424system.cpu1.dcache.overall_avg_mshr_uncacheable_latency::cpu1.data 218901.380671                       # average overall mshr uncacheable latency
1425system.cpu1.dcache.overall_avg_mshr_uncacheable_latency::total 218901.380671                       # average overall mshr uncacheable latency
1426system.cpu1.dcache.no_allocate_misses               0                       # Number of misses that were no-allocate
1427system.cpu1.icache.tags.replacements           200477                       # number of replacements
1428system.cpu1.icache.tags.tagsinuse          470.242239                       # Cycle average of tags in use
1429system.cpu1.icache.tags.total_refs            1230816                       # Total number of references to valid blocks.
1430system.cpu1.icache.tags.sampled_refs           200989                       # Sample count of references to valid blocks.
1431system.cpu1.icache.tags.avg_refs             6.123798                       # Average number of references to valid blocks.
1432system.cpu1.icache.tags.warmup_cycle     1882066156500                       # Cycle when the warmup percentage was hit.
1433system.cpu1.icache.tags.occ_blocks::cpu1.inst   470.242239                       # Average occupied blocks per requestor
1434system.cpu1.icache.tags.occ_percent::cpu1.inst     0.918442                       # Average percentage of cache occupancy
1435system.cpu1.icache.tags.occ_percent::total     0.918442                       # Average percentage of cache occupancy
1436system.cpu1.icache.tags.occ_task_id_blocks::1024          512                       # Occupied blocks per task id
1437system.cpu1.icache.tags.age_task_id_blocks_1024::2          512                       # Occupied blocks per task id
1438system.cpu1.icache.tags.occ_task_id_percent::1024            1                       # Percentage of cache occupancy per task id
1439system.cpu1.icache.tags.tag_accesses          1639971                       # Number of tag accesses
1440system.cpu1.icache.tags.data_accesses         1639971                       # Number of data accesses
1441system.cpu1.icache.ReadReq_hits::cpu1.inst      1230816                       # number of ReadReq hits
1442system.cpu1.icache.ReadReq_hits::total        1230816                       # number of ReadReq hits
1443system.cpu1.icache.demand_hits::cpu1.inst      1230816                       # number of demand (read+write) hits
1444system.cpu1.icache.demand_hits::total         1230816                       # number of demand (read+write) hits
1445system.cpu1.icache.overall_hits::cpu1.inst      1230816                       # number of overall hits
1446system.cpu1.icache.overall_hits::total        1230816                       # number of overall hits
1447system.cpu1.icache.ReadReq_misses::cpu1.inst       208101                       # number of ReadReq misses
1448system.cpu1.icache.ReadReq_misses::total       208101                       # number of ReadReq misses
1449system.cpu1.icache.demand_misses::cpu1.inst       208101                       # number of demand (read+write) misses
1450system.cpu1.icache.demand_misses::total        208101                       # number of demand (read+write) misses
1451system.cpu1.icache.overall_misses::cpu1.inst       208101                       # number of overall misses
1452system.cpu1.icache.overall_misses::total       208101                       # number of overall misses
1453system.cpu1.icache.ReadReq_miss_latency::cpu1.inst   2838828500                       # number of ReadReq miss cycles
1454system.cpu1.icache.ReadReq_miss_latency::total   2838828500                       # number of ReadReq miss cycles
1455system.cpu1.icache.demand_miss_latency::cpu1.inst   2838828500                       # number of demand (read+write) miss cycles
1456system.cpu1.icache.demand_miss_latency::total   2838828500                       # number of demand (read+write) miss cycles
1457system.cpu1.icache.overall_miss_latency::cpu1.inst   2838828500                       # number of overall miss cycles
1458system.cpu1.icache.overall_miss_latency::total   2838828500                       # number of overall miss cycles
1459system.cpu1.icache.ReadReq_accesses::cpu1.inst      1438917                       # number of ReadReq accesses(hits+misses)
1460system.cpu1.icache.ReadReq_accesses::total      1438917                       # number of ReadReq accesses(hits+misses)
1461system.cpu1.icache.demand_accesses::cpu1.inst      1438917                       # number of demand (read+write) accesses
1462system.cpu1.icache.demand_accesses::total      1438917                       # number of demand (read+write) accesses
1463system.cpu1.icache.overall_accesses::cpu1.inst      1438917                       # number of overall (read+write) accesses
1464system.cpu1.icache.overall_accesses::total      1438917                       # number of overall (read+write) accesses
1465system.cpu1.icache.ReadReq_miss_rate::cpu1.inst     0.144623                       # miss rate for ReadReq accesses
1466system.cpu1.icache.ReadReq_miss_rate::total     0.144623                       # miss rate for ReadReq accesses
1467system.cpu1.icache.demand_miss_rate::cpu1.inst     0.144623                       # miss rate for demand accesses
1468system.cpu1.icache.demand_miss_rate::total     0.144623                       # miss rate for demand accesses
1469system.cpu1.icache.overall_miss_rate::cpu1.inst     0.144623                       # miss rate for overall accesses
1470system.cpu1.icache.overall_miss_rate::total     0.144623                       # miss rate for overall accesses
1471system.cpu1.icache.ReadReq_avg_miss_latency::cpu1.inst 13641.589901                       # average ReadReq miss latency
1472system.cpu1.icache.ReadReq_avg_miss_latency::total 13641.589901                       # average ReadReq miss latency
1473system.cpu1.icache.demand_avg_miss_latency::cpu1.inst 13641.589901                       # average overall miss latency
1474system.cpu1.icache.demand_avg_miss_latency::total 13641.589901                       # average overall miss latency
1475system.cpu1.icache.overall_avg_miss_latency::cpu1.inst 13641.589901                       # average overall miss latency
1476system.cpu1.icache.overall_avg_miss_latency::total 13641.589901                       # average overall miss latency
1477system.cpu1.icache.blocked_cycles::no_mshrs          462                       # number of cycles access was blocked
1478system.cpu1.icache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
1479system.cpu1.icache.blocked::no_mshrs               30                       # number of cycles access was blocked
1480system.cpu1.icache.blocked::no_targets              0                       # number of cycles access was blocked
1481system.cpu1.icache.avg_blocked_cycles::no_mshrs    15.400000                       # average number of cycles each access was blocked
1482system.cpu1.icache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
1483system.cpu1.icache.fast_writes                      0                       # number of fast writes performed
1484system.cpu1.icache.cache_copies                     0                       # number of cache copies performed
1485system.cpu1.icache.ReadReq_mshr_hits::cpu1.inst         7047                       # number of ReadReq MSHR hits
1486system.cpu1.icache.ReadReq_mshr_hits::total         7047                       # number of ReadReq MSHR hits
1487system.cpu1.icache.demand_mshr_hits::cpu1.inst         7047                       # number of demand (read+write) MSHR hits
1488system.cpu1.icache.demand_mshr_hits::total         7047                       # number of demand (read+write) MSHR hits
1489system.cpu1.icache.overall_mshr_hits::cpu1.inst         7047                       # number of overall MSHR hits
1490system.cpu1.icache.overall_mshr_hits::total         7047                       # number of overall MSHR hits
1491system.cpu1.icache.ReadReq_mshr_misses::cpu1.inst       201054                       # number of ReadReq MSHR misses
1492system.cpu1.icache.ReadReq_mshr_misses::total       201054                       # number of ReadReq MSHR misses
1493system.cpu1.icache.demand_mshr_misses::cpu1.inst       201054                       # number of demand (read+write) MSHR misses
1494system.cpu1.icache.demand_mshr_misses::total       201054                       # number of demand (read+write) MSHR misses
1495system.cpu1.icache.overall_mshr_misses::cpu1.inst       201054                       # number of overall MSHR misses
1496system.cpu1.icache.overall_mshr_misses::total       201054                       # number of overall MSHR misses
1497system.cpu1.icache.ReadReq_mshr_miss_latency::cpu1.inst   2552554500                       # number of ReadReq MSHR miss cycles
1498system.cpu1.icache.ReadReq_mshr_miss_latency::total   2552554500                       # number of ReadReq MSHR miss cycles
1499system.cpu1.icache.demand_mshr_miss_latency::cpu1.inst   2552554500                       # number of demand (read+write) MSHR miss cycles
1500system.cpu1.icache.demand_mshr_miss_latency::total   2552554500                       # number of demand (read+write) MSHR miss cycles
1501system.cpu1.icache.overall_mshr_miss_latency::cpu1.inst   2552554500                       # number of overall MSHR miss cycles
1502system.cpu1.icache.overall_mshr_miss_latency::total   2552554500                       # number of overall MSHR miss cycles
1503system.cpu1.icache.ReadReq_mshr_miss_rate::cpu1.inst     0.139726                       # mshr miss rate for ReadReq accesses
1504system.cpu1.icache.ReadReq_mshr_miss_rate::total     0.139726                       # mshr miss rate for ReadReq accesses
1505system.cpu1.icache.demand_mshr_miss_rate::cpu1.inst     0.139726                       # mshr miss rate for demand accesses
1506system.cpu1.icache.demand_mshr_miss_rate::total     0.139726                       # mshr miss rate for demand accesses
1507system.cpu1.icache.overall_mshr_miss_rate::cpu1.inst     0.139726                       # mshr miss rate for overall accesses
1508system.cpu1.icache.overall_mshr_miss_rate::total     0.139726                       # mshr miss rate for overall accesses
1509system.cpu1.icache.ReadReq_avg_mshr_miss_latency::cpu1.inst 12695.865290                       # average ReadReq mshr miss latency
1510system.cpu1.icache.ReadReq_avg_mshr_miss_latency::total 12695.865290                       # average ReadReq mshr miss latency
1511system.cpu1.icache.demand_avg_mshr_miss_latency::cpu1.inst 12695.865290                       # average overall mshr miss latency
1512system.cpu1.icache.demand_avg_mshr_miss_latency::total 12695.865290                       # average overall mshr miss latency
1513system.cpu1.icache.overall_avg_mshr_miss_latency::cpu1.inst 12695.865290                       # average overall mshr miss latency
1514system.cpu1.icache.overall_avg_mshr_miss_latency::total 12695.865290                       # average overall mshr miss latency
1515system.cpu1.icache.no_allocate_misses               0                       # Number of misses that were no-allocate
1516system.disk0.dma_read_full_pages                    0                       # Number of full page size DMA reads (not PRD).
1517system.disk0.dma_read_bytes                      1024                       # Number of bytes transfered via DMA reads (not PRD).
1518system.disk0.dma_read_txs                           1                       # Number of DMA read transactions (not PRD).
1519system.disk0.dma_write_full_pages                 298                       # Number of full page size DMA writes.
1520system.disk0.dma_write_bytes                  2651136                       # Number of bytes transfered via DMA writes.
1521system.disk0.dma_write_txs                        395                       # Number of DMA write transactions.
1522system.disk2.dma_read_full_pages                    0                       # Number of full page size DMA reads (not PRD).
1523system.disk2.dma_read_bytes                         0                       # Number of bytes transfered via DMA reads (not PRD).
1524system.disk2.dma_read_txs                           0                       # Number of DMA read transactions (not PRD).
1525system.disk2.dma_write_full_pages                   1                       # Number of full page size DMA writes.
1526system.disk2.dma_write_bytes                     8192                       # Number of bytes transfered via DMA writes.
1527system.disk2.dma_write_txs                          1                       # Number of DMA write transactions.
1528system.iobus.trans_dist::ReadReq                 7371                       # Transaction distribution
1529system.iobus.trans_dist::ReadResp                7371                       # Transaction distribution
1530system.iobus.trans_dist::WriteReq               54460                       # Transaction distribution
1531system.iobus.trans_dist::WriteResp              54460                       # Transaction distribution
1532system.iobus.pkt_count_system.bridge.master::system.tsunami.cchip.pio        11610                       # Packet count per connected master and slave (bytes)
1533system.iobus.pkt_count_system.bridge.master::system.tsunami.pchip.pio          468                       # Packet count per connected master and slave (bytes)
1534system.iobus.pkt_count_system.bridge.master::system.tsunami.fake_sm_chip.pio           10                       # Packet count per connected master and slave (bytes)
1535system.iobus.pkt_count_system.bridge.master::system.tsunami.fake_uart4.pio           10                       # Packet count per connected master and slave (bytes)
1536system.iobus.pkt_count_system.bridge.master::system.tsunami.io.pio          180                       # Packet count per connected master and slave (bytes)
1537system.iobus.pkt_count_system.bridge.master::system.tsunami.uart.pio        18148                       # Packet count per connected master and slave (bytes)
1538system.iobus.pkt_count_system.bridge.master::system.tsunami.backdoor.pio         2468                       # Packet count per connected master and slave (bytes)
1539system.iobus.pkt_count_system.bridge.master::system.tsunami.ide.pio         6672                       # Packet count per connected master and slave (bytes)
1540system.iobus.pkt_count_system.bridge.master::system.tsunami.ide-pciconf          294                       # Packet count per connected master and slave (bytes)
1541system.iobus.pkt_count_system.bridge.master::system.tsunami.ethernet.pio          102                       # Packet count per connected master and slave (bytes)
1542system.iobus.pkt_count_system.bridge.master::system.tsunami.ethernet-pciconf          180                       # Packet count per connected master and slave (bytes)
1543system.iobus.pkt_count_system.bridge.master::system.tsunami.pciconfig.pio           60                       # Packet count per connected master and slave (bytes)
1544system.iobus.pkt_count_system.bridge.master::total        40202                       # Packet count per connected master and slave (bytes)
1545system.iobus.pkt_count_system.tsunami.ide.dma::system.iocache.cpu_side        83460                       # Packet count per connected master and slave (bytes)
1546system.iobus.pkt_count_system.tsunami.ide.dma::total        83460                       # Packet count per connected master and slave (bytes)
1547system.iobus.pkt_count::total                  123662                       # Packet count per connected master and slave (bytes)
1548system.iobus.pkt_size_system.bridge.master::system.tsunami.cchip.pio        46440                       # Cumulative packet size per connected master and slave (bytes)
1549system.iobus.pkt_size_system.bridge.master::system.tsunami.pchip.pio         1872                       # Cumulative packet size per connected master and slave (bytes)
1550system.iobus.pkt_size_system.bridge.master::system.tsunami.fake_sm_chip.pio            5                       # Cumulative packet size per connected master and slave (bytes)
1551system.iobus.pkt_size_system.bridge.master::system.tsunami.fake_uart4.pio            5                       # Cumulative packet size per connected master and slave (bytes)
1552system.iobus.pkt_size_system.bridge.master::system.tsunami.io.pio          160                       # Cumulative packet size per connected master and slave (bytes)
1553system.iobus.pkt_size_system.bridge.master::system.tsunami.uart.pio         9074                       # Cumulative packet size per connected master and slave (bytes)
1554system.iobus.pkt_size_system.bridge.master::system.tsunami.backdoor.pio         9852                       # Cumulative packet size per connected master and slave (bytes)
1555system.iobus.pkt_size_system.bridge.master::system.tsunami.ide.pio         4193                       # Cumulative packet size per connected master and slave (bytes)
1556system.iobus.pkt_size_system.bridge.master::system.tsunami.ide-pciconf          410                       # Cumulative packet size per connected master and slave (bytes)
1557system.iobus.pkt_size_system.bridge.master::system.tsunami.ethernet.pio          204                       # Cumulative packet size per connected master and slave (bytes)
1558system.iobus.pkt_size_system.bridge.master::system.tsunami.ethernet-pciconf          299                       # Cumulative packet size per connected master and slave (bytes)
1559system.iobus.pkt_size_system.bridge.master::system.tsunami.pciconfig.pio          120                       # Cumulative packet size per connected master and slave (bytes)
1560system.iobus.pkt_size_system.bridge.master::total        72634                       # Cumulative packet size per connected master and slave (bytes)
1561system.iobus.pkt_size_system.tsunami.ide.dma::system.iocache.cpu_side      2661648                       # Cumulative packet size per connected master and slave (bytes)
1562system.iobus.pkt_size_system.tsunami.ide.dma::total      2661648                       # Cumulative packet size per connected master and slave (bytes)
1563system.iobus.pkt_size::total                  2734282                       # Cumulative packet size per connected master and slave (bytes)
1564system.iobus.reqLayer0.occupancy             10965000                       # Layer occupancy (ticks)
1565system.iobus.reqLayer0.utilization                0.0                       # Layer utilization (%)
1566system.iobus.reqLayer1.occupancy               350000                       # Layer occupancy (ticks)
1567system.iobus.reqLayer1.utilization                0.0                       # Layer utilization (%)
1568system.iobus.reqLayer2.occupancy                 9000                       # Layer occupancy (ticks)
1569system.iobus.reqLayer2.utilization                0.0                       # Layer utilization (%)
1570system.iobus.reqLayer6.occupancy                 9000                       # Layer occupancy (ticks)
1571system.iobus.reqLayer6.utilization                0.0                       # Layer utilization (%)
1572system.iobus.reqLayer22.occupancy              155000                       # Layer occupancy (ticks)
1573system.iobus.reqLayer22.utilization               0.0                       # Layer utilization (%)
1574system.iobus.reqLayer23.occupancy            13505000                       # Layer occupancy (ticks)
1575system.iobus.reqLayer23.utilization               0.0                       # Layer utilization (%)
1576system.iobus.reqLayer24.occupancy             2450000                       # Layer occupancy (ticks)
1577system.iobus.reqLayer24.utilization               0.0                       # Layer utilization (%)
1578system.iobus.reqLayer25.occupancy             5166000                       # Layer occupancy (ticks)
1579system.iobus.reqLayer25.utilization               0.0                       # Layer utilization (%)
1580system.iobus.reqLayer26.occupancy              184000                       # Layer occupancy (ticks)
1581system.iobus.reqLayer26.utilization               0.0                       # Layer utilization (%)
1582system.iobus.reqLayer27.occupancy               76000                       # Layer occupancy (ticks)
1583system.iobus.reqLayer27.utilization               0.0                       # Layer utilization (%)
1584system.iobus.reqLayer28.occupancy              110000                       # Layer occupancy (ticks)
1585system.iobus.reqLayer28.utilization               0.0                       # Layer utilization (%)
1586system.iobus.reqLayer29.occupancy           216128229                       # Layer occupancy (ticks)
1587system.iobus.reqLayer29.utilization               0.0                       # Layer utilization (%)
1588system.iobus.reqLayer30.occupancy               30000                       # Layer occupancy (ticks)
1589system.iobus.reqLayer30.utilization               0.0                       # Layer utilization (%)
1590system.iobus.respLayer0.occupancy            27294000                       # Layer occupancy (ticks)
1591system.iobus.respLayer0.utilization               0.0                       # Layer utilization (%)
1592system.iobus.respLayer1.occupancy            41956000                       # Layer occupancy (ticks)
1593system.iobus.respLayer1.utilization               0.0                       # Layer utilization (%)
1594system.iocache.tags.replacements                41698                       # number of replacements
1595system.iocache.tags.tagsinuse                0.504095                       # Cycle average of tags in use
1596system.iocache.tags.total_refs                      0                       # Total number of references to valid blocks.
1597system.iocache.tags.sampled_refs                41714                       # Sample count of references to valid blocks.
1598system.iocache.tags.avg_refs                        0                       # Average number of references to valid blocks.
1599system.iocache.tags.warmup_cycle         1711315950000                       # Cycle when the warmup percentage was hit.
1600system.iocache.tags.occ_blocks::tsunami.ide     0.504095                       # Average occupied blocks per requestor
1601system.iocache.tags.occ_percent::tsunami.ide     0.031506                       # Average percentage of cache occupancy
1602system.iocache.tags.occ_percent::total       0.031506                       # Average percentage of cache occupancy
1603system.iocache.tags.occ_task_id_blocks::1023           16                       # Occupied blocks per task id
1604system.iocache.tags.age_task_id_blocks_1023::2           16                       # Occupied blocks per task id
1605system.iocache.tags.occ_task_id_percent::1023            1                       # Percentage of cache occupancy per task id
1606system.iocache.tags.tag_accesses               375570                       # Number of tag accesses
1607system.iocache.tags.data_accesses              375570                       # Number of data accesses
1608system.iocache.ReadReq_misses::tsunami.ide          178                       # number of ReadReq misses
1609system.iocache.ReadReq_misses::total              178                       # number of ReadReq misses
1610system.iocache.WriteLineReq_misses::tsunami.ide        41552                       # number of WriteLineReq misses
1611system.iocache.WriteLineReq_misses::total        41552                       # number of WriteLineReq misses
1612system.iocache.demand_misses::tsunami.ide          178                       # number of demand (read+write) misses
1613system.iocache.demand_misses::total               178                       # number of demand (read+write) misses
1614system.iocache.overall_misses::tsunami.ide          178                       # number of overall misses
1615system.iocache.overall_misses::total              178                       # number of overall misses
1616system.iocache.ReadReq_miss_latency::tsunami.ide     22218883                       # number of ReadReq miss cycles
1617system.iocache.ReadReq_miss_latency::total     22218883                       # number of ReadReq miss cycles
1618system.iocache.WriteLineReq_miss_latency::tsunami.ide   4907321346                       # number of WriteLineReq miss cycles
1619system.iocache.WriteLineReq_miss_latency::total   4907321346                       # number of WriteLineReq miss cycles
1620system.iocache.demand_miss_latency::tsunami.ide     22218883                       # number of demand (read+write) miss cycles
1621system.iocache.demand_miss_latency::total     22218883                       # number of demand (read+write) miss cycles
1622system.iocache.overall_miss_latency::tsunami.ide     22218883                       # number of overall miss cycles
1623system.iocache.overall_miss_latency::total     22218883                       # number of overall miss cycles
1624system.iocache.ReadReq_accesses::tsunami.ide          178                       # number of ReadReq accesses(hits+misses)
1625system.iocache.ReadReq_accesses::total            178                       # number of ReadReq accesses(hits+misses)
1626system.iocache.WriteLineReq_accesses::tsunami.ide        41552                       # number of WriteLineReq accesses(hits+misses)
1627system.iocache.WriteLineReq_accesses::total        41552                       # number of WriteLineReq accesses(hits+misses)
1628system.iocache.demand_accesses::tsunami.ide          178                       # number of demand (read+write) accesses
1629system.iocache.demand_accesses::total             178                       # number of demand (read+write) accesses
1630system.iocache.overall_accesses::tsunami.ide          178                       # number of overall (read+write) accesses
1631system.iocache.overall_accesses::total            178                       # number of overall (read+write) accesses
1632system.iocache.ReadReq_miss_rate::tsunami.ide            1                       # miss rate for ReadReq accesses
1633system.iocache.ReadReq_miss_rate::total             1                       # miss rate for ReadReq accesses
1634system.iocache.WriteLineReq_miss_rate::tsunami.ide            1                       # miss rate for WriteLineReq accesses
1635system.iocache.WriteLineReq_miss_rate::total            1                       # miss rate for WriteLineReq accesses
1636system.iocache.demand_miss_rate::tsunami.ide            1                       # miss rate for demand accesses
1637system.iocache.demand_miss_rate::total              1                       # miss rate for demand accesses
1638system.iocache.overall_miss_rate::tsunami.ide            1                       # miss rate for overall accesses
1639system.iocache.overall_miss_rate::total             1                       # miss rate for overall accesses
1640system.iocache.ReadReq_avg_miss_latency::tsunami.ide 124825.185393                       # average ReadReq miss latency
1641system.iocache.ReadReq_avg_miss_latency::total 124825.185393                       # average ReadReq miss latency
1642system.iocache.WriteLineReq_avg_miss_latency::tsunami.ide 118100.725501                       # average WriteLineReq miss latency
1643system.iocache.WriteLineReq_avg_miss_latency::total 118100.725501                       # average WriteLineReq miss latency
1644system.iocache.demand_avg_miss_latency::tsunami.ide 124825.185393                       # average overall miss latency
1645system.iocache.demand_avg_miss_latency::total 124825.185393                       # average overall miss latency
1646system.iocache.overall_avg_miss_latency::tsunami.ide 124825.185393                       # average overall miss latency
1647system.iocache.overall_avg_miss_latency::total 124825.185393                       # average overall miss latency
1648system.iocache.blocked_cycles::no_mshrs             0                       # number of cycles access was blocked
1649system.iocache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
1650system.iocache.blocked::no_mshrs                    0                       # number of cycles access was blocked
1651system.iocache.blocked::no_targets                  0                       # number of cycles access was blocked
1652system.iocache.avg_blocked_cycles::no_mshrs          nan                       # average number of cycles each access was blocked
1653system.iocache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
1654system.iocache.fast_writes                          0                       # number of fast writes performed
1655system.iocache.cache_copies                         0                       # number of cache copies performed
1656system.iocache.writebacks::writebacks           41520                       # number of writebacks
1657system.iocache.writebacks::total                41520                       # number of writebacks
1658system.iocache.ReadReq_mshr_misses::tsunami.ide          178                       # number of ReadReq MSHR misses
1659system.iocache.ReadReq_mshr_misses::total          178                       # number of ReadReq MSHR misses
1660system.iocache.WriteLineReq_mshr_misses::tsunami.ide        41552                       # number of WriteLineReq MSHR misses
1661system.iocache.WriteLineReq_mshr_misses::total        41552                       # number of WriteLineReq MSHR misses
1662system.iocache.demand_mshr_misses::tsunami.ide          178                       # number of demand (read+write) MSHR misses
1663system.iocache.demand_mshr_misses::total          178                       # number of demand (read+write) MSHR misses
1664system.iocache.overall_mshr_misses::tsunami.ide          178                       # number of overall MSHR misses
1665system.iocache.overall_mshr_misses::total          178                       # number of overall MSHR misses
1666system.iocache.ReadReq_mshr_miss_latency::tsunami.ide     13318883                       # number of ReadReq MSHR miss cycles
1667system.iocache.ReadReq_mshr_miss_latency::total     13318883                       # number of ReadReq MSHR miss cycles
1668system.iocache.WriteLineReq_mshr_miss_latency::tsunami.ide   2829721346                       # number of WriteLineReq MSHR miss cycles
1669system.iocache.WriteLineReq_mshr_miss_latency::total   2829721346                       # number of WriteLineReq MSHR miss cycles
1670system.iocache.demand_mshr_miss_latency::tsunami.ide     13318883                       # number of demand (read+write) MSHR miss cycles
1671system.iocache.demand_mshr_miss_latency::total     13318883                       # number of demand (read+write) MSHR miss cycles
1672system.iocache.overall_mshr_miss_latency::tsunami.ide     13318883                       # number of overall MSHR miss cycles
1673system.iocache.overall_mshr_miss_latency::total     13318883                       # number of overall MSHR miss cycles
1674system.iocache.ReadReq_mshr_miss_rate::tsunami.ide            1                       # mshr miss rate for ReadReq accesses
1675system.iocache.ReadReq_mshr_miss_rate::total            1                       # mshr miss rate for ReadReq accesses
1676system.iocache.WriteLineReq_mshr_miss_rate::tsunami.ide            1                       # mshr miss rate for WriteLineReq accesses
1677system.iocache.WriteLineReq_mshr_miss_rate::total            1                       # mshr miss rate for WriteLineReq accesses
1678system.iocache.demand_mshr_miss_rate::tsunami.ide            1                       # mshr miss rate for demand accesses
1679system.iocache.demand_mshr_miss_rate::total            1                       # mshr miss rate for demand accesses
1680system.iocache.overall_mshr_miss_rate::tsunami.ide            1                       # mshr miss rate for overall accesses
1681system.iocache.overall_mshr_miss_rate::total            1                       # mshr miss rate for overall accesses
1682system.iocache.ReadReq_avg_mshr_miss_latency::tsunami.ide 74825.185393                       # average ReadReq mshr miss latency
1683system.iocache.ReadReq_avg_mshr_miss_latency::total 74825.185393                       # average ReadReq mshr miss latency
1684system.iocache.WriteLineReq_avg_mshr_miss_latency::tsunami.ide 68100.725501                       # average WriteLineReq mshr miss latency
1685system.iocache.WriteLineReq_avg_mshr_miss_latency::total 68100.725501                       # average WriteLineReq mshr miss latency
1686system.iocache.demand_avg_mshr_miss_latency::tsunami.ide 74825.185393                       # average overall mshr miss latency
1687system.iocache.demand_avg_mshr_miss_latency::total 74825.185393                       # average overall mshr miss latency
1688system.iocache.overall_avg_mshr_miss_latency::tsunami.ide 74825.185393                       # average overall mshr miss latency
1689system.iocache.overall_avg_mshr_miss_latency::total 74825.185393                       # average overall mshr miss latency
1690system.iocache.no_allocate_misses                   0                       # Number of misses that were no-allocate
1691system.l2c.tags.replacements                   344930                       # number of replacements
1692system.l2c.tags.tagsinuse                65239.787598                       # Cycle average of tags in use
1693system.l2c.tags.total_refs                    3999339                       # Total number of references to valid blocks.
1694system.l2c.tags.sampled_refs                   410104                       # Sample count of references to valid blocks.
1695system.l2c.tags.avg_refs                     9.752012                       # Average number of references to valid blocks.
1696system.l2c.tags.warmup_cycle               7535462000                       # Cycle when the warmup percentage was hit.
1697system.l2c.tags.occ_blocks::writebacks   53414.062989                       # Average occupied blocks per requestor
1698system.l2c.tags.occ_blocks::cpu0.inst     5366.108277                       # Average occupied blocks per requestor
1699system.l2c.tags.occ_blocks::cpu0.data     6187.949092                       # Average occupied blocks per requestor
1700system.l2c.tags.occ_blocks::cpu1.inst      208.288223                       # Average occupied blocks per requestor
1701system.l2c.tags.occ_blocks::cpu1.data       63.379017                       # Average occupied blocks per requestor
1702system.l2c.tags.occ_percent::writebacks      0.815034                       # Average percentage of cache occupancy
1703system.l2c.tags.occ_percent::cpu0.inst       0.081880                       # Average percentage of cache occupancy
1704system.l2c.tags.occ_percent::cpu0.data       0.094421                       # Average percentage of cache occupancy
1705system.l2c.tags.occ_percent::cpu1.inst       0.003178                       # Average percentage of cache occupancy
1706system.l2c.tags.occ_percent::cpu1.data       0.000967                       # Average percentage of cache occupancy
1707system.l2c.tags.occ_percent::total           0.995480                       # Average percentage of cache occupancy
1708system.l2c.tags.occ_task_id_blocks::1024        65174                       # Occupied blocks per task id
1709system.l2c.tags.age_task_id_blocks_1024::0          220                       # Occupied blocks per task id
1710system.l2c.tags.age_task_id_blocks_1024::1         2299                       # Occupied blocks per task id
1711system.l2c.tags.age_task_id_blocks_1024::2         6267                       # Occupied blocks per task id
1712system.l2c.tags.age_task_id_blocks_1024::3         5773                       # Occupied blocks per task id
1713system.l2c.tags.age_task_id_blocks_1024::4        50615                       # Occupied blocks per task id
1714system.l2c.tags.occ_task_id_percent::1024     0.994476                       # Percentage of cache occupancy per task id
1715system.l2c.tags.tag_accesses                 38456225                       # Number of tag accesses
1716system.l2c.tags.data_accesses                38456225                       # Number of data accesses
1717system.l2c.Writeback_hits::writebacks          823353                       # number of Writeback hits
1718system.l2c.Writeback_hits::total               823353                       # number of Writeback hits
1719system.l2c.UpgradeReq_hits::cpu0.data             170                       # number of UpgradeReq hits
1720system.l2c.UpgradeReq_hits::cpu1.data             230                       # number of UpgradeReq hits
1721system.l2c.UpgradeReq_hits::total                 400                       # number of UpgradeReq hits
1722system.l2c.SCUpgradeReq_hits::cpu0.data            49                       # number of SCUpgradeReq hits
1723system.l2c.SCUpgradeReq_hits::cpu1.data            26                       # number of SCUpgradeReq hits
1724system.l2c.SCUpgradeReq_hits::total                75                       # number of SCUpgradeReq hits
1725system.l2c.ReadExReq_hits::cpu0.data           159888                       # number of ReadExReq hits
1726system.l2c.ReadExReq_hits::cpu1.data            19633                       # number of ReadExReq hits
1727system.l2c.ReadExReq_hits::total               179521                       # number of ReadExReq hits
1728system.l2c.ReadCleanReq_hits::cpu0.inst        914307                       # number of ReadCleanReq hits
1729system.l2c.ReadCleanReq_hits::cpu1.inst        199175                       # number of ReadCleanReq hits
1730system.l2c.ReadCleanReq_hits::total           1113482                       # number of ReadCleanReq hits
1731system.l2c.ReadSharedReq_hits::cpu0.data       746483                       # number of ReadSharedReq hits
1732system.l2c.ReadSharedReq_hits::cpu1.data        59707                       # number of ReadSharedReq hits
1733system.l2c.ReadSharedReq_hits::total           806190                       # number of ReadSharedReq hits
1734system.l2c.demand_hits::cpu0.inst              914307                       # number of demand (read+write) hits
1735system.l2c.demand_hits::cpu0.data              906371                       # number of demand (read+write) hits
1736system.l2c.demand_hits::cpu1.inst              199175                       # number of demand (read+write) hits
1737system.l2c.demand_hits::cpu1.data               79340                       # number of demand (read+write) hits
1738system.l2c.demand_hits::total                 2099193                       # number of demand (read+write) hits
1739system.l2c.overall_hits::cpu0.inst             914307                       # number of overall hits
1740system.l2c.overall_hits::cpu0.data             906371                       # number of overall hits
1741system.l2c.overall_hits::cpu1.inst             199175                       # number of overall hits
1742system.l2c.overall_hits::cpu1.data              79340                       # number of overall hits
1743system.l2c.overall_hits::total                2099193                       # number of overall hits
1744system.l2c.UpgradeReq_misses::cpu0.data          2738                       # number of UpgradeReq misses
1745system.l2c.UpgradeReq_misses::cpu1.data          1002                       # number of UpgradeReq misses
1746system.l2c.UpgradeReq_misses::total              3740                       # number of UpgradeReq misses
1747system.l2c.SCUpgradeReq_misses::cpu0.data          352                       # number of SCUpgradeReq misses
1748system.l2c.SCUpgradeReq_misses::cpu1.data          366                       # number of SCUpgradeReq misses
1749system.l2c.SCUpgradeReq_misses::total             718                       # number of SCUpgradeReq misses
1750system.l2c.ReadExReq_misses::cpu0.data         114723                       # number of ReadExReq misses
1751system.l2c.ReadExReq_misses::cpu1.data           7302                       # number of ReadExReq misses
1752system.l2c.ReadExReq_misses::total             122025                       # number of ReadExReq misses
1753system.l2c.ReadCleanReq_misses::cpu0.inst        13477                       # number of ReadCleanReq misses
1754system.l2c.ReadCleanReq_misses::cpu1.inst         1849                       # number of ReadCleanReq misses
1755system.l2c.ReadCleanReq_misses::total           15326                       # number of ReadCleanReq misses
1756system.l2c.ReadSharedReq_misses::cpu0.data       272988                       # number of ReadSharedReq misses
1757system.l2c.ReadSharedReq_misses::cpu1.data          841                       # number of ReadSharedReq misses
1758system.l2c.ReadSharedReq_misses::total         273829                       # number of ReadSharedReq misses
1759system.l2c.demand_misses::cpu0.inst             13477                       # number of demand (read+write) misses
1760system.l2c.demand_misses::cpu0.data            387711                       # number of demand (read+write) misses
1761system.l2c.demand_misses::cpu1.inst              1849                       # number of demand (read+write) misses
1762system.l2c.demand_misses::cpu1.data              8143                       # number of demand (read+write) misses
1763system.l2c.demand_misses::total                411180                       # number of demand (read+write) misses
1764system.l2c.overall_misses::cpu0.inst            13477                       # number of overall misses
1765system.l2c.overall_misses::cpu0.data           387711                       # number of overall misses
1766system.l2c.overall_misses::cpu1.inst             1849                       # number of overall misses
1767system.l2c.overall_misses::cpu1.data             8143                       # number of overall misses
1768system.l2c.overall_misses::total               411180                       # number of overall misses
1769system.l2c.UpgradeReq_miss_latency::cpu0.data      1902000                       # number of UpgradeReq miss cycles
1770system.l2c.UpgradeReq_miss_latency::cpu1.data      5314000                       # number of UpgradeReq miss cycles
1771system.l2c.UpgradeReq_miss_latency::total      7216000                       # number of UpgradeReq miss cycles
1772system.l2c.SCUpgradeReq_miss_latency::cpu0.data      1240500                       # number of SCUpgradeReq miss cycles
1773system.l2c.SCUpgradeReq_miss_latency::cpu1.data       123000                       # number of SCUpgradeReq miss cycles
1774system.l2c.SCUpgradeReq_miss_latency::total      1363500                       # number of SCUpgradeReq miss cycles
1775system.l2c.ReadExReq_miss_latency::cpu0.data  10174433000                       # number of ReadExReq miss cycles
1776system.l2c.ReadExReq_miss_latency::cpu1.data    803053000                       # number of ReadExReq miss cycles
1777system.l2c.ReadExReq_miss_latency::total  10977486000                       # number of ReadExReq miss cycles
1778system.l2c.ReadCleanReq_miss_latency::cpu0.inst   1122774000                       # number of ReadCleanReq miss cycles
1779system.l2c.ReadCleanReq_miss_latency::cpu1.inst    155099500                       # number of ReadCleanReq miss cycles
1780system.l2c.ReadCleanReq_miss_latency::total   1277873500                       # number of ReadCleanReq miss cycles
1781system.l2c.ReadSharedReq_miss_latency::cpu0.data  19926572000                       # number of ReadSharedReq miss cycles
1782system.l2c.ReadSharedReq_miss_latency::cpu1.data     76887500                       # number of ReadSharedReq miss cycles
1783system.l2c.ReadSharedReq_miss_latency::total  20003459500                       # number of ReadSharedReq miss cycles
1784system.l2c.demand_miss_latency::cpu0.inst   1122774000                       # number of demand (read+write) miss cycles
1785system.l2c.demand_miss_latency::cpu0.data  30101005000                       # number of demand (read+write) miss cycles
1786system.l2c.demand_miss_latency::cpu1.inst    155099500                       # number of demand (read+write) miss cycles
1787system.l2c.demand_miss_latency::cpu1.data    879940500                       # number of demand (read+write) miss cycles
1788system.l2c.demand_miss_latency::total     32258819000                       # number of demand (read+write) miss cycles
1789system.l2c.overall_miss_latency::cpu0.inst   1122774000                       # number of overall miss cycles
1790system.l2c.overall_miss_latency::cpu0.data  30101005000                       # number of overall miss cycles
1791system.l2c.overall_miss_latency::cpu1.inst    155099500                       # number of overall miss cycles
1792system.l2c.overall_miss_latency::cpu1.data    879940500                       # number of overall miss cycles
1793system.l2c.overall_miss_latency::total    32258819000                       # number of overall miss cycles
1794system.l2c.Writeback_accesses::writebacks       823353                       # number of Writeback accesses(hits+misses)
1795system.l2c.Writeback_accesses::total           823353                       # number of Writeback accesses(hits+misses)
1796system.l2c.UpgradeReq_accesses::cpu0.data         2908                       # number of UpgradeReq accesses(hits+misses)
1797system.l2c.UpgradeReq_accesses::cpu1.data         1232                       # number of UpgradeReq accesses(hits+misses)
1798system.l2c.UpgradeReq_accesses::total            4140                       # number of UpgradeReq accesses(hits+misses)
1799system.l2c.SCUpgradeReq_accesses::cpu0.data          401                       # number of SCUpgradeReq accesses(hits+misses)
1800system.l2c.SCUpgradeReq_accesses::cpu1.data          392                       # number of SCUpgradeReq accesses(hits+misses)
1801system.l2c.SCUpgradeReq_accesses::total           793                       # number of SCUpgradeReq accesses(hits+misses)
1802system.l2c.ReadExReq_accesses::cpu0.data       274611                       # number of ReadExReq accesses(hits+misses)
1803system.l2c.ReadExReq_accesses::cpu1.data        26935                       # number of ReadExReq accesses(hits+misses)
1804system.l2c.ReadExReq_accesses::total           301546                       # number of ReadExReq accesses(hits+misses)
1805system.l2c.ReadCleanReq_accesses::cpu0.inst       927784                       # number of ReadCleanReq accesses(hits+misses)
1806system.l2c.ReadCleanReq_accesses::cpu1.inst       201024                       # number of ReadCleanReq accesses(hits+misses)
1807system.l2c.ReadCleanReq_accesses::total       1128808                       # number of ReadCleanReq accesses(hits+misses)
1808system.l2c.ReadSharedReq_accesses::cpu0.data      1019471                       # number of ReadSharedReq accesses(hits+misses)
1809system.l2c.ReadSharedReq_accesses::cpu1.data        60548                       # number of ReadSharedReq accesses(hits+misses)
1810system.l2c.ReadSharedReq_accesses::total      1080019                       # number of ReadSharedReq accesses(hits+misses)
1811system.l2c.demand_accesses::cpu0.inst          927784                       # number of demand (read+write) accesses
1812system.l2c.demand_accesses::cpu0.data         1294082                       # number of demand (read+write) accesses
1813system.l2c.demand_accesses::cpu1.inst          201024                       # number of demand (read+write) accesses
1814system.l2c.demand_accesses::cpu1.data           87483                       # number of demand (read+write) accesses
1815system.l2c.demand_accesses::total             2510373                       # number of demand (read+write) accesses
1816system.l2c.overall_accesses::cpu0.inst         927784                       # number of overall (read+write) accesses
1817system.l2c.overall_accesses::cpu0.data        1294082                       # number of overall (read+write) accesses
1818system.l2c.overall_accesses::cpu1.inst         201024                       # number of overall (read+write) accesses
1819system.l2c.overall_accesses::cpu1.data          87483                       # number of overall (read+write) accesses
1820system.l2c.overall_accesses::total            2510373                       # number of overall (read+write) accesses
1821system.l2c.UpgradeReq_miss_rate::cpu0.data     0.941541                       # miss rate for UpgradeReq accesses
1822system.l2c.UpgradeReq_miss_rate::cpu1.data     0.813312                       # miss rate for UpgradeReq accesses
1823system.l2c.UpgradeReq_miss_rate::total       0.903382                       # miss rate for UpgradeReq accesses
1824system.l2c.SCUpgradeReq_miss_rate::cpu0.data     0.877805                       # miss rate for SCUpgradeReq accesses
1825system.l2c.SCUpgradeReq_miss_rate::cpu1.data     0.933673                       # miss rate for SCUpgradeReq accesses
1826system.l2c.SCUpgradeReq_miss_rate::total     0.905422                       # miss rate for SCUpgradeReq accesses
1827system.l2c.ReadExReq_miss_rate::cpu0.data     0.417765                       # miss rate for ReadExReq accesses
1828system.l2c.ReadExReq_miss_rate::cpu1.data     0.271097                       # miss rate for ReadExReq accesses
1829system.l2c.ReadExReq_miss_rate::total        0.404665                       # miss rate for ReadExReq accesses
1830system.l2c.ReadCleanReq_miss_rate::cpu0.inst     0.014526                       # miss rate for ReadCleanReq accesses
1831system.l2c.ReadCleanReq_miss_rate::cpu1.inst     0.009198                       # miss rate for ReadCleanReq accesses
1832system.l2c.ReadCleanReq_miss_rate::total     0.013577                       # miss rate for ReadCleanReq accesses
1833system.l2c.ReadSharedReq_miss_rate::cpu0.data     0.267774                       # miss rate for ReadSharedReq accesses
1834system.l2c.ReadSharedReq_miss_rate::cpu1.data     0.013890                       # miss rate for ReadSharedReq accesses
1835system.l2c.ReadSharedReq_miss_rate::total     0.253541                       # miss rate for ReadSharedReq accesses
1836system.l2c.demand_miss_rate::cpu0.inst       0.014526                       # miss rate for demand accesses
1837system.l2c.demand_miss_rate::cpu0.data       0.299603                       # miss rate for demand accesses
1838system.l2c.demand_miss_rate::cpu1.inst       0.009198                       # miss rate for demand accesses
1839system.l2c.demand_miss_rate::cpu1.data       0.093081                       # miss rate for demand accesses
1840system.l2c.demand_miss_rate::total           0.163792                       # miss rate for demand accesses
1841system.l2c.overall_miss_rate::cpu0.inst      0.014526                       # miss rate for overall accesses
1842system.l2c.overall_miss_rate::cpu0.data      0.299603                       # miss rate for overall accesses
1843system.l2c.overall_miss_rate::cpu1.inst      0.009198                       # miss rate for overall accesses
1844system.l2c.overall_miss_rate::cpu1.data      0.093081                       # miss rate for overall accesses
1845system.l2c.overall_miss_rate::total          0.163792                       # miss rate for overall accesses
1846system.l2c.UpgradeReq_avg_miss_latency::cpu0.data   694.667641                       # average UpgradeReq miss latency
1847system.l2c.UpgradeReq_avg_miss_latency::cpu1.data  5303.393214                       # average UpgradeReq miss latency
1848system.l2c.UpgradeReq_avg_miss_latency::total  1929.411765                       # average UpgradeReq miss latency
1849system.l2c.SCUpgradeReq_avg_miss_latency::cpu0.data  3524.147727                       # average SCUpgradeReq miss latency
1850system.l2c.SCUpgradeReq_avg_miss_latency::cpu1.data   336.065574                       # average SCUpgradeReq miss latency
1851system.l2c.SCUpgradeReq_avg_miss_latency::total  1899.025070                       # average SCUpgradeReq miss latency
1852system.l2c.ReadExReq_avg_miss_latency::cpu0.data 88686.950306                       # average ReadExReq miss latency
1853system.l2c.ReadExReq_avg_miss_latency::cpu1.data 109977.129554                       # average ReadExReq miss latency
1854system.l2c.ReadExReq_avg_miss_latency::total 89960.958820                       # average ReadExReq miss latency
1855system.l2c.ReadCleanReq_avg_miss_latency::cpu0.inst 83310.380649                       # average ReadCleanReq miss latency
1856system.l2c.ReadCleanReq_avg_miss_latency::cpu1.inst 83882.909681                       # average ReadCleanReq miss latency
1857system.l2c.ReadCleanReq_avg_miss_latency::total 83379.453217                       # average ReadCleanReq miss latency
1858system.l2c.ReadSharedReq_avg_miss_latency::cpu0.data 72994.314768                       # average ReadSharedReq miss latency
1859system.l2c.ReadSharedReq_avg_miss_latency::cpu1.data 91423.900119                       # average ReadSharedReq miss latency
1860system.l2c.ReadSharedReq_avg_miss_latency::total 73050.916813                       # average ReadSharedReq miss latency
1861system.l2c.demand_avg_miss_latency::cpu0.inst 83310.380649                       # average overall miss latency
1862system.l2c.demand_avg_miss_latency::cpu0.data 77637.737903                       # average overall miss latency
1863system.l2c.demand_avg_miss_latency::cpu1.inst 83882.909681                       # average overall miss latency
1864system.l2c.demand_avg_miss_latency::cpu1.data 108060.972615                       # average overall miss latency
1865system.l2c.demand_avg_miss_latency::total 78454.251180                       # average overall miss latency
1866system.l2c.overall_avg_miss_latency::cpu0.inst 83310.380649                       # average overall miss latency
1867system.l2c.overall_avg_miss_latency::cpu0.data 77637.737903                       # average overall miss latency
1868system.l2c.overall_avg_miss_latency::cpu1.inst 83882.909681                       # average overall miss latency
1869system.l2c.overall_avg_miss_latency::cpu1.data 108060.972615                       # average overall miss latency
1870system.l2c.overall_avg_miss_latency::total 78454.251180                       # average overall miss latency
1871system.l2c.blocked_cycles::no_mshrs                 0                       # number of cycles access was blocked
1872system.l2c.blocked_cycles::no_targets               0                       # number of cycles access was blocked
1873system.l2c.blocked::no_mshrs                        0                       # number of cycles access was blocked
1874system.l2c.blocked::no_targets                      0                       # number of cycles access was blocked
1875system.l2c.avg_blocked_cycles::no_mshrs           nan                       # average number of cycles each access was blocked
1876system.l2c.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
1877system.l2c.fast_writes                              0                       # number of fast writes performed
1878system.l2c.cache_copies                             0                       # number of cache copies performed
1879system.l2c.writebacks::writebacks               81317                       # number of writebacks
1880system.l2c.writebacks::total                    81317                       # number of writebacks
1881system.l2c.ReadCleanReq_mshr_hits::cpu0.inst            1                       # number of ReadCleanReq MSHR hits
1882system.l2c.ReadCleanReq_mshr_hits::cpu1.inst           17                       # number of ReadCleanReq MSHR hits
1883system.l2c.ReadCleanReq_mshr_hits::total           18                       # number of ReadCleanReq MSHR hits
1884system.l2c.demand_mshr_hits::cpu0.inst              1                       # number of demand (read+write) MSHR hits
1885system.l2c.demand_mshr_hits::cpu1.inst             17                       # number of demand (read+write) MSHR hits
1886system.l2c.demand_mshr_hits::total                 18                       # number of demand (read+write) MSHR hits
1887system.l2c.overall_mshr_hits::cpu0.inst             1                       # number of overall MSHR hits
1888system.l2c.overall_mshr_hits::cpu1.inst            17                       # number of overall MSHR hits
1889system.l2c.overall_mshr_hits::total                18                       # number of overall MSHR hits
1890system.l2c.CleanEvict_mshr_misses::writebacks          353                       # number of CleanEvict MSHR misses
1891system.l2c.CleanEvict_mshr_misses::total          353                       # number of CleanEvict MSHR misses
1892system.l2c.UpgradeReq_mshr_misses::cpu0.data         2738                       # number of UpgradeReq MSHR misses
1893system.l2c.UpgradeReq_mshr_misses::cpu1.data         1002                       # number of UpgradeReq MSHR misses
1894system.l2c.UpgradeReq_mshr_misses::total         3740                       # number of UpgradeReq MSHR misses
1895system.l2c.SCUpgradeReq_mshr_misses::cpu0.data          352                       # number of SCUpgradeReq MSHR misses
1896system.l2c.SCUpgradeReq_mshr_misses::cpu1.data          366                       # number of SCUpgradeReq MSHR misses
1897system.l2c.SCUpgradeReq_mshr_misses::total          718                       # number of SCUpgradeReq MSHR misses
1898system.l2c.ReadExReq_mshr_misses::cpu0.data       114723                       # number of ReadExReq MSHR misses
1899system.l2c.ReadExReq_mshr_misses::cpu1.data         7302                       # number of ReadExReq MSHR misses
1900system.l2c.ReadExReq_mshr_misses::total        122025                       # number of ReadExReq MSHR misses
1901system.l2c.ReadCleanReq_mshr_misses::cpu0.inst        13476                       # number of ReadCleanReq MSHR misses
1902system.l2c.ReadCleanReq_mshr_misses::cpu1.inst         1832                       # number of ReadCleanReq MSHR misses
1903system.l2c.ReadCleanReq_mshr_misses::total        15308                       # number of ReadCleanReq MSHR misses
1904system.l2c.ReadSharedReq_mshr_misses::cpu0.data       272988                       # number of ReadSharedReq MSHR misses
1905system.l2c.ReadSharedReq_mshr_misses::cpu1.data          841                       # number of ReadSharedReq MSHR misses
1906system.l2c.ReadSharedReq_mshr_misses::total       273829                       # number of ReadSharedReq MSHR misses
1907system.l2c.demand_mshr_misses::cpu0.inst        13476                       # number of demand (read+write) MSHR misses
1908system.l2c.demand_mshr_misses::cpu0.data       387711                       # number of demand (read+write) MSHR misses
1909system.l2c.demand_mshr_misses::cpu1.inst         1832                       # number of demand (read+write) MSHR misses
1910system.l2c.demand_mshr_misses::cpu1.data         8143                       # number of demand (read+write) MSHR misses
1911system.l2c.demand_mshr_misses::total           411162                       # number of demand (read+write) MSHR misses
1912system.l2c.overall_mshr_misses::cpu0.inst        13476                       # number of overall MSHR misses
1913system.l2c.overall_mshr_misses::cpu0.data       387711                       # number of overall MSHR misses
1914system.l2c.overall_mshr_misses::cpu1.inst         1832                       # number of overall MSHR misses
1915system.l2c.overall_mshr_misses::cpu1.data         8143                       # number of overall MSHR misses
1916system.l2c.overall_mshr_misses::total          411162                       # number of overall MSHR misses
1917system.l2c.ReadReq_mshr_uncacheable::cpu0.data         7035                       # number of ReadReq MSHR uncacheable
1918system.l2c.ReadReq_mshr_uncacheable::cpu1.data          158                       # number of ReadReq MSHR uncacheable
1919system.l2c.ReadReq_mshr_uncacheable::total         7193                       # number of ReadReq MSHR uncacheable
1920system.l2c.WriteReq_mshr_uncacheable::cpu0.data        10024                       # number of WriteReq MSHR uncacheable
1921system.l2c.WriteReq_mshr_uncacheable::cpu1.data         2884                       # number of WriteReq MSHR uncacheable
1922system.l2c.WriteReq_mshr_uncacheable::total        12908                       # number of WriteReq MSHR uncacheable
1923system.l2c.overall_mshr_uncacheable_misses::cpu0.data        17059                       # number of overall MSHR uncacheable misses
1924system.l2c.overall_mshr_uncacheable_misses::cpu1.data         3042                       # number of overall MSHR uncacheable misses
1925system.l2c.overall_mshr_uncacheable_misses::total        20101                       # number of overall MSHR uncacheable misses
1926system.l2c.UpgradeReq_mshr_miss_latency::cpu0.data     57077500                       # number of UpgradeReq MSHR miss cycles
1927system.l2c.UpgradeReq_mshr_miss_latency::cpu1.data     20724000                       # number of UpgradeReq MSHR miss cycles
1928system.l2c.UpgradeReq_mshr_miss_latency::total     77801500                       # number of UpgradeReq MSHR miss cycles
1929system.l2c.SCUpgradeReq_mshr_miss_latency::cpu0.data      7323000                       # number of SCUpgradeReq MSHR miss cycles
1930system.l2c.SCUpgradeReq_mshr_miss_latency::cpu1.data      7608000                       # number of SCUpgradeReq MSHR miss cycles
1931system.l2c.SCUpgradeReq_mshr_miss_latency::total     14931000                       # number of SCUpgradeReq MSHR miss cycles
1932system.l2c.ReadExReq_mshr_miss_latency::cpu0.data   9027203000                       # number of ReadExReq MSHR miss cycles
1933system.l2c.ReadExReq_mshr_miss_latency::cpu1.data    730033000                       # number of ReadExReq MSHR miss cycles
1934system.l2c.ReadExReq_mshr_miss_latency::total   9757236000                       # number of ReadExReq MSHR miss cycles
1935system.l2c.ReadCleanReq_mshr_miss_latency::cpu0.inst    987919000                       # number of ReadCleanReq MSHR miss cycles
1936system.l2c.ReadCleanReq_mshr_miss_latency::cpu1.inst    135556000                       # number of ReadCleanReq MSHR miss cycles
1937system.l2c.ReadCleanReq_mshr_miss_latency::total   1123475000                       # number of ReadCleanReq MSHR miss cycles
1938system.l2c.ReadSharedReq_mshr_miss_latency::cpu0.data  17205778500                       # number of ReadSharedReq MSHR miss cycles
1939system.l2c.ReadSharedReq_mshr_miss_latency::cpu1.data     68477500                       # number of ReadSharedReq MSHR miss cycles
1940system.l2c.ReadSharedReq_mshr_miss_latency::total  17274256000                       # number of ReadSharedReq MSHR miss cycles
1941system.l2c.demand_mshr_miss_latency::cpu0.inst    987919000                       # number of demand (read+write) MSHR miss cycles
1942system.l2c.demand_mshr_miss_latency::cpu0.data  26232981500                       # number of demand (read+write) MSHR miss cycles
1943system.l2c.demand_mshr_miss_latency::cpu1.inst    135556000                       # number of demand (read+write) MSHR miss cycles
1944system.l2c.demand_mshr_miss_latency::cpu1.data    798510500                       # number of demand (read+write) MSHR miss cycles
1945system.l2c.demand_mshr_miss_latency::total  28154967000                       # number of demand (read+write) MSHR miss cycles
1946system.l2c.overall_mshr_miss_latency::cpu0.inst    987919000                       # number of overall MSHR miss cycles
1947system.l2c.overall_mshr_miss_latency::cpu0.data  26232981500                       # number of overall MSHR miss cycles
1948system.l2c.overall_mshr_miss_latency::cpu1.inst    135556000                       # number of overall MSHR miss cycles
1949system.l2c.overall_mshr_miss_latency::cpu1.data    798510500                       # number of overall MSHR miss cycles
1950system.l2c.overall_mshr_miss_latency::total  28154967000                       # number of overall MSHR miss cycles
1951system.l2c.ReadReq_mshr_uncacheable_latency::cpu0.data   1392804000                       # number of ReadReq MSHR uncacheable cycles
1952system.l2c.ReadReq_mshr_uncacheable_latency::cpu1.data     27752000                       # number of ReadReq MSHR uncacheable cycles
1953system.l2c.ReadReq_mshr_uncacheable_latency::total   1420556000                       # number of ReadReq MSHR uncacheable cycles
1954system.l2c.WriteReq_mshr_uncacheable_latency::cpu0.data   2037629000                       # number of WriteReq MSHR uncacheable cycles
1955system.l2c.WriteReq_mshr_uncacheable_latency::cpu1.data    601171500                       # number of WriteReq MSHR uncacheable cycles
1956system.l2c.WriteReq_mshr_uncacheable_latency::total   2638800500                       # number of WriteReq MSHR uncacheable cycles
1957system.l2c.overall_mshr_uncacheable_latency::cpu0.data   3430433000                       # number of overall MSHR uncacheable cycles
1958system.l2c.overall_mshr_uncacheable_latency::cpu1.data    628923500                       # number of overall MSHR uncacheable cycles
1959system.l2c.overall_mshr_uncacheable_latency::total   4059356500                       # number of overall MSHR uncacheable cycles
1960system.l2c.CleanEvict_mshr_miss_rate::writebacks          inf                       # mshr miss rate for CleanEvict accesses
1961system.l2c.CleanEvict_mshr_miss_rate::total          inf                       # mshr miss rate for CleanEvict accesses
1962system.l2c.UpgradeReq_mshr_miss_rate::cpu0.data     0.941541                       # mshr miss rate for UpgradeReq accesses
1963system.l2c.UpgradeReq_mshr_miss_rate::cpu1.data     0.813312                       # mshr miss rate for UpgradeReq accesses
1964system.l2c.UpgradeReq_mshr_miss_rate::total     0.903382                       # mshr miss rate for UpgradeReq accesses
1965system.l2c.SCUpgradeReq_mshr_miss_rate::cpu0.data     0.877805                       # mshr miss rate for SCUpgradeReq accesses
1966system.l2c.SCUpgradeReq_mshr_miss_rate::cpu1.data     0.933673                       # mshr miss rate for SCUpgradeReq accesses
1967system.l2c.SCUpgradeReq_mshr_miss_rate::total     0.905422                       # mshr miss rate for SCUpgradeReq accesses
1968system.l2c.ReadExReq_mshr_miss_rate::cpu0.data     0.417765                       # mshr miss rate for ReadExReq accesses
1969system.l2c.ReadExReq_mshr_miss_rate::cpu1.data     0.271097                       # mshr miss rate for ReadExReq accesses
1970system.l2c.ReadExReq_mshr_miss_rate::total     0.404665                       # mshr miss rate for ReadExReq accesses
1971system.l2c.ReadCleanReq_mshr_miss_rate::cpu0.inst     0.014525                       # mshr miss rate for ReadCleanReq accesses
1972system.l2c.ReadCleanReq_mshr_miss_rate::cpu1.inst     0.009113                       # mshr miss rate for ReadCleanReq accesses
1973system.l2c.ReadCleanReq_mshr_miss_rate::total     0.013561                       # mshr miss rate for ReadCleanReq accesses
1974system.l2c.ReadSharedReq_mshr_miss_rate::cpu0.data     0.267774                       # mshr miss rate for ReadSharedReq accesses
1975system.l2c.ReadSharedReq_mshr_miss_rate::cpu1.data     0.013890                       # mshr miss rate for ReadSharedReq accesses
1976system.l2c.ReadSharedReq_mshr_miss_rate::total     0.253541                       # mshr miss rate for ReadSharedReq accesses
1977system.l2c.demand_mshr_miss_rate::cpu0.inst     0.014525                       # mshr miss rate for demand accesses
1978system.l2c.demand_mshr_miss_rate::cpu0.data     0.299603                       # mshr miss rate for demand accesses
1979system.l2c.demand_mshr_miss_rate::cpu1.inst     0.009113                       # mshr miss rate for demand accesses
1980system.l2c.demand_mshr_miss_rate::cpu1.data     0.093081                       # mshr miss rate for demand accesses
1981system.l2c.demand_mshr_miss_rate::total      0.163785                       # mshr miss rate for demand accesses
1982system.l2c.overall_mshr_miss_rate::cpu0.inst     0.014525                       # mshr miss rate for overall accesses
1983system.l2c.overall_mshr_miss_rate::cpu0.data     0.299603                       # mshr miss rate for overall accesses
1984system.l2c.overall_mshr_miss_rate::cpu1.inst     0.009113                       # mshr miss rate for overall accesses
1985system.l2c.overall_mshr_miss_rate::cpu1.data     0.093081                       # mshr miss rate for overall accesses
1986system.l2c.overall_mshr_miss_rate::total     0.163785                       # mshr miss rate for overall accesses
1987system.l2c.UpgradeReq_avg_mshr_miss_latency::cpu0.data 20846.420745                       # average UpgradeReq mshr miss latency
1988system.l2c.UpgradeReq_avg_mshr_miss_latency::cpu1.data 20682.634731                       # average UpgradeReq mshr miss latency
1989system.l2c.UpgradeReq_avg_mshr_miss_latency::total 20802.540107                       # average UpgradeReq mshr miss latency
1990system.l2c.SCUpgradeReq_avg_mshr_miss_latency::cpu0.data 20803.977273                       # average SCUpgradeReq mshr miss latency
1991system.l2c.SCUpgradeReq_avg_mshr_miss_latency::cpu1.data 20786.885246                       # average SCUpgradeReq mshr miss latency
1992system.l2c.SCUpgradeReq_avg_mshr_miss_latency::total 20795.264624                       # average SCUpgradeReq mshr miss latency
1993system.l2c.ReadExReq_avg_mshr_miss_latency::cpu0.data 78686.950306                       # average ReadExReq mshr miss latency
1994system.l2c.ReadExReq_avg_mshr_miss_latency::cpu1.data 99977.129554                       # average ReadExReq mshr miss latency
1995system.l2c.ReadExReq_avg_mshr_miss_latency::total 79960.958820                       # average ReadExReq mshr miss latency
1996system.l2c.ReadCleanReq_avg_mshr_miss_latency::cpu0.inst 73309.513209                       # average ReadCleanReq mshr miss latency
1997system.l2c.ReadCleanReq_avg_mshr_miss_latency::cpu1.inst 73993.449782                       # average ReadCleanReq mshr miss latency
1998system.l2c.ReadCleanReq_avg_mshr_miss_latency::total 73391.363993                       # average ReadCleanReq mshr miss latency
1999system.l2c.ReadSharedReq_avg_mshr_miss_latency::cpu0.data 63027.600114                       # average ReadSharedReq mshr miss latency
2000system.l2c.ReadSharedReq_avg_mshr_miss_latency::cpu1.data 81423.900119                       # average ReadSharedReq mshr miss latency
2001system.l2c.ReadSharedReq_avg_mshr_miss_latency::total 63084.099931                       # average ReadSharedReq mshr miss latency
2002system.l2c.demand_avg_mshr_miss_latency::cpu0.inst 73309.513209                       # average overall mshr miss latency
2003system.l2c.demand_avg_mshr_miss_latency::cpu0.data 67661.174174                       # average overall mshr miss latency
2004system.l2c.demand_avg_mshr_miss_latency::cpu1.inst 73993.449782                       # average overall mshr miss latency
2005system.l2c.demand_avg_mshr_miss_latency::cpu1.data 98060.972615                       # average overall mshr miss latency
2006system.l2c.demand_avg_mshr_miss_latency::total 68476.578575                       # average overall mshr miss latency
2007system.l2c.overall_avg_mshr_miss_latency::cpu0.inst 73309.513209                       # average overall mshr miss latency
2008system.l2c.overall_avg_mshr_miss_latency::cpu0.data 67661.174174                       # average overall mshr miss latency
2009system.l2c.overall_avg_mshr_miss_latency::cpu1.inst 73993.449782                       # average overall mshr miss latency
2010system.l2c.overall_avg_mshr_miss_latency::cpu1.data 98060.972615                       # average overall mshr miss latency
2011system.l2c.overall_avg_mshr_miss_latency::total 68476.578575                       # average overall mshr miss latency
2012system.l2c.ReadReq_avg_mshr_uncacheable_latency::cpu0.data 197982.089552                       # average ReadReq mshr uncacheable latency
2013system.l2c.ReadReq_avg_mshr_uncacheable_latency::cpu1.data 175645.569620                       # average ReadReq mshr uncacheable latency
2014system.l2c.ReadReq_avg_mshr_uncacheable_latency::total 197491.450021                       # average ReadReq mshr uncacheable latency
2015system.l2c.WriteReq_avg_mshr_uncacheable_latency::cpu0.data 203275.039904                       # average WriteReq mshr uncacheable latency
2016system.l2c.WriteReq_avg_mshr_uncacheable_latency::cpu1.data 208450.589459                       # average WriteReq mshr uncacheable latency
2017system.l2c.WriteReq_avg_mshr_uncacheable_latency::total 204431.399132                       # average WriteReq mshr uncacheable latency
2018system.l2c.overall_avg_mshr_uncacheable_latency::cpu0.data 201092.268011                       # average overall mshr uncacheable latency
2019system.l2c.overall_avg_mshr_uncacheable_latency::cpu1.data 206746.712689                       # average overall mshr uncacheable latency
2020system.l2c.overall_avg_mshr_uncacheable_latency::total 201947.987662                       # average overall mshr uncacheable latency
2021system.l2c.no_allocate_misses                       0                       # Number of misses that were no-allocate
2022system.membus.trans_dist::ReadReq                7193                       # Transaction distribution
2023system.membus.trans_dist::ReadResp             296434                       # Transaction distribution
2024system.membus.trans_dist::WriteReq              12908                       # Transaction distribution
2025system.membus.trans_dist::WriteResp             12908                       # Transaction distribution
2026system.membus.trans_dist::Writeback            122837                       # Transaction distribution
2027system.membus.trans_dist::CleanEvict           263082                       # Transaction distribution
2028system.membus.trans_dist::UpgradeReq             9353                       # Transaction distribution
2029system.membus.trans_dist::SCUpgradeReq           4872                       # Transaction distribution
2030system.membus.trans_dist::UpgradeResp            4824                       # Transaction distribution
2031system.membus.trans_dist::ReadExReq            122000                       # Transaction distribution
2032system.membus.trans_dist::ReadExResp           121659                       # Transaction distribution
2033system.membus.trans_dist::ReadSharedReq        289315                       # Transaction distribution
2034system.membus.trans_dist::BadAddressError           74                       # Transaction distribution
2035system.membus.trans_dist::InvalidateReq         41552                       # Transaction distribution
2036system.membus.trans_dist::InvalidateResp        41552                       # Transaction distribution
2037system.membus.pkt_count_system.l2c.mem_side::system.bridge.slave        40202                       # Packet count per connected master and slave (bytes)
2038system.membus.pkt_count_system.l2c.mem_side::system.physmem.port      1184934                       # Packet count per connected master and slave (bytes)
2039system.membus.pkt_count_system.l2c.mem_side::system.membus.badaddr_responder.pio          148                       # Packet count per connected master and slave (bytes)
2040system.membus.pkt_count_system.l2c.mem_side::total      1225284                       # Packet count per connected master and slave (bytes)
2041system.membus.pkt_count_system.iocache.mem_side::system.physmem.port       124830                       # Packet count per connected master and slave (bytes)
2042system.membus.pkt_count_system.iocache.mem_side::total       124830                       # Packet count per connected master and slave (bytes)
2043system.membus.pkt_count::total                1350114                       # Packet count per connected master and slave (bytes)
2044system.membus.pkt_size_system.l2c.mem_side::system.bridge.slave        72634                       # Cumulative packet size per connected master and slave (bytes)
2045system.membus.pkt_size_system.l2c.mem_side::system.physmem.port     31472384                       # Cumulative packet size per connected master and slave (bytes)
2046system.membus.pkt_size_system.l2c.mem_side::total     31545018                       # Cumulative packet size per connected master and slave (bytes)
2047system.membus.pkt_size_system.iocache.mem_side::system.physmem.port      2658240                       # Cumulative packet size per connected master and slave (bytes)
2048system.membus.pkt_size_system.iocache.mem_side::total      2658240                       # Cumulative packet size per connected master and slave (bytes)
2049system.membus.pkt_size::total                34203258                       # Cumulative packet size per connected master and slave (bytes)
2050system.membus.snoops                            10191                       # Total snoops (count)
2051system.membus.snoop_fanout::samples            873294                       # Request fanout histogram
2052system.membus.snoop_fanout::mean                    1                       # Request fanout histogram
2053system.membus.snoop_fanout::stdev                   0                       # Request fanout histogram
2054system.membus.snoop_fanout::underflows              0      0.00%      0.00% # Request fanout histogram
2055system.membus.snoop_fanout::0                       0      0.00%      0.00% # Request fanout histogram
2056system.membus.snoop_fanout::1                  873294    100.00%    100.00% # Request fanout histogram
2057system.membus.snoop_fanout::2                       0      0.00%    100.00% # Request fanout histogram
2058system.membus.snoop_fanout::overflows               0      0.00%    100.00% # Request fanout histogram
2059system.membus.snoop_fanout::min_value               1                       # Request fanout histogram
2060system.membus.snoop_fanout::max_value               1                       # Request fanout histogram
2061system.membus.snoop_fanout::total              873294                       # Request fanout histogram
2062system.membus.reqLayer0.occupancy            36159500                       # Layer occupancy (ticks)
2063system.membus.reqLayer0.utilization               0.0                       # Layer utilization (%)
2064system.membus.reqLayer1.occupancy          1354680439                       # Layer occupancy (ticks)
2065system.membus.reqLayer1.utilization               0.1                       # Layer utilization (%)
2066system.membus.reqLayer2.occupancy               95500                       # Layer occupancy (ticks)
2067system.membus.reqLayer2.utilization               0.0                       # Layer utilization (%)
2068system.membus.respLayer1.occupancy         2187139696                       # Layer occupancy (ticks)
2069system.membus.respLayer1.utilization              0.1                       # Layer utilization (%)
2070system.membus.respLayer2.occupancy           72110882                       # Layer occupancy (ticks)
2071system.membus.respLayer2.utilization              0.0                       # Layer utilization (%)
2072system.toL2Bus.trans_dist::ReadReq               7193                       # Transaction distribution
2073system.toL2Bus.trans_dist::ReadResp           2235424                       # Transaction distribution
2074system.toL2Bus.trans_dist::WriteReq             12908                       # Transaction distribution
2075system.toL2Bus.trans_dist::WriteResp            12908                       # Transaction distribution
2076system.toL2Bus.trans_dist::Writeback           946207                       # Transaction distribution
2077system.toL2Bus.trans_dist::CleanEvict         1643079                       # Transaction distribution
2078system.toL2Bus.trans_dist::UpgradeReq            9387                       # Transaction distribution
2079system.toL2Bus.trans_dist::SCUpgradeReq          4947                       # Transaction distribution
2080system.toL2Bus.trans_dist::UpgradeResp          14334                       # Transaction distribution
2081system.toL2Bus.trans_dist::ReadExReq           302784                       # Transaction distribution
2082system.toL2Bus.trans_dist::ReadExResp          302784                       # Transaction distribution
2083system.toL2Bus.trans_dist::ReadCleanReq       1129148                       # Transaction distribution
2084system.toL2Bus.trans_dist::ReadSharedReq      1099173                       # Transaction distribution
2085system.toL2Bus.trans_dist::BadAddressError           74                       # Transaction distribution
2086system.toL2Bus.trans_dist::InvalidateReq        41552                       # Transaction distribution
2087system.toL2Bus.pkt_count_system.cpu0.icache.mem_side::system.l2c.cpu_side      2591178                       # Packet count per connected master and slave (bytes)
2088system.toL2Bus.pkt_count_system.cpu0.dcache.mem_side::system.l2c.cpu_side      3901537                       # Packet count per connected master and slave (bytes)
2089system.toL2Bus.pkt_count_system.cpu1.icache.mem_side::system.l2c.cpu_side       531442                       # Packet count per connected master and slave (bytes)
2090system.toL2Bus.pkt_count_system.cpu1.dcache.mem_side::system.l2c.cpu_side       279415                       # Packet count per connected master and slave (bytes)
2091system.toL2Bus.pkt_count::total               7303572                       # Packet count per connected master and slave (bytes)
2092system.toL2Bus.pkt_size_system.cpu0.icache.mem_side::system.l2c.cpu_side     59378176                       # Cumulative packet size per connected master and slave (bytes)
2093system.toL2Bus.pkt_size_system.cpu0.dcache.mem_side::system.l2c.cpu_side    131958120                       # Cumulative packet size per connected master and slave (bytes)
2094system.toL2Bus.pkt_size_system.cpu1.icache.mem_side::system.l2c.cpu_side     12865536                       # Cumulative packet size per connected master and slave (bytes)
2095system.toL2Bus.pkt_size_system.cpu1.dcache.mem_side::system.l2c.cpu_side      9234898                       # Cumulative packet size per connected master and slave (bytes)
2096system.toL2Bus.pkt_size::total              213436730                       # Cumulative packet size per connected master and slave (bytes)
2097system.toL2Bus.snoops                          458492                       # Total snoops (count)
2098system.toL2Bus.snoop_fanout::samples          5507130                       # Request fanout histogram
2099system.toL2Bus.snoop_fanout::mean            3.077786                       # Request fanout histogram
2100system.toL2Bus.snoop_fanout::stdev           0.267834                       # Request fanout histogram
2101system.toL2Bus.snoop_fanout::underflows             0      0.00%      0.00% # Request fanout histogram
2102system.toL2Bus.snoop_fanout::0                      0      0.00%      0.00% # Request fanout histogram
2103system.toL2Bus.snoop_fanout::1                      0      0.00%      0.00% # Request fanout histogram
2104system.toL2Bus.snoop_fanout::2                      0      0.00%      0.00% # Request fanout histogram
2105system.toL2Bus.snoop_fanout::3                5078755     92.22%     92.22% # Request fanout histogram
2106system.toL2Bus.snoop_fanout::4                 428375      7.78%    100.00% # Request fanout histogram
2107system.toL2Bus.snoop_fanout::overflows              0      0.00%    100.00% # Request fanout histogram
2108system.toL2Bus.snoop_fanout::min_value              3                       # Request fanout histogram
2109system.toL2Bus.snoop_fanout::max_value              4                       # Request fanout histogram
2110system.toL2Bus.snoop_fanout::total            5507130                       # Request fanout histogram
2111system.toL2Bus.reqLayer0.occupancy         3369225418                       # Layer occupancy (ticks)
2112system.toL2Bus.reqLayer0.utilization              0.2                       # Layer utilization (%)
2113system.toL2Bus.snoopLayer0.occupancy           243000                       # Layer occupancy (ticks)
2114system.toL2Bus.snoopLayer0.utilization            0.0                       # Layer utilization (%)
2115system.toL2Bus.respLayer0.occupancy        1393343588                       # Layer occupancy (ticks)
2116system.toL2Bus.respLayer0.utilization             0.1                       # Layer utilization (%)
2117system.toL2Bus.respLayer1.occupancy        1972546779                       # Layer occupancy (ticks)
2118system.toL2Bus.respLayer1.utilization             0.1                       # Layer utilization (%)
2119system.toL2Bus.respLayer2.occupancy         301679801                       # Layer occupancy (ticks)
2120system.toL2Bus.respLayer2.utilization             0.0                       # Layer utilization (%)
2121system.toL2Bus.respLayer3.occupancy         151036436                       # Layer occupancy (ticks)
2122system.toL2Bus.respLayer3.utilization             0.0                       # Layer utilization (%)
2123system.tsunami.ethernet.descDMAReads                0                       # Number of descriptors the device read w/ DMA
2124system.tsunami.ethernet.descDMAWrites               0                       # Number of descriptors the device wrote w/ DMA
2125system.tsunami.ethernet.descDmaReadBytes            0                       # number of descriptor bytes read w/ DMA
2126system.tsunami.ethernet.descDmaWriteBytes            0                       # number of descriptor bytes write w/ DMA
2127system.tsunami.ethernet.postedSwi                   0                       # number of software interrupts posted to CPU
2128system.tsunami.ethernet.coalescedSwi              nan                       # average number of Swi's coalesced into each post
2129system.tsunami.ethernet.totalSwi                    0                       # total number of Swi written to ISR
2130system.tsunami.ethernet.postedRxIdle                0                       # number of rxIdle interrupts posted to CPU
2131system.tsunami.ethernet.coalescedRxIdle           nan                       # average number of RxIdle's coalesced into each post
2132system.tsunami.ethernet.totalRxIdle                 0                       # total number of RxIdle written to ISR
2133system.tsunami.ethernet.postedRxOk                  0                       # number of RxOk interrupts posted to CPU
2134system.tsunami.ethernet.coalescedRxOk             nan                       # average number of RxOk's coalesced into each post
2135system.tsunami.ethernet.totalRxOk                   0                       # total number of RxOk written to ISR
2136system.tsunami.ethernet.postedRxDesc                0                       # number of RxDesc interrupts posted to CPU
2137system.tsunami.ethernet.coalescedRxDesc           nan                       # average number of RxDesc's coalesced into each post
2138system.tsunami.ethernet.totalRxDesc                 0                       # total number of RxDesc written to ISR
2139system.tsunami.ethernet.postedTxOk                  0                       # number of TxOk interrupts posted to CPU
2140system.tsunami.ethernet.coalescedTxOk             nan                       # average number of TxOk's coalesced into each post
2141system.tsunami.ethernet.totalTxOk                   0                       # total number of TxOk written to ISR
2142system.tsunami.ethernet.postedTxIdle                0                       # number of TxIdle interrupts posted to CPU
2143system.tsunami.ethernet.coalescedTxIdle           nan                       # average number of TxIdle's coalesced into each post
2144system.tsunami.ethernet.totalTxIdle                 0                       # total number of TxIdle written to ISR
2145system.tsunami.ethernet.postedTxDesc                0                       # number of TxDesc interrupts posted to CPU
2146system.tsunami.ethernet.coalescedTxDesc           nan                       # average number of TxDesc's coalesced into each post
2147system.tsunami.ethernet.totalTxDesc                 0                       # total number of TxDesc written to ISR
2148system.tsunami.ethernet.postedRxOrn                 0                       # number of RxOrn posted to CPU
2149system.tsunami.ethernet.coalescedRxOrn            nan                       # average number of RxOrn's coalesced into each post
2150system.tsunami.ethernet.totalRxOrn                  0                       # total number of RxOrn written to ISR
2151system.tsunami.ethernet.coalescedTotal            nan                       # average number of interrupts coalesced into each post
2152system.tsunami.ethernet.postedInterrupts            0                       # number of posts to CPU
2153system.tsunami.ethernet.droppedPackets              0                       # number of packets dropped
2154system.cpu0.kern.inst.arm                           0                       # number of arm instructions executed
2155system.cpu0.kern.inst.quiesce                    6502                       # number of quiesce instructions executed
2156system.cpu0.kern.inst.hwrei                    187776                       # number of hwrei instructions executed
2157system.cpu0.kern.ipl_count::0                   66469     40.53%     40.53% # number of times we switched to this ipl
2158system.cpu0.kern.ipl_count::21                    131      0.08%     40.61% # number of times we switched to this ipl
2159system.cpu0.kern.ipl_count::22                   1926      1.17%     41.79% # number of times we switched to this ipl
2160system.cpu0.kern.ipl_count::30                    149      0.09%     41.88% # number of times we switched to this ipl
2161system.cpu0.kern.ipl_count::31                  95308     58.12%    100.00% # number of times we switched to this ipl
2162system.cpu0.kern.ipl_count::total              163983                       # number of times we switched to this ipl
2163system.cpu0.kern.ipl_good::0                    65388     49.23%     49.23% # number of times we switched to this ipl from a different ipl
2164system.cpu0.kern.ipl_good::21                     131      0.10%     49.32% # number of times we switched to this ipl from a different ipl
2165system.cpu0.kern.ipl_good::22                    1926      1.45%     50.77% # number of times we switched to this ipl from a different ipl
2166system.cpu0.kern.ipl_good::30                     149      0.11%     50.89% # number of times we switched to this ipl from a different ipl
2167system.cpu0.kern.ipl_good::31                   65239     49.11%    100.00% # number of times we switched to this ipl from a different ipl
2168system.cpu0.kern.ipl_good::total               132833                       # number of times we switched to this ipl from a different ipl
2169system.cpu0.kern.ipl_ticks::0            1864137851500     97.75%     97.75% # number of cycles we spent at this ipl
2170system.cpu0.kern.ipl_ticks::21               61127000      0.00%     97.76% # number of cycles we spent at this ipl
2171system.cpu0.kern.ipl_ticks::22              545976000      0.03%     97.79% # number of cycles we spent at this ipl
2172system.cpu0.kern.ipl_ticks::30               68164000      0.00%     97.79% # number of cycles we spent at this ipl
2173system.cpu0.kern.ipl_ticks::31            42142829000      2.21%    100.00% # number of cycles we spent at this ipl
2174system.cpu0.kern.ipl_ticks::total        1906955947500                       # number of cycles we spent at this ipl
2175system.cpu0.kern.ipl_used::0                 0.983737                       # fraction of swpipl calls that actually changed the ipl
2176system.cpu0.kern.ipl_used::21                       1                       # fraction of swpipl calls that actually changed the ipl
2177system.cpu0.kern.ipl_used::22                       1                       # fraction of swpipl calls that actually changed the ipl
2178system.cpu0.kern.ipl_used::30                       1                       # fraction of swpipl calls that actually changed the ipl
2179system.cpu0.kern.ipl_used::31                0.684507                       # fraction of swpipl calls that actually changed the ipl
2180system.cpu0.kern.ipl_used::total             0.810041                       # fraction of swpipl calls that actually changed the ipl
2181system.cpu0.kern.syscall::2                         8      3.56%      3.56% # number of syscalls executed
2182system.cpu0.kern.syscall::3                        19      8.44%     12.00% # number of syscalls executed
2183system.cpu0.kern.syscall::4                         4      1.78%     13.78% # number of syscalls executed
2184system.cpu0.kern.syscall::6                        33     14.67%     28.44% # number of syscalls executed
2185system.cpu0.kern.syscall::12                        1      0.44%     28.89% # number of syscalls executed
2186system.cpu0.kern.syscall::17                        9      4.00%     32.89% # number of syscalls executed
2187system.cpu0.kern.syscall::19                       10      4.44%     37.33% # number of syscalls executed
2188system.cpu0.kern.syscall::20                        6      2.67%     40.00% # number of syscalls executed
2189system.cpu0.kern.syscall::23                        1      0.44%     40.44% # number of syscalls executed
2190system.cpu0.kern.syscall::24                        3      1.33%     41.78% # number of syscalls executed
2191system.cpu0.kern.syscall::33                        7      3.11%     44.89% # number of syscalls executed
2192system.cpu0.kern.syscall::41                        2      0.89%     45.78% # number of syscalls executed
2193system.cpu0.kern.syscall::45                       36     16.00%     61.78% # number of syscalls executed
2194system.cpu0.kern.syscall::47                        3      1.33%     63.11% # number of syscalls executed
2195system.cpu0.kern.syscall::48                       10      4.44%     67.56% # number of syscalls executed
2196system.cpu0.kern.syscall::54                       10      4.44%     72.00% # number of syscalls executed
2197system.cpu0.kern.syscall::58                        1      0.44%     72.44% # number of syscalls executed
2198system.cpu0.kern.syscall::59                        6      2.67%     75.11% # number of syscalls executed
2199system.cpu0.kern.syscall::71                       25     11.11%     86.22% # number of syscalls executed
2200system.cpu0.kern.syscall::73                        3      1.33%     87.56% # number of syscalls executed
2201system.cpu0.kern.syscall::74                        6      2.67%     90.22% # number of syscalls executed
2202system.cpu0.kern.syscall::87                        1      0.44%     90.67% # number of syscalls executed
2203system.cpu0.kern.syscall::90                        3      1.33%     92.00% # number of syscalls executed
2204system.cpu0.kern.syscall::92                        9      4.00%     96.00% # number of syscalls executed
2205system.cpu0.kern.syscall::97                        2      0.89%     96.89% # number of syscalls executed
2206system.cpu0.kern.syscall::98                        2      0.89%     97.78% # number of syscalls executed
2207system.cpu0.kern.syscall::132                       1      0.44%     98.22% # number of syscalls executed
2208system.cpu0.kern.syscall::144                       2      0.89%     99.11% # number of syscalls executed
2209system.cpu0.kern.syscall::147                       2      0.89%    100.00% # number of syscalls executed
2210system.cpu0.kern.syscall::total                   225                       # number of syscalls executed
2211system.cpu0.kern.callpal::cserve                    1      0.00%      0.00% # number of callpals executed
2212system.cpu0.kern.callpal::wripir                  249      0.14%      0.14% # number of callpals executed
2213system.cpu0.kern.callpal::wrmces                    1      0.00%      0.15% # number of callpals executed
2214system.cpu0.kern.callpal::wrfen                     1      0.00%      0.15% # number of callpals executed
2215system.cpu0.kern.callpal::wrvptptr                  1      0.00%      0.15% # number of callpals executed
2216system.cpu0.kern.callpal::swpctx                 3603      2.09%      2.23% # number of callpals executed
2217system.cpu0.kern.callpal::tbi                      50      0.03%      2.26% # number of callpals executed
2218system.cpu0.kern.callpal::wrent                     7      0.00%      2.27% # number of callpals executed
2219system.cpu0.kern.callpal::swpipl               157157     91.07%     93.34% # number of callpals executed
2220system.cpu0.kern.callpal::rdps                   6335      3.67%     97.01% # number of callpals executed
2221system.cpu0.kern.callpal::wrkgp                     1      0.00%     97.01% # number of callpals executed
2222system.cpu0.kern.callpal::wrusp                     3      0.00%     97.02% # number of callpals executed
2223system.cpu0.kern.callpal::rdusp                     9      0.01%     97.02% # number of callpals executed
2224system.cpu0.kern.callpal::whami                     2      0.00%     97.02% # number of callpals executed
2225system.cpu0.kern.callpal::rti                    4619      2.68%     99.70% # number of callpals executed
2226system.cpu0.kern.callpal::callsys                 382      0.22%     99.92% # number of callpals executed
2227system.cpu0.kern.callpal::imb                     138      0.08%    100.00% # number of callpals executed
2228system.cpu0.kern.callpal::total                172559                       # number of callpals executed
2229system.cpu0.kern.mode_switch::kernel             7164                       # number of protection mode switches
2230system.cpu0.kern.mode_switch::user               1343                       # number of protection mode switches
2231system.cpu0.kern.mode_switch::idle                  0                       # number of protection mode switches
2232system.cpu0.kern.mode_good::kernel               1342                      
2233system.cpu0.kern.mode_good::user                 1343                      
2234system.cpu0.kern.mode_good::idle                    0                      
2235system.cpu0.kern.mode_switch_good::kernel     0.187326                       # fraction of useful protection mode switches
2236system.cpu0.kern.mode_switch_good::user             1                       # fraction of useful protection mode switches
2237system.cpu0.kern.mode_switch_good::idle           nan                       # fraction of useful protection mode switches
2238system.cpu0.kern.mode_switch_good::total     0.315622                       # fraction of useful protection mode switches
2239system.cpu0.kern.mode_ticks::kernel      1904989354500     99.90%     99.90% # number of ticks spent at the given mode
2240system.cpu0.kern.mode_ticks::user          1966585000      0.10%    100.00% # number of ticks spent at the given mode
2241system.cpu0.kern.mode_ticks::idle                   0      0.00%    100.00% # number of ticks spent at the given mode
2242system.cpu0.kern.swap_context                    3604                       # number of times the context was actually changed
2243system.cpu1.kern.inst.arm                           0                       # number of arm instructions executed
2244system.cpu1.kern.inst.quiesce                    2444                       # number of quiesce instructions executed
2245system.cpu1.kern.inst.hwrei                     51472                       # number of hwrei instructions executed
2246system.cpu1.kern.ipl_count::0                   15731     36.02%     36.02% # number of times we switched to this ipl
2247system.cpu1.kern.ipl_count::22                   1925      4.41%     40.43% # number of times we switched to this ipl
2248system.cpu1.kern.ipl_count::30                    249      0.57%     41.00% # number of times we switched to this ipl
2249system.cpu1.kern.ipl_count::31                  25763     59.00%    100.00% # number of times we switched to this ipl
2250system.cpu1.kern.ipl_count::total               43668                       # number of times we switched to this ipl
2251system.cpu1.kern.ipl_good::0                    15435     47.07%     47.07% # number of times we switched to this ipl from a different ipl
2252system.cpu1.kern.ipl_good::22                    1925      5.87%     52.93% # number of times we switched to this ipl from a different ipl
2253system.cpu1.kern.ipl_good::30                     249      0.76%     53.69% # number of times we switched to this ipl from a different ipl
2254system.cpu1.kern.ipl_good::31                   15186     46.31%    100.00% # number of times we switched to this ipl from a different ipl
2255system.cpu1.kern.ipl_good::total                32795                       # number of times we switched to this ipl from a different ipl
2256system.cpu1.kern.ipl_ticks::0            1874760769500     98.33%     98.33% # number of cycles we spent at this ipl
2257system.cpu1.kern.ipl_ticks::22              538410500      0.03%     98.36% # number of cycles we spent at this ipl
2258system.cpu1.kern.ipl_ticks::30              114320500      0.01%     98.36% # number of cycles we spent at this ipl
2259system.cpu1.kern.ipl_ticks::31            31218212000      1.64%    100.00% # number of cycles we spent at this ipl
2260system.cpu1.kern.ipl_ticks::total        1906631712500                       # number of cycles we spent at this ipl
2261system.cpu1.kern.ipl_used::0                 0.981184                       # fraction of swpipl calls that actually changed the ipl
2262system.cpu1.kern.ipl_used::22                       1                       # fraction of swpipl calls that actually changed the ipl
2263system.cpu1.kern.ipl_used::30                       1                       # fraction of swpipl calls that actually changed the ipl
2264system.cpu1.kern.ipl_used::31                0.589450                       # fraction of swpipl calls that actually changed the ipl
2265system.cpu1.kern.ipl_used::total             0.751008                       # fraction of swpipl calls that actually changed the ipl
2266system.cpu1.kern.syscall::3                        11     10.89%     10.89% # number of syscalls executed
2267system.cpu1.kern.syscall::6                         9      8.91%     19.80% # number of syscalls executed
2268system.cpu1.kern.syscall::15                        1      0.99%     20.79% # number of syscalls executed
2269system.cpu1.kern.syscall::17                        6      5.94%     26.73% # number of syscalls executed
2270system.cpu1.kern.syscall::23                        3      2.97%     29.70% # number of syscalls executed
2271system.cpu1.kern.syscall::24                        3      2.97%     32.67% # number of syscalls executed
2272system.cpu1.kern.syscall::33                        4      3.96%     36.63% # number of syscalls executed
2273system.cpu1.kern.syscall::45                       18     17.82%     54.46% # number of syscalls executed
2274system.cpu1.kern.syscall::47                        3      2.97%     57.43% # number of syscalls executed
2275system.cpu1.kern.syscall::59                        1      0.99%     58.42% # number of syscalls executed
2276system.cpu1.kern.syscall::71                       29     28.71%     87.13% # number of syscalls executed
2277system.cpu1.kern.syscall::74                       10      9.90%     97.03% # number of syscalls executed
2278system.cpu1.kern.syscall::132                       3      2.97%    100.00% # number of syscalls executed
2279system.cpu1.kern.syscall::total                   101                       # number of syscalls executed
2280system.cpu1.kern.callpal::cserve                    1      0.00%      0.00% # number of callpals executed
2281system.cpu1.kern.callpal::wripir                  149      0.33%      0.33% # number of callpals executed
2282system.cpu1.kern.callpal::wrmces                    1      0.00%      0.33% # number of callpals executed
2283system.cpu1.kern.callpal::wrfen                     1      0.00%      0.34% # number of callpals executed
2284system.cpu1.kern.callpal::swpctx                  911      2.02%      2.35% # number of callpals executed
2285system.cpu1.kern.callpal::tbi                       3      0.01%      2.36% # number of callpals executed
2286system.cpu1.kern.callpal::wrent                     7      0.02%      2.38% # number of callpals executed
2287system.cpu1.kern.callpal::swpipl                38628     85.51%     87.88% # number of callpals executed
2288system.cpu1.kern.callpal::rdps                   2426      5.37%     93.25% # number of callpals executed
2289system.cpu1.kern.callpal::wrkgp                     1      0.00%     93.25% # number of callpals executed
2290system.cpu1.kern.callpal::wrusp                     4      0.01%     93.26% # number of callpals executed
2291system.cpu1.kern.callpal::whami                     3      0.01%     93.27% # number of callpals executed
2292system.cpu1.kern.callpal::rti                    2865      6.34%     99.61% # number of callpals executed
2293system.cpu1.kern.callpal::callsys                 133      0.29%     99.90% # number of callpals executed
2294system.cpu1.kern.callpal::imb                      42      0.09%    100.00% # number of callpals executed
2295system.cpu1.kern.callpal::rdunique                  1      0.00%    100.00% # number of callpals executed
2296system.cpu1.kern.callpal::total                 45176                       # number of callpals executed
2297system.cpu1.kern.mode_switch::kernel             1151                       # number of protection mode switches
2298system.cpu1.kern.mode_switch::user                395                       # number of protection mode switches
2299system.cpu1.kern.mode_switch::idle               2341                       # number of protection mode switches
2300system.cpu1.kern.mode_good::kernel                568                      
2301system.cpu1.kern.mode_good::user                  395                      
2302system.cpu1.kern.mode_good::idle                  173                      
2303system.cpu1.kern.mode_switch_good::kernel     0.493484                       # fraction of useful protection mode switches
2304system.cpu1.kern.mode_switch_good::user             1                       # fraction of useful protection mode switches
2305system.cpu1.kern.mode_switch_good::idle      0.073900                       # fraction of useful protection mode switches
2306system.cpu1.kern.mode_switch_good::total     0.292256                       # fraction of useful protection mode switches
2307system.cpu1.kern.mode_ticks::kernel        3648998000      0.19%      0.19% # number of ticks spent at the given mode
2308system.cpu1.kern.mode_ticks::user           689386500      0.04%      0.23% # number of ticks spent at the given mode
2309system.cpu1.kern.mode_ticks::idle        1901995153000     99.77%    100.00% # number of ticks spent at the given mode
2310system.cpu1.kern.swap_context                     912                       # number of times the context was actually changed
2311
2312---------- End Simulation Statistics   ----------
2313