memtest-ruby.py revision 9793
1# Copyright (c) 2006-2007 The Regents of The University of Michigan 2# Copyright (c) 2010 Advanced Micro Devices, Inc. 3# All rights reserved. 4# 5# Redistribution and use in source and binary forms, with or without 6# modification, are permitted provided that the following conditions are 7# met: redistributions of source code must retain the above copyright 8# notice, this list of conditions and the following disclaimer; 9# redistributions in binary form must reproduce the above copyright 10# notice, this list of conditions and the following disclaimer in the 11# documentation and/or other materials provided with the distribution; 12# neither the name of the copyright holders nor the names of its 13# contributors may be used to endorse or promote products derived from 14# this software without specific prior written permission. 15# 16# THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 17# "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 18# LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR 19# A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT 20# OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, 21# SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT 22# LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 23# DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 24# THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 25# (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE 26# OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 27# 28# Authors: Ron Dreslinski 29 30import m5 31from m5.objects import * 32from m5.defines import buildEnv 33from m5.util import addToPath 34import os, optparse, sys 35 36# Get paths we might need 37config_path = os.path.dirname(os.path.abspath(__file__)) 38config_root = os.path.dirname(config_path) 39m5_root = os.path.dirname(config_root) 40addToPath(config_root+'/configs/common') 41addToPath(config_root+'/configs/ruby') 42addToPath(config_root+'/configs/topologies') 43 44import Ruby 45import Options 46 47parser = optparse.OptionParser() 48Options.addCommonOptions(parser) 49 50# Add the ruby specific and protocol specific options 51Ruby.define_options(parser) 52 53(options, args) = parser.parse_args() 54 55# 56# Set the default cache size and associativity to be very small to encourage 57# races between requests and writebacks. 58# 59options.l1d_size="256B" 60options.l1i_size="256B" 61options.l2_size="512B" 62options.l3_size="1kB" 63options.l1d_assoc=2 64options.l1i_assoc=2 65options.l2_assoc=2 66options.l3_assoc=2 67 68#MAX CORES IS 8 with the fals sharing method 69nb_cores = 8 70 71# ruby does not support atomic, functional, or uncacheable accesses 72cpus = [ MemTest(atomic=False, percent_functional=50, 73 percent_uncacheable=0, suppress_func_warnings=True) \ 74 for i in xrange(nb_cores) ] 75 76# overwrite options.num_cpus with the nb_cores value 77options.num_cpus = nb_cores 78 79# system simulated 80system = System(cpu = cpus, 81 funcmem = SimpleMemory(in_addr_map = False), 82 physmem = SimpleMemory(null = True), 83 funcbus = NoncoherentBus(), 84 clk_domain = SrcClockDomain(clock = options.sys_clock)) 85 86# Create a seperate clock domain for components that should run at 87# CPUs frequency 88system.cpu_clk_domain = SrcClockDomain(clock = '2GHz') 89 90# All cpus are associated with cpu_clk_domain 91for cpu in cpus: 92 cpu.clk_domain = system.cpu_clk_domain 93 94Ruby.create_system(options, system) 95 96# Create a separate clock domain for Ruby 97system.ruby.clk_domain = SrcClockDomain(clock = options.ruby_clock) 98 99assert(len(cpus) == len(system.ruby._cpu_ruby_ports)) 100 101for (i, ruby_port) in enumerate(system.ruby._cpu_ruby_ports): 102 # 103 # Tie the cpu test and functional ports to the ruby cpu ports and 104 # physmem, respectively 105 # 106 cpus[i].test = ruby_port.slave 107 cpus[i].functional = system.funcbus.slave 108 109 # 110 # Since the memtester is incredibly bursty, increase the deadlock 111 # threshold to 1 million cycles 112 # 113 ruby_port.deadlock_threshold = 1000000 114 115# connect reference memory to funcbus 116system.funcmem.port = system.funcbus.master 117 118# ----------------------- 119# run simulation 120# ----------------------- 121 122root = Root(full_system = False, system = system) 123root.system.mem_mode = 'timing' 124 125# Not much point in this being higher than the L1 latency 126m5.ticks.setGlobalFrequency('1ns') 127