system.hh revision 11885
12SN/A/*
210466Sandreas.hansson@arm.com * Copyright (c) 2012, 2014 ARM Limited
38703Sandreas.hansson@arm.com * All rights reserved
48703Sandreas.hansson@arm.com *
58703Sandreas.hansson@arm.com * The license below extends only to copyright in the software and shall
68703Sandreas.hansson@arm.com * not be construed as granting a license to any other intellectual
78703Sandreas.hansson@arm.com * property including but not limited to intellectual property relating
88703Sandreas.hansson@arm.com * to a hardware implementation of the functionality of the software
98703Sandreas.hansson@arm.com * licensed hereunder.  You may use the software subject to the license
108703Sandreas.hansson@arm.com * terms below provided that you ensure that this notice is replicated
118703Sandreas.hansson@arm.com * unmodified and in its entirety in all distributions of the software,
128703Sandreas.hansson@arm.com * modified or unmodified, in source code or in binary form.
138703Sandreas.hansson@arm.com *
141762SN/A * Copyright (c) 2002-2005 The Regents of The University of Michigan
157897Shestness@cs.utexas.edu * Copyright (c) 2011 Regents of the University of California
162SN/A * All rights reserved.
172SN/A *
182SN/A * Redistribution and use in source and binary forms, with or without
192SN/A * modification, are permitted provided that the following conditions are
202SN/A * met: redistributions of source code must retain the above copyright
212SN/A * notice, this list of conditions and the following disclaimer;
222SN/A * redistributions in binary form must reproduce the above copyright
232SN/A * notice, this list of conditions and the following disclaimer in the
242SN/A * documentation and/or other materials provided with the distribution;
252SN/A * neither the name of the copyright holders nor the names of its
262SN/A * contributors may be used to endorse or promote products derived from
272SN/A * this software without specific prior written permission.
282SN/A *
292SN/A * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
302SN/A * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
312SN/A * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
322SN/A * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
332SN/A * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
342SN/A * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
352SN/A * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
362SN/A * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
372SN/A * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
382SN/A * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
392SN/A * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
402665Ssaidi@eecs.umich.edu *
412665Ssaidi@eecs.umich.edu * Authors: Steve Reinhardt
422665Ssaidi@eecs.umich.edu *          Lisa Hsu
432665Ssaidi@eecs.umich.edu *          Nathan Binkert
447897Shestness@cs.utexas.edu *          Rick Strong
452SN/A */
462SN/A
472SN/A#ifndef __SYSTEM_HH__
482SN/A#define __SYSTEM_HH__
492SN/A
502SN/A#include <string>
519645SAndreas.Sandberg@ARM.com#include <utility>
5275SN/A#include <vector>
532SN/A
5410466Sandreas.hansson@arm.com#include "arch/isa_traits.hh"
552439SN/A#include "base/loader/symtab.hh"
56603SN/A#include "base/statistics.hh"
5710466Sandreas.hansson@arm.com#include "config/the_isa.hh"
584762Snate@binkert.org#include "enums/MemoryMode.hh"
598703Sandreas.hansson@arm.com#include "mem/mem_object.hh"
602520SN/A#include "mem/port.hh"
619847Sandreas.hansson@arm.com#include "mem/port_proxy.hh"
628931Sandreas.hansson@arm.com#include "mem/physical.hh"
634762Snate@binkert.org#include "params/System.hh"
646658Snate@binkert.org
6510494Sandreas.hansson@arm.com/**
6610494Sandreas.hansson@arm.com * To avoid linking errors with LTO, only include the header if we
6710494Sandreas.hansson@arm.com * actually have the definition.
6810494Sandreas.hansson@arm.com */
6910494Sandreas.hansson@arm.com#if THE_ISA != NULL_ISA
7010494Sandreas.hansson@arm.com#include "cpu/pc_event.hh"
7110494Sandreas.hansson@arm.com#endif
7210494Sandreas.hansson@arm.com
738769Sgblack@eecs.umich.educlass BaseRemoteGDB;
748769Sgblack@eecs.umich.educlass GDBListener;
7511839SCurtis.Dunham@arm.comclass KvmVM;
761634SN/Aclass ObjectFile;
778769Sgblack@eecs.umich.educlass ThreadContext;
782SN/A
798703Sandreas.hansson@arm.comclass System : public MemObject
802SN/A{
818703Sandreas.hansson@arm.com  private:
828703Sandreas.hansson@arm.com
838703Sandreas.hansson@arm.com    /**
848703Sandreas.hansson@arm.com     * Private class for the system port which is only used as a
858703Sandreas.hansson@arm.com     * master for debug access and for non-structural entities that do
868703Sandreas.hansson@arm.com     * not have a port of their own.
878703Sandreas.hansson@arm.com     */
888922Swilliam.wang@arm.com    class SystemPort : public MasterPort
898703Sandreas.hansson@arm.com    {
908703Sandreas.hansson@arm.com      public:
918703Sandreas.hansson@arm.com
928703Sandreas.hansson@arm.com        /**
938703Sandreas.hansson@arm.com         * Create a system port with a name and an owner.
948703Sandreas.hansson@arm.com         */
958703Sandreas.hansson@arm.com        SystemPort(const std::string &_name, MemObject *_owner)
968922Swilliam.wang@arm.com            : MasterPort(_name, _owner)
978703Sandreas.hansson@arm.com        { }
9811169Sandreas.hansson@arm.com        bool recvTimingResp(PacketPtr pkt) override
998703Sandreas.hansson@arm.com        { panic("SystemPort does not receive timing!\n"); return false; }
10011169Sandreas.hansson@arm.com        void recvReqRetry() override
1018922Swilliam.wang@arm.com        { panic("SystemPort does not expect retry!\n"); }
1028703Sandreas.hansson@arm.com    };
1038703Sandreas.hansson@arm.com
1048703Sandreas.hansson@arm.com    SystemPort _systemPort;
1058703Sandreas.hansson@arm.com
106603SN/A  public:
1072901Ssaidi@eecs.umich.edu
1088703Sandreas.hansson@arm.com    /**
1098706Sandreas.hansson@arm.com     * After all objects have been created and all ports are
1108706Sandreas.hansson@arm.com     * connected, check that the system port is connected.
1118706Sandreas.hansson@arm.com     */
11211169Sandreas.hansson@arm.com    void init() override;
1138706Sandreas.hansson@arm.com
1148706Sandreas.hansson@arm.com    /**
1158852Sandreas.hansson@arm.com     * Get a reference to the system port that can be used by
1168703Sandreas.hansson@arm.com     * non-structural simulation objects like processes or threads, or
1178703Sandreas.hansson@arm.com     * external entities like loaders and debuggers, etc, to access
1188703Sandreas.hansson@arm.com     * the memory system.
1198703Sandreas.hansson@arm.com     *
1208852Sandreas.hansson@arm.com     * @return a reference to the system port we own
1218703Sandreas.hansson@arm.com     */
1228922Swilliam.wang@arm.com    MasterPort& getSystemPort() { return _systemPort; }
1238703Sandreas.hansson@arm.com
1248703Sandreas.hansson@arm.com    /**
1258703Sandreas.hansson@arm.com     * Additional function to return the Port of a memory object.
1268703Sandreas.hansson@arm.com     */
1279294Sandreas.hansson@arm.com    BaseMasterPort& getMasterPort(const std::string &if_name,
12811169Sandreas.hansson@arm.com                                  PortID idx = InvalidPortID) override;
1298703Sandreas.hansson@arm.com
1309524SAndreas.Sandberg@ARM.com    /** @{ */
1319524SAndreas.Sandberg@ARM.com    /**
1329524SAndreas.Sandberg@ARM.com     * Is the system in atomic mode?
1339524SAndreas.Sandberg@ARM.com     *
1349524SAndreas.Sandberg@ARM.com     * There are currently two different atomic memory modes:
1359524SAndreas.Sandberg@ARM.com     * 'atomic', which supports caches; and 'atomic_noncaching', which
1369524SAndreas.Sandberg@ARM.com     * bypasses caches. The latter is used by hardware virtualized
1379524SAndreas.Sandberg@ARM.com     * CPUs. SimObjects are expected to use Port::sendAtomic() and
1389524SAndreas.Sandberg@ARM.com     * Port::recvAtomic() when accessing memory in this mode.
1399524SAndreas.Sandberg@ARM.com     */
1409524SAndreas.Sandberg@ARM.com    bool isAtomicMode() const {
1419524SAndreas.Sandberg@ARM.com        return memoryMode == Enums::atomic ||
1429524SAndreas.Sandberg@ARM.com            memoryMode == Enums::atomic_noncaching;
1434762Snate@binkert.org    }
1442901Ssaidi@eecs.umich.edu
1459524SAndreas.Sandberg@ARM.com    /**
1469524SAndreas.Sandberg@ARM.com     * Is the system in timing mode?
1479524SAndreas.Sandberg@ARM.com     *
1489524SAndreas.Sandberg@ARM.com     * SimObjects are expected to use Port::sendTiming() and
1499524SAndreas.Sandberg@ARM.com     * Port::recvTiming() when accessing memory in this mode.
1509524SAndreas.Sandberg@ARM.com     */
1519524SAndreas.Sandberg@ARM.com    bool isTimingMode() const {
1529524SAndreas.Sandberg@ARM.com        return memoryMode == Enums::timing;
1539524SAndreas.Sandberg@ARM.com    }
1549524SAndreas.Sandberg@ARM.com
1559524SAndreas.Sandberg@ARM.com    /**
1569524SAndreas.Sandberg@ARM.com     * Should caches be bypassed?
1579524SAndreas.Sandberg@ARM.com     *
1589524SAndreas.Sandberg@ARM.com     * Some CPUs need to bypass caches to allow direct memory
1599524SAndreas.Sandberg@ARM.com     * accesses, which is required for hardware virtualization.
1609524SAndreas.Sandberg@ARM.com     */
1619524SAndreas.Sandberg@ARM.com    bool bypassCaches() const {
1629524SAndreas.Sandberg@ARM.com        return memoryMode == Enums::atomic_noncaching;
1639524SAndreas.Sandberg@ARM.com    }
1649524SAndreas.Sandberg@ARM.com    /** @} */
1659524SAndreas.Sandberg@ARM.com
1669524SAndreas.Sandberg@ARM.com    /** @{ */
1679524SAndreas.Sandberg@ARM.com    /**
1689524SAndreas.Sandberg@ARM.com     * Get the memory mode of the system.
1699524SAndreas.Sandberg@ARM.com     *
1709524SAndreas.Sandberg@ARM.com     * \warn This should only be used by the Python world. The C++
1719524SAndreas.Sandberg@ARM.com     * world should use one of the query functions above
1729524SAndreas.Sandberg@ARM.com     * (isAtomicMode(), isTimingMode(), bypassCaches()).
1739524SAndreas.Sandberg@ARM.com     */
1749524SAndreas.Sandberg@ARM.com    Enums::MemoryMode getMemoryMode() const { return memoryMode; }
1759524SAndreas.Sandberg@ARM.com
1769524SAndreas.Sandberg@ARM.com    /**
1779524SAndreas.Sandberg@ARM.com     * Change the memory mode of the system.
1789524SAndreas.Sandberg@ARM.com     *
1799524SAndreas.Sandberg@ARM.com     * \warn This should only be called by the Python!
1809524SAndreas.Sandberg@ARM.com     *
1819524SAndreas.Sandberg@ARM.com     * @param mode Mode to change to (atomic/timing/...)
1822901Ssaidi@eecs.umich.edu     */
1834762Snate@binkert.org    void setMemoryMode(Enums::MemoryMode mode);
1849524SAndreas.Sandberg@ARM.com    /** @} */
1852901Ssaidi@eecs.umich.edu
1869814Sandreas.hansson@arm.com    /**
1879814Sandreas.hansson@arm.com     * Get the cache line size of the system.
1889814Sandreas.hansson@arm.com     */
1899814Sandreas.hansson@arm.com    unsigned int cacheLineSize() const { return _cacheLineSize; }
1909814Sandreas.hansson@arm.com
1919850Sandreas.hansson@arm.com#if THE_ISA != NULL_ISA
1922SN/A    PCEventQueue pcEventQueue;
1939850Sandreas.hansson@arm.com#endif
1942SN/A
1952680Sktlim@umich.edu    std::vector<ThreadContext *> threadContexts;
1965714Shsul@eecs.umich.edu    int _numContexts;
19711146Smitch.hayenga@arm.com    const bool multiThread;
1981806SN/A
19911005Sandreas.sandberg@arm.com    ThreadContext *getThreadContext(ContextID tid)
2005713Shsul@eecs.umich.edu    {
2015713Shsul@eecs.umich.edu        return threadContexts[tid];
2025713Shsul@eecs.umich.edu    }
2035713Shsul@eecs.umich.edu
2045714Shsul@eecs.umich.edu    int numContexts()
2051806SN/A    {
2066227Snate@binkert.org        assert(_numContexts == (int)threadContexts.size());
2075714Shsul@eecs.umich.edu        return _numContexts;
2081806SN/A    }
209180SN/A
2106029Ssteve.reinhardt@amd.com    /** Return number of running (non-halted) thread contexts in
2116029Ssteve.reinhardt@amd.com     * system.  These threads could be Active or Suspended. */
2126029Ssteve.reinhardt@amd.com    int numRunningContexts();
2136029Ssteve.reinhardt@amd.com
2148765Sgblack@eecs.umich.edu    Addr pagePtr;
2158765Sgblack@eecs.umich.edu
2162378SN/A    uint64_t init_param;
2172378SN/A
2182520SN/A    /** Port to physical memory used for writing object files into ram at
2192520SN/A     * boot.*/
2208852Sandreas.hansson@arm.com    PortProxy physProxy;
2212520SN/A
2221885SN/A    /** kernel symbol table */
2231070SN/A    SymbolTable *kernelSymtab;
224954SN/A
2251070SN/A    /** Object pointer for the kernel code */
2261070SN/A    ObjectFile *kernel;
2271070SN/A
22811838SCurtis.Dunham@arm.com    /** Beginning of kernel code */
2291070SN/A    Addr kernelStart;
2301070SN/A
2311070SN/A    /** End of kernel code */
2321070SN/A    Addr kernelEnd;
2331070SN/A
2341070SN/A    /** Entry point in the kernel to start at */
2351070SN/A    Addr kernelEntry;
2361070SN/A
2377580SAli.Saidi@arm.com    /** Mask that should be anded for binary/symbol loading.
2387580SAli.Saidi@arm.com     * This allows one two different OS requirements for the same ISA to be
2397580SAli.Saidi@arm.com     * handled.  Some OSes are compiled for a virtual address and need to be
2407580SAli.Saidi@arm.com     * loaded into physical memory that starts at address 0, while other
2417580SAli.Saidi@arm.com     * bare metal tools generate images that start at address 0.
2427580SAli.Saidi@arm.com     */
2437580SAli.Saidi@arm.com    Addr loadAddrMask;
2447580SAli.Saidi@arm.com
24510037SARM gem5 Developers    /** Offset that should be used for binary/symbol loading.
24611838SCurtis.Dunham@arm.com     * This further allows more flexibility than the loadAddrMask allows alone
24711838SCurtis.Dunham@arm.com     * in loading kernels and similar. The loadAddrOffset is applied after the
24810037SARM gem5 Developers     * loadAddrMask.
24910037SARM gem5 Developers     */
25010037SARM gem5 Developers    Addr loadAddrOffset;
25110037SARM gem5 Developers
2524997Sgblack@eecs.umich.edu  public:
25311839SCurtis.Dunham@arm.com    /**
25411839SCurtis.Dunham@arm.com     * Get a pointer to the Kernel Virtual Machine (KVM) SimObject,
25511839SCurtis.Dunham@arm.com     * if present.
25611839SCurtis.Dunham@arm.com     */
25711839SCurtis.Dunham@arm.com    KvmVM* getKvmVM() {
25811839SCurtis.Dunham@arm.com        return kvmVM;
25911839SCurtis.Dunham@arm.com    }
26011839SCurtis.Dunham@arm.com
2618931Sandreas.hansson@arm.com    /** Get a pointer to access the physical memory of the system */
2628931Sandreas.hansson@arm.com    PhysicalMemory& getPhysMem() { return physmem; }
2638931Sandreas.hansson@arm.com
2645795Ssaidi@eecs.umich.edu    /** Amount of physical memory that is still free */
2658931Sandreas.hansson@arm.com    Addr freeMemSize() const;
2665795Ssaidi@eecs.umich.edu
2675795Ssaidi@eecs.umich.edu    /** Amount of physical memory that exists */
2688931Sandreas.hansson@arm.com    Addr memSize() const;
2698931Sandreas.hansson@arm.com
2708931Sandreas.hansson@arm.com    /**
2718931Sandreas.hansson@arm.com     * Check if a physical address is within a range of a memory that
2728931Sandreas.hansson@arm.com     * is part of the global address map.
2738931Sandreas.hansson@arm.com     *
2748931Sandreas.hansson@arm.com     * @param addr A physical address
2758931Sandreas.hansson@arm.com     * @return Whether the address corresponds to a memory
2768931Sandreas.hansson@arm.com     */
2778931Sandreas.hansson@arm.com    bool isMemAddr(Addr addr) const;
2785795Ssaidi@eecs.umich.edu
27910467Sandreas.hansson@arm.com    /**
28010467Sandreas.hansson@arm.com     * Get the architecture.
28110467Sandreas.hansson@arm.com     */
28210467Sandreas.hansson@arm.com    Arch getArch() const { return Arch::TheISA; }
28310467Sandreas.hansson@arm.com
28410466Sandreas.hansson@arm.com     /**
28510466Sandreas.hansson@arm.com     * Get the page bytes for the ISA.
28610466Sandreas.hansson@arm.com     */
28710466Sandreas.hansson@arm.com    Addr getPageBytes() const { return TheISA::PageBytes; }
28810466Sandreas.hansson@arm.com
28910466Sandreas.hansson@arm.com    /**
29011838SCurtis.Dunham@arm.com     * Get the number of bits worth of in-page address for the ISA.
29110466Sandreas.hansson@arm.com     */
29210466Sandreas.hansson@arm.com    Addr getPageShift() const { return TheISA::PageShift; }
29310466Sandreas.hansson@arm.com
29411420Sdavid.guillen@arm.com    /**
29511420Sdavid.guillen@arm.com     * The thermal model used for this system (if any).
29611420Sdavid.guillen@arm.com     */
29711420Sdavid.guillen@arm.com    ThermalModel * getThermalModel() const { return thermalModel; }
29811420Sdavid.guillen@arm.com
2991885SN/A  protected:
3008931Sandreas.hansson@arm.com
30111839SCurtis.Dunham@arm.com    KvmVM *const kvmVM;
30211839SCurtis.Dunham@arm.com
3038931Sandreas.hansson@arm.com    PhysicalMemory physmem;
3048931Sandreas.hansson@arm.com
3054762Snate@binkert.org    Enums::MemoryMode memoryMode;
3069814Sandreas.hansson@arm.com
3079814Sandreas.hansson@arm.com    const unsigned int _cacheLineSize;
3089814Sandreas.hansson@arm.com
3097914SBrad.Beckmann@amd.com    uint64_t workItemsBegin;
3107914SBrad.Beckmann@amd.com    uint64_t workItemsEnd;
3118666SPrakash.Ramrakhyani@arm.com    uint32_t numWorkIds;
3127914SBrad.Beckmann@amd.com    std::vector<bool> activeCpus;
3137914SBrad.Beckmann@amd.com
31411838SCurtis.Dunham@arm.com    /** This array is a per-system list of all devices capable of issuing a
3158832SAli.Saidi@ARM.com     * memory system request and an associated string for each master id.
3168832SAli.Saidi@ARM.com     * It's used to uniquely id any master in the system by name for things
3178832SAli.Saidi@ARM.com     * like cache statistics.
3188832SAli.Saidi@ARM.com     */
3198832SAli.Saidi@ARM.com    std::vector<std::string> masterIds;
3208832SAli.Saidi@ARM.com
32111420Sdavid.guillen@arm.com    ThermalModel * thermalModel;
32211420Sdavid.guillen@arm.com
3237914SBrad.Beckmann@amd.com  public:
3248832SAli.Saidi@ARM.com
3258832SAli.Saidi@ARM.com    /** Request an id used to create a request object in the system. All objects
3268832SAli.Saidi@ARM.com     * that intend to issues requests into the memory system must request an id
3278832SAli.Saidi@ARM.com     * in the init() phase of startup. All master ids must be fixed by the
32811838SCurtis.Dunham@arm.com     * regStats() phase that immediately precedes it. This allows objects in
32911838SCurtis.Dunham@arm.com     * the memory system to understand how many masters may exist and
3308832SAli.Saidi@ARM.com     * appropriately name the bins of their per-master stats before the stats
3318832SAli.Saidi@ARM.com     * are finalized
3328832SAli.Saidi@ARM.com     */
3338832SAli.Saidi@ARM.com    MasterID getMasterId(std::string req_name);
3348832SAli.Saidi@ARM.com
3358832SAli.Saidi@ARM.com    /** Get the name of an object for a given request id.
3368832SAli.Saidi@ARM.com     */
3378832SAli.Saidi@ARM.com    std::string getMasterName(MasterID master_id);
3388832SAli.Saidi@ARM.com
3398832SAli.Saidi@ARM.com    /** Get the number of masters registered in the system */
3408832SAli.Saidi@ARM.com    MasterID maxMasters()
3418832SAli.Saidi@ARM.com    {
3428832SAli.Saidi@ARM.com        return masterIds.size();
3438832SAli.Saidi@ARM.com    }
3448832SAli.Saidi@ARM.com
34511169Sandreas.hansson@arm.com    void regStats() override;
3467914SBrad.Beckmann@amd.com    /**
3477914SBrad.Beckmann@amd.com     * Called by pseudo_inst to track the number of work items started by this
3487914SBrad.Beckmann@amd.com     * system.
3497914SBrad.Beckmann@amd.com     */
3508666SPrakash.Ramrakhyani@arm.com    uint64_t
3517914SBrad.Beckmann@amd.com    incWorkItemsBegin()
3527914SBrad.Beckmann@amd.com    {
3537914SBrad.Beckmann@amd.com        return ++workItemsBegin;
3547914SBrad.Beckmann@amd.com    }
3557914SBrad.Beckmann@amd.com
3567914SBrad.Beckmann@amd.com    /**
3577914SBrad.Beckmann@amd.com     * Called by pseudo_inst to track the number of work items completed by
3587914SBrad.Beckmann@amd.com     * this system.
3597914SBrad.Beckmann@amd.com     */
36010037SARM gem5 Developers    uint64_t
3617914SBrad.Beckmann@amd.com    incWorkItemsEnd()
3627914SBrad.Beckmann@amd.com    {
3637914SBrad.Beckmann@amd.com        return ++workItemsEnd;
3647914SBrad.Beckmann@amd.com    }
3657914SBrad.Beckmann@amd.com
3667914SBrad.Beckmann@amd.com    /**
3677914SBrad.Beckmann@amd.com     * Called by pseudo_inst to mark the cpus actively executing work items.
3687914SBrad.Beckmann@amd.com     * Returns the total number of cpus that have executed work item begin or
3697914SBrad.Beckmann@amd.com     * ends.
3707914SBrad.Beckmann@amd.com     */
37110037SARM gem5 Developers    int
3727914SBrad.Beckmann@amd.com    markWorkItem(int index)
3737914SBrad.Beckmann@amd.com    {
3747914SBrad.Beckmann@amd.com        int count = 0;
3757914SBrad.Beckmann@amd.com        assert(index < activeCpus.size());
3767914SBrad.Beckmann@amd.com        activeCpus[index] = true;
37710037SARM gem5 Developers        for (std::vector<bool>::iterator i = activeCpus.begin();
3787914SBrad.Beckmann@amd.com             i < activeCpus.end(); i++) {
3797914SBrad.Beckmann@amd.com            if (*i) count++;
3807914SBrad.Beckmann@amd.com        }
3817914SBrad.Beckmann@amd.com        return count;
3827914SBrad.Beckmann@amd.com    }
3832901Ssaidi@eecs.umich.edu
3848666SPrakash.Ramrakhyani@arm.com    inline void workItemBegin(uint32_t tid, uint32_t workid)
3858666SPrakash.Ramrakhyani@arm.com    {
3868666SPrakash.Ramrakhyani@arm.com        std::pair<uint32_t,uint32_t> p(tid, workid);
3878666SPrakash.Ramrakhyani@arm.com        lastWorkItemStarted[p] = curTick();
3888666SPrakash.Ramrakhyani@arm.com    }
3898666SPrakash.Ramrakhyani@arm.com
3908666SPrakash.Ramrakhyani@arm.com    void workItemEnd(uint32_t tid, uint32_t workid);
3918666SPrakash.Ramrakhyani@arm.com
3921885SN/A    /**
3931885SN/A     * Fix up an address used to match PCs for hooking simulator
3941885SN/A     * events on to target function executions.  See comment in
3951885SN/A     * system.cc for details.
3961885SN/A     */
3978769Sgblack@eecs.umich.edu    virtual Addr fixFuncEventAddr(Addr addr)
3988769Sgblack@eecs.umich.edu    {
3998769Sgblack@eecs.umich.edu        panic("Base fixFuncEventAddr not implemented.\n");
4008769Sgblack@eecs.umich.edu    }
4011885SN/A
4029645SAndreas.Sandberg@ARM.com    /** @{ */
4031885SN/A    /**
4041885SN/A     * Add a function-based event to the given function, to be looked
4051885SN/A     * up in the specified symbol table.
4069645SAndreas.Sandberg@ARM.com     *
4079645SAndreas.Sandberg@ARM.com     * The ...OrPanic flavor of the method causes the simulator to
4089645SAndreas.Sandberg@ARM.com     * panic if the symbol can't be found.
4099645SAndreas.Sandberg@ARM.com     *
4109645SAndreas.Sandberg@ARM.com     * @param symtab Symbol table to use for look up.
4119645SAndreas.Sandberg@ARM.com     * @param lbl Function to hook the event to.
4129645SAndreas.Sandberg@ARM.com     * @param desc Description to be passed to the event.
4139645SAndreas.Sandberg@ARM.com     * @param args Arguments to be forwarded to the event constructor.
4141885SN/A     */
4159645SAndreas.Sandberg@ARM.com    template <class T, typename... Args>
4169645SAndreas.Sandberg@ARM.com    T *addFuncEvent(const SymbolTable *symtab, const char *lbl,
4179645SAndreas.Sandberg@ARM.com                    const std::string &desc, Args... args)
4181885SN/A    {
4199855Sandreas.hansson@arm.com        Addr addr M5_VAR_USED = 0; // initialize only to avoid compiler warning
4201885SN/A
4219850Sandreas.hansson@arm.com#if THE_ISA != NULL_ISA
4221885SN/A        if (symtab->findAddress(lbl, addr)) {
4239645SAndreas.Sandberg@ARM.com            T *ev = new T(&pcEventQueue, desc, fixFuncEventAddr(addr),
4249645SAndreas.Sandberg@ARM.com                          std::forward<Args>(args)...);
4251885SN/A            return ev;
4261885SN/A        }
4279850Sandreas.hansson@arm.com#endif
4281885SN/A
4291885SN/A        return NULL;
4301885SN/A    }
4311885SN/A
4321885SN/A    template <class T>
4339645SAndreas.Sandberg@ARM.com    T *addFuncEvent(const SymbolTable *symtab, const char *lbl)
4341885SN/A    {
4359645SAndreas.Sandberg@ARM.com        return addFuncEvent<T>(symtab, lbl, lbl);
4361885SN/A    }
4371885SN/A
4389645SAndreas.Sandberg@ARM.com    template <class T, typename... Args>
4399645SAndreas.Sandberg@ARM.com    T *addFuncEventOrPanic(const SymbolTable *symtab, const char *lbl,
4409645SAndreas.Sandberg@ARM.com                           Args... args)
4419645SAndreas.Sandberg@ARM.com    {
4429645SAndreas.Sandberg@ARM.com        T *e(addFuncEvent<T>(symtab, lbl, std::forward<Args>(args)...));
4439645SAndreas.Sandberg@ARM.com        if (!e)
4449645SAndreas.Sandberg@ARM.com            panic("Failed to find symbol '%s'", lbl);
4459645SAndreas.Sandberg@ARM.com        return e;
4469645SAndreas.Sandberg@ARM.com    }
4479645SAndreas.Sandberg@ARM.com    /** @} */
4489645SAndreas.Sandberg@ARM.com
4499645SAndreas.Sandberg@ARM.com    /** @{ */
4509645SAndreas.Sandberg@ARM.com    /**
4519645SAndreas.Sandberg@ARM.com     * Add a function-based event to a kernel symbol.
4529645SAndreas.Sandberg@ARM.com     *
4539645SAndreas.Sandberg@ARM.com     * These functions work like their addFuncEvent() and
4549645SAndreas.Sandberg@ARM.com     * addFuncEventOrPanic() counterparts. The only difference is that
4559645SAndreas.Sandberg@ARM.com     * they automatically use the kernel symbol table. All arguments
4569645SAndreas.Sandberg@ARM.com     * are forwarded to the underlying method.
4579645SAndreas.Sandberg@ARM.com     *
4589645SAndreas.Sandberg@ARM.com     * @see addFuncEvent()
4599645SAndreas.Sandberg@ARM.com     * @see addFuncEventOrPanic()
4609645SAndreas.Sandberg@ARM.com     *
4619645SAndreas.Sandberg@ARM.com     * @param lbl Function to hook the event to.
4629645SAndreas.Sandberg@ARM.com     * @param args Arguments to be passed to addFuncEvent
4639645SAndreas.Sandberg@ARM.com     */
4649645SAndreas.Sandberg@ARM.com    template <class T, typename... Args>
4659645SAndreas.Sandberg@ARM.com    T *addKernelFuncEvent(const char *lbl, Args... args)
4669645SAndreas.Sandberg@ARM.com    {
4679645SAndreas.Sandberg@ARM.com        return addFuncEvent<T>(kernelSymtab, lbl,
4689645SAndreas.Sandberg@ARM.com                               std::forward<Args>(args)...);
4699645SAndreas.Sandberg@ARM.com    }
4709645SAndreas.Sandberg@ARM.com
4719645SAndreas.Sandberg@ARM.com    template <class T, typename... Args>
4729645SAndreas.Sandberg@ARM.com    T *addKernelFuncEventOrPanic(const char *lbl, Args... args)
4739645SAndreas.Sandberg@ARM.com    {
4749645SAndreas.Sandberg@ARM.com        T *e(addFuncEvent<T>(kernelSymtab, lbl,
4759645SAndreas.Sandberg@ARM.com                             std::forward<Args>(args)...));
4769645SAndreas.Sandberg@ARM.com        if (!e)
4779645SAndreas.Sandberg@ARM.com            panic("Failed to find kernel symbol '%s'", lbl);
4789645SAndreas.Sandberg@ARM.com        return e;
4799645SAndreas.Sandberg@ARM.com    }
4809645SAndreas.Sandberg@ARM.com    /** @} */
4819645SAndreas.Sandberg@ARM.com
48277SN/A  public:
4836658Snate@binkert.org    std::vector<BaseRemoteGDB *> remoteGDB;
4841070SN/A    std::vector<GDBListener *> gdbListen;
4853960Sgblack@eecs.umich.edu    bool breakpoint();
4861070SN/A
4871070SN/A  public:
4884762Snate@binkert.org    typedef SystemParams Params;
4891070SN/A
4902158SN/A  protected:
4912158SN/A    Params *_params;
4921070SN/A
4932158SN/A  public:
4941070SN/A    System(Params *p);
4952SN/A    ~System();
4962SN/A
49711169Sandreas.hansson@arm.com    void initState() override;
4981129SN/A
4992158SN/A    const Params *params() const { return (const Params *)_params; }
5002158SN/A
5011070SN/A  public:
5022378SN/A
5031070SN/A    /**
50411838SCurtis.Dunham@arm.com     * Returns the address the kernel starts at.
5051070SN/A     * @return address the kernel starts at
5061070SN/A     */
5071070SN/A    Addr getKernelStart() const { return kernelStart; }
5081070SN/A
5091070SN/A    /**
51011838SCurtis.Dunham@arm.com     * Returns the address the kernel ends at.
5111070SN/A     * @return address the kernel ends at
5121070SN/A     */
5131070SN/A    Addr getKernelEnd() const { return kernelEnd; }
5141070SN/A
5151070SN/A    /**
51611838SCurtis.Dunham@arm.com     * Returns the address the entry point to the kernel code.
5171070SN/A     * @return entry point of the kernel code
5181070SN/A     */
5191070SN/A    Addr getKernelEntry() const { return kernelEntry; }
5201070SN/A
5218601Ssteve.reinhardt@amd.com    /// Allocate npages contiguous unused physical pages
5228601Ssteve.reinhardt@amd.com    /// @return Starting address of first page
5238601Ssteve.reinhardt@amd.com    Addr allocPhysPages(int npages);
5242378SN/A
52511005Sandreas.sandberg@arm.com    ContextID registerThreadContext(ThreadContext *tc,
52611005Sandreas.sandberg@arm.com                                    ContextID assigned = InvalidContextID);
52711005Sandreas.sandberg@arm.com    void replaceThreadContext(ThreadContext *tc, ContextID context_id);
5281070SN/A
52911168Sandreas.hansson@arm.com    void serialize(CheckpointOut &cp) const override;
53011168Sandreas.hansson@arm.com    void unserialize(CheckpointIn &cp) override;
5319342SAndreas.Sandberg@arm.com
53211168Sandreas.hansson@arm.com    void drainResume() override;
5332SN/A
53477SN/A  public:
5357897Shestness@cs.utexas.edu    Counter totalNumInsts;
5367897Shestness@cs.utexas.edu    EventQueue instEventQueue;
5378666SPrakash.Ramrakhyani@arm.com    std::map<std::pair<uint32_t,uint32_t>, Tick>  lastWorkItemStarted;
5388666SPrakash.Ramrakhyani@arm.com    std::map<uint32_t, Stats::Histogram*> workItemStats;
5397897Shestness@cs.utexas.edu
5402SN/A    ////////////////////////////////////////////
5412SN/A    //
5422SN/A    // STATIC GLOBAL SYSTEM LIST
5432SN/A    //
5442SN/A    ////////////////////////////////////////////
5452SN/A
5462SN/A    static std::vector<System *> systemList;
5472SN/A    static int numSystemsRunning;
5482SN/A
5492SN/A    static void printSystems();
5502158SN/A
5519112Smarc.orr@gmail.com    // For futex system call
5529112Smarc.orr@gmail.com    std::map<uint64_t, std::list<ThreadContext *> * > futexMap;
5539112Smarc.orr@gmail.com
55411885Sbrandon.potter@amd.com    static const int maxPID = 32768;
55511885Sbrandon.potter@amd.com
55611885Sbrandon.potter@amd.com    /** Process set to track which PIDs have already been allocated */
55711885Sbrandon.potter@amd.com    std::set<int> PIDs;
55811885Sbrandon.potter@amd.com
5599292Sandreas.hansson@arm.com  protected:
5609292Sandreas.hansson@arm.com
5619292Sandreas.hansson@arm.com    /**
5629292Sandreas.hansson@arm.com     * If needed, serialize additional symbol table entries for a
56311838SCurtis.Dunham@arm.com     * specific subclass of this system. Currently this is used by
5649292Sandreas.hansson@arm.com     * Alpha and MIPS.
5659292Sandreas.hansson@arm.com     *
5669292Sandreas.hansson@arm.com     * @param os stream to serialize to
5679292Sandreas.hansson@arm.com     */
56810905Sandreas.sandberg@arm.com    virtual void serializeSymtab(CheckpointOut &os) const {}
5699292Sandreas.hansson@arm.com
5709292Sandreas.hansson@arm.com    /**
5719292Sandreas.hansson@arm.com     * If needed, unserialize additional symbol table entries for a
5729292Sandreas.hansson@arm.com     * specific subclass of this system.
5739292Sandreas.hansson@arm.com     *
5749292Sandreas.hansson@arm.com     * @param cp checkpoint to unserialize from
5759292Sandreas.hansson@arm.com     * @param section relevant section in the checkpoint
5769292Sandreas.hansson@arm.com     */
57710905Sandreas.sandberg@arm.com    virtual void unserializeSymtab(CheckpointIn &cp) {}
5782158SN/A
5792SN/A};
5802SN/A
5819554Sandreas.hansson@arm.comvoid printSystems();
5829554Sandreas.hansson@arm.com
5832SN/A#endif // __SYSTEM_HH__
584