SConscript revision 8612
12929Sktlim@umich.edu# -*- mode:python -*-
22929Sktlim@umich.edu
32932Sktlim@umich.edu# Copyright (c) 2006 The Regents of The University of Michigan
42929Sktlim@umich.edu# All rights reserved.
52929Sktlim@umich.edu#
62929Sktlim@umich.edu# Redistribution and use in source and binary forms, with or without
72929Sktlim@umich.edu# modification, are permitted provided that the following conditions are
82929Sktlim@umich.edu# met: redistributions of source code must retain the above copyright
92929Sktlim@umich.edu# notice, this list of conditions and the following disclaimer;
102929Sktlim@umich.edu# redistributions in binary form must reproduce the above copyright
112929Sktlim@umich.edu# notice, this list of conditions and the following disclaimer in the
122929Sktlim@umich.edu# documentation and/or other materials provided with the distribution;
132929Sktlim@umich.edu# neither the name of the copyright holders nor the names of its
142929Sktlim@umich.edu# contributors may be used to endorse or promote products derived from
152929Sktlim@umich.edu# this software without specific prior written permission.
162929Sktlim@umich.edu#
172929Sktlim@umich.edu# THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
182929Sktlim@umich.edu# "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
192929Sktlim@umich.edu# LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
202929Sktlim@umich.edu# A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
212929Sktlim@umich.edu# OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
222929Sktlim@umich.edu# SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
232929Sktlim@umich.edu# LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
242929Sktlim@umich.edu# DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
252929Sktlim@umich.edu# THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
262929Sktlim@umich.edu# (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
272929Sktlim@umich.edu# OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
282932Sktlim@umich.edu#
292932Sktlim@umich.edu# Authors: Nathan Binkert
302932Sktlim@umich.edu
312929Sktlim@umich.eduImport('*')
326007Ssteve.reinhardt@amd.com
337735SAli.Saidi@ARM.comSimObject('BaseTLB.py')
342929Sktlim@umich.eduSimObject('Root.py')
352929Sktlim@umich.eduSimObject('InstTracer.py')
362929Sktlim@umich.edu
372929Sktlim@umich.eduSource('async.cc')
382929Sktlim@umich.eduSource('core.cc')
392929Sktlim@umich.eduSource('debug.cc')
402929Sktlim@umich.eduSource('eventq.cc')
418947Sandreas.hansson@arm.comSource('init.cc')
428947Sandreas.hansson@arm.comSource('main.cc', main=True, skip_lib=True)
438947Sandreas.hansson@arm.comSource('root.cc')
442929Sktlim@umich.eduSource('serialize.cc')
452929Sktlim@umich.eduSource('sim_events.cc')
462929Sktlim@umich.eduSource('sim_object.cc')
472929Sktlim@umich.eduSource('simulate.cc')
482929Sktlim@umich.eduSource('stat_control.cc')
492929Sktlim@umich.edu
506007Ssteve.reinhardt@amd.comif env['TARGET_ISA'] != 'no':
516007Ssteve.reinhardt@amd.com    SimObject('System.py')
526007Ssteve.reinhardt@amd.com    Source('faults.cc')
536007Ssteve.reinhardt@amd.com    Source('pseudo_inst.cc')
546007Ssteve.reinhardt@amd.com    Source('system.cc')
556007Ssteve.reinhardt@amd.com
566007Ssteve.reinhardt@amd.comif env['FULL_SYSTEM']:
576007Ssteve.reinhardt@amd.com    Source('arguments.cc')
586007Ssteve.reinhardt@amd.comelif env['TARGET_ISA'] != 'no':
596007Ssteve.reinhardt@amd.com    Source('tlb.cc')
606007Ssteve.reinhardt@amd.com    SimObject('Process.py')
616007Ssteve.reinhardt@amd.com
626007Ssteve.reinhardt@amd.com    Source('process.cc')
636007Ssteve.reinhardt@amd.com    Source('syscall_emul.cc')
646007Ssteve.reinhardt@amd.com
656007Ssteve.reinhardt@amd.comDebugFlag('Checkpoint')
669435SAndreas.Sandberg@ARM.comDebugFlag('Config')
679435SAndreas.Sandberg@ARM.comDebugFlag('Event')
689435SAndreas.Sandberg@ARM.comDebugFlag('Fault')
696007Ssteve.reinhardt@amd.comDebugFlag('Flow')
706007Ssteve.reinhardt@amd.comDebugFlag('IPI')
716007Ssteve.reinhardt@amd.comDebugFlag('IPR')
726007Ssteve.reinhardt@amd.comDebugFlag('Interrupt')
736007Ssteve.reinhardt@amd.comDebugFlag('Loader')
746007Ssteve.reinhardt@amd.comDebugFlag('Stack')
756007Ssteve.reinhardt@amd.comDebugFlag('SyscallVerbose')
766007Ssteve.reinhardt@amd.comDebugFlag('TimeSync')
776007Ssteve.reinhardt@amd.comDebugFlag('TLB')
786007Ssteve.reinhardt@amd.comDebugFlag('Thread')
792929Sktlim@umich.eduDebugFlag('Timer')
802929Sktlim@umich.eduDebugFlag('VtoPhys')
812929Sktlim@umich.eduDebugFlag('WorkItems')
826007Ssteve.reinhardt@amd.com