DMASequencer.cc revision 9117:49116b947194
14134Sgblack@eecs.umich.edu/*
24134Sgblack@eecs.umich.edu * Copyright (c) 2008 Mark D. Hill and David A. Wood
34134Sgblack@eecs.umich.edu * All rights reserved.
44134Sgblack@eecs.umich.edu *
54134Sgblack@eecs.umich.edu * Redistribution and use in source and binary forms, with or without
64134Sgblack@eecs.umich.edu * modification, are permitted provided that the following conditions are
74134Sgblack@eecs.umich.edu * met: redistributions of source code must retain the above copyright
84134Sgblack@eecs.umich.edu * notice, this list of conditions and the following disclaimer;
94134Sgblack@eecs.umich.edu * redistributions in binary form must reproduce the above copyright
104134Sgblack@eecs.umich.edu * notice, this list of conditions and the following disclaimer in the
114134Sgblack@eecs.umich.edu * documentation and/or other materials provided with the distribution;
124134Sgblack@eecs.umich.edu * neither the name of the copyright holders nor the names of its
134134Sgblack@eecs.umich.edu * contributors may be used to endorse or promote products derived from
144134Sgblack@eecs.umich.edu * this software without specific prior written permission.
154134Sgblack@eecs.umich.edu *
164134Sgblack@eecs.umich.edu * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
174134Sgblack@eecs.umich.edu * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
184134Sgblack@eecs.umich.edu * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
194134Sgblack@eecs.umich.edu * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
204134Sgblack@eecs.umich.edu * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
214134Sgblack@eecs.umich.edu * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
224134Sgblack@eecs.umich.edu * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
234134Sgblack@eecs.umich.edu * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
244134Sgblack@eecs.umich.edu * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
254134Sgblack@eecs.umich.edu * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
264134Sgblack@eecs.umich.edu * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
274134Sgblack@eecs.umich.edu */
284134Sgblack@eecs.umich.edu
294134Sgblack@eecs.umich.edu#include "debug/RubyDma.hh"
304134Sgblack@eecs.umich.edu#include "debug/RubyStats.hh"
314134Sgblack@eecs.umich.edu#include "mem/protocol/SequencerMsg.hh"
324134Sgblack@eecs.umich.edu#include "mem/protocol/SequencerRequestType.hh"
334134Sgblack@eecs.umich.edu#include "mem/ruby/buffers/MessageBuffer.hh"
344134Sgblack@eecs.umich.edu#include "mem/ruby/system/DMASequencer.hh"
354134Sgblack@eecs.umich.edu#include "mem/ruby/system/System.hh"
364134Sgblack@eecs.umich.edu
374134Sgblack@eecs.umich.eduDMASequencer::DMASequencer(const Params *p)
384134Sgblack@eecs.umich.edu    : RubyPort(p)
394134Sgblack@eecs.umich.edu{
404134Sgblack@eecs.umich.edu}
414134Sgblack@eecs.umich.edu
424134Sgblack@eecs.umich.eduvoid
434134Sgblack@eecs.umich.eduDMASequencer::init()
444134Sgblack@eecs.umich.edu{
454134Sgblack@eecs.umich.edu    RubyPort::init();
464134Sgblack@eecs.umich.edu    m_is_busy = false;
474134Sgblack@eecs.umich.edu    m_data_block_mask = ~ (~0 << RubySystem::getBlockSizeBits());
484134Sgblack@eecs.umich.edu}
494134Sgblack@eecs.umich.edu
504134Sgblack@eecs.umich.eduRequestStatus
514134Sgblack@eecs.umich.eduDMASequencer::makeRequest(PacketPtr pkt)
524134Sgblack@eecs.umich.edu{
534134Sgblack@eecs.umich.edu    if (m_is_busy) {
544134Sgblack@eecs.umich.edu        return RequestStatus_BufferFull;
554134Sgblack@eecs.umich.edu    }
564134Sgblack@eecs.umich.edu
574134Sgblack@eecs.umich.edu    uint64_t paddr = pkt->getAddr();
584134Sgblack@eecs.umich.edu    uint8_t* data =  pkt->getPtr<uint8_t>(true);
594134Sgblack@eecs.umich.edu    int len = pkt->getSize();
604134Sgblack@eecs.umich.edu    bool write = pkt->isWrite();
614134Sgblack@eecs.umich.edu
624134Sgblack@eecs.umich.edu    assert(!m_is_busy);  // only support one outstanding DMA request
634578Sgblack@eecs.umich.edu    m_is_busy = true;
644682Sgblack@eecs.umich.edu
654134Sgblack@eecs.umich.edu    active_request.start_paddr = paddr;
664134Sgblack@eecs.umich.edu    active_request.write = write;
674134Sgblack@eecs.umich.edu    active_request.data = data;
685025Sgblack@eecs.umich.edu    active_request.len = len;
695025Sgblack@eecs.umich.edu    active_request.bytes_completed = 0;
705025Sgblack@eecs.umich.edu    active_request.bytes_issued = 0;
715025Sgblack@eecs.umich.edu    active_request.pkt = pkt;
725025Sgblack@eecs.umich.edu
735025Sgblack@eecs.umich.edu    SequencerMsg *msg = new SequencerMsg;
744134Sgblack@eecs.umich.edu    msg->getPhysicalAddress() = Address(paddr);
754134Sgblack@eecs.umich.edu    msg->getLineAddress() = line_address(msg->getPhysicalAddress());
764134Sgblack@eecs.umich.edu    msg->getType() = write ? SequencerRequestType_ST : SequencerRequestType_LD;
77    int offset = paddr & m_data_block_mask;
78
79    msg->getLen() = (offset + len) <= RubySystem::getBlockSizeBytes() ?
80        len : RubySystem::getBlockSizeBytes() - offset;
81
82    if (write && (data != NULL)) {
83        if (active_request.data != NULL) {
84            msg->getDataBlk().setData(data, offset, msg->getLen());
85        }
86    }
87
88    assert(m_mandatory_q_ptr != NULL);
89    m_mandatory_q_ptr->enqueue(msg);
90    active_request.bytes_issued += msg->getLen();
91
92    return RequestStatus_Issued;
93}
94
95void
96DMASequencer::issueNext()
97{
98    assert(m_is_busy == true);
99    active_request.bytes_completed = active_request.bytes_issued;
100    if (active_request.len == active_request.bytes_completed) {
101        //
102        // Must unset the busy flag before calling back the dma port because
103        // the callback may cause a previously nacked request to be reissued
104        //
105        DPRINTF(RubyDma, "DMA request completed\n");
106        m_is_busy = false;
107        ruby_hit_callback(active_request.pkt);
108        return;
109    }
110
111    SequencerMsg *msg = new SequencerMsg;
112    msg->getPhysicalAddress() = Address(active_request.start_paddr +
113                                       active_request.bytes_completed);
114
115    assert((msg->getPhysicalAddress().getAddress() & m_data_block_mask) == 0);
116    msg->getLineAddress() = line_address(msg->getPhysicalAddress());
117
118    msg->getType() = (active_request.write ? SequencerRequestType_ST :
119                     SequencerRequestType_LD);
120
121    msg->getLen() =
122        (active_request.len -
123         active_request.bytes_completed < RubySystem::getBlockSizeBytes() ?
124         active_request.len - active_request.bytes_completed :
125         RubySystem::getBlockSizeBytes());
126
127    if (active_request.write) {
128        msg->getDataBlk().
129            setData(&active_request.data[active_request.bytes_completed],
130                    0, msg->getLen());
131        msg->getType() = SequencerRequestType_ST;
132    } else {
133        msg->getType() = SequencerRequestType_LD;
134    }
135
136    assert(m_mandatory_q_ptr != NULL);
137    m_mandatory_q_ptr->enqueue(msg);
138    active_request.bytes_issued += msg->getLen();
139    DPRINTF(RubyDma,
140            "DMA request bytes issued %d, bytes completed %d, total len %d\n",
141            active_request.bytes_issued, active_request.bytes_completed,
142            active_request.len);
143}
144
145void
146DMASequencer::dataCallback(const DataBlock & dblk)
147{
148    assert(m_is_busy == true);
149    int len = active_request.bytes_issued - active_request.bytes_completed;
150    int offset = 0;
151    if (active_request.bytes_completed == 0)
152        offset = active_request.start_paddr & m_data_block_mask;
153    assert(active_request.write == false);
154    if (active_request.data != NULL) {
155        memcpy(&active_request.data[active_request.bytes_completed],
156               dblk.getData(offset, len), len);
157    }
158    issueNext();
159}
160
161void
162DMASequencer::ackCallback()
163{
164    issueNext();
165}
166
167void
168DMASequencer::recordRequestType(DMASequencerRequestType requestType) {
169    DPRINTF(RubyStats, "Recorded statistic: %s\n",
170            DMASequencerRequestType_to_string(requestType));
171}
172
173DMASequencer *
174DMASequencerParams::create()
175{
176    return new DMASequencer(this);
177}
178