CacheMemory.cc revision 11321:02e930db812d
1/*
2 * Copyright (c) 1999-2012 Mark D. Hill and David A. Wood
3 * Copyright (c) 2013 Advanced Micro Devices, Inc.
4 * All rights reserved.
5 *
6 * Redistribution and use in source and binary forms, with or without
7 * modification, are permitted provided that the following conditions are
8 * met: redistributions of source code must retain the above copyright
9 * notice, this list of conditions and the following disclaimer;
10 * redistributions in binary form must reproduce the above copyright
11 * notice, this list of conditions and the following disclaimer in the
12 * documentation and/or other materials provided with the distribution;
13 * neither the name of the copyright holders nor the names of its
14 * contributors may be used to endorse or promote products derived from
15 * this software without specific prior written permission.
16 *
17 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
18 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
19 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
20 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
21 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
22 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
23 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
24 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
25 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
26 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
27 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
28 */
29
30#include "base/intmath.hh"
31#include "debug/RubyCache.hh"
32#include "debug/RubyCacheTrace.hh"
33#include "debug/RubyResourceStalls.hh"
34#include "debug/RubyStats.hh"
35#include "mem/protocol/AccessPermission.hh"
36#include "mem/ruby/structures/CacheMemory.hh"
37#include "mem/ruby/system/RubySystem.hh"
38#include "mem/ruby/system/WeightedLRUPolicy.hh"
39
40using namespace std;
41
42ostream&
43operator<<(ostream& out, const CacheMemory& obj)
44{
45    obj.print(out);
46    out << flush;
47    return out;
48}
49
50CacheMemory *
51RubyCacheParams::create()
52{
53    return new CacheMemory(this);
54}
55
56CacheMemory::CacheMemory(const Params *p)
57    : SimObject(p),
58    dataArray(p->dataArrayBanks, p->dataAccessLatency,
59              p->start_index_bit, p->ruby_system),
60    tagArray(p->tagArrayBanks, p->tagAccessLatency,
61             p->start_index_bit, p->ruby_system)
62{
63    m_cache_size = p->size;
64    m_cache_assoc = p->assoc;
65    m_replacementPolicy_ptr = p->replacement_policy;
66    m_replacementPolicy_ptr->setCache(this);
67    m_start_index_bit = p->start_index_bit;
68    m_is_instruction_only_cache = p->is_icache;
69    m_resource_stalls = p->resourceStalls;
70    m_block_size = p->block_size;  // may be 0 at this point. Updated in init()
71}
72
73void
74CacheMemory::init()
75{
76    if (m_block_size == 0) {
77        m_block_size = RubySystem::getBlockSizeBytes();
78    }
79    m_cache_num_sets = (m_cache_size / m_cache_assoc) / m_block_size;
80    assert(m_cache_num_sets > 1);
81    m_cache_num_set_bits = floorLog2(m_cache_num_sets);
82    assert(m_cache_num_set_bits > 0);
83
84    m_cache.resize(m_cache_num_sets,
85                    std::vector<AbstractCacheEntry*>(m_cache_assoc, nullptr));
86}
87
88CacheMemory::~CacheMemory()
89{
90    if (m_replacementPolicy_ptr)
91        delete m_replacementPolicy_ptr;
92    for (int i = 0; i < m_cache_num_sets; i++) {
93        for (int j = 0; j < m_cache_assoc; j++) {
94            delete m_cache[i][j];
95        }
96    }
97}
98
99// convert a Address to its location in the cache
100int64_t
101CacheMemory::addressToCacheSet(Addr address) const
102{
103    assert(address == makeLineAddress(address));
104    return bitSelect(address, m_start_index_bit,
105                     m_start_index_bit + m_cache_num_set_bits - 1);
106}
107
108// Given a cache index: returns the index of the tag in a set.
109// returns -1 if the tag is not found.
110int
111CacheMemory::findTagInSet(int64_t cacheSet, Addr tag) const
112{
113    assert(tag == makeLineAddress(tag));
114    // search the set for the tags
115    auto it = m_tag_index.find(tag);
116    if (it != m_tag_index.end())
117        if (m_cache[cacheSet][it->second]->m_Permission !=
118            AccessPermission_NotPresent)
119            return it->second;
120    return -1; // Not found
121}
122
123// Given a cache index: returns the index of the tag in a set.
124// returns -1 if the tag is not found.
125int
126CacheMemory::findTagInSetIgnorePermissions(int64_t cacheSet,
127                                           Addr tag) const
128{
129    assert(tag == makeLineAddress(tag));
130    // search the set for the tags
131    auto it = m_tag_index.find(tag);
132    if (it != m_tag_index.end())
133        return it->second;
134    return -1; // Not found
135}
136
137// Given an unique cache block identifier (idx): return the valid address
138// stored by the cache block.  If the block is invalid/notpresent, the
139// function returns the 0 address
140Addr
141CacheMemory::getAddressAtIdx(int idx) const
142{
143    Addr tmp(0);
144
145    int set = idx / m_cache_assoc;
146    assert(set < m_cache_num_sets);
147
148    int way = idx - set * m_cache_assoc;
149    assert (way < m_cache_assoc);
150
151    AbstractCacheEntry* entry = m_cache[set][way];
152    if (entry == NULL ||
153        entry->m_Permission == AccessPermission_Invalid ||
154        entry->m_Permission == AccessPermission_NotPresent) {
155        return tmp;
156    }
157    return entry->m_Address;
158}
159
160bool
161CacheMemory::tryCacheAccess(Addr address, RubyRequestType type,
162                            DataBlock*& data_ptr)
163{
164    assert(address == makeLineAddress(address));
165    DPRINTF(RubyCache, "address: %#x\n", address);
166    int64_t cacheSet = addressToCacheSet(address);
167    int loc = findTagInSet(cacheSet, address);
168    if (loc != -1) {
169        // Do we even have a tag match?
170        AbstractCacheEntry* entry = m_cache[cacheSet][loc];
171        m_replacementPolicy_ptr->touch(cacheSet, loc, curTick());
172        data_ptr = &(entry->getDataBlk());
173
174        if (entry->m_Permission == AccessPermission_Read_Write) {
175            return true;
176        }
177        if ((entry->m_Permission == AccessPermission_Read_Only) &&
178            (type == RubyRequestType_LD || type == RubyRequestType_IFETCH)) {
179            return true;
180        }
181        // The line must not be accessible
182    }
183    data_ptr = NULL;
184    return false;
185}
186
187bool
188CacheMemory::testCacheAccess(Addr address, RubyRequestType type,
189                             DataBlock*& data_ptr)
190{
191    assert(address == makeLineAddress(address));
192    DPRINTF(RubyCache, "address: %#x\n", address);
193    int64_t cacheSet = addressToCacheSet(address);
194    int loc = findTagInSet(cacheSet, address);
195
196    if (loc != -1) {
197        // Do we even have a tag match?
198        AbstractCacheEntry* entry = m_cache[cacheSet][loc];
199        m_replacementPolicy_ptr->touch(cacheSet, loc, curTick());
200        data_ptr = &(entry->getDataBlk());
201
202        return m_cache[cacheSet][loc]->m_Permission !=
203            AccessPermission_NotPresent;
204    }
205
206    data_ptr = NULL;
207    return false;
208}
209
210// tests to see if an address is present in the cache
211bool
212CacheMemory::isTagPresent(Addr address) const
213{
214    assert(address == makeLineAddress(address));
215    int64_t cacheSet = addressToCacheSet(address);
216    int loc = findTagInSet(cacheSet, address);
217
218    if (loc == -1) {
219        // We didn't find the tag
220        DPRINTF(RubyCache, "No tag match for address: %#x\n", address);
221        return false;
222    }
223    DPRINTF(RubyCache, "address: %#x found\n", address);
224    return true;
225}
226
227// Returns true if there is:
228//   a) a tag match on this address or there is
229//   b) an unused line in the same cache "way"
230bool
231CacheMemory::cacheAvail(Addr address) const
232{
233    assert(address == makeLineAddress(address));
234
235    int64_t cacheSet = addressToCacheSet(address);
236
237    for (int i = 0; i < m_cache_assoc; i++) {
238        AbstractCacheEntry* entry = m_cache[cacheSet][i];
239        if (entry != NULL) {
240            if (entry->m_Address == address ||
241                entry->m_Permission == AccessPermission_NotPresent) {
242                // Already in the cache or we found an empty entry
243                return true;
244            }
245        } else {
246            return true;
247        }
248    }
249    return false;
250}
251
252AbstractCacheEntry*
253CacheMemory::allocate(Addr address, AbstractCacheEntry *entry, bool touch)
254{
255    assert(address == makeLineAddress(address));
256    assert(!isTagPresent(address));
257    assert(cacheAvail(address));
258    DPRINTF(RubyCache, "address: %#x\n", address);
259
260    // Find the first open slot
261    int64_t cacheSet = addressToCacheSet(address);
262    std::vector<AbstractCacheEntry*> &set = m_cache[cacheSet];
263    for (int i = 0; i < m_cache_assoc; i++) {
264        if (!set[i] || set[i]->m_Permission == AccessPermission_NotPresent) {
265            if (set[i] && (set[i] != entry)) {
266                warn_once("This protocol contains a cache entry handling bug: "
267                    "Entries in the cache should never be NotPresent! If\n"
268                    "this entry (%#x) is not tracked elsewhere, it will memory "
269                    "leak here. Fix your protocol to eliminate these!",
270                    address);
271            }
272            set[i] = entry;  // Init entry
273            set[i]->m_Address = address;
274            set[i]->m_Permission = AccessPermission_Invalid;
275            DPRINTF(RubyCache, "Allocate clearing lock for addr: %x\n",
276                    address);
277            set[i]->m_locked = -1;
278            m_tag_index[address] = i;
279            entry->setSetIndex(cacheSet);
280            entry->setWayIndex(i);
281
282            if (touch) {
283                m_replacementPolicy_ptr->touch(cacheSet, i, curTick());
284            }
285
286            return entry;
287        }
288    }
289    panic("Allocate didn't find an available entry");
290}
291
292void
293CacheMemory::deallocate(Addr address)
294{
295    assert(address == makeLineAddress(address));
296    assert(isTagPresent(address));
297    DPRINTF(RubyCache, "address: %#x\n", address);
298    int64_t cacheSet = addressToCacheSet(address);
299    int loc = findTagInSet(cacheSet, address);
300    if (loc != -1) {
301        delete m_cache[cacheSet][loc];
302        m_cache[cacheSet][loc] = NULL;
303        m_tag_index.erase(address);
304    }
305}
306
307// Returns with the physical address of the conflicting cache line
308Addr
309CacheMemory::cacheProbe(Addr address) const
310{
311    assert(address == makeLineAddress(address));
312    assert(!cacheAvail(address));
313
314    int64_t cacheSet = addressToCacheSet(address);
315    return m_cache[cacheSet][m_replacementPolicy_ptr->getVictim(cacheSet)]->
316        m_Address;
317}
318
319// looks an address up in the cache
320AbstractCacheEntry*
321CacheMemory::lookup(Addr address)
322{
323    assert(address == makeLineAddress(address));
324    int64_t cacheSet = addressToCacheSet(address);
325    int loc = findTagInSet(cacheSet, address);
326    if (loc == -1) return NULL;
327    return m_cache[cacheSet][loc];
328}
329
330// looks an address up in the cache
331const AbstractCacheEntry*
332CacheMemory::lookup(Addr address) const
333{
334    assert(address == makeLineAddress(address));
335    int64_t cacheSet = addressToCacheSet(address);
336    int loc = findTagInSet(cacheSet, address);
337    if (loc == -1) return NULL;
338    return m_cache[cacheSet][loc];
339}
340
341// Sets the most recently used bit for a cache block
342void
343CacheMemory::setMRU(Addr address)
344{
345    int64_t cacheSet = addressToCacheSet(address);
346    int loc = findTagInSet(cacheSet, address);
347
348    if (loc != -1)
349        m_replacementPolicy_ptr->touch(cacheSet, loc, curTick());
350}
351
352void
353CacheMemory::setMRU(const AbstractCacheEntry *e)
354{
355    uint32_t cacheSet = e->getSetIndex();
356    uint32_t loc = e->getWayIndex();
357    m_replacementPolicy_ptr->touch(cacheSet, loc, curTick());
358}
359
360void
361CacheMemory::setMRU(Addr address, int occupancy)
362{
363    int64_t cacheSet = addressToCacheSet(address);
364    int loc = findTagInSet(cacheSet, address);
365
366    if (loc != -1) {
367        if (m_replacementPolicy_ptr->useOccupancy()) {
368            (static_cast<WeightedLRUPolicy*>(m_replacementPolicy_ptr))->
369                touch(cacheSet, loc, curTick(), occupancy);
370        } else {
371            m_replacementPolicy_ptr->
372                touch(cacheSet, loc, curTick());
373        }
374    }
375}
376
377int
378CacheMemory::getReplacementWeight(int64_t set, int64_t loc)
379{
380    assert(set < m_cache_num_sets);
381    assert(loc < m_cache_assoc);
382    int ret = 0;
383    if (m_cache[set][loc] != NULL) {
384        ret = m_cache[set][loc]->getNumValidBlocks();
385        assert(ret >= 0);
386    }
387
388    return ret;
389}
390
391void
392CacheMemory::recordCacheContents(int cntrl, CacheRecorder* tr) const
393{
394    uint64_t warmedUpBlocks = 0;
395    uint64_t totalBlocks M5_VAR_USED = (uint64_t)m_cache_num_sets *
396                                       (uint64_t)m_cache_assoc;
397
398    for (int i = 0; i < m_cache_num_sets; i++) {
399        for (int j = 0; j < m_cache_assoc; j++) {
400            if (m_cache[i][j] != NULL) {
401                AccessPermission perm = m_cache[i][j]->m_Permission;
402                RubyRequestType request_type = RubyRequestType_NULL;
403                if (perm == AccessPermission_Read_Only) {
404                    if (m_is_instruction_only_cache) {
405                        request_type = RubyRequestType_IFETCH;
406                    } else {
407                        request_type = RubyRequestType_LD;
408                    }
409                } else if (perm == AccessPermission_Read_Write) {
410                    request_type = RubyRequestType_ST;
411                }
412
413                if (request_type != RubyRequestType_NULL) {
414                    tr->addRecord(cntrl, m_cache[i][j]->m_Address,
415                                  0, request_type,
416                                  m_replacementPolicy_ptr->getLastAccess(i, j),
417                                  m_cache[i][j]->getDataBlk());
418                    warmedUpBlocks++;
419                }
420            }
421        }
422    }
423
424    DPRINTF(RubyCacheTrace, "%s: %lli blocks of %lli total blocks"
425            "recorded %.2f%% \n", name().c_str(), warmedUpBlocks,
426            totalBlocks, (float(warmedUpBlocks) / float(totalBlocks)) * 100.0);
427}
428
429void
430CacheMemory::print(ostream& out) const
431{
432    out << "Cache dump: " << name() << endl;
433    for (int i = 0; i < m_cache_num_sets; i++) {
434        for (int j = 0; j < m_cache_assoc; j++) {
435            if (m_cache[i][j] != NULL) {
436                out << "  Index: " << i
437                    << " way: " << j
438                    << " entry: " << *m_cache[i][j] << endl;
439            } else {
440                out << "  Index: " << i
441                    << " way: " << j
442                    << " entry: NULL" << endl;
443            }
444        }
445    }
446}
447
448void
449CacheMemory::printData(ostream& out) const
450{
451    out << "printData() not supported" << endl;
452}
453
454void
455CacheMemory::setLocked(Addr address, int context)
456{
457    DPRINTF(RubyCache, "Setting Lock for addr: %#x to %d\n", address, context);
458    assert(address == makeLineAddress(address));
459    int64_t cacheSet = addressToCacheSet(address);
460    int loc = findTagInSet(cacheSet, address);
461    assert(loc != -1);
462    m_cache[cacheSet][loc]->setLocked(context);
463}
464
465void
466CacheMemory::clearLocked(Addr address)
467{
468    DPRINTF(RubyCache, "Clear Lock for addr: %#x\n", address);
469    assert(address == makeLineAddress(address));
470    int64_t cacheSet = addressToCacheSet(address);
471    int loc = findTagInSet(cacheSet, address);
472    assert(loc != -1);
473    m_cache[cacheSet][loc]->clearLocked();
474}
475
476bool
477CacheMemory::isLocked(Addr address, int context)
478{
479    assert(address == makeLineAddress(address));
480    int64_t cacheSet = addressToCacheSet(address);
481    int loc = findTagInSet(cacheSet, address);
482    assert(loc != -1);
483    DPRINTF(RubyCache, "Testing Lock for addr: %#llx cur %d con %d\n",
484            address, m_cache[cacheSet][loc]->m_locked, context);
485    return m_cache[cacheSet][loc]->isLocked(context);
486}
487
488void
489CacheMemory::regStats()
490{
491    m_demand_hits
492        .name(name() + ".demand_hits")
493        .desc("Number of cache demand hits")
494        ;
495
496    m_demand_misses
497        .name(name() + ".demand_misses")
498        .desc("Number of cache demand misses")
499        ;
500
501    m_demand_accesses
502        .name(name() + ".demand_accesses")
503        .desc("Number of cache demand accesses")
504        ;
505
506    m_demand_accesses = m_demand_hits + m_demand_misses;
507
508    m_sw_prefetches
509        .name(name() + ".total_sw_prefetches")
510        .desc("Number of software prefetches")
511        .flags(Stats::nozero)
512        ;
513
514    m_hw_prefetches
515        .name(name() + ".total_hw_prefetches")
516        .desc("Number of hardware prefetches")
517        .flags(Stats::nozero)
518        ;
519
520    m_prefetches
521        .name(name() + ".total_prefetches")
522        .desc("Number of prefetches")
523        .flags(Stats::nozero)
524        ;
525
526    m_prefetches = m_sw_prefetches + m_hw_prefetches;
527
528    m_accessModeType
529        .init(RubyRequestType_NUM)
530        .name(name() + ".access_mode")
531        .flags(Stats::pdf | Stats::total)
532        ;
533    for (int i = 0; i < RubyAccessMode_NUM; i++) {
534        m_accessModeType
535            .subname(i, RubyAccessMode_to_string(RubyAccessMode(i)))
536            .flags(Stats::nozero)
537            ;
538    }
539
540    numDataArrayReads
541        .name(name() + ".num_data_array_reads")
542        .desc("number of data array reads")
543        .flags(Stats::nozero)
544        ;
545
546    numDataArrayWrites
547        .name(name() + ".num_data_array_writes")
548        .desc("number of data array writes")
549        .flags(Stats::nozero)
550        ;
551
552    numTagArrayReads
553        .name(name() + ".num_tag_array_reads")
554        .desc("number of tag array reads")
555        .flags(Stats::nozero)
556        ;
557
558    numTagArrayWrites
559        .name(name() + ".num_tag_array_writes")
560        .desc("number of tag array writes")
561        .flags(Stats::nozero)
562        ;
563
564    numTagArrayStalls
565        .name(name() + ".num_tag_array_stalls")
566        .desc("number of stalls caused by tag array")
567        .flags(Stats::nozero)
568        ;
569
570    numDataArrayStalls
571        .name(name() + ".num_data_array_stalls")
572        .desc("number of stalls caused by data array")
573        .flags(Stats::nozero)
574        ;
575}
576
577// assumption: SLICC generated files will only call this function
578// once **all** resources are granted
579void
580CacheMemory::recordRequestType(CacheRequestType requestType, Addr addr)
581{
582    DPRINTF(RubyStats, "Recorded statistic: %s\n",
583            CacheRequestType_to_string(requestType));
584    switch(requestType) {
585    case CacheRequestType_DataArrayRead:
586        if (m_resource_stalls)
587            dataArray.reserve(addressToCacheSet(addr));
588        numDataArrayReads++;
589        return;
590    case CacheRequestType_DataArrayWrite:
591        if (m_resource_stalls)
592            dataArray.reserve(addressToCacheSet(addr));
593        numDataArrayWrites++;
594        return;
595    case CacheRequestType_TagArrayRead:
596        if (m_resource_stalls)
597            tagArray.reserve(addressToCacheSet(addr));
598        numTagArrayReads++;
599        return;
600    case CacheRequestType_TagArrayWrite:
601        if (m_resource_stalls)
602            tagArray.reserve(addressToCacheSet(addr));
603        numTagArrayWrites++;
604        return;
605    default:
606        warn("CacheMemory access_type not found: %s",
607             CacheRequestType_to_string(requestType));
608    }
609}
610
611bool
612CacheMemory::checkResourceAvailable(CacheResourceType res, Addr addr)
613{
614    if (!m_resource_stalls) {
615        return true;
616    }
617
618    if (res == CacheResourceType_TagArray) {
619        if (tagArray.tryAccess(addressToCacheSet(addr))) return true;
620        else {
621            DPRINTF(RubyResourceStalls,
622                    "Tag array stall on addr %#x in set %d\n",
623                    addr, addressToCacheSet(addr));
624            numTagArrayStalls++;
625            return false;
626        }
627    } else if (res == CacheResourceType_DataArray) {
628        if (dataArray.tryAccess(addressToCacheSet(addr))) return true;
629        else {
630            DPRINTF(RubyResourceStalls,
631                    "Data array stall on addr %#x in set %d\n",
632                    addr, addressToCacheSet(addr));
633            numDataArrayStalls++;
634            return false;
635        }
636    } else {
637        assert(false);
638        return true;
639    }
640}
641
642bool
643CacheMemory::isBlockInvalid(int64_t cache_set, int64_t loc)
644{
645  return (m_cache[cache_set][loc]->m_Permission == AccessPermission_Invalid);
646}
647
648bool
649CacheMemory::isBlockNotBusy(int64_t cache_set, int64_t loc)
650{
651  return (m_cache[cache_set][loc]->m_Permission != AccessPermission_Busy);
652}
653