base.hh revision 10464
12810SN/A/*
210028SGiacomo.Gabrielli@arm.com * Copyright (c) 2012-2013 ARM Limited
38856Sandreas.hansson@arm.com * All rights reserved.
48856Sandreas.hansson@arm.com *
58856Sandreas.hansson@arm.com * The license below extends only to copyright in the software and shall
68856Sandreas.hansson@arm.com * not be construed as granting a license to any other intellectual
78856Sandreas.hansson@arm.com * property including but not limited to intellectual property relating
88856Sandreas.hansson@arm.com * to a hardware implementation of the functionality of the software
98856Sandreas.hansson@arm.com * licensed hereunder.  You may use the software subject to the license
108856Sandreas.hansson@arm.com * terms below provided that you ensure that this notice is replicated
118856Sandreas.hansson@arm.com * unmodified and in its entirety in all distributions of the software,
128856Sandreas.hansson@arm.com * modified or unmodified, in source code or in binary form.
138856Sandreas.hansson@arm.com *
142810SN/A * Copyright (c) 2003-2005 The Regents of The University of Michigan
152810SN/A * All rights reserved.
162810SN/A *
172810SN/A * Redistribution and use in source and binary forms, with or without
182810SN/A * modification, are permitted provided that the following conditions are
192810SN/A * met: redistributions of source code must retain the above copyright
202810SN/A * notice, this list of conditions and the following disclaimer;
212810SN/A * redistributions in binary form must reproduce the above copyright
222810SN/A * notice, this list of conditions and the following disclaimer in the
232810SN/A * documentation and/or other materials provided with the distribution;
242810SN/A * neither the name of the copyright holders nor the names of its
252810SN/A * contributors may be used to endorse or promote products derived from
262810SN/A * this software without specific prior written permission.
272810SN/A *
282810SN/A * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
292810SN/A * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
302810SN/A * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
312810SN/A * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
322810SN/A * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
332810SN/A * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
342810SN/A * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
352810SN/A * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
362810SN/A * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
372810SN/A * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
382810SN/A * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
392810SN/A *
402810SN/A * Authors: Erik Hallnor
414458SN/A *          Steve Reinhardt
424458SN/A *          Ron Dreslinski
432810SN/A */
442810SN/A
452810SN/A/**
462810SN/A * @file
472810SN/A * Declares a basic cache interface BaseCache.
482810SN/A */
492810SN/A
502810SN/A#ifndef __BASE_CACHE_HH__
512810SN/A#define __BASE_CACHE_HH__
522810SN/A
537676Snate@binkert.org#include <algorithm>
547676Snate@binkert.org#include <list>
557676Snate@binkert.org#include <string>
562810SN/A#include <vector>
572810SN/A
582825SN/A#include "base/misc.hh"
592810SN/A#include "base/statistics.hh"
602810SN/A#include "base/trace.hh"
616215Snate@binkert.org#include "base/types.hh"
628232Snate@binkert.org#include "debug/Cache.hh"
638232Snate@binkert.org#include "debug/CachePort.hh"
645338Sstever@gmail.com#include "mem/cache/mshr_queue.hh"
652810SN/A#include "mem/mem_object.hh"
662810SN/A#include "mem/packet.hh"
678914Sandreas.hansson@arm.com#include "mem/qport.hh"
688229Snate@binkert.org#include "mem/request.hh"
695034SN/A#include "params/BaseCache.hh"
702811SN/A#include "sim/eventq.hh"
718786Sgblack@eecs.umich.edu#include "sim/full_system.hh"
724626SN/A#include "sim/sim_exit.hh"
738833Sdam.sunwoo@arm.com#include "sim/system.hh"
742810SN/A
753194SN/Aclass MSHR;
762810SN/A/**
772810SN/A * A basic cache interface. Implements some common functions for speed.
782810SN/A */
792810SN/Aclass BaseCache : public MemObject
802810SN/A{
814628SN/A    /**
824628SN/A     * Indexes to enumerate the MSHR queues.
834628SN/A     */
844628SN/A    enum MSHRQueueIndex {
854628SN/A        MSHRQueue_MSHRs,
864628SN/A        MSHRQueue_WriteBuffer
874628SN/A    };
884628SN/A
898737Skoansin.tan@gmail.com  public:
904628SN/A    /**
914628SN/A     * Reasons for caches to be blocked.
924628SN/A     */
934628SN/A    enum BlockedCause {
944628SN/A        Blocked_NoMSHRs = MSHRQueue_MSHRs,
954628SN/A        Blocked_NoWBBuffers = MSHRQueue_WriteBuffer,
964628SN/A        Blocked_NoTargets,
9710345SCurtis.Dunham@arm.com        Blocked_PendingWriteInvalidate,
984628SN/A        NUM_BLOCKED_CAUSES
994628SN/A    };
1004628SN/A
1014628SN/A    /**
1024628SN/A     * Reasons for cache to request a bus.
1034628SN/A     */
1044628SN/A    enum RequestCause {
1054628SN/A        Request_MSHR = MSHRQueue_MSHRs,
1064628SN/A        Request_WB = MSHRQueue_WriteBuffer,
1074628SN/A        Request_PF,
1084628SN/A        NUM_REQUEST_CAUSES
1094628SN/A    };
1104628SN/A
1118737Skoansin.tan@gmail.com  protected:
1124628SN/A
1138856Sandreas.hansson@arm.com    /**
1148856Sandreas.hansson@arm.com     * A cache master port is used for the memory-side port of the
1158856Sandreas.hansson@arm.com     * cache, and in addition to the basic timing port that only sends
1168856Sandreas.hansson@arm.com     * response packets through a transmit list, it also offers the
1178856Sandreas.hansson@arm.com     * ability to schedule and send request packets (requests &
1188856Sandreas.hansson@arm.com     * writebacks). The send event is scheduled through requestBus,
1198856Sandreas.hansson@arm.com     * and the sendDeferredPacket of the timing port is modified to
1208856Sandreas.hansson@arm.com     * consider both the transmit list and the requests from the MSHR.
1218856Sandreas.hansson@arm.com     */
1228922Swilliam.wang@arm.com    class CacheMasterPort : public QueuedMasterPort
1232810SN/A    {
1248856Sandreas.hansson@arm.com
1252844SN/A      public:
1268856Sandreas.hansson@arm.com
1278856Sandreas.hansson@arm.com        /**
1288856Sandreas.hansson@arm.com         * Schedule a send of a request packet (from the MSHR). Note
1298856Sandreas.hansson@arm.com         * that we could already have a retry or a transmit list of
1308856Sandreas.hansson@arm.com         * responses outstanding.
1318856Sandreas.hansson@arm.com         */
1328856Sandreas.hansson@arm.com        void requestBus(RequestCause cause, Tick time)
1338856Sandreas.hansson@arm.com        {
1348856Sandreas.hansson@arm.com            DPRINTF(CachePort, "Asserting bus request for cause %d\n", cause);
1358914Sandreas.hansson@arm.com            queue.schedSendEvent(time);
1368856Sandreas.hansson@arm.com        }
1378856Sandreas.hansson@arm.com
1383738SN/A      protected:
1394458SN/A
1408856Sandreas.hansson@arm.com        CacheMasterPort(const std::string &_name, BaseCache *_cache,
1418975Sandreas.hansson@arm.com                        MasterPacketQueue &_queue) :
1428922Swilliam.wang@arm.com            QueuedMasterPort(_name, _cache, _queue)
1438914Sandreas.hansson@arm.com        { }
1442810SN/A
1458856Sandreas.hansson@arm.com        /**
1468856Sandreas.hansson@arm.com         * Memory-side port always snoops.
1478856Sandreas.hansson@arm.com         *
1488914Sandreas.hansson@arm.com         * @return always true
1498856Sandreas.hansson@arm.com         */
1508922Swilliam.wang@arm.com        virtual bool isSnooping() const { return true; }
1518856Sandreas.hansson@arm.com    };
1523013SN/A
1538856Sandreas.hansson@arm.com    /**
1548856Sandreas.hansson@arm.com     * A cache slave port is used for the CPU-side port of the cache,
1558856Sandreas.hansson@arm.com     * and it is basically a simple timing port that uses a transmit
1568856Sandreas.hansson@arm.com     * list for responses to the CPU (or connected master). In
1578856Sandreas.hansson@arm.com     * addition, it has the functionality to block the port for
1588856Sandreas.hansson@arm.com     * incoming requests. If blocked, the port will issue a retry once
1598856Sandreas.hansson@arm.com     * unblocked.
1608856Sandreas.hansson@arm.com     */
1618922Swilliam.wang@arm.com    class CacheSlavePort : public QueuedSlavePort
1628856Sandreas.hansson@arm.com    {
1635314SN/A
1642811SN/A      public:
1658856Sandreas.hansson@arm.com
1668856Sandreas.hansson@arm.com        /** Do not accept any new requests. */
1672810SN/A        void setBlocked();
1682810SN/A
1698856Sandreas.hansson@arm.com        /** Return to normal operation and accept new requests. */
1702810SN/A        void clearBlocked();
1712810SN/A
17210345SCurtis.Dunham@arm.com        bool isBlocked() const { return blocked; }
17310345SCurtis.Dunham@arm.com
1748856Sandreas.hansson@arm.com      protected:
1758856Sandreas.hansson@arm.com
1768856Sandreas.hansson@arm.com        CacheSlavePort(const std::string &_name, BaseCache *_cache,
1778856Sandreas.hansson@arm.com                       const std::string &_label);
1783606SN/A
1798914Sandreas.hansson@arm.com        /** A normal packet queue used to store responses. */
1808975Sandreas.hansson@arm.com        SlavePacketQueue queue;
1818914Sandreas.hansson@arm.com
1822810SN/A        bool blocked;
1832810SN/A
1842897SN/A        bool mustSendRetry;
1852897SN/A
1868856Sandreas.hansson@arm.com      private:
1874458SN/A
18810344Sandreas.hansson@arm.com        void processSendRetry();
18910344Sandreas.hansson@arm.com
19010344Sandreas.hansson@arm.com        EventWrapper<CacheSlavePort,
19110344Sandreas.hansson@arm.com                     &CacheSlavePort::processSendRetry> sendRetryEvent;
1928856Sandreas.hansson@arm.com
1932811SN/A    };
1942810SN/A
1958856Sandreas.hansson@arm.com    CacheSlavePort *cpuSidePort;
1968856Sandreas.hansson@arm.com    CacheMasterPort *memSidePort;
1973338SN/A
1984626SN/A  protected:
1994626SN/A
2004626SN/A    /** Miss status registers */
2014626SN/A    MSHRQueue mshrQueue;
2024626SN/A
2034626SN/A    /** Write/writeback buffer */
2044626SN/A    MSHRQueue writeBuffer;
2054626SN/A
2064628SN/A    MSHR *allocateBufferInternal(MSHRQueue *mq, Addr addr, int size,
2074628SN/A                                 PacketPtr pkt, Tick time, bool requestBus)
2084628SN/A    {
2094666SN/A        MSHR *mshr = mq->allocate(addr, size, pkt, time, order++);
2104628SN/A
2114628SN/A        if (mq->isFull()) {
2124628SN/A            setBlocked((BlockedCause)mq->index);
2134628SN/A        }
2144628SN/A
2154628SN/A        if (requestBus) {
2164628SN/A            requestMemSideBus((RequestCause)mq->index, time);
2174628SN/A        }
2184628SN/A
2194628SN/A        return mshr;
2204628SN/A    }
2214628SN/A
2227667Ssteve.reinhardt@amd.com    void markInServiceInternal(MSHR *mshr, PacketPtr pkt)
2234628SN/A    {
2244628SN/A        MSHRQueue *mq = mshr->queue;
2254628SN/A        bool wasFull = mq->isFull();
2267667Ssteve.reinhardt@amd.com        mq->markInService(mshr, pkt);
2274628SN/A        if (wasFull && !mq->isFull()) {
2284628SN/A            clearBlocked((BlockedCause)mq->index);
2294628SN/A        }
2304628SN/A    }
2314628SN/A
2329347SAndreas.Sandberg@arm.com    /**
2339347SAndreas.Sandberg@arm.com     * Write back dirty blocks in the cache using functional accesses.
2349347SAndreas.Sandberg@arm.com     */
2359347SAndreas.Sandberg@arm.com    virtual void memWriteback() = 0;
2369347SAndreas.Sandberg@arm.com    /**
2379347SAndreas.Sandberg@arm.com     * Invalidates all blocks in the cache.
2389347SAndreas.Sandberg@arm.com     *
2399347SAndreas.Sandberg@arm.com     * @warn Dirty cache lines will not be written back to
2409347SAndreas.Sandberg@arm.com     * memory. Make sure to call functionalWriteback() first if you
2419347SAndreas.Sandberg@arm.com     * want the to write them to memory.
2429347SAndreas.Sandberg@arm.com     */
2439347SAndreas.Sandberg@arm.com    virtual void memInvalidate() = 0;
2449347SAndreas.Sandberg@arm.com    /**
2459347SAndreas.Sandberg@arm.com     * Determine if there are any dirty blocks in the cache.
2469347SAndreas.Sandberg@arm.com     *
2479347SAndreas.Sandberg@arm.com     * \return true if at least one block is dirty, false otherwise.
2489347SAndreas.Sandberg@arm.com     */
2499347SAndreas.Sandberg@arm.com    virtual bool isDirty() const = 0;
2509347SAndreas.Sandberg@arm.com
2514626SN/A    /** Block size of this cache */
2526227Snate@binkert.org    const unsigned blkSize;
2534626SN/A
2544630SN/A    /**
2554630SN/A     * The latency of a hit in this device.
2564630SN/A     */
2579288Sandreas.hansson@arm.com    const Cycles hitLatency;
2589263Smrinmoy.ghosh@arm.com
2599263Smrinmoy.ghosh@arm.com    /**
2609263Smrinmoy.ghosh@arm.com     * The latency of sending reponse to its upper level cache/core on a
2619263Smrinmoy.ghosh@arm.com     * linefill. In most contemporary processors, the return path on a cache
2629263Smrinmoy.ghosh@arm.com     * miss is much quicker that the hit latency. The responseLatency parameter
2639263Smrinmoy.ghosh@arm.com     * tries to capture this latency.
2649263Smrinmoy.ghosh@arm.com     */
2659288Sandreas.hansson@arm.com    const Cycles responseLatency;
2664630SN/A
2674626SN/A    /** The number of targets for each MSHR. */
2684626SN/A    const int numTarget;
2694626SN/A
2706122SSteve.Reinhardt@amd.com    /** Do we forward snoops from mem side port through to cpu side port? */
2719529Sandreas.hansson@arm.com    const bool forwardSnoops;
2724626SN/A
2738134SAli.Saidi@ARM.com    /** Is this cache a toplevel cache (e.g. L1, I/O cache). If so we should
2748134SAli.Saidi@ARM.com     * never try to forward ownership and similar optimizations to the cpu
2758134SAli.Saidi@ARM.com     * side */
2769529Sandreas.hansson@arm.com    const bool isTopLevel;
2778134SAli.Saidi@ARM.com
2782810SN/A    /**
2792810SN/A     * Bit vector of the blocking reasons for the access path.
2802810SN/A     * @sa #BlockedCause
2812810SN/A     */
2822810SN/A    uint8_t blocked;
2832810SN/A
2846122SSteve.Reinhardt@amd.com    /** Increasing order number assigned to each incoming request. */
2856122SSteve.Reinhardt@amd.com    uint64_t order;
2866122SSteve.Reinhardt@amd.com
2872810SN/A    /** Stores time the cache blocked for statistics. */
2889288Sandreas.hansson@arm.com    Cycles blockedCycle;
2892810SN/A
2904626SN/A    /** Pointer to the MSHR that has no targets. */
2914626SN/A    MSHR *noTargetMSHR;
2922810SN/A
2932810SN/A    /** The number of misses to trigger an exit event. */
2942810SN/A    Counter missCount;
2952810SN/A
2966122SSteve.Reinhardt@amd.com    /**
2976122SSteve.Reinhardt@amd.com     * The address range to which the cache responds on the CPU side.
2986122SSteve.Reinhardt@amd.com     * Normally this is all possible memory addresses. */
2999529Sandreas.hansson@arm.com    const AddrRangeList addrRanges;
3006122SSteve.Reinhardt@amd.com
3018833Sdam.sunwoo@arm.com  public:
3028833Sdam.sunwoo@arm.com    /** System we are currently operating in. */
3038833Sdam.sunwoo@arm.com    System *system;
3046978SLisa.Hsu@amd.com
3052810SN/A    // Statistics
3062810SN/A    /**
3072810SN/A     * @addtogroup CacheStatistics
3082810SN/A     * @{
3092810SN/A     */
3102810SN/A
3112810SN/A    /** Number of hits per thread for each type of command. @sa Packet::Command */
3125999Snate@binkert.org    Stats::Vector hits[MemCmd::NUM_MEM_CMDS];
3132810SN/A    /** Number of hits for demand accesses. */
3142810SN/A    Stats::Formula demandHits;
3152810SN/A    /** Number of hit for all accesses. */
3162810SN/A    Stats::Formula overallHits;
3172810SN/A
3182810SN/A    /** Number of misses per thread for each type of command. @sa Packet::Command */
3195999Snate@binkert.org    Stats::Vector misses[MemCmd::NUM_MEM_CMDS];
3202810SN/A    /** Number of misses for demand accesses. */
3212810SN/A    Stats::Formula demandMisses;
3222810SN/A    /** Number of misses for all accesses. */
3232810SN/A    Stats::Formula overallMisses;
3242810SN/A
3252810SN/A    /**
3262810SN/A     * Total number of cycles per thread/command spent waiting for a miss.
3272810SN/A     * Used to calculate the average miss latency.
3282810SN/A     */
3295999Snate@binkert.org    Stats::Vector missLatency[MemCmd::NUM_MEM_CMDS];
3302810SN/A    /** Total number of cycles spent waiting for demand misses. */
3312810SN/A    Stats::Formula demandMissLatency;
3322810SN/A    /** Total number of cycles spent waiting for all misses. */
3332810SN/A    Stats::Formula overallMissLatency;
3342810SN/A
3352810SN/A    /** The number of accesses per command and thread. */
3364022SN/A    Stats::Formula accesses[MemCmd::NUM_MEM_CMDS];
3372810SN/A    /** The number of demand accesses. */
3382810SN/A    Stats::Formula demandAccesses;
3392810SN/A    /** The number of overall accesses. */
3402810SN/A    Stats::Formula overallAccesses;
3412810SN/A
3422810SN/A    /** The miss rate per command and thread. */
3434022SN/A    Stats::Formula missRate[MemCmd::NUM_MEM_CMDS];
3442810SN/A    /** The miss rate of all demand accesses. */
3452810SN/A    Stats::Formula demandMissRate;
3462810SN/A    /** The miss rate for all accesses. */
3472810SN/A    Stats::Formula overallMissRate;
3482810SN/A
3492810SN/A    /** The average miss latency per command and thread. */
3504022SN/A    Stats::Formula avgMissLatency[MemCmd::NUM_MEM_CMDS];
3512810SN/A    /** The average miss latency for demand misses. */
3522810SN/A    Stats::Formula demandAvgMissLatency;
3532810SN/A    /** The average miss latency for all misses. */
3542810SN/A    Stats::Formula overallAvgMissLatency;
3552810SN/A
3562810SN/A    /** The total number of cycles blocked for each blocked cause. */
3575999Snate@binkert.org    Stats::Vector blocked_cycles;
3582810SN/A    /** The number of times this cache blocked for each blocked cause. */
3595999Snate@binkert.org    Stats::Vector blocked_causes;
3602810SN/A
3612810SN/A    /** The average number of cycles blocked for each blocked cause. */
3622810SN/A    Stats::Formula avg_blocked;
3632810SN/A
3642810SN/A    /** The number of fast writes (WH64) performed. */
3655999Snate@binkert.org    Stats::Scalar fastWrites;
3662810SN/A
3672810SN/A    /** The number of cache copies performed. */
3685999Snate@binkert.org    Stats::Scalar cacheCopies;
3692810SN/A
3704626SN/A    /** Number of blocks written back per thread. */
3715999Snate@binkert.org    Stats::Vector writebacks;
3724626SN/A
3734626SN/A    /** Number of misses that hit in the MSHRs per command and thread. */
3745999Snate@binkert.org    Stats::Vector mshr_hits[MemCmd::NUM_MEM_CMDS];
3754626SN/A    /** Demand misses that hit in the MSHRs. */
3764626SN/A    Stats::Formula demandMshrHits;
3774626SN/A    /** Total number of misses that hit in the MSHRs. */
3784626SN/A    Stats::Formula overallMshrHits;
3794626SN/A
3804626SN/A    /** Number of misses that miss in the MSHRs, per command and thread. */
3815999Snate@binkert.org    Stats::Vector mshr_misses[MemCmd::NUM_MEM_CMDS];
3824626SN/A    /** Demand misses that miss in the MSHRs. */
3834626SN/A    Stats::Formula demandMshrMisses;
3844626SN/A    /** Total number of misses that miss in the MSHRs. */
3854626SN/A    Stats::Formula overallMshrMisses;
3864626SN/A
3874626SN/A    /** Number of misses that miss in the MSHRs, per command and thread. */
3885999Snate@binkert.org    Stats::Vector mshr_uncacheable[MemCmd::NUM_MEM_CMDS];
3894626SN/A    /** Total number of misses that miss in the MSHRs. */
3904626SN/A    Stats::Formula overallMshrUncacheable;
3914626SN/A
3924626SN/A    /** Total cycle latency of each MSHR miss, per command and thread. */
3935999Snate@binkert.org    Stats::Vector mshr_miss_latency[MemCmd::NUM_MEM_CMDS];
3944626SN/A    /** Total cycle latency of demand MSHR misses. */
3954626SN/A    Stats::Formula demandMshrMissLatency;
3964626SN/A    /** Total cycle latency of overall MSHR misses. */
3974626SN/A    Stats::Formula overallMshrMissLatency;
3984626SN/A
3994626SN/A    /** Total cycle latency of each MSHR miss, per command and thread. */
4005999Snate@binkert.org    Stats::Vector mshr_uncacheable_lat[MemCmd::NUM_MEM_CMDS];
4014626SN/A    /** Total cycle latency of overall MSHR misses. */
4024626SN/A    Stats::Formula overallMshrUncacheableLatency;
4034626SN/A
4047461Snate@binkert.org#if 0
4054626SN/A    /** The total number of MSHR accesses per command and thread. */
4064626SN/A    Stats::Formula mshrAccesses[MemCmd::NUM_MEM_CMDS];
4074626SN/A    /** The total number of demand MSHR accesses. */
4084626SN/A    Stats::Formula demandMshrAccesses;
4094626SN/A    /** The total number of MSHR accesses. */
4104626SN/A    Stats::Formula overallMshrAccesses;
4117461Snate@binkert.org#endif
4124626SN/A
4134626SN/A    /** The miss rate in the MSHRs pre command and thread. */
4144626SN/A    Stats::Formula mshrMissRate[MemCmd::NUM_MEM_CMDS];
4154626SN/A    /** The demand miss rate in the MSHRs. */
4164626SN/A    Stats::Formula demandMshrMissRate;
4174626SN/A    /** The overall miss rate in the MSHRs. */
4184626SN/A    Stats::Formula overallMshrMissRate;
4194626SN/A
4204626SN/A    /** The average latency of an MSHR miss, per command and thread. */
4214626SN/A    Stats::Formula avgMshrMissLatency[MemCmd::NUM_MEM_CMDS];
4224626SN/A    /** The average latency of a demand MSHR miss. */
4234626SN/A    Stats::Formula demandAvgMshrMissLatency;
4244626SN/A    /** The average overall latency of an MSHR miss. */
4254626SN/A    Stats::Formula overallAvgMshrMissLatency;
4264626SN/A
4274626SN/A    /** The average latency of an MSHR miss, per command and thread. */
4284626SN/A    Stats::Formula avgMshrUncacheableLatency[MemCmd::NUM_MEM_CMDS];
4294626SN/A    /** The average overall latency of an MSHR miss. */
4304626SN/A    Stats::Formula overallAvgMshrUncacheableLatency;
4314626SN/A
4324626SN/A    /** The number of times a thread hit its MSHR cap. */
4335999Snate@binkert.org    Stats::Vector mshr_cap_events;
4344626SN/A    /** The number of times software prefetches caused the MSHR to block. */
4355999Snate@binkert.org    Stats::Vector soft_prefetch_mshr_full;
4364626SN/A
4375999Snate@binkert.org    Stats::Scalar mshr_no_allocate_misses;
4384626SN/A
4392810SN/A    /**
4402810SN/A     * @}
4412810SN/A     */
4422810SN/A
4432810SN/A    /**
4442810SN/A     * Register stats for this object.
4452810SN/A     */
4462810SN/A    virtual void regStats();
4472810SN/A
4482810SN/A  public:
4495034SN/A    typedef BaseCacheParams Params;
4505034SN/A    BaseCache(const Params *p);
4515034SN/A    ~BaseCache() {}
4523606SN/A
4532858SN/A    virtual void init();
4542858SN/A
4559294Sandreas.hansson@arm.com    virtual BaseMasterPort &getMasterPort(const std::string &if_name,
4569294Sandreas.hansson@arm.com                                          PortID idx = InvalidPortID);
4579294Sandreas.hansson@arm.com    virtual BaseSlavePort &getSlavePort(const std::string &if_name,
4589294Sandreas.hansson@arm.com                                        PortID idx = InvalidPortID);
4598922Swilliam.wang@arm.com
4602810SN/A    /**
4612810SN/A     * Query block size of a cache.
4622810SN/A     * @return  The block size
4632810SN/A     */
4646227Snate@binkert.org    unsigned
4656227Snate@binkert.org    getBlockSize() const
4662810SN/A    {
4672810SN/A        return blkSize;
4682810SN/A    }
4692810SN/A
4704626SN/A
4716666Ssteve.reinhardt@amd.com    Addr blockAlign(Addr addr) const { return (addr & ~(Addr(blkSize - 1))); }
4724626SN/A
4734626SN/A
4748883SAli.Saidi@ARM.com    const AddrRangeList &getAddrRanges() const { return addrRanges; }
4756122SSteve.Reinhardt@amd.com
4764628SN/A    MSHR *allocateMissBuffer(PacketPtr pkt, Tick time, bool requestBus)
4774628SN/A    {
4784902SN/A        assert(!pkt->req->isUncacheable());
4794628SN/A        return allocateBufferInternal(&mshrQueue,
4804628SN/A                                      blockAlign(pkt->getAddr()), blkSize,
4814628SN/A                                      pkt, time, requestBus);
4824628SN/A    }
4834628SN/A
4844902SN/A    MSHR *allocateWriteBuffer(PacketPtr pkt, Tick time, bool requestBus)
4854628SN/A    {
4864902SN/A        assert(pkt->isWrite() && !pkt->isRead());
4874902SN/A        return allocateBufferInternal(&writeBuffer,
4884902SN/A                                      pkt->getAddr(), pkt->getSize(),
4894628SN/A                                      pkt, time, requestBus);
4904628SN/A    }
4914628SN/A
4924902SN/A    MSHR *allocateUncachedReadBuffer(PacketPtr pkt, Tick time, bool requestBus)
4934902SN/A    {
4944902SN/A        assert(pkt->req->isUncacheable());
4954902SN/A        assert(pkt->isRead());
4964902SN/A        return allocateBufferInternal(&mshrQueue,
4974902SN/A                                      pkt->getAddr(), pkt->getSize(),
4984902SN/A                                      pkt, time, requestBus);
4994902SN/A    }
5004628SN/A
5012810SN/A    /**
5022810SN/A     * Returns true if the cache is blocked for accesses.
5032810SN/A     */
5049529Sandreas.hansson@arm.com    bool isBlocked() const
5052810SN/A    {
5062810SN/A        return blocked != 0;
5072810SN/A    }
5082810SN/A
5092810SN/A    /**
5102810SN/A     * Marks the access path of the cache as blocked for the given cause. This
5112810SN/A     * also sets the blocked flag in the slave interface.
5122810SN/A     * @param cause The reason for the cache blocking.
5132810SN/A     */
5142810SN/A    void setBlocked(BlockedCause cause)
5152810SN/A    {
5162810SN/A        uint8_t flag = 1 << cause;
5172810SN/A        if (blocked == 0) {
5182810SN/A            blocked_causes[cause]++;
5199288Sandreas.hansson@arm.com            blockedCycle = curCycle();
5204630SN/A            cpuSidePort->setBlocked();
5212810SN/A        }
5224630SN/A        blocked |= flag;
5234630SN/A        DPRINTF(Cache,"Blocking for cause %d, mask=%d\n", cause, blocked);
5242810SN/A    }
5252810SN/A
5262810SN/A    /**
5272810SN/A     * Marks the cache as unblocked for the given cause. This also clears the
5282810SN/A     * blocked flags in the appropriate interfaces.
5292810SN/A     * @param cause The newly unblocked cause.
5302810SN/A     * @warning Calling this function can cause a blocked request on the bus to
5312810SN/A     * access the cache. The cache must be in a state to handle that request.
5322810SN/A     */
5332810SN/A    void clearBlocked(BlockedCause cause)
5342810SN/A    {
5352810SN/A        uint8_t flag = 1 << cause;
5364630SN/A        blocked &= ~flag;
5374630SN/A        DPRINTF(Cache,"Unblocking for cause %d, mask=%d\n", cause, blocked);
5384630SN/A        if (blocked == 0) {
5399288Sandreas.hansson@arm.com            blocked_cycles[cause] += curCycle() - blockedCycle;
5404630SN/A            cpuSidePort->clearBlocked();
5412810SN/A        }
5422810SN/A    }
5432810SN/A
5442810SN/A    /**
5452810SN/A     * Request the master bus for the given cause and time.
5462810SN/A     * @param cause The reason for the request.
5472810SN/A     * @param time The time to make the request.
5482810SN/A     */
5494458SN/A    void requestMemSideBus(RequestCause cause, Tick time)
5502810SN/A    {
5514458SN/A        memSidePort->requestBus(cause, time);
5522810SN/A    }
5532810SN/A
5542810SN/A    /**
5552810SN/A     * Clear the master bus request for the given cause.
5562810SN/A     * @param cause The request reason to clear.
5572810SN/A     */
5584458SN/A    void deassertMemSideBusRequest(RequestCause cause)
5592810SN/A    {
5605875Ssteve.reinhardt@amd.com        // Obsolete... we no longer signal bus requests explicitly so
5615875Ssteve.reinhardt@amd.com        // we can't deassert them.  Leaving this in as a no-op since
5625875Ssteve.reinhardt@amd.com        // the prefetcher calls it to indicate that it no longer wants
5635875Ssteve.reinhardt@amd.com        // to request a prefetch, and someday that might be
5645875Ssteve.reinhardt@amd.com        // interesting again.
5652811SN/A    }
5663503SN/A
5679342SAndreas.Sandberg@arm.com    virtual unsigned int drain(DrainManager *dm);
5683503SN/A
56910028SGiacomo.Gabrielli@arm.com    virtual bool inCache(Addr addr, bool is_secure) const = 0;
5704626SN/A
57110028SGiacomo.Gabrielli@arm.com    virtual bool inMissQueue(Addr addr, bool is_secure) const = 0;
5724626SN/A
5738833Sdam.sunwoo@arm.com    void incMissCount(PacketPtr pkt)
5743503SN/A    {
5758833Sdam.sunwoo@arm.com        assert(pkt->req->masterId() < system->maxMasters());
5768833Sdam.sunwoo@arm.com        misses[pkt->cmdToIndex()][pkt->req->masterId()]++;
57710020Smatt.horsnell@ARM.com        pkt->req->incAccessDepth();
5784626SN/A        if (missCount) {
5794626SN/A            --missCount;
5804626SN/A            if (missCount == 0)
5814626SN/A                exitSimLoop("A cache reached the maximum miss count");
5823503SN/A        }
5833503SN/A    }
5848833Sdam.sunwoo@arm.com    void incHitCount(PacketPtr pkt)
5856978SLisa.Hsu@amd.com    {
5868833Sdam.sunwoo@arm.com        assert(pkt->req->masterId() < system->maxMasters());
5878833Sdam.sunwoo@arm.com        hits[pkt->cmdToIndex()][pkt->req->masterId()]++;
5886978SLisa.Hsu@amd.com
5896978SLisa.Hsu@amd.com    }
5903503SN/A
5912810SN/A};
5922810SN/A
5932810SN/A#endif //__BASE_CACHE_HH__
594