base.cc revision 13748
12810SN/A/*
212724Snikos.nikoleris@arm.com * Copyright (c) 2012-2013, 2018 ARM Limited
38856Sandreas.hansson@arm.com * All rights reserved.
48856Sandreas.hansson@arm.com *
58856Sandreas.hansson@arm.com * The license below extends only to copyright in the software and shall
68856Sandreas.hansson@arm.com * not be construed as granting a license to any other intellectual
78856Sandreas.hansson@arm.com * property including but not limited to intellectual property relating
88856Sandreas.hansson@arm.com * to a hardware implementation of the functionality of the software
98856Sandreas.hansson@arm.com * licensed hereunder.  You may use the software subject to the license
108856Sandreas.hansson@arm.com * terms below provided that you ensure that this notice is replicated
118856Sandreas.hansson@arm.com * unmodified and in its entirety in all distributions of the software,
128856Sandreas.hansson@arm.com * modified or unmodified, in source code or in binary form.
138856Sandreas.hansson@arm.com *
142810SN/A * Copyright (c) 2003-2005 The Regents of The University of Michigan
152810SN/A * All rights reserved.
162810SN/A *
172810SN/A * Redistribution and use in source and binary forms, with or without
182810SN/A * modification, are permitted provided that the following conditions are
192810SN/A * met: redistributions of source code must retain the above copyright
202810SN/A * notice, this list of conditions and the following disclaimer;
212810SN/A * redistributions in binary form must reproduce the above copyright
222810SN/A * notice, this list of conditions and the following disclaimer in the
232810SN/A * documentation and/or other materials provided with the distribution;
242810SN/A * neither the name of the copyright holders nor the names of its
252810SN/A * contributors may be used to endorse or promote products derived from
262810SN/A * this software without specific prior written permission.
272810SN/A *
282810SN/A * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
292810SN/A * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
302810SN/A * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
312810SN/A * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
322810SN/A * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
332810SN/A * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
342810SN/A * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
352810SN/A * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
362810SN/A * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
372810SN/A * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
382810SN/A * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
392810SN/A *
402810SN/A * Authors: Erik Hallnor
4112724Snikos.nikoleris@arm.com *          Nikos Nikoleris
422810SN/A */
432810SN/A
442810SN/A/**
452810SN/A * @file
462810SN/A * Definition of BaseCache functions.
472810SN/A */
482810SN/A
4911486Snikos.nikoleris@arm.com#include "mem/cache/base.hh"
5011486Snikos.nikoleris@arm.com
5112724Snikos.nikoleris@arm.com#include "base/compiler.hh"
5212724Snikos.nikoleris@arm.com#include "base/logging.hh"
538232Snate@binkert.org#include "debug/Cache.hh"
5412724Snikos.nikoleris@arm.com#include "debug/CachePort.hh"
5513222Sodanrc@yahoo.com.br#include "debug/CacheRepl.hh"
5612724Snikos.nikoleris@arm.com#include "debug/CacheVerbose.hh"
5711486Snikos.nikoleris@arm.com#include "mem/cache/mshr.hh"
5812724Snikos.nikoleris@arm.com#include "mem/cache/prefetch/base.hh"
5912724Snikos.nikoleris@arm.com#include "mem/cache/queue_entry.hh"
6012724Snikos.nikoleris@arm.com#include "params/BaseCache.hh"
6113352Snikos.nikoleris@arm.com#include "params/WriteAllocator.hh"
6212724Snikos.nikoleris@arm.com#include "sim/core.hh"
6312724Snikos.nikoleris@arm.com
6412724Snikos.nikoleris@arm.comclass BaseMasterPort;
6512724Snikos.nikoleris@arm.comclass BaseSlavePort;
662810SN/A
672810SN/Ausing namespace std;
682810SN/A
698856Sandreas.hansson@arm.comBaseCache::CacheSlavePort::CacheSlavePort(const std::string &_name,
708856Sandreas.hansson@arm.com                                          BaseCache *_cache,
718856Sandreas.hansson@arm.com                                          const std::string &_label)
7213564Snikos.nikoleris@arm.com    : QueuedSlavePort(_name, _cache, queue),
7313564Snikos.nikoleris@arm.com      queue(*_cache, *this, true, _label),
7412084Sspwilson2@wisc.edu      blocked(false), mustSendRetry(false),
7512084Sspwilson2@wisc.edu      sendRetryEvent([this]{ processSendRetry(); }, _name)
768856Sandreas.hansson@arm.com{
778856Sandreas.hansson@arm.com}
784475SN/A
7911053Sandreas.hansson@arm.comBaseCache::BaseCache(const BaseCacheParams *p, unsigned blk_size)
805034SN/A    : MemObject(p),
8112724Snikos.nikoleris@arm.com      cpuSidePort (p->name + ".cpu_side", this, "CpuSidePort"),
8212724Snikos.nikoleris@arm.com      memSidePort(p->name + ".mem_side", this, "MemSidePort"),
8311377Sandreas.hansson@arm.com      mshrQueue("MSHRs", p->mshrs, 0, p->demand_mshr_reserve), // see below
8411377Sandreas.hansson@arm.com      writeBuffer("write buffer", p->write_buffers, p->mshrs), // see below
8512724Snikos.nikoleris@arm.com      tags(p->tags),
8612724Snikos.nikoleris@arm.com      prefetcher(p->prefetcher),
8713352Snikos.nikoleris@arm.com      writeAllocator(p->write_allocator),
8812724Snikos.nikoleris@arm.com      writebackClean(p->writeback_clean),
8912724Snikos.nikoleris@arm.com      tempBlockWriteback(nullptr),
9012724Snikos.nikoleris@arm.com      writebackTempBlockAtomicEvent([this]{ writebackTempBlockAtomic(); },
9112724Snikos.nikoleris@arm.com                                    name(), false,
9212724Snikos.nikoleris@arm.com                                    EventBase::Delayed_Writeback_Pri),
9311053Sandreas.hansson@arm.com      blkSize(blk_size),
9411722Ssophiane.senni@gmail.com      lookupLatency(p->tag_latency),
9511722Ssophiane.senni@gmail.com      dataLatency(p->data_latency),
9611722Ssophiane.senni@gmail.com      forwardLatency(p->tag_latency),
9711722Ssophiane.senni@gmail.com      fillLatency(p->data_latency),
989263Smrinmoy.ghosh@arm.com      responseLatency(p->response_latency),
9913418Sodanrc@yahoo.com.br      sequentialAccess(p->sequential_access),
1005034SN/A      numTarget(p->tgts_per_mshr),
10111331Sandreas.hansson@arm.com      forwardSnoops(true),
10212724Snikos.nikoleris@arm.com      clusivity(p->clusivity),
10310884Sandreas.hansson@arm.com      isReadOnly(p->is_read_only),
1044626SN/A      blocked(0),
10510360Sandreas.hansson@arm.com      order(0),
10611484Snikos.nikoleris@arm.com      noTargetMSHR(nullptr),
1075034SN/A      missCount(p->max_miss_count),
1088883SAli.Saidi@ARM.com      addrRanges(p->addr_ranges.begin(), p->addr_ranges.end()),
1098833Sdam.sunwoo@arm.com      system(p->system)
1104458SN/A{
11111377Sandreas.hansson@arm.com    // the MSHR queue has no reserve entries as we check the MSHR
11211377Sandreas.hansson@arm.com    // queue on every single allocation, whereas the write queue has
11311377Sandreas.hansson@arm.com    // as many reserve entries as we have MSHRs, since every MSHR may
11411377Sandreas.hansson@arm.com    // eventually require a writeback, and we do not check the write
11511377Sandreas.hansson@arm.com    // buffer before committing to an MSHR
11611377Sandreas.hansson@arm.com
11711331Sandreas.hansson@arm.com    // forward snoops is overridden in init() once we can query
11811331Sandreas.hansson@arm.com    // whether the connected master is actually snooping or not
11912724Snikos.nikoleris@arm.com
12012843Srmk35@cl.cam.ac.uk    tempBlock = new TempCacheBlk(blkSize);
12112724Snikos.nikoleris@arm.com
12213419Sodanrc@yahoo.com.br    tags->tagsInit();
12312724Snikos.nikoleris@arm.com    if (prefetcher)
12412724Snikos.nikoleris@arm.com        prefetcher->setCache(this);
12512724Snikos.nikoleris@arm.com}
12612724Snikos.nikoleris@arm.com
12712724Snikos.nikoleris@arm.comBaseCache::~BaseCache()
12812724Snikos.nikoleris@arm.com{
12912724Snikos.nikoleris@arm.com    delete tempBlock;
1302810SN/A}
1312810SN/A
1323013SN/Avoid
1338856Sandreas.hansson@arm.comBaseCache::CacheSlavePort::setBlocked()
1342810SN/A{
1353013SN/A    assert(!blocked);
13610714Sandreas.hansson@arm.com    DPRINTF(CachePort, "Port is blocking new requests\n");
1372810SN/A    blocked = true;
1389614Srene.dejong@arm.com    // if we already scheduled a retry in this cycle, but it has not yet
1399614Srene.dejong@arm.com    // happened, cancel it
1409614Srene.dejong@arm.com    if (sendRetryEvent.scheduled()) {
14110345SCurtis.Dunham@arm.com        owner.deschedule(sendRetryEvent);
14210714Sandreas.hansson@arm.com        DPRINTF(CachePort, "Port descheduled retry\n");
14310345SCurtis.Dunham@arm.com        mustSendRetry = true;
1449614Srene.dejong@arm.com    }
1452810SN/A}
1462810SN/A
1472810SN/Avoid
1488856Sandreas.hansson@arm.comBaseCache::CacheSlavePort::clearBlocked()
1492810SN/A{
1503013SN/A    assert(blocked);
15110714Sandreas.hansson@arm.com    DPRINTF(CachePort, "Port is accepting new requests\n");
1523013SN/A    blocked = false;
1538856Sandreas.hansson@arm.com    if (mustSendRetry) {
15410714Sandreas.hansson@arm.com        // @TODO: need to find a better time (next cycle?)
1558922Swilliam.wang@arm.com        owner.schedule(sendRetryEvent, curTick() + 1);
1562897SN/A    }
1572810SN/A}
1582810SN/A
15910344Sandreas.hansson@arm.comvoid
16010344Sandreas.hansson@arm.comBaseCache::CacheSlavePort::processSendRetry()
16110344Sandreas.hansson@arm.com{
16210714Sandreas.hansson@arm.com    DPRINTF(CachePort, "Port is sending retry\n");
16310344Sandreas.hansson@arm.com
16410344Sandreas.hansson@arm.com    // reset the flag and call retry
16510344Sandreas.hansson@arm.com    mustSendRetry = false;
16610713Sandreas.hansson@arm.com    sendRetryReq();
16710344Sandreas.hansson@arm.com}
1682844SN/A
16912730Sodanrc@yahoo.com.brAddr
17012730Sodanrc@yahoo.com.brBaseCache::regenerateBlkAddr(CacheBlk* blk)
17112730Sodanrc@yahoo.com.br{
17212730Sodanrc@yahoo.com.br    if (blk != tempBlock) {
17312730Sodanrc@yahoo.com.br        return tags->regenerateBlkAddr(blk);
17412730Sodanrc@yahoo.com.br    } else {
17512730Sodanrc@yahoo.com.br        return tempBlock->getAddr();
17612730Sodanrc@yahoo.com.br    }
17712730Sodanrc@yahoo.com.br}
17812730Sodanrc@yahoo.com.br
1792810SN/Avoid
1802858SN/ABaseCache::init()
1812858SN/A{
18212724Snikos.nikoleris@arm.com    if (!cpuSidePort.isConnected() || !memSidePort.isConnected())
1838922Swilliam.wang@arm.com        fatal("Cache ports on %s are not connected\n", name());
18412724Snikos.nikoleris@arm.com    cpuSidePort.sendRangeChange();
18512724Snikos.nikoleris@arm.com    forwardSnoops = cpuSidePort.isSnooping();
1862858SN/A}
1872858SN/A
1889294Sandreas.hansson@arm.comBaseMasterPort &
1899294Sandreas.hansson@arm.comBaseCache::getMasterPort(const std::string &if_name, PortID idx)
1908922Swilliam.wang@arm.com{
1918922Swilliam.wang@arm.com    if (if_name == "mem_side") {
19212724Snikos.nikoleris@arm.com        return memSidePort;
1938922Swilliam.wang@arm.com    }  else {
1948922Swilliam.wang@arm.com        return MemObject::getMasterPort(if_name, idx);
1958922Swilliam.wang@arm.com    }
1968922Swilliam.wang@arm.com}
1978922Swilliam.wang@arm.com
1989294Sandreas.hansson@arm.comBaseSlavePort &
1999294Sandreas.hansson@arm.comBaseCache::getSlavePort(const std::string &if_name, PortID idx)
2008922Swilliam.wang@arm.com{
2018922Swilliam.wang@arm.com    if (if_name == "cpu_side") {
20212724Snikos.nikoleris@arm.com        return cpuSidePort;
2038922Swilliam.wang@arm.com    } else {
2048922Swilliam.wang@arm.com        return MemObject::getSlavePort(if_name, idx);
2058922Swilliam.wang@arm.com    }
2068922Swilliam.wang@arm.com}
2074628SN/A
20810821Sandreas.hansson@arm.combool
20910821Sandreas.hansson@arm.comBaseCache::inRange(Addr addr) const
21010821Sandreas.hansson@arm.com{
21110821Sandreas.hansson@arm.com    for (const auto& r : addrRanges) {
21210821Sandreas.hansson@arm.com        if (r.contains(addr)) {
21310821Sandreas.hansson@arm.com            return true;
21410821Sandreas.hansson@arm.com       }
21510821Sandreas.hansson@arm.com    }
21610821Sandreas.hansson@arm.com    return false;
21710821Sandreas.hansson@arm.com}
21810821Sandreas.hansson@arm.com
2192858SN/Avoid
22012724Snikos.nikoleris@arm.comBaseCache::handleTimingReqHit(PacketPtr pkt, CacheBlk *blk, Tick request_time)
22112724Snikos.nikoleris@arm.com{
22212724Snikos.nikoleris@arm.com    if (pkt->needsResponse()) {
22313745Sodanrc@yahoo.com.br        // These delays should have been consumed by now
22413745Sodanrc@yahoo.com.br        assert(pkt->headerDelay == 0);
22513745Sodanrc@yahoo.com.br        assert(pkt->payloadDelay == 0);
22613745Sodanrc@yahoo.com.br
22712724Snikos.nikoleris@arm.com        pkt->makeTimingResponse();
22812724Snikos.nikoleris@arm.com
22912724Snikos.nikoleris@arm.com        // In this case we are considering request_time that takes
23012724Snikos.nikoleris@arm.com        // into account the delay of the xbar, if any, and just
23112724Snikos.nikoleris@arm.com        // lat, neglecting responseLatency, modelling hit latency
23213418Sodanrc@yahoo.com.br        // just as the value of lat overriden by access(), which calls
23313418Sodanrc@yahoo.com.br        // the calculateAccessLatency() function.
23413564Snikos.nikoleris@arm.com        cpuSidePort.schedTimingResp(pkt, request_time);
23512724Snikos.nikoleris@arm.com    } else {
23612724Snikos.nikoleris@arm.com        DPRINTF(Cache, "%s satisfied %s, no response needed\n", __func__,
23712724Snikos.nikoleris@arm.com                pkt->print());
23812724Snikos.nikoleris@arm.com
23912724Snikos.nikoleris@arm.com        // queue the packet for deletion, as the sending cache is
24012724Snikos.nikoleris@arm.com        // still relying on it; if the block is found in access(),
24112724Snikos.nikoleris@arm.com        // CleanEvict and Writeback messages will be deleted
24212724Snikos.nikoleris@arm.com        // here as well
24312724Snikos.nikoleris@arm.com        pendingDelete.reset(pkt);
24412724Snikos.nikoleris@arm.com    }
24512724Snikos.nikoleris@arm.com}
24612724Snikos.nikoleris@arm.com
24712724Snikos.nikoleris@arm.comvoid
24812724Snikos.nikoleris@arm.comBaseCache::handleTimingReqMiss(PacketPtr pkt, MSHR *mshr, CacheBlk *blk,
24912724Snikos.nikoleris@arm.com                               Tick forward_time, Tick request_time)
25012724Snikos.nikoleris@arm.com{
25113352Snikos.nikoleris@arm.com    if (writeAllocator &&
25213352Snikos.nikoleris@arm.com        pkt && pkt->isWrite() && !pkt->req->isUncacheable()) {
25313352Snikos.nikoleris@arm.com        writeAllocator->updateMode(pkt->getAddr(), pkt->getSize(),
25413352Snikos.nikoleris@arm.com                                   pkt->getBlockAddr(blkSize));
25513352Snikos.nikoleris@arm.com    }
25613352Snikos.nikoleris@arm.com
25712724Snikos.nikoleris@arm.com    if (mshr) {
25812724Snikos.nikoleris@arm.com        /// MSHR hit
25912724Snikos.nikoleris@arm.com        /// @note writebacks will be checked in getNextMSHR()
26012724Snikos.nikoleris@arm.com        /// for any conflicting requests to the same block
26112724Snikos.nikoleris@arm.com
26212724Snikos.nikoleris@arm.com        //@todo remove hw_pf here
26312724Snikos.nikoleris@arm.com
26412724Snikos.nikoleris@arm.com        // Coalesce unless it was a software prefetch (see above).
26512724Snikos.nikoleris@arm.com        if (pkt) {
26612724Snikos.nikoleris@arm.com            assert(!pkt->isWriteback());
26712724Snikos.nikoleris@arm.com            // CleanEvicts corresponding to blocks which have
26812724Snikos.nikoleris@arm.com            // outstanding requests in MSHRs are simply sunk here
26912724Snikos.nikoleris@arm.com            if (pkt->cmd == MemCmd::CleanEvict) {
27012724Snikos.nikoleris@arm.com                pendingDelete.reset(pkt);
27112724Snikos.nikoleris@arm.com            } else if (pkt->cmd == MemCmd::WriteClean) {
27212724Snikos.nikoleris@arm.com                // A WriteClean should never coalesce with any
27312724Snikos.nikoleris@arm.com                // outstanding cache maintenance requests.
27412724Snikos.nikoleris@arm.com
27512724Snikos.nikoleris@arm.com                // We use forward_time here because there is an
27612724Snikos.nikoleris@arm.com                // uncached memory write, forwarded to WriteBuffer.
27712724Snikos.nikoleris@arm.com                allocateWriteBuffer(pkt, forward_time);
27812724Snikos.nikoleris@arm.com            } else {
27912724Snikos.nikoleris@arm.com                DPRINTF(Cache, "%s coalescing MSHR for %s\n", __func__,
28012724Snikos.nikoleris@arm.com                        pkt->print());
28112724Snikos.nikoleris@arm.com
28212724Snikos.nikoleris@arm.com                assert(pkt->req->masterId() < system->maxMasters());
28312724Snikos.nikoleris@arm.com                mshr_hits[pkt->cmdToIndex()][pkt->req->masterId()]++;
28412724Snikos.nikoleris@arm.com
28512724Snikos.nikoleris@arm.com                // We use forward_time here because it is the same
28612724Snikos.nikoleris@arm.com                // considering new targets. We have multiple
28712724Snikos.nikoleris@arm.com                // requests for the same address here. It
28812724Snikos.nikoleris@arm.com                // specifies the latency to allocate an internal
28912724Snikos.nikoleris@arm.com                // buffer and to schedule an event to the queued
29012724Snikos.nikoleris@arm.com                // port and also takes into account the additional
29112724Snikos.nikoleris@arm.com                // delay of the xbar.
29212724Snikos.nikoleris@arm.com                mshr->allocateTarget(pkt, forward_time, order++,
29312724Snikos.nikoleris@arm.com                                     allocOnFill(pkt->cmd));
29412724Snikos.nikoleris@arm.com                if (mshr->getNumTargets() == numTarget) {
29512724Snikos.nikoleris@arm.com                    noTargetMSHR = mshr;
29612724Snikos.nikoleris@arm.com                    setBlocked(Blocked_NoTargets);
29712724Snikos.nikoleris@arm.com                    // need to be careful with this... if this mshr isn't
29812724Snikos.nikoleris@arm.com                    // ready yet (i.e. time > curTick()), we don't want to
29912724Snikos.nikoleris@arm.com                    // move it ahead of mshrs that are ready
30012724Snikos.nikoleris@arm.com                    // mshrQueue.moveToFront(mshr);
30112724Snikos.nikoleris@arm.com                }
30212724Snikos.nikoleris@arm.com            }
30312724Snikos.nikoleris@arm.com        }
30412724Snikos.nikoleris@arm.com    } else {
30512724Snikos.nikoleris@arm.com        // no MSHR
30612724Snikos.nikoleris@arm.com        assert(pkt->req->masterId() < system->maxMasters());
30712724Snikos.nikoleris@arm.com        mshr_misses[pkt->cmdToIndex()][pkt->req->masterId()]++;
30812724Snikos.nikoleris@arm.com
30912724Snikos.nikoleris@arm.com        if (pkt->isEviction() || pkt->cmd == MemCmd::WriteClean) {
31012724Snikos.nikoleris@arm.com            // We use forward_time here because there is an
31112724Snikos.nikoleris@arm.com            // writeback or writeclean, forwarded to WriteBuffer.
31212724Snikos.nikoleris@arm.com            allocateWriteBuffer(pkt, forward_time);
31312724Snikos.nikoleris@arm.com        } else {
31412724Snikos.nikoleris@arm.com            if (blk && blk->isValid()) {
31512724Snikos.nikoleris@arm.com                // If we have a write miss to a valid block, we
31612724Snikos.nikoleris@arm.com                // need to mark the block non-readable.  Otherwise
31712724Snikos.nikoleris@arm.com                // if we allow reads while there's an outstanding
31812724Snikos.nikoleris@arm.com                // write miss, the read could return stale data
31912724Snikos.nikoleris@arm.com                // out of the cache block... a more aggressive
32012724Snikos.nikoleris@arm.com                // system could detect the overlap (if any) and
32112724Snikos.nikoleris@arm.com                // forward data out of the MSHRs, but we don't do
32212724Snikos.nikoleris@arm.com                // that yet.  Note that we do need to leave the
32312724Snikos.nikoleris@arm.com                // block valid so that it stays in the cache, in
32412724Snikos.nikoleris@arm.com                // case we get an upgrade response (and hence no
32512724Snikos.nikoleris@arm.com                // new data) when the write miss completes.
32612724Snikos.nikoleris@arm.com                // As long as CPUs do proper store/load forwarding
32712724Snikos.nikoleris@arm.com                // internally, and have a sufficiently weak memory
32812724Snikos.nikoleris@arm.com                // model, this is probably unnecessary, but at some
32912724Snikos.nikoleris@arm.com                // point it must have seemed like we needed it...
33012724Snikos.nikoleris@arm.com                assert((pkt->needsWritable() && !blk->isWritable()) ||
33112724Snikos.nikoleris@arm.com                       pkt->req->isCacheMaintenance());
33212724Snikos.nikoleris@arm.com                blk->status &= ~BlkReadable;
33312724Snikos.nikoleris@arm.com            }
33412724Snikos.nikoleris@arm.com            // Here we are using forward_time, modelling the latency of
33512724Snikos.nikoleris@arm.com            // a miss (outbound) just as forwardLatency, neglecting the
33612724Snikos.nikoleris@arm.com            // lookupLatency component.
33712724Snikos.nikoleris@arm.com            allocateMissBuffer(pkt, forward_time);
33812724Snikos.nikoleris@arm.com        }
33912724Snikos.nikoleris@arm.com    }
34012724Snikos.nikoleris@arm.com}
34112724Snikos.nikoleris@arm.com
34212724Snikos.nikoleris@arm.comvoid
34312724Snikos.nikoleris@arm.comBaseCache::recvTimingReq(PacketPtr pkt)
34412724Snikos.nikoleris@arm.com{
34512724Snikos.nikoleris@arm.com    // anything that is merely forwarded pays for the forward latency and
34612724Snikos.nikoleris@arm.com    // the delay provided by the crossbar
34712724Snikos.nikoleris@arm.com    Tick forward_time = clockEdge(forwardLatency) + pkt->headerDelay;
34812724Snikos.nikoleris@arm.com
34913418Sodanrc@yahoo.com.br    Cycles lat;
35012724Snikos.nikoleris@arm.com    CacheBlk *blk = nullptr;
35112724Snikos.nikoleris@arm.com    bool satisfied = false;
35212724Snikos.nikoleris@arm.com    {
35312724Snikos.nikoleris@arm.com        PacketList writebacks;
35412724Snikos.nikoleris@arm.com        // Note that lat is passed by reference here. The function
35513418Sodanrc@yahoo.com.br        // access() will set the lat value.
35612724Snikos.nikoleris@arm.com        satisfied = access(pkt, blk, lat, writebacks);
35712724Snikos.nikoleris@arm.com
35813747Sodanrc@yahoo.com.br        // After the evicted blocks are selected, they must be forwarded
35913747Sodanrc@yahoo.com.br        // to the write buffer to ensure they logically precede anything
36013747Sodanrc@yahoo.com.br        // happening below
36113747Sodanrc@yahoo.com.br        doWritebacks(writebacks, clockEdge(lat + forwardLatency));
36212724Snikos.nikoleris@arm.com    }
36312724Snikos.nikoleris@arm.com
36412724Snikos.nikoleris@arm.com    // Here we charge the headerDelay that takes into account the latencies
36512724Snikos.nikoleris@arm.com    // of the bus, if the packet comes from it.
36613418Sodanrc@yahoo.com.br    // The latency charged is just the value set by the access() function.
36712724Snikos.nikoleris@arm.com    // In case of a hit we are neglecting response latency.
36812724Snikos.nikoleris@arm.com    // In case of a miss we are neglecting forward latency.
36913746Sodanrc@yahoo.com.br    Tick request_time = clockEdge(lat);
37012724Snikos.nikoleris@arm.com    // Here we reset the timing of the packet.
37112724Snikos.nikoleris@arm.com    pkt->headerDelay = pkt->payloadDelay = 0;
37212724Snikos.nikoleris@arm.com
37312724Snikos.nikoleris@arm.com    if (satisfied) {
37413416Sjavier.bueno@metempsy.com        // notify before anything else as later handleTimingReqHit might turn
37513416Sjavier.bueno@metempsy.com        // the packet in a response
37613416Sjavier.bueno@metempsy.com        ppHit->notify(pkt);
37712724Snikos.nikoleris@arm.com
37813416Sjavier.bueno@metempsy.com        if (prefetcher && blk && blk->wasPrefetched()) {
37913416Sjavier.bueno@metempsy.com            blk->status &= ~BlkHWPrefetched;
38012724Snikos.nikoleris@arm.com        }
38112724Snikos.nikoleris@arm.com
38212724Snikos.nikoleris@arm.com        handleTimingReqHit(pkt, blk, request_time);
38312724Snikos.nikoleris@arm.com    } else {
38412724Snikos.nikoleris@arm.com        handleTimingReqMiss(pkt, blk, forward_time, request_time);
38512724Snikos.nikoleris@arm.com
38613416Sjavier.bueno@metempsy.com        ppMiss->notify(pkt);
38712724Snikos.nikoleris@arm.com    }
38812724Snikos.nikoleris@arm.com
38913416Sjavier.bueno@metempsy.com    if (prefetcher) {
39013416Sjavier.bueno@metempsy.com        // track time of availability of next prefetch, if any
39113416Sjavier.bueno@metempsy.com        Tick next_pf_time = prefetcher->nextPrefetchReadyTime();
39213416Sjavier.bueno@metempsy.com        if (next_pf_time != MaxTick) {
39313416Sjavier.bueno@metempsy.com            schedMemSideSendEvent(next_pf_time);
39413416Sjavier.bueno@metempsy.com        }
39512724Snikos.nikoleris@arm.com    }
39612724Snikos.nikoleris@arm.com}
39712724Snikos.nikoleris@arm.com
39812724Snikos.nikoleris@arm.comvoid
39912724Snikos.nikoleris@arm.comBaseCache::handleUncacheableWriteResp(PacketPtr pkt)
40012724Snikos.nikoleris@arm.com{
40112724Snikos.nikoleris@arm.com    Tick completion_time = clockEdge(responseLatency) +
40212724Snikos.nikoleris@arm.com        pkt->headerDelay + pkt->payloadDelay;
40312724Snikos.nikoleris@arm.com
40412724Snikos.nikoleris@arm.com    // Reset the bus additional time as it is now accounted for
40512724Snikos.nikoleris@arm.com    pkt->headerDelay = pkt->payloadDelay = 0;
40612724Snikos.nikoleris@arm.com
40713564Snikos.nikoleris@arm.com    cpuSidePort.schedTimingResp(pkt, completion_time);
40812724Snikos.nikoleris@arm.com}
40912724Snikos.nikoleris@arm.com
41012724Snikos.nikoleris@arm.comvoid
41112724Snikos.nikoleris@arm.comBaseCache::recvTimingResp(PacketPtr pkt)
41212724Snikos.nikoleris@arm.com{
41312724Snikos.nikoleris@arm.com    assert(pkt->isResponse());
41412724Snikos.nikoleris@arm.com
41512724Snikos.nikoleris@arm.com    // all header delay should be paid for by the crossbar, unless
41612724Snikos.nikoleris@arm.com    // this is a prefetch response from above
41712724Snikos.nikoleris@arm.com    panic_if(pkt->headerDelay != 0 && pkt->cmd != MemCmd::HardPFResp,
41812724Snikos.nikoleris@arm.com             "%s saw a non-zero packet delay\n", name());
41912724Snikos.nikoleris@arm.com
42012724Snikos.nikoleris@arm.com    const bool is_error = pkt->isError();
42112724Snikos.nikoleris@arm.com
42212724Snikos.nikoleris@arm.com    if (is_error) {
42312724Snikos.nikoleris@arm.com        DPRINTF(Cache, "%s: Cache received %s with error\n", __func__,
42412724Snikos.nikoleris@arm.com                pkt->print());
42512724Snikos.nikoleris@arm.com    }
42612724Snikos.nikoleris@arm.com
42712724Snikos.nikoleris@arm.com    DPRINTF(Cache, "%s: Handling response %s\n", __func__,
42812724Snikos.nikoleris@arm.com            pkt->print());
42912724Snikos.nikoleris@arm.com
43012724Snikos.nikoleris@arm.com    // if this is a write, we should be looking at an uncacheable
43112724Snikos.nikoleris@arm.com    // write
43212724Snikos.nikoleris@arm.com    if (pkt->isWrite()) {
43312724Snikos.nikoleris@arm.com        assert(pkt->req->isUncacheable());
43412724Snikos.nikoleris@arm.com        handleUncacheableWriteResp(pkt);
43512724Snikos.nikoleris@arm.com        return;
43612724Snikos.nikoleris@arm.com    }
43712724Snikos.nikoleris@arm.com
43812724Snikos.nikoleris@arm.com    // we have dealt with any (uncacheable) writes above, from here on
43912724Snikos.nikoleris@arm.com    // we know we are dealing with an MSHR due to a miss or a prefetch
44012724Snikos.nikoleris@arm.com    MSHR *mshr = dynamic_cast<MSHR*>(pkt->popSenderState());
44112724Snikos.nikoleris@arm.com    assert(mshr);
44212724Snikos.nikoleris@arm.com
44312724Snikos.nikoleris@arm.com    if (mshr == noTargetMSHR) {
44412724Snikos.nikoleris@arm.com        // we always clear at least one target
44512724Snikos.nikoleris@arm.com        clearBlocked(Blocked_NoTargets);
44612724Snikos.nikoleris@arm.com        noTargetMSHR = nullptr;
44712724Snikos.nikoleris@arm.com    }
44812724Snikos.nikoleris@arm.com
44912724Snikos.nikoleris@arm.com    // Initial target is used just for stats
45012724Snikos.nikoleris@arm.com    MSHR::Target *initial_tgt = mshr->getTarget();
45112724Snikos.nikoleris@arm.com    int stats_cmd_idx = initial_tgt->pkt->cmdToIndex();
45212724Snikos.nikoleris@arm.com    Tick miss_latency = curTick() - initial_tgt->recvTime;
45312724Snikos.nikoleris@arm.com
45412724Snikos.nikoleris@arm.com    if (pkt->req->isUncacheable()) {
45512724Snikos.nikoleris@arm.com        assert(pkt->req->masterId() < system->maxMasters());
45612724Snikos.nikoleris@arm.com        mshr_uncacheable_lat[stats_cmd_idx][pkt->req->masterId()] +=
45712724Snikos.nikoleris@arm.com            miss_latency;
45812724Snikos.nikoleris@arm.com    } else {
45912724Snikos.nikoleris@arm.com        assert(pkt->req->masterId() < system->maxMasters());
46012724Snikos.nikoleris@arm.com        mshr_miss_latency[stats_cmd_idx][pkt->req->masterId()] +=
46112724Snikos.nikoleris@arm.com            miss_latency;
46212724Snikos.nikoleris@arm.com    }
46312724Snikos.nikoleris@arm.com
46412724Snikos.nikoleris@arm.com    PacketList writebacks;
46512724Snikos.nikoleris@arm.com
46612724Snikos.nikoleris@arm.com    bool is_fill = !mshr->isForward &&
46713350Snikos.nikoleris@arm.com        (pkt->isRead() || pkt->cmd == MemCmd::UpgradeResp ||
46813350Snikos.nikoleris@arm.com         mshr->wasWholeLineWrite);
46913350Snikos.nikoleris@arm.com
47013350Snikos.nikoleris@arm.com    // make sure that if the mshr was due to a whole line write then
47113350Snikos.nikoleris@arm.com    // the response is an invalidation
47213350Snikos.nikoleris@arm.com    assert(!mshr->wasWholeLineWrite || pkt->isInvalidate());
47312724Snikos.nikoleris@arm.com
47412724Snikos.nikoleris@arm.com    CacheBlk *blk = tags->findBlock(pkt->getAddr(), pkt->isSecure());
47512724Snikos.nikoleris@arm.com
47612724Snikos.nikoleris@arm.com    if (is_fill && !is_error) {
47712724Snikos.nikoleris@arm.com        DPRINTF(Cache, "Block for addr %#llx being updated in Cache\n",
47812724Snikos.nikoleris@arm.com                pkt->getAddr());
47912724Snikos.nikoleris@arm.com
48013352Snikos.nikoleris@arm.com        const bool allocate = (writeAllocator && mshr->wasWholeLineWrite) ?
48113352Snikos.nikoleris@arm.com            writeAllocator->allocate() : mshr->allocOnFill();
48213352Snikos.nikoleris@arm.com        blk = handleFill(pkt, blk, writebacks, allocate);
48312724Snikos.nikoleris@arm.com        assert(blk != nullptr);
48413717Sivan.pizarro@metempsy.com        ppFill->notify(pkt);
48512724Snikos.nikoleris@arm.com    }
48612724Snikos.nikoleris@arm.com
48712724Snikos.nikoleris@arm.com    if (blk && blk->isValid() && pkt->isClean() && !pkt->isInvalidate()) {
48812724Snikos.nikoleris@arm.com        // The block was marked not readable while there was a pending
48912724Snikos.nikoleris@arm.com        // cache maintenance operation, restore its flag.
49012724Snikos.nikoleris@arm.com        blk->status |= BlkReadable;
49112794Snikos.nikoleris@arm.com
49212794Snikos.nikoleris@arm.com        // This was a cache clean operation (without invalidate)
49312794Snikos.nikoleris@arm.com        // and we have a copy of the block already. Since there
49412794Snikos.nikoleris@arm.com        // is no invalidation, we can promote targets that don't
49512794Snikos.nikoleris@arm.com        // require a writable copy
49612794Snikos.nikoleris@arm.com        mshr->promoteReadable();
49712724Snikos.nikoleris@arm.com    }
49812724Snikos.nikoleris@arm.com
49912724Snikos.nikoleris@arm.com    if (blk && blk->isWritable() && !pkt->req->isCacheInvalidate()) {
50012724Snikos.nikoleris@arm.com        // If at this point the referenced block is writable and the
50112724Snikos.nikoleris@arm.com        // response is not a cache invalidate, we promote targets that
50212724Snikos.nikoleris@arm.com        // were deferred as we couldn't guarrantee a writable copy
50312724Snikos.nikoleris@arm.com        mshr->promoteWritable();
50412724Snikos.nikoleris@arm.com    }
50512724Snikos.nikoleris@arm.com
50613478Sodanrc@yahoo.com.br    serviceMSHRTargets(mshr, pkt, blk);
50712724Snikos.nikoleris@arm.com
50812724Snikos.nikoleris@arm.com    if (mshr->promoteDeferredTargets()) {
50912724Snikos.nikoleris@arm.com        // avoid later read getting stale data while write miss is
51012724Snikos.nikoleris@arm.com        // outstanding.. see comment in timingAccess()
51112724Snikos.nikoleris@arm.com        if (blk) {
51212724Snikos.nikoleris@arm.com            blk->status &= ~BlkReadable;
51312724Snikos.nikoleris@arm.com        }
51412724Snikos.nikoleris@arm.com        mshrQueue.markPending(mshr);
51512724Snikos.nikoleris@arm.com        schedMemSideSendEvent(clockEdge() + pkt->payloadDelay);
51612724Snikos.nikoleris@arm.com    } else {
51712724Snikos.nikoleris@arm.com        // while we deallocate an mshr from the queue we still have to
51812724Snikos.nikoleris@arm.com        // check the isFull condition before and after as we might
51912724Snikos.nikoleris@arm.com        // have been using the reserved entries already
52012724Snikos.nikoleris@arm.com        const bool was_full = mshrQueue.isFull();
52112724Snikos.nikoleris@arm.com        mshrQueue.deallocate(mshr);
52212724Snikos.nikoleris@arm.com        if (was_full && !mshrQueue.isFull()) {
52312724Snikos.nikoleris@arm.com            clearBlocked(Blocked_NoMSHRs);
52412724Snikos.nikoleris@arm.com        }
52512724Snikos.nikoleris@arm.com
52612724Snikos.nikoleris@arm.com        // Request the bus for a prefetch if this deallocation freed enough
52712724Snikos.nikoleris@arm.com        // MSHRs for a prefetch to take place
52812724Snikos.nikoleris@arm.com        if (prefetcher && mshrQueue.canPrefetch()) {
52912724Snikos.nikoleris@arm.com            Tick next_pf_time = std::max(prefetcher->nextPrefetchReadyTime(),
53012724Snikos.nikoleris@arm.com                                         clockEdge());
53112724Snikos.nikoleris@arm.com            if (next_pf_time != MaxTick)
53212724Snikos.nikoleris@arm.com                schedMemSideSendEvent(next_pf_time);
53312724Snikos.nikoleris@arm.com        }
53412724Snikos.nikoleris@arm.com    }
53512724Snikos.nikoleris@arm.com
53612724Snikos.nikoleris@arm.com    // if we used temp block, check to see if its valid and then clear it out
53712724Snikos.nikoleris@arm.com    if (blk == tempBlock && tempBlock->isValid()) {
53812724Snikos.nikoleris@arm.com        evictBlock(blk, writebacks);
53912724Snikos.nikoleris@arm.com    }
54012724Snikos.nikoleris@arm.com
54112724Snikos.nikoleris@arm.com    const Tick forward_time = clockEdge(forwardLatency) + pkt->headerDelay;
54212724Snikos.nikoleris@arm.com    // copy writebacks to write buffer
54312724Snikos.nikoleris@arm.com    doWritebacks(writebacks, forward_time);
54412724Snikos.nikoleris@arm.com
54512724Snikos.nikoleris@arm.com    DPRINTF(CacheVerbose, "%s: Leaving with %s\n", __func__, pkt->print());
54612724Snikos.nikoleris@arm.com    delete pkt;
54712724Snikos.nikoleris@arm.com}
54812724Snikos.nikoleris@arm.com
54912724Snikos.nikoleris@arm.com
55012724Snikos.nikoleris@arm.comTick
55112724Snikos.nikoleris@arm.comBaseCache::recvAtomic(PacketPtr pkt)
55212724Snikos.nikoleris@arm.com{
55312724Snikos.nikoleris@arm.com    // should assert here that there are no outstanding MSHRs or
55412724Snikos.nikoleris@arm.com    // writebacks... that would mean that someone used an atomic
55512724Snikos.nikoleris@arm.com    // access in timing mode
55612724Snikos.nikoleris@arm.com
55713412Snikos.nikoleris@arm.com    // We use lookupLatency here because it is used to specify the latency
55813412Snikos.nikoleris@arm.com    // to access.
55913412Snikos.nikoleris@arm.com    Cycles lat = lookupLatency;
56013412Snikos.nikoleris@arm.com
56112724Snikos.nikoleris@arm.com    CacheBlk *blk = nullptr;
56212724Snikos.nikoleris@arm.com    PacketList writebacks;
56312724Snikos.nikoleris@arm.com    bool satisfied = access(pkt, blk, lat, writebacks);
56412724Snikos.nikoleris@arm.com
56512724Snikos.nikoleris@arm.com    if (pkt->isClean() && blk && blk->isDirty()) {
56612724Snikos.nikoleris@arm.com        // A cache clean opearation is looking for a dirty
56712724Snikos.nikoleris@arm.com        // block. If a dirty block is encountered a WriteClean
56812724Snikos.nikoleris@arm.com        // will update any copies to the path to the memory
56912724Snikos.nikoleris@arm.com        // until the point of reference.
57012724Snikos.nikoleris@arm.com        DPRINTF(CacheVerbose, "%s: packet %s found block: %s\n",
57112724Snikos.nikoleris@arm.com                __func__, pkt->print(), blk->print());
57212724Snikos.nikoleris@arm.com        PacketPtr wb_pkt = writecleanBlk(blk, pkt->req->getDest(), pkt->id);
57312724Snikos.nikoleris@arm.com        writebacks.push_back(wb_pkt);
57412724Snikos.nikoleris@arm.com        pkt->setSatisfied();
57512724Snikos.nikoleris@arm.com    }
57612724Snikos.nikoleris@arm.com
57712724Snikos.nikoleris@arm.com    // handle writebacks resulting from the access here to ensure they
57812820Srmk35@cl.cam.ac.uk    // logically precede anything happening below
57912724Snikos.nikoleris@arm.com    doWritebacksAtomic(writebacks);
58012724Snikos.nikoleris@arm.com    assert(writebacks.empty());
58112724Snikos.nikoleris@arm.com
58212724Snikos.nikoleris@arm.com    if (!satisfied) {
58312724Snikos.nikoleris@arm.com        lat += handleAtomicReqMiss(pkt, blk, writebacks);
58412724Snikos.nikoleris@arm.com    }
58512724Snikos.nikoleris@arm.com
58612724Snikos.nikoleris@arm.com    // Note that we don't invoke the prefetcher at all in atomic mode.
58712724Snikos.nikoleris@arm.com    // It's not clear how to do it properly, particularly for
58812724Snikos.nikoleris@arm.com    // prefetchers that aggressively generate prefetch candidates and
58912724Snikos.nikoleris@arm.com    // rely on bandwidth contention to throttle them; these will tend
59012724Snikos.nikoleris@arm.com    // to pollute the cache in atomic mode since there is no bandwidth
59112724Snikos.nikoleris@arm.com    // contention.  If we ever do want to enable prefetching in atomic
59212724Snikos.nikoleris@arm.com    // mode, though, this is the place to do it... see timingAccess()
59312724Snikos.nikoleris@arm.com    // for an example (though we'd want to issue the prefetch(es)
59412724Snikos.nikoleris@arm.com    // immediately rather than calling requestMemSideBus() as we do
59512724Snikos.nikoleris@arm.com    // there).
59612724Snikos.nikoleris@arm.com
59712724Snikos.nikoleris@arm.com    // do any writebacks resulting from the response handling
59812724Snikos.nikoleris@arm.com    doWritebacksAtomic(writebacks);
59912724Snikos.nikoleris@arm.com
60012724Snikos.nikoleris@arm.com    // if we used temp block, check to see if its valid and if so
60112724Snikos.nikoleris@arm.com    // clear it out, but only do so after the call to recvAtomic is
60212724Snikos.nikoleris@arm.com    // finished so that any downstream observers (such as a snoop
60312724Snikos.nikoleris@arm.com    // filter), first see the fill, and only then see the eviction
60412724Snikos.nikoleris@arm.com    if (blk == tempBlock && tempBlock->isValid()) {
60512724Snikos.nikoleris@arm.com        // the atomic CPU calls recvAtomic for fetch and load/store
60612724Snikos.nikoleris@arm.com        // sequentuially, and we may already have a tempBlock
60712724Snikos.nikoleris@arm.com        // writeback from the fetch that we have not yet sent
60812724Snikos.nikoleris@arm.com        if (tempBlockWriteback) {
60912724Snikos.nikoleris@arm.com            // if that is the case, write the prevoius one back, and
61012724Snikos.nikoleris@arm.com            // do not schedule any new event
61112724Snikos.nikoleris@arm.com            writebackTempBlockAtomic();
61212724Snikos.nikoleris@arm.com        } else {
61312724Snikos.nikoleris@arm.com            // the writeback/clean eviction happens after the call to
61412724Snikos.nikoleris@arm.com            // recvAtomic has finished (but before any successive
61512724Snikos.nikoleris@arm.com            // calls), so that the response handling from the fill is
61612724Snikos.nikoleris@arm.com            // allowed to happen first
61712724Snikos.nikoleris@arm.com            schedule(writebackTempBlockAtomicEvent, curTick());
61812724Snikos.nikoleris@arm.com        }
61912724Snikos.nikoleris@arm.com
62012724Snikos.nikoleris@arm.com        tempBlockWriteback = evictBlock(blk);
62112724Snikos.nikoleris@arm.com    }
62212724Snikos.nikoleris@arm.com
62312724Snikos.nikoleris@arm.com    if (pkt->needsResponse()) {
62412724Snikos.nikoleris@arm.com        pkt->makeAtomicResponse();
62512724Snikos.nikoleris@arm.com    }
62612724Snikos.nikoleris@arm.com
62712724Snikos.nikoleris@arm.com    return lat * clockPeriod();
62812724Snikos.nikoleris@arm.com}
62912724Snikos.nikoleris@arm.com
63012724Snikos.nikoleris@arm.comvoid
63112724Snikos.nikoleris@arm.comBaseCache::functionalAccess(PacketPtr pkt, bool from_cpu_side)
63212724Snikos.nikoleris@arm.com{
63312724Snikos.nikoleris@arm.com    Addr blk_addr = pkt->getBlockAddr(blkSize);
63412724Snikos.nikoleris@arm.com    bool is_secure = pkt->isSecure();
63512724Snikos.nikoleris@arm.com    CacheBlk *blk = tags->findBlock(pkt->getAddr(), is_secure);
63612724Snikos.nikoleris@arm.com    MSHR *mshr = mshrQueue.findMatch(blk_addr, is_secure);
63712724Snikos.nikoleris@arm.com
63812724Snikos.nikoleris@arm.com    pkt->pushLabel(name());
63912724Snikos.nikoleris@arm.com
64012724Snikos.nikoleris@arm.com    CacheBlkPrintWrapper cbpw(blk);
64112724Snikos.nikoleris@arm.com
64212724Snikos.nikoleris@arm.com    // Note that just because an L2/L3 has valid data doesn't mean an
64312724Snikos.nikoleris@arm.com    // L1 doesn't have a more up-to-date modified copy that still
64412724Snikos.nikoleris@arm.com    // needs to be found.  As a result we always update the request if
64512724Snikos.nikoleris@arm.com    // we have it, but only declare it satisfied if we are the owner.
64612724Snikos.nikoleris@arm.com
64712724Snikos.nikoleris@arm.com    // see if we have data at all (owned or otherwise)
64812724Snikos.nikoleris@arm.com    bool have_data = blk && blk->isValid()
64912823Srmk35@cl.cam.ac.uk        && pkt->trySatisfyFunctional(&cbpw, blk_addr, is_secure, blkSize,
65012823Srmk35@cl.cam.ac.uk                                     blk->data);
65112724Snikos.nikoleris@arm.com
65212724Snikos.nikoleris@arm.com    // data we have is dirty if marked as such or if we have an
65312724Snikos.nikoleris@arm.com    // in-service MSHR that is pending a modified line
65412724Snikos.nikoleris@arm.com    bool have_dirty =
65512724Snikos.nikoleris@arm.com        have_data && (blk->isDirty() ||
65612724Snikos.nikoleris@arm.com                      (mshr && mshr->inService && mshr->isPendingModified()));
65712724Snikos.nikoleris@arm.com
65812724Snikos.nikoleris@arm.com    bool done = have_dirty ||
65912823Srmk35@cl.cam.ac.uk        cpuSidePort.trySatisfyFunctional(pkt) ||
66012823Srmk35@cl.cam.ac.uk        mshrQueue.trySatisfyFunctional(pkt, blk_addr) ||
66112823Srmk35@cl.cam.ac.uk        writeBuffer.trySatisfyFunctional(pkt, blk_addr) ||
66212823Srmk35@cl.cam.ac.uk        memSidePort.trySatisfyFunctional(pkt);
66312724Snikos.nikoleris@arm.com
66412724Snikos.nikoleris@arm.com    DPRINTF(CacheVerbose, "%s: %s %s%s%s\n", __func__,  pkt->print(),
66512724Snikos.nikoleris@arm.com            (blk && blk->isValid()) ? "valid " : "",
66612724Snikos.nikoleris@arm.com            have_data ? "data " : "", done ? "done " : "");
66712724Snikos.nikoleris@arm.com
66812724Snikos.nikoleris@arm.com    // We're leaving the cache, so pop cache->name() label
66912724Snikos.nikoleris@arm.com    pkt->popLabel();
67012724Snikos.nikoleris@arm.com
67112724Snikos.nikoleris@arm.com    if (done) {
67212724Snikos.nikoleris@arm.com        pkt->makeResponse();
67312724Snikos.nikoleris@arm.com    } else {
67412724Snikos.nikoleris@arm.com        // if it came as a request from the CPU side then make sure it
67512724Snikos.nikoleris@arm.com        // continues towards the memory side
67612724Snikos.nikoleris@arm.com        if (from_cpu_side) {
67712724Snikos.nikoleris@arm.com            memSidePort.sendFunctional(pkt);
67812724Snikos.nikoleris@arm.com        } else if (cpuSidePort.isSnooping()) {
67912724Snikos.nikoleris@arm.com            // if it came from the memory side, it must be a snoop request
68012724Snikos.nikoleris@arm.com            // and we should only forward it if we are forwarding snoops
68112724Snikos.nikoleris@arm.com            cpuSidePort.sendFunctionalSnoop(pkt);
68212724Snikos.nikoleris@arm.com        }
68312724Snikos.nikoleris@arm.com    }
68412724Snikos.nikoleris@arm.com}
68512724Snikos.nikoleris@arm.com
68612724Snikos.nikoleris@arm.com
68712724Snikos.nikoleris@arm.comvoid
68812724Snikos.nikoleris@arm.comBaseCache::cmpAndSwap(CacheBlk *blk, PacketPtr pkt)
68912724Snikos.nikoleris@arm.com{
69012724Snikos.nikoleris@arm.com    assert(pkt->isRequest());
69112724Snikos.nikoleris@arm.com
69212724Snikos.nikoleris@arm.com    uint64_t overwrite_val;
69312724Snikos.nikoleris@arm.com    bool overwrite_mem;
69412724Snikos.nikoleris@arm.com    uint64_t condition_val64;
69512724Snikos.nikoleris@arm.com    uint32_t condition_val32;
69612724Snikos.nikoleris@arm.com
69712724Snikos.nikoleris@arm.com    int offset = pkt->getOffset(blkSize);
69812724Snikos.nikoleris@arm.com    uint8_t *blk_data = blk->data + offset;
69912724Snikos.nikoleris@arm.com
70012724Snikos.nikoleris@arm.com    assert(sizeof(uint64_t) >= pkt->getSize());
70112724Snikos.nikoleris@arm.com
70212724Snikos.nikoleris@arm.com    overwrite_mem = true;
70312724Snikos.nikoleris@arm.com    // keep a copy of our possible write value, and copy what is at the
70412724Snikos.nikoleris@arm.com    // memory address into the packet
70512724Snikos.nikoleris@arm.com    pkt->writeData((uint8_t *)&overwrite_val);
70612724Snikos.nikoleris@arm.com    pkt->setData(blk_data);
70712724Snikos.nikoleris@arm.com
70812724Snikos.nikoleris@arm.com    if (pkt->req->isCondSwap()) {
70912724Snikos.nikoleris@arm.com        if (pkt->getSize() == sizeof(uint64_t)) {
71012724Snikos.nikoleris@arm.com            condition_val64 = pkt->req->getExtraData();
71112724Snikos.nikoleris@arm.com            overwrite_mem = !std::memcmp(&condition_val64, blk_data,
71212724Snikos.nikoleris@arm.com                                         sizeof(uint64_t));
71312724Snikos.nikoleris@arm.com        } else if (pkt->getSize() == sizeof(uint32_t)) {
71412724Snikos.nikoleris@arm.com            condition_val32 = (uint32_t)pkt->req->getExtraData();
71512724Snikos.nikoleris@arm.com            overwrite_mem = !std::memcmp(&condition_val32, blk_data,
71612724Snikos.nikoleris@arm.com                                         sizeof(uint32_t));
71712724Snikos.nikoleris@arm.com        } else
71812724Snikos.nikoleris@arm.com            panic("Invalid size for conditional read/write\n");
71912724Snikos.nikoleris@arm.com    }
72012724Snikos.nikoleris@arm.com
72112724Snikos.nikoleris@arm.com    if (overwrite_mem) {
72212724Snikos.nikoleris@arm.com        std::memcpy(blk_data, &overwrite_val, pkt->getSize());
72312724Snikos.nikoleris@arm.com        blk->status |= BlkDirty;
72412724Snikos.nikoleris@arm.com    }
72512724Snikos.nikoleris@arm.com}
72612724Snikos.nikoleris@arm.com
72712724Snikos.nikoleris@arm.comQueueEntry*
72812724Snikos.nikoleris@arm.comBaseCache::getNextQueueEntry()
72912724Snikos.nikoleris@arm.com{
73012724Snikos.nikoleris@arm.com    // Check both MSHR queue and write buffer for potential requests,
73112724Snikos.nikoleris@arm.com    // note that null does not mean there is no request, it could
73212724Snikos.nikoleris@arm.com    // simply be that it is not ready
73312724Snikos.nikoleris@arm.com    MSHR *miss_mshr  = mshrQueue.getNext();
73412724Snikos.nikoleris@arm.com    WriteQueueEntry *wq_entry = writeBuffer.getNext();
73512724Snikos.nikoleris@arm.com
73612724Snikos.nikoleris@arm.com    // If we got a write buffer request ready, first priority is a
73712724Snikos.nikoleris@arm.com    // full write buffer, otherwise we favour the miss requests
73812724Snikos.nikoleris@arm.com    if (wq_entry && (writeBuffer.isFull() || !miss_mshr)) {
73912724Snikos.nikoleris@arm.com        // need to search MSHR queue for conflicting earlier miss.
74012724Snikos.nikoleris@arm.com        MSHR *conflict_mshr =
74112724Snikos.nikoleris@arm.com            mshrQueue.findPending(wq_entry->blkAddr,
74212724Snikos.nikoleris@arm.com                                  wq_entry->isSecure);
74312724Snikos.nikoleris@arm.com
74412724Snikos.nikoleris@arm.com        if (conflict_mshr && conflict_mshr->order < wq_entry->order) {
74512724Snikos.nikoleris@arm.com            // Service misses in order until conflict is cleared.
74612724Snikos.nikoleris@arm.com            return conflict_mshr;
74712724Snikos.nikoleris@arm.com
74812724Snikos.nikoleris@arm.com            // @todo Note that we ignore the ready time of the conflict here
74912724Snikos.nikoleris@arm.com        }
75012724Snikos.nikoleris@arm.com
75112724Snikos.nikoleris@arm.com        // No conflicts; issue write
75212724Snikos.nikoleris@arm.com        return wq_entry;
75312724Snikos.nikoleris@arm.com    } else if (miss_mshr) {
75412724Snikos.nikoleris@arm.com        // need to check for conflicting earlier writeback
75512724Snikos.nikoleris@arm.com        WriteQueueEntry *conflict_mshr =
75612724Snikos.nikoleris@arm.com            writeBuffer.findPending(miss_mshr->blkAddr,
75712724Snikos.nikoleris@arm.com                                    miss_mshr->isSecure);
75812724Snikos.nikoleris@arm.com        if (conflict_mshr) {
75912724Snikos.nikoleris@arm.com            // not sure why we don't check order here... it was in the
76012724Snikos.nikoleris@arm.com            // original code but commented out.
76112724Snikos.nikoleris@arm.com
76212724Snikos.nikoleris@arm.com            // The only way this happens is if we are
76312724Snikos.nikoleris@arm.com            // doing a write and we didn't have permissions
76412724Snikos.nikoleris@arm.com            // then subsequently saw a writeback (owned got evicted)
76512724Snikos.nikoleris@arm.com            // We need to make sure to perform the writeback first
76612724Snikos.nikoleris@arm.com            // To preserve the dirty data, then we can issue the write
76712724Snikos.nikoleris@arm.com
76812724Snikos.nikoleris@arm.com            // should we return wq_entry here instead?  I.e. do we
76912724Snikos.nikoleris@arm.com            // have to flush writes in order?  I don't think so... not
77012724Snikos.nikoleris@arm.com            // for Alpha anyway.  Maybe for x86?
77112724Snikos.nikoleris@arm.com            return conflict_mshr;
77212724Snikos.nikoleris@arm.com
77312724Snikos.nikoleris@arm.com            // @todo Note that we ignore the ready time of the conflict here
77412724Snikos.nikoleris@arm.com        }
77512724Snikos.nikoleris@arm.com
77612724Snikos.nikoleris@arm.com        // No conflicts; issue read
77712724Snikos.nikoleris@arm.com        return miss_mshr;
77812724Snikos.nikoleris@arm.com    }
77912724Snikos.nikoleris@arm.com
78012724Snikos.nikoleris@arm.com    // fall through... no pending requests.  Try a prefetch.
78112724Snikos.nikoleris@arm.com    assert(!miss_mshr && !wq_entry);
78212724Snikos.nikoleris@arm.com    if (prefetcher && mshrQueue.canPrefetch()) {
78312724Snikos.nikoleris@arm.com        // If we have a miss queue slot, we can try a prefetch
78412724Snikos.nikoleris@arm.com        PacketPtr pkt = prefetcher->getPacket();
78512724Snikos.nikoleris@arm.com        if (pkt) {
78612724Snikos.nikoleris@arm.com            Addr pf_addr = pkt->getBlockAddr(blkSize);
78712724Snikos.nikoleris@arm.com            if (!tags->findBlock(pf_addr, pkt->isSecure()) &&
78812724Snikos.nikoleris@arm.com                !mshrQueue.findMatch(pf_addr, pkt->isSecure()) &&
78912724Snikos.nikoleris@arm.com                !writeBuffer.findMatch(pf_addr, pkt->isSecure())) {
79012724Snikos.nikoleris@arm.com                // Update statistic on number of prefetches issued
79112724Snikos.nikoleris@arm.com                // (hwpf_mshr_misses)
79212724Snikos.nikoleris@arm.com                assert(pkt->req->masterId() < system->maxMasters());
79312724Snikos.nikoleris@arm.com                mshr_misses[pkt->cmdToIndex()][pkt->req->masterId()]++;
79412724Snikos.nikoleris@arm.com
79512724Snikos.nikoleris@arm.com                // allocate an MSHR and return it, note
79612724Snikos.nikoleris@arm.com                // that we send the packet straight away, so do not
79712724Snikos.nikoleris@arm.com                // schedule the send
79812724Snikos.nikoleris@arm.com                return allocateMissBuffer(pkt, curTick(), false);
79912724Snikos.nikoleris@arm.com            } else {
80012724Snikos.nikoleris@arm.com                // free the request and packet
80112724Snikos.nikoleris@arm.com                delete pkt;
80212724Snikos.nikoleris@arm.com            }
80312724Snikos.nikoleris@arm.com        }
80412724Snikos.nikoleris@arm.com    }
80512724Snikos.nikoleris@arm.com
80612724Snikos.nikoleris@arm.com    return nullptr;
80712724Snikos.nikoleris@arm.com}
80812724Snikos.nikoleris@arm.com
80912724Snikos.nikoleris@arm.comvoid
81012724Snikos.nikoleris@arm.comBaseCache::satisfyRequest(PacketPtr pkt, CacheBlk *blk, bool, bool)
81112724Snikos.nikoleris@arm.com{
81212724Snikos.nikoleris@arm.com    assert(pkt->isRequest());
81312724Snikos.nikoleris@arm.com
81412724Snikos.nikoleris@arm.com    assert(blk && blk->isValid());
81512724Snikos.nikoleris@arm.com    // Occasionally this is not true... if we are a lower-level cache
81612724Snikos.nikoleris@arm.com    // satisfying a string of Read and ReadEx requests from
81712724Snikos.nikoleris@arm.com    // upper-level caches, a Read will mark the block as shared but we
81812724Snikos.nikoleris@arm.com    // can satisfy a following ReadEx anyway since we can rely on the
81912724Snikos.nikoleris@arm.com    // Read requester(s) to have buffered the ReadEx snoop and to
82012724Snikos.nikoleris@arm.com    // invalidate their blocks after receiving them.
82112724Snikos.nikoleris@arm.com    // assert(!pkt->needsWritable() || blk->isWritable());
82212724Snikos.nikoleris@arm.com    assert(pkt->getOffset(blkSize) + pkt->getSize() <= blkSize);
82312724Snikos.nikoleris@arm.com
82412724Snikos.nikoleris@arm.com    // Check RMW operations first since both isRead() and
82512724Snikos.nikoleris@arm.com    // isWrite() will be true for them
82612724Snikos.nikoleris@arm.com    if (pkt->cmd == MemCmd::SwapReq) {
82712766Sqtt2@cornell.edu        if (pkt->isAtomicOp()) {
82812766Sqtt2@cornell.edu            // extract data from cache and save it into the data field in
82912766Sqtt2@cornell.edu            // the packet as a return value from this atomic op
83012766Sqtt2@cornell.edu            int offset = tags->extractBlkOffset(pkt->getAddr());
83112766Sqtt2@cornell.edu            uint8_t *blk_data = blk->data + offset;
83213377Sodanrc@yahoo.com.br            pkt->setData(blk_data);
83312766Sqtt2@cornell.edu
83412766Sqtt2@cornell.edu            // execute AMO operation
83512766Sqtt2@cornell.edu            (*(pkt->getAtomicOp()))(blk_data);
83612766Sqtt2@cornell.edu
83712766Sqtt2@cornell.edu            // set block status to dirty
83812766Sqtt2@cornell.edu            blk->status |= BlkDirty;
83912766Sqtt2@cornell.edu        } else {
84012766Sqtt2@cornell.edu            cmpAndSwap(blk, pkt);
84112766Sqtt2@cornell.edu        }
84212724Snikos.nikoleris@arm.com    } else if (pkt->isWrite()) {
84312724Snikos.nikoleris@arm.com        // we have the block in a writable state and can go ahead,
84412724Snikos.nikoleris@arm.com        // note that the line may be also be considered writable in
84512724Snikos.nikoleris@arm.com        // downstream caches along the path to memory, but always
84612724Snikos.nikoleris@arm.com        // Exclusive, and never Modified
84712724Snikos.nikoleris@arm.com        assert(blk->isWritable());
84812724Snikos.nikoleris@arm.com        // Write or WriteLine at the first cache with block in writable state
84912724Snikos.nikoleris@arm.com        if (blk->checkWrite(pkt)) {
85012724Snikos.nikoleris@arm.com            pkt->writeDataToBlock(blk->data, blkSize);
85112724Snikos.nikoleris@arm.com        }
85212724Snikos.nikoleris@arm.com        // Always mark the line as dirty (and thus transition to the
85312724Snikos.nikoleris@arm.com        // Modified state) even if we are a failed StoreCond so we
85412724Snikos.nikoleris@arm.com        // supply data to any snoops that have appended themselves to
85512724Snikos.nikoleris@arm.com        // this cache before knowing the store will fail.
85612724Snikos.nikoleris@arm.com        blk->status |= BlkDirty;
85712724Snikos.nikoleris@arm.com        DPRINTF(CacheVerbose, "%s for %s (write)\n", __func__, pkt->print());
85812724Snikos.nikoleris@arm.com    } else if (pkt->isRead()) {
85912724Snikos.nikoleris@arm.com        if (pkt->isLLSC()) {
86012724Snikos.nikoleris@arm.com            blk->trackLoadLocked(pkt);
86112724Snikos.nikoleris@arm.com        }
86212724Snikos.nikoleris@arm.com
86312724Snikos.nikoleris@arm.com        // all read responses have a data payload
86412724Snikos.nikoleris@arm.com        assert(pkt->hasRespData());
86512724Snikos.nikoleris@arm.com        pkt->setDataFromBlock(blk->data, blkSize);
86612724Snikos.nikoleris@arm.com    } else if (pkt->isUpgrade()) {
86712724Snikos.nikoleris@arm.com        // sanity check
86812724Snikos.nikoleris@arm.com        assert(!pkt->hasSharers());
86912724Snikos.nikoleris@arm.com
87012724Snikos.nikoleris@arm.com        if (blk->isDirty()) {
87112724Snikos.nikoleris@arm.com            // we were in the Owned state, and a cache above us that
87212724Snikos.nikoleris@arm.com            // has the line in Shared state needs to be made aware
87312724Snikos.nikoleris@arm.com            // that the data it already has is in fact dirty
87412724Snikos.nikoleris@arm.com            pkt->setCacheResponding();
87512724Snikos.nikoleris@arm.com            blk->status &= ~BlkDirty;
87612724Snikos.nikoleris@arm.com        }
87712794Snikos.nikoleris@arm.com    } else if (pkt->isClean()) {
87812794Snikos.nikoleris@arm.com        blk->status &= ~BlkDirty;
87912724Snikos.nikoleris@arm.com    } else {
88012724Snikos.nikoleris@arm.com        assert(pkt->isInvalidate());
88112724Snikos.nikoleris@arm.com        invalidateBlock(blk);
88212724Snikos.nikoleris@arm.com        DPRINTF(CacheVerbose, "%s for %s (invalidation)\n", __func__,
88312724Snikos.nikoleris@arm.com                pkt->print());
88412724Snikos.nikoleris@arm.com    }
88512724Snikos.nikoleris@arm.com}
88612724Snikos.nikoleris@arm.com
88712724Snikos.nikoleris@arm.com/////////////////////////////////////////////////////
88812724Snikos.nikoleris@arm.com//
88912724Snikos.nikoleris@arm.com// Access path: requests coming in from the CPU side
89012724Snikos.nikoleris@arm.com//
89112724Snikos.nikoleris@arm.com/////////////////////////////////////////////////////
89213418Sodanrc@yahoo.com.brCycles
89313746Sodanrc@yahoo.com.brBaseCache::calculateAccessLatency(const CacheBlk* blk, const uint32_t delay,
89413418Sodanrc@yahoo.com.br                                  const Cycles lookup_lat) const
89513418Sodanrc@yahoo.com.br{
89613746Sodanrc@yahoo.com.br    Cycles lat(0);
89713418Sodanrc@yahoo.com.br
89813418Sodanrc@yahoo.com.br    if (blk != nullptr) {
89913746Sodanrc@yahoo.com.br        // As soon as the access arrives, for sequential accesses first access
90013746Sodanrc@yahoo.com.br        // tags, then the data entry. In the case of parallel accesses the
90113746Sodanrc@yahoo.com.br        // latency is dictated by the slowest of tag and data latencies.
90213418Sodanrc@yahoo.com.br        if (sequentialAccess) {
90313746Sodanrc@yahoo.com.br            lat = ticksToCycles(delay) + lookup_lat + dataLatency;
90413418Sodanrc@yahoo.com.br        } else {
90513746Sodanrc@yahoo.com.br            lat = ticksToCycles(delay) + std::max(lookup_lat, dataLatency);
90613418Sodanrc@yahoo.com.br        }
90713418Sodanrc@yahoo.com.br
90813418Sodanrc@yahoo.com.br        // Check if the block to be accessed is available. If not, apply the
90913477Sodanrc@yahoo.com.br        // access latency on top of when the block is ready to be accessed.
91013746Sodanrc@yahoo.com.br        const Tick tick = curTick() + delay;
91113477Sodanrc@yahoo.com.br        const Tick when_ready = blk->getWhenReady();
91213746Sodanrc@yahoo.com.br        if (when_ready > tick &&
91313746Sodanrc@yahoo.com.br            ticksToCycles(when_ready - tick) > lat) {
91413746Sodanrc@yahoo.com.br            lat += ticksToCycles(when_ready - tick);
91513418Sodanrc@yahoo.com.br        }
91613746Sodanrc@yahoo.com.br    } else {
91713746Sodanrc@yahoo.com.br        // In case of a miss, apply lookup latency on top of the metadata
91813746Sodanrc@yahoo.com.br        // delay, as the access can only start when it arrives.
91913746Sodanrc@yahoo.com.br        lat = ticksToCycles(delay) + lookup_lat;
92013418Sodanrc@yahoo.com.br    }
92113418Sodanrc@yahoo.com.br
92213418Sodanrc@yahoo.com.br    return lat;
92313418Sodanrc@yahoo.com.br}
92412724Snikos.nikoleris@arm.com
92512724Snikos.nikoleris@arm.combool
92612724Snikos.nikoleris@arm.comBaseCache::access(PacketPtr pkt, CacheBlk *&blk, Cycles &lat,
92712724Snikos.nikoleris@arm.com                  PacketList &writebacks)
92812724Snikos.nikoleris@arm.com{
92912724Snikos.nikoleris@arm.com    // sanity check
93012724Snikos.nikoleris@arm.com    assert(pkt->isRequest());
93112724Snikos.nikoleris@arm.com
93212724Snikos.nikoleris@arm.com    chatty_assert(!(isReadOnly && pkt->isWrite()),
93312724Snikos.nikoleris@arm.com                  "Should never see a write in a read-only cache %s\n",
93412724Snikos.nikoleris@arm.com                  name());
93512724Snikos.nikoleris@arm.com
93613418Sodanrc@yahoo.com.br    // Access block in the tags
93713418Sodanrc@yahoo.com.br    Cycles tag_latency(0);
93813418Sodanrc@yahoo.com.br    blk = tags->accessBlock(pkt->getAddr(), pkt->isSecure(), tag_latency);
93913418Sodanrc@yahoo.com.br
94013746Sodanrc@yahoo.com.br    // Calculate access latency on top of when the packet arrives. This
94113746Sodanrc@yahoo.com.br    // takes into account the bus delay.
94213746Sodanrc@yahoo.com.br    lat = calculateAccessLatency(blk, pkt->headerDelay,
94313746Sodanrc@yahoo.com.br                                 tag_latency);
94412724Snikos.nikoleris@arm.com
94512724Snikos.nikoleris@arm.com    DPRINTF(Cache, "%s for %s %s\n", __func__, pkt->print(),
94612724Snikos.nikoleris@arm.com            blk ? "hit " + blk->print() : "miss");
94712724Snikos.nikoleris@arm.com
94812724Snikos.nikoleris@arm.com    if (pkt->req->isCacheMaintenance()) {
94912724Snikos.nikoleris@arm.com        // A cache maintenance operation is always forwarded to the
95012724Snikos.nikoleris@arm.com        // memory below even if the block is found in dirty state.
95112724Snikos.nikoleris@arm.com
95212724Snikos.nikoleris@arm.com        // We defer any changes to the state of the block until we
95312724Snikos.nikoleris@arm.com        // create and mark as in service the mshr for the downstream
95412724Snikos.nikoleris@arm.com        // packet.
95512724Snikos.nikoleris@arm.com        return false;
95612724Snikos.nikoleris@arm.com    }
95712724Snikos.nikoleris@arm.com
95812724Snikos.nikoleris@arm.com    if (pkt->isEviction()) {
95912724Snikos.nikoleris@arm.com        // We check for presence of block in above caches before issuing
96012724Snikos.nikoleris@arm.com        // Writeback or CleanEvict to write buffer. Therefore the only
96112724Snikos.nikoleris@arm.com        // possible cases can be of a CleanEvict packet coming from above
96212724Snikos.nikoleris@arm.com        // encountering a Writeback generated in this cache peer cache and
96312724Snikos.nikoleris@arm.com        // waiting in the write buffer. Cases of upper level peer caches
96412724Snikos.nikoleris@arm.com        // generating CleanEvict and Writeback or simply CleanEvict and
96512724Snikos.nikoleris@arm.com        // CleanEvict almost simultaneously will be caught by snoops sent out
96612724Snikos.nikoleris@arm.com        // by crossbar.
96712724Snikos.nikoleris@arm.com        WriteQueueEntry *wb_entry = writeBuffer.findMatch(pkt->getAddr(),
96812724Snikos.nikoleris@arm.com                                                          pkt->isSecure());
96912724Snikos.nikoleris@arm.com        if (wb_entry) {
97012724Snikos.nikoleris@arm.com            assert(wb_entry->getNumTargets() == 1);
97112724Snikos.nikoleris@arm.com            PacketPtr wbPkt = wb_entry->getTarget()->pkt;
97212724Snikos.nikoleris@arm.com            assert(wbPkt->isWriteback());
97312724Snikos.nikoleris@arm.com
97412724Snikos.nikoleris@arm.com            if (pkt->isCleanEviction()) {
97512724Snikos.nikoleris@arm.com                // The CleanEvict and WritebackClean snoops into other
97612724Snikos.nikoleris@arm.com                // peer caches of the same level while traversing the
97712724Snikos.nikoleris@arm.com                // crossbar. If a copy of the block is found, the
97812724Snikos.nikoleris@arm.com                // packet is deleted in the crossbar. Hence, none of
97912724Snikos.nikoleris@arm.com                // the other upper level caches connected to this
98012724Snikos.nikoleris@arm.com                // cache have the block, so we can clear the
98112724Snikos.nikoleris@arm.com                // BLOCK_CACHED flag in the Writeback if set and
98212724Snikos.nikoleris@arm.com                // discard the CleanEvict by returning true.
98312724Snikos.nikoleris@arm.com                wbPkt->clearBlockCached();
98412724Snikos.nikoleris@arm.com                return true;
98512724Snikos.nikoleris@arm.com            } else {
98612724Snikos.nikoleris@arm.com                assert(pkt->cmd == MemCmd::WritebackDirty);
98712724Snikos.nikoleris@arm.com                // Dirty writeback from above trumps our clean
98812724Snikos.nikoleris@arm.com                // writeback... discard here
98912724Snikos.nikoleris@arm.com                // Note: markInService will remove entry from writeback buffer.
99012724Snikos.nikoleris@arm.com                markInService(wb_entry);
99112724Snikos.nikoleris@arm.com                delete wbPkt;
99212724Snikos.nikoleris@arm.com            }
99312724Snikos.nikoleris@arm.com        }
99412724Snikos.nikoleris@arm.com    }
99512724Snikos.nikoleris@arm.com
99612724Snikos.nikoleris@arm.com    // Writeback handling is special case.  We can write the block into
99712724Snikos.nikoleris@arm.com    // the cache without having a writeable copy (or any copy at all).
99812724Snikos.nikoleris@arm.com    if (pkt->isWriteback()) {
99912724Snikos.nikoleris@arm.com        assert(blkSize == pkt->getSize());
100012724Snikos.nikoleris@arm.com
100112724Snikos.nikoleris@arm.com        // we could get a clean writeback while we are having
100212724Snikos.nikoleris@arm.com        // outstanding accesses to a block, do the simple thing for
100312724Snikos.nikoleris@arm.com        // now and drop the clean writeback so that we do not upset
100412724Snikos.nikoleris@arm.com        // any ordering/decisions about ownership already taken
100512724Snikos.nikoleris@arm.com        if (pkt->cmd == MemCmd::WritebackClean &&
100612724Snikos.nikoleris@arm.com            mshrQueue.findMatch(pkt->getAddr(), pkt->isSecure())) {
100712724Snikos.nikoleris@arm.com            DPRINTF(Cache, "Clean writeback %#llx to block with MSHR, "
100812724Snikos.nikoleris@arm.com                    "dropping\n", pkt->getAddr());
100912724Snikos.nikoleris@arm.com            return true;
101012724Snikos.nikoleris@arm.com        }
101112724Snikos.nikoleris@arm.com
101212724Snikos.nikoleris@arm.com        if (!blk) {
101312724Snikos.nikoleris@arm.com            // need to do a replacement
101412754Sodanrc@yahoo.com.br            blk = allocateBlock(pkt, writebacks);
101512724Snikos.nikoleris@arm.com            if (!blk) {
101612724Snikos.nikoleris@arm.com                // no replaceable block available: give up, fwd to next level.
101712724Snikos.nikoleris@arm.com                incMissCount(pkt);
101812724Snikos.nikoleris@arm.com                return false;
101912724Snikos.nikoleris@arm.com            }
102012724Snikos.nikoleris@arm.com
102113445Sodanrc@yahoo.com.br            blk->status |= BlkReadable;
102212724Snikos.nikoleris@arm.com        }
102312724Snikos.nikoleris@arm.com        // only mark the block dirty if we got a writeback command,
102412724Snikos.nikoleris@arm.com        // and leave it as is for a clean writeback
102512724Snikos.nikoleris@arm.com        if (pkt->cmd == MemCmd::WritebackDirty) {
102612724Snikos.nikoleris@arm.com            // TODO: the coherent cache can assert(!blk->isDirty());
102712724Snikos.nikoleris@arm.com            blk->status |= BlkDirty;
102812724Snikos.nikoleris@arm.com        }
102912724Snikos.nikoleris@arm.com        // if the packet does not have sharers, it is passing
103012724Snikos.nikoleris@arm.com        // writable, and we got the writeback in Modified or Exclusive
103112724Snikos.nikoleris@arm.com        // state, if not we are in the Owned or Shared state
103212724Snikos.nikoleris@arm.com        if (!pkt->hasSharers()) {
103312724Snikos.nikoleris@arm.com            blk->status |= BlkWritable;
103412724Snikos.nikoleris@arm.com        }
103512724Snikos.nikoleris@arm.com        // nothing else to do; writeback doesn't expect response
103612724Snikos.nikoleris@arm.com        assert(!pkt->needsResponse());
103712724Snikos.nikoleris@arm.com        pkt->writeDataToBlock(blk->data, blkSize);
103812724Snikos.nikoleris@arm.com        DPRINTF(Cache, "%s new state is %s\n", __func__, blk->print());
103912724Snikos.nikoleris@arm.com        incHitCount(pkt);
104013748Sodanrc@yahoo.com.br
104113748Sodanrc@yahoo.com.br        // When the packet metadata arrives, the tag lookup will be done while
104213748Sodanrc@yahoo.com.br        // the payload is arriving. Then the block will be ready to access as
104313748Sodanrc@yahoo.com.br        // soon as the fill is done
104413477Sodanrc@yahoo.com.br        blk->setWhenReady(clockEdge(fillLatency) + pkt->headerDelay +
104513748Sodanrc@yahoo.com.br            std::max(cyclesToTicks(tag_latency), (uint64_t)pkt->payloadDelay));
104612724Snikos.nikoleris@arm.com        return true;
104712724Snikos.nikoleris@arm.com    } else if (pkt->cmd == MemCmd::CleanEvict) {
104812724Snikos.nikoleris@arm.com        if (blk) {
104912724Snikos.nikoleris@arm.com            // Found the block in the tags, need to stop CleanEvict from
105012724Snikos.nikoleris@arm.com            // propagating further down the hierarchy. Returning true will
105112724Snikos.nikoleris@arm.com            // treat the CleanEvict like a satisfied write request and delete
105212724Snikos.nikoleris@arm.com            // it.
105312724Snikos.nikoleris@arm.com            return true;
105412724Snikos.nikoleris@arm.com        }
105512724Snikos.nikoleris@arm.com        // We didn't find the block here, propagate the CleanEvict further
105612724Snikos.nikoleris@arm.com        // down the memory hierarchy. Returning false will treat the CleanEvict
105712724Snikos.nikoleris@arm.com        // like a Writeback which could not find a replaceable block so has to
105812724Snikos.nikoleris@arm.com        // go to next level.
105912724Snikos.nikoleris@arm.com        return false;
106012724Snikos.nikoleris@arm.com    } else if (pkt->cmd == MemCmd::WriteClean) {
106112724Snikos.nikoleris@arm.com        // WriteClean handling is a special case. We can allocate a
106212724Snikos.nikoleris@arm.com        // block directly if it doesn't exist and we can update the
106312724Snikos.nikoleris@arm.com        // block immediately. The WriteClean transfers the ownership
106412724Snikos.nikoleris@arm.com        // of the block as well.
106512724Snikos.nikoleris@arm.com        assert(blkSize == pkt->getSize());
106612724Snikos.nikoleris@arm.com
106712724Snikos.nikoleris@arm.com        if (!blk) {
106812724Snikos.nikoleris@arm.com            if (pkt->writeThrough()) {
106912724Snikos.nikoleris@arm.com                // if this is a write through packet, we don't try to
107012724Snikos.nikoleris@arm.com                // allocate if the block is not present
107112724Snikos.nikoleris@arm.com                return false;
107212724Snikos.nikoleris@arm.com            } else {
107312724Snikos.nikoleris@arm.com                // a writeback that misses needs to allocate a new block
107412754Sodanrc@yahoo.com.br                blk = allocateBlock(pkt, writebacks);
107512724Snikos.nikoleris@arm.com                if (!blk) {
107612724Snikos.nikoleris@arm.com                    // no replaceable block available: give up, fwd to
107712724Snikos.nikoleris@arm.com                    // next level.
107812724Snikos.nikoleris@arm.com                    incMissCount(pkt);
107912724Snikos.nikoleris@arm.com                    return false;
108012724Snikos.nikoleris@arm.com                }
108112724Snikos.nikoleris@arm.com
108213445Sodanrc@yahoo.com.br                blk->status |= BlkReadable;
108312724Snikos.nikoleris@arm.com            }
108412724Snikos.nikoleris@arm.com        }
108512724Snikos.nikoleris@arm.com
108612724Snikos.nikoleris@arm.com        // at this point either this is a writeback or a write-through
108712724Snikos.nikoleris@arm.com        // write clean operation and the block is already in this
108812724Snikos.nikoleris@arm.com        // cache, we need to update the data and the block flags
108912724Snikos.nikoleris@arm.com        assert(blk);
109012724Snikos.nikoleris@arm.com        // TODO: the coherent cache can assert(!blk->isDirty());
109112724Snikos.nikoleris@arm.com        if (!pkt->writeThrough()) {
109212724Snikos.nikoleris@arm.com            blk->status |= BlkDirty;
109312724Snikos.nikoleris@arm.com        }
109412724Snikos.nikoleris@arm.com        // nothing else to do; writeback doesn't expect response
109512724Snikos.nikoleris@arm.com        assert(!pkt->needsResponse());
109612724Snikos.nikoleris@arm.com        pkt->writeDataToBlock(blk->data, blkSize);
109712724Snikos.nikoleris@arm.com        DPRINTF(Cache, "%s new state is %s\n", __func__, blk->print());
109812724Snikos.nikoleris@arm.com
109912724Snikos.nikoleris@arm.com        incHitCount(pkt);
110013748Sodanrc@yahoo.com.br
110113748Sodanrc@yahoo.com.br        // When the packet metadata arrives, the tag lookup will be done while
110213748Sodanrc@yahoo.com.br        // the payload is arriving. Then the block will be ready to access as
110313748Sodanrc@yahoo.com.br        // soon as the fill is done
110413477Sodanrc@yahoo.com.br        blk->setWhenReady(clockEdge(fillLatency) + pkt->headerDelay +
110513748Sodanrc@yahoo.com.br            std::max(cyclesToTicks(tag_latency), (uint64_t)pkt->payloadDelay));
110613748Sodanrc@yahoo.com.br
110712724Snikos.nikoleris@arm.com        // if this a write-through packet it will be sent to cache
110812724Snikos.nikoleris@arm.com        // below
110912724Snikos.nikoleris@arm.com        return !pkt->writeThrough();
111012724Snikos.nikoleris@arm.com    } else if (blk && (pkt->needsWritable() ? blk->isWritable() :
111112724Snikos.nikoleris@arm.com                       blk->isReadable())) {
111212724Snikos.nikoleris@arm.com        // OK to satisfy access
111312724Snikos.nikoleris@arm.com        incHitCount(pkt);
111412724Snikos.nikoleris@arm.com        satisfyRequest(pkt, blk);
111512724Snikos.nikoleris@arm.com        maintainClusivity(pkt->fromCache(), blk);
111612724Snikos.nikoleris@arm.com
111712724Snikos.nikoleris@arm.com        return true;
111812724Snikos.nikoleris@arm.com    }
111912724Snikos.nikoleris@arm.com
112012724Snikos.nikoleris@arm.com    // Can't satisfy access normally... either no block (blk == nullptr)
112112724Snikos.nikoleris@arm.com    // or have block but need writable
112212724Snikos.nikoleris@arm.com
112312724Snikos.nikoleris@arm.com    incMissCount(pkt);
112412724Snikos.nikoleris@arm.com
112512724Snikos.nikoleris@arm.com    if (!blk && pkt->isLLSC() && pkt->isWrite()) {
112612724Snikos.nikoleris@arm.com        // complete miss on store conditional... just give up now
112712724Snikos.nikoleris@arm.com        pkt->req->setExtraData(0);
112812724Snikos.nikoleris@arm.com        return true;
112912724Snikos.nikoleris@arm.com    }
113012724Snikos.nikoleris@arm.com
113112724Snikos.nikoleris@arm.com    return false;
113212724Snikos.nikoleris@arm.com}
113312724Snikos.nikoleris@arm.com
113412724Snikos.nikoleris@arm.comvoid
113512724Snikos.nikoleris@arm.comBaseCache::maintainClusivity(bool from_cache, CacheBlk *blk)
113612724Snikos.nikoleris@arm.com{
113712724Snikos.nikoleris@arm.com    if (from_cache && blk && blk->isValid() && !blk->isDirty() &&
113812724Snikos.nikoleris@arm.com        clusivity == Enums::mostly_excl) {
113912724Snikos.nikoleris@arm.com        // if we have responded to a cache, and our block is still
114012724Snikos.nikoleris@arm.com        // valid, but not dirty, and this cache is mostly exclusive
114112724Snikos.nikoleris@arm.com        // with respect to the cache above, drop the block
114212724Snikos.nikoleris@arm.com        invalidateBlock(blk);
114312724Snikos.nikoleris@arm.com    }
114412724Snikos.nikoleris@arm.com}
114512724Snikos.nikoleris@arm.com
114612724Snikos.nikoleris@arm.comCacheBlk*
114712724Snikos.nikoleris@arm.comBaseCache::handleFill(PacketPtr pkt, CacheBlk *blk, PacketList &writebacks,
114812724Snikos.nikoleris@arm.com                      bool allocate)
114912724Snikos.nikoleris@arm.com{
115013350Snikos.nikoleris@arm.com    assert(pkt->isResponse());
115112724Snikos.nikoleris@arm.com    Addr addr = pkt->getAddr();
115212724Snikos.nikoleris@arm.com    bool is_secure = pkt->isSecure();
115312724Snikos.nikoleris@arm.com#if TRACING_ON
115412724Snikos.nikoleris@arm.com    CacheBlk::State old_state = blk ? blk->status : 0;
115512724Snikos.nikoleris@arm.com#endif
115612724Snikos.nikoleris@arm.com
115712724Snikos.nikoleris@arm.com    // When handling a fill, we should have no writes to this line.
115812724Snikos.nikoleris@arm.com    assert(addr == pkt->getBlockAddr(blkSize));
115912724Snikos.nikoleris@arm.com    assert(!writeBuffer.findMatch(addr, is_secure));
116012724Snikos.nikoleris@arm.com
116112724Snikos.nikoleris@arm.com    if (!blk) {
116212724Snikos.nikoleris@arm.com        // better have read new data...
116313350Snikos.nikoleris@arm.com        assert(pkt->hasData() || pkt->cmd == MemCmd::InvalidateResp);
116412724Snikos.nikoleris@arm.com
116512724Snikos.nikoleris@arm.com        // need to do a replacement if allocating, otherwise we stick
116612724Snikos.nikoleris@arm.com        // with the temporary storage
116712754Sodanrc@yahoo.com.br        blk = allocate ? allocateBlock(pkt, writebacks) : nullptr;
116812724Snikos.nikoleris@arm.com
116912724Snikos.nikoleris@arm.com        if (!blk) {
117012724Snikos.nikoleris@arm.com            // No replaceable block or a mostly exclusive
117112724Snikos.nikoleris@arm.com            // cache... just use temporary storage to complete the
117212724Snikos.nikoleris@arm.com            // current request and then get rid of it
117312724Snikos.nikoleris@arm.com            blk = tempBlock;
117412730Sodanrc@yahoo.com.br            tempBlock->insert(addr, is_secure);
117512724Snikos.nikoleris@arm.com            DPRINTF(Cache, "using temp block for %#llx (%s)\n", addr,
117612724Snikos.nikoleris@arm.com                    is_secure ? "s" : "ns");
117712724Snikos.nikoleris@arm.com        }
117812724Snikos.nikoleris@arm.com    } else {
117912724Snikos.nikoleris@arm.com        // existing block... probably an upgrade
118012724Snikos.nikoleris@arm.com        // don't clear block status... if block is already dirty we
118112724Snikos.nikoleris@arm.com        // don't want to lose that
118212724Snikos.nikoleris@arm.com    }
118312724Snikos.nikoleris@arm.com
118413445Sodanrc@yahoo.com.br    // Block is guaranteed to be valid at this point
118513445Sodanrc@yahoo.com.br    assert(blk->isValid());
118613445Sodanrc@yahoo.com.br    assert(blk->isSecure() == is_secure);
118713445Sodanrc@yahoo.com.br    assert(regenerateBlkAddr(blk) == addr);
118813445Sodanrc@yahoo.com.br
118913445Sodanrc@yahoo.com.br    blk->status |= BlkReadable;
119012724Snikos.nikoleris@arm.com
119112724Snikos.nikoleris@arm.com    // sanity check for whole-line writes, which should always be
119212724Snikos.nikoleris@arm.com    // marked as writable as part of the fill, and then later marked
119312724Snikos.nikoleris@arm.com    // dirty as part of satisfyRequest
119413350Snikos.nikoleris@arm.com    if (pkt->cmd == MemCmd::InvalidateResp) {
119512724Snikos.nikoleris@arm.com        assert(!pkt->hasSharers());
119612724Snikos.nikoleris@arm.com    }
119712724Snikos.nikoleris@arm.com
119812724Snikos.nikoleris@arm.com    // here we deal with setting the appropriate state of the line,
119912724Snikos.nikoleris@arm.com    // and we start by looking at the hasSharers flag, and ignore the
120012724Snikos.nikoleris@arm.com    // cacheResponding flag (normally signalling dirty data) if the
120112724Snikos.nikoleris@arm.com    // packet has sharers, thus the line is never allocated as Owned
120212724Snikos.nikoleris@arm.com    // (dirty but not writable), and always ends up being either
120312724Snikos.nikoleris@arm.com    // Shared, Exclusive or Modified, see Packet::setCacheResponding
120412724Snikos.nikoleris@arm.com    // for more details
120512724Snikos.nikoleris@arm.com    if (!pkt->hasSharers()) {
120612724Snikos.nikoleris@arm.com        // we could get a writable line from memory (rather than a
120712724Snikos.nikoleris@arm.com        // cache) even in a read-only cache, note that we set this bit
120812724Snikos.nikoleris@arm.com        // even for a read-only cache, possibly revisit this decision
120912724Snikos.nikoleris@arm.com        blk->status |= BlkWritable;
121012724Snikos.nikoleris@arm.com
121112724Snikos.nikoleris@arm.com        // check if we got this via cache-to-cache transfer (i.e., from a
121212724Snikos.nikoleris@arm.com        // cache that had the block in Modified or Owned state)
121312724Snikos.nikoleris@arm.com        if (pkt->cacheResponding()) {
121412724Snikos.nikoleris@arm.com            // we got the block in Modified state, and invalidated the
121512724Snikos.nikoleris@arm.com            // owners copy
121612724Snikos.nikoleris@arm.com            blk->status |= BlkDirty;
121712724Snikos.nikoleris@arm.com
121812724Snikos.nikoleris@arm.com            chatty_assert(!isReadOnly, "Should never see dirty snoop response "
121912724Snikos.nikoleris@arm.com                          "in read-only cache %s\n", name());
122012724Snikos.nikoleris@arm.com        }
122112724Snikos.nikoleris@arm.com    }
122212724Snikos.nikoleris@arm.com
122312724Snikos.nikoleris@arm.com    DPRINTF(Cache, "Block addr %#llx (%s) moving from state %x to %s\n",
122412724Snikos.nikoleris@arm.com            addr, is_secure ? "s" : "ns", old_state, blk->print());
122512724Snikos.nikoleris@arm.com
122612724Snikos.nikoleris@arm.com    // if we got new data, copy it in (checking for a read response
122712724Snikos.nikoleris@arm.com    // and a response that has data is the same in the end)
122812724Snikos.nikoleris@arm.com    if (pkt->isRead()) {
122912724Snikos.nikoleris@arm.com        // sanity checks
123012724Snikos.nikoleris@arm.com        assert(pkt->hasData());
123112724Snikos.nikoleris@arm.com        assert(pkt->getSize() == blkSize);
123212724Snikos.nikoleris@arm.com
123312724Snikos.nikoleris@arm.com        pkt->writeDataToBlock(blk->data, blkSize);
123412724Snikos.nikoleris@arm.com    }
123512724Snikos.nikoleris@arm.com    // We pay for fillLatency here.
123613477Sodanrc@yahoo.com.br    blk->setWhenReady(clockEdge(fillLatency) + pkt->payloadDelay);
123712724Snikos.nikoleris@arm.com
123812724Snikos.nikoleris@arm.com    return blk;
123912724Snikos.nikoleris@arm.com}
124012724Snikos.nikoleris@arm.com
124112724Snikos.nikoleris@arm.comCacheBlk*
124212754Sodanrc@yahoo.com.brBaseCache::allocateBlock(const PacketPtr pkt, PacketList &writebacks)
124312724Snikos.nikoleris@arm.com{
124412754Sodanrc@yahoo.com.br    // Get address
124512754Sodanrc@yahoo.com.br    const Addr addr = pkt->getAddr();
124612754Sodanrc@yahoo.com.br
124712754Sodanrc@yahoo.com.br    // Get secure bit
124812754Sodanrc@yahoo.com.br    const bool is_secure = pkt->isSecure();
124912754Sodanrc@yahoo.com.br
125012724Snikos.nikoleris@arm.com    // Find replacement victim
125112744Sodanrc@yahoo.com.br    std::vector<CacheBlk*> evict_blks;
125212746Sodanrc@yahoo.com.br    CacheBlk *victim = tags->findVictim(addr, is_secure, evict_blks);
125312724Snikos.nikoleris@arm.com
125412724Snikos.nikoleris@arm.com    // It is valid to return nullptr if there is no victim
125512744Sodanrc@yahoo.com.br    if (!victim)
125612724Snikos.nikoleris@arm.com        return nullptr;
125712724Snikos.nikoleris@arm.com
125813222Sodanrc@yahoo.com.br    // Print victim block's information
125913222Sodanrc@yahoo.com.br    DPRINTF(CacheRepl, "Replacement victim: %s\n", victim->print());
126013222Sodanrc@yahoo.com.br
126112744Sodanrc@yahoo.com.br    // Check for transient state allocations. If any of the entries listed
126212744Sodanrc@yahoo.com.br    // for eviction has a transient state, the allocation fails
126312744Sodanrc@yahoo.com.br    for (const auto& blk : evict_blks) {
126412744Sodanrc@yahoo.com.br        if (blk->isValid()) {
126512744Sodanrc@yahoo.com.br            Addr repl_addr = regenerateBlkAddr(blk);
126612744Sodanrc@yahoo.com.br            MSHR *repl_mshr = mshrQueue.findMatch(repl_addr, blk->isSecure());
126712744Sodanrc@yahoo.com.br            if (repl_mshr) {
126812744Sodanrc@yahoo.com.br                // must be an outstanding upgrade or clean request
126912744Sodanrc@yahoo.com.br                // on a block we're about to replace...
127012744Sodanrc@yahoo.com.br                assert((!blk->isWritable() && repl_mshr->needsWritable()) ||
127112744Sodanrc@yahoo.com.br                       repl_mshr->isCleaning());
127212724Snikos.nikoleris@arm.com
127312744Sodanrc@yahoo.com.br                // too hard to replace block with transient state
127412744Sodanrc@yahoo.com.br                // allocation failed, block not inserted
127512744Sodanrc@yahoo.com.br                return nullptr;
127612744Sodanrc@yahoo.com.br            }
127712744Sodanrc@yahoo.com.br        }
127812744Sodanrc@yahoo.com.br    }
127912744Sodanrc@yahoo.com.br
128012744Sodanrc@yahoo.com.br    // The victim will be replaced by a new entry, so increase the replacement
128112744Sodanrc@yahoo.com.br    // counter if a valid block is being replaced
128212744Sodanrc@yahoo.com.br    if (victim->isValid()) {
128312744Sodanrc@yahoo.com.br        DPRINTF(Cache, "replacement: replacing %#llx (%s) with %#llx "
128412744Sodanrc@yahoo.com.br                "(%s): %s\n", regenerateBlkAddr(victim),
128512744Sodanrc@yahoo.com.br                victim->isSecure() ? "s" : "ns",
128612744Sodanrc@yahoo.com.br                addr, is_secure ? "s" : "ns",
128712744Sodanrc@yahoo.com.br                victim->isDirty() ? "writeback" : "clean");
128812744Sodanrc@yahoo.com.br
128912744Sodanrc@yahoo.com.br        replacements++;
129012744Sodanrc@yahoo.com.br    }
129112744Sodanrc@yahoo.com.br
129212744Sodanrc@yahoo.com.br    // Evict valid blocks associated to this victim block
129312744Sodanrc@yahoo.com.br    for (const auto& blk : evict_blks) {
129412744Sodanrc@yahoo.com.br        if (blk->isValid()) {
129512724Snikos.nikoleris@arm.com            if (blk->wasPrefetched()) {
129612724Snikos.nikoleris@arm.com                unusedPrefetches++;
129712724Snikos.nikoleris@arm.com            }
129812744Sodanrc@yahoo.com.br
129912724Snikos.nikoleris@arm.com            evictBlock(blk, writebacks);
130012724Snikos.nikoleris@arm.com        }
130112724Snikos.nikoleris@arm.com    }
130212724Snikos.nikoleris@arm.com
130312754Sodanrc@yahoo.com.br    // Insert new block at victimized entry
130413215Sodanrc@yahoo.com.br    tags->insertBlock(addr, is_secure, pkt->req->masterId(),
130513215Sodanrc@yahoo.com.br                      pkt->req->taskId(), victim);
130612754Sodanrc@yahoo.com.br
130712744Sodanrc@yahoo.com.br    return victim;
130812724Snikos.nikoleris@arm.com}
130912724Snikos.nikoleris@arm.com
131012724Snikos.nikoleris@arm.comvoid
131112724Snikos.nikoleris@arm.comBaseCache::invalidateBlock(CacheBlk *blk)
131212724Snikos.nikoleris@arm.com{
131313376Sodanrc@yahoo.com.br    // If handling a block present in the Tags, let it do its invalidation
131413376Sodanrc@yahoo.com.br    // process, which will update stats and invalidate the block itself
131513376Sodanrc@yahoo.com.br    if (blk != tempBlock) {
131612724Snikos.nikoleris@arm.com        tags->invalidate(blk);
131713376Sodanrc@yahoo.com.br    } else {
131813376Sodanrc@yahoo.com.br        tempBlock->invalidate();
131913376Sodanrc@yahoo.com.br    }
132012724Snikos.nikoleris@arm.com}
132112724Snikos.nikoleris@arm.com
132213358Sodanrc@yahoo.com.brvoid
132313358Sodanrc@yahoo.com.brBaseCache::evictBlock(CacheBlk *blk, PacketList &writebacks)
132413358Sodanrc@yahoo.com.br{
132513358Sodanrc@yahoo.com.br    PacketPtr pkt = evictBlock(blk);
132613358Sodanrc@yahoo.com.br    if (pkt) {
132713358Sodanrc@yahoo.com.br        writebacks.push_back(pkt);
132813358Sodanrc@yahoo.com.br    }
132913358Sodanrc@yahoo.com.br}
133013358Sodanrc@yahoo.com.br
133112724Snikos.nikoleris@arm.comPacketPtr
133212724Snikos.nikoleris@arm.comBaseCache::writebackBlk(CacheBlk *blk)
133312724Snikos.nikoleris@arm.com{
133412724Snikos.nikoleris@arm.com    chatty_assert(!isReadOnly || writebackClean,
133512724Snikos.nikoleris@arm.com                  "Writeback from read-only cache");
133612724Snikos.nikoleris@arm.com    assert(blk && blk->isValid() && (blk->isDirty() || writebackClean));
133712724Snikos.nikoleris@arm.com
133812724Snikos.nikoleris@arm.com    writebacks[Request::wbMasterId]++;
133912724Snikos.nikoleris@arm.com
134012749Sgiacomo.travaglini@arm.com    RequestPtr req = std::make_shared<Request>(
134112749Sgiacomo.travaglini@arm.com        regenerateBlkAddr(blk), blkSize, 0, Request::wbMasterId);
134212749Sgiacomo.travaglini@arm.com
134312724Snikos.nikoleris@arm.com    if (blk->isSecure())
134412724Snikos.nikoleris@arm.com        req->setFlags(Request::SECURE);
134512724Snikos.nikoleris@arm.com
134612724Snikos.nikoleris@arm.com    req->taskId(blk->task_id);
134712724Snikos.nikoleris@arm.com
134812724Snikos.nikoleris@arm.com    PacketPtr pkt =
134912724Snikos.nikoleris@arm.com        new Packet(req, blk->isDirty() ?
135012724Snikos.nikoleris@arm.com                   MemCmd::WritebackDirty : MemCmd::WritebackClean);
135112724Snikos.nikoleris@arm.com
135212724Snikos.nikoleris@arm.com    DPRINTF(Cache, "Create Writeback %s writable: %d, dirty: %d\n",
135312724Snikos.nikoleris@arm.com            pkt->print(), blk->isWritable(), blk->isDirty());
135412724Snikos.nikoleris@arm.com
135512724Snikos.nikoleris@arm.com    if (blk->isWritable()) {
135612724Snikos.nikoleris@arm.com        // not asserting shared means we pass the block in modified
135712724Snikos.nikoleris@arm.com        // state, mark our own block non-writeable
135812724Snikos.nikoleris@arm.com        blk->status &= ~BlkWritable;
135912724Snikos.nikoleris@arm.com    } else {
136012724Snikos.nikoleris@arm.com        // we are in the Owned state, tell the receiver
136112724Snikos.nikoleris@arm.com        pkt->setHasSharers();
136212724Snikos.nikoleris@arm.com    }
136312724Snikos.nikoleris@arm.com
136412724Snikos.nikoleris@arm.com    // make sure the block is not marked dirty
136512724Snikos.nikoleris@arm.com    blk->status &= ~BlkDirty;
136612724Snikos.nikoleris@arm.com
136712724Snikos.nikoleris@arm.com    pkt->allocate();
136812724Snikos.nikoleris@arm.com    pkt->setDataFromBlock(blk->data, blkSize);
136912724Snikos.nikoleris@arm.com
137012724Snikos.nikoleris@arm.com    return pkt;
137112724Snikos.nikoleris@arm.com}
137212724Snikos.nikoleris@arm.com
137312724Snikos.nikoleris@arm.comPacketPtr
137412724Snikos.nikoleris@arm.comBaseCache::writecleanBlk(CacheBlk *blk, Request::Flags dest, PacketId id)
137512724Snikos.nikoleris@arm.com{
137612749Sgiacomo.travaglini@arm.com    RequestPtr req = std::make_shared<Request>(
137712749Sgiacomo.travaglini@arm.com        regenerateBlkAddr(blk), blkSize, 0, Request::wbMasterId);
137812749Sgiacomo.travaglini@arm.com
137912724Snikos.nikoleris@arm.com    if (blk->isSecure()) {
138012724Snikos.nikoleris@arm.com        req->setFlags(Request::SECURE);
138112724Snikos.nikoleris@arm.com    }
138212724Snikos.nikoleris@arm.com    req->taskId(blk->task_id);
138312724Snikos.nikoleris@arm.com
138412724Snikos.nikoleris@arm.com    PacketPtr pkt = new Packet(req, MemCmd::WriteClean, blkSize, id);
138512724Snikos.nikoleris@arm.com
138612724Snikos.nikoleris@arm.com    if (dest) {
138712724Snikos.nikoleris@arm.com        req->setFlags(dest);
138812724Snikos.nikoleris@arm.com        pkt->setWriteThrough();
138912724Snikos.nikoleris@arm.com    }
139012724Snikos.nikoleris@arm.com
139112724Snikos.nikoleris@arm.com    DPRINTF(Cache, "Create %s writable: %d, dirty: %d\n", pkt->print(),
139212724Snikos.nikoleris@arm.com            blk->isWritable(), blk->isDirty());
139312724Snikos.nikoleris@arm.com
139412724Snikos.nikoleris@arm.com    if (blk->isWritable()) {
139512724Snikos.nikoleris@arm.com        // not asserting shared means we pass the block in modified
139612724Snikos.nikoleris@arm.com        // state, mark our own block non-writeable
139712724Snikos.nikoleris@arm.com        blk->status &= ~BlkWritable;
139812724Snikos.nikoleris@arm.com    } else {
139912724Snikos.nikoleris@arm.com        // we are in the Owned state, tell the receiver
140012724Snikos.nikoleris@arm.com        pkt->setHasSharers();
140112724Snikos.nikoleris@arm.com    }
140212724Snikos.nikoleris@arm.com
140312724Snikos.nikoleris@arm.com    // make sure the block is not marked dirty
140412724Snikos.nikoleris@arm.com    blk->status &= ~BlkDirty;
140512724Snikos.nikoleris@arm.com
140612724Snikos.nikoleris@arm.com    pkt->allocate();
140712724Snikos.nikoleris@arm.com    pkt->setDataFromBlock(blk->data, blkSize);
140812724Snikos.nikoleris@arm.com
140912724Snikos.nikoleris@arm.com    return pkt;
141012724Snikos.nikoleris@arm.com}
141112724Snikos.nikoleris@arm.com
141212724Snikos.nikoleris@arm.com
141312724Snikos.nikoleris@arm.comvoid
141412724Snikos.nikoleris@arm.comBaseCache::memWriteback()
141512724Snikos.nikoleris@arm.com{
141612728Snikos.nikoleris@arm.com    tags->forEachBlk([this](CacheBlk &blk) { writebackVisitor(blk); });
141712724Snikos.nikoleris@arm.com}
141812724Snikos.nikoleris@arm.com
141912724Snikos.nikoleris@arm.comvoid
142012724Snikos.nikoleris@arm.comBaseCache::memInvalidate()
142112724Snikos.nikoleris@arm.com{
142212728Snikos.nikoleris@arm.com    tags->forEachBlk([this](CacheBlk &blk) { invalidateVisitor(blk); });
142312724Snikos.nikoleris@arm.com}
142412724Snikos.nikoleris@arm.com
142512724Snikos.nikoleris@arm.combool
142612724Snikos.nikoleris@arm.comBaseCache::isDirty() const
142712724Snikos.nikoleris@arm.com{
142812728Snikos.nikoleris@arm.com    return tags->anyBlk([](CacheBlk &blk) { return blk.isDirty(); });
142912724Snikos.nikoleris@arm.com}
143012724Snikos.nikoleris@arm.com
143113416Sjavier.bueno@metempsy.combool
143213416Sjavier.bueno@metempsy.comBaseCache::coalesce() const
143313416Sjavier.bueno@metempsy.com{
143413416Sjavier.bueno@metempsy.com    return writeAllocator && writeAllocator->coalesce();
143513416Sjavier.bueno@metempsy.com}
143613416Sjavier.bueno@metempsy.com
143712728Snikos.nikoleris@arm.comvoid
143812724Snikos.nikoleris@arm.comBaseCache::writebackVisitor(CacheBlk &blk)
143912724Snikos.nikoleris@arm.com{
144012724Snikos.nikoleris@arm.com    if (blk.isDirty()) {
144112724Snikos.nikoleris@arm.com        assert(blk.isValid());
144212724Snikos.nikoleris@arm.com
144312749Sgiacomo.travaglini@arm.com        RequestPtr request = std::make_shared<Request>(
144412749Sgiacomo.travaglini@arm.com            regenerateBlkAddr(&blk), blkSize, 0, Request::funcMasterId);
144512749Sgiacomo.travaglini@arm.com
144612749Sgiacomo.travaglini@arm.com        request->taskId(blk.task_id);
144712724Snikos.nikoleris@arm.com        if (blk.isSecure()) {
144812749Sgiacomo.travaglini@arm.com            request->setFlags(Request::SECURE);
144912724Snikos.nikoleris@arm.com        }
145012724Snikos.nikoleris@arm.com
145112749Sgiacomo.travaglini@arm.com        Packet packet(request, MemCmd::WriteReq);
145212724Snikos.nikoleris@arm.com        packet.dataStatic(blk.data);
145312724Snikos.nikoleris@arm.com
145412724Snikos.nikoleris@arm.com        memSidePort.sendFunctional(&packet);
145512724Snikos.nikoleris@arm.com
145612724Snikos.nikoleris@arm.com        blk.status &= ~BlkDirty;
145712724Snikos.nikoleris@arm.com    }
145812724Snikos.nikoleris@arm.com}
145912724Snikos.nikoleris@arm.com
146012728Snikos.nikoleris@arm.comvoid
146112724Snikos.nikoleris@arm.comBaseCache::invalidateVisitor(CacheBlk &blk)
146212724Snikos.nikoleris@arm.com{
146312724Snikos.nikoleris@arm.com    if (blk.isDirty())
146412724Snikos.nikoleris@arm.com        warn_once("Invalidating dirty cache lines. " \
146512724Snikos.nikoleris@arm.com                  "Expect things to break.\n");
146612724Snikos.nikoleris@arm.com
146712724Snikos.nikoleris@arm.com    if (blk.isValid()) {
146812724Snikos.nikoleris@arm.com        assert(!blk.isDirty());
146912724Snikos.nikoleris@arm.com        invalidateBlock(&blk);
147012724Snikos.nikoleris@arm.com    }
147112724Snikos.nikoleris@arm.com}
147212724Snikos.nikoleris@arm.com
147312724Snikos.nikoleris@arm.comTick
147412724Snikos.nikoleris@arm.comBaseCache::nextQueueReadyTime() const
147512724Snikos.nikoleris@arm.com{
147612724Snikos.nikoleris@arm.com    Tick nextReady = std::min(mshrQueue.nextReadyTime(),
147712724Snikos.nikoleris@arm.com                              writeBuffer.nextReadyTime());
147812724Snikos.nikoleris@arm.com
147912724Snikos.nikoleris@arm.com    // Don't signal prefetch ready time if no MSHRs available
148012724Snikos.nikoleris@arm.com    // Will signal once enoguh MSHRs are deallocated
148112724Snikos.nikoleris@arm.com    if (prefetcher && mshrQueue.canPrefetch()) {
148212724Snikos.nikoleris@arm.com        nextReady = std::min(nextReady,
148312724Snikos.nikoleris@arm.com                             prefetcher->nextPrefetchReadyTime());
148412724Snikos.nikoleris@arm.com    }
148512724Snikos.nikoleris@arm.com
148612724Snikos.nikoleris@arm.com    return nextReady;
148712724Snikos.nikoleris@arm.com}
148812724Snikos.nikoleris@arm.com
148912724Snikos.nikoleris@arm.com
149012724Snikos.nikoleris@arm.combool
149112724Snikos.nikoleris@arm.comBaseCache::sendMSHRQueuePacket(MSHR* mshr)
149212724Snikos.nikoleris@arm.com{
149312724Snikos.nikoleris@arm.com    assert(mshr);
149412724Snikos.nikoleris@arm.com
149512724Snikos.nikoleris@arm.com    // use request from 1st target
149612724Snikos.nikoleris@arm.com    PacketPtr tgt_pkt = mshr->getTarget()->pkt;
149712724Snikos.nikoleris@arm.com
149812724Snikos.nikoleris@arm.com    DPRINTF(Cache, "%s: MSHR %s\n", __func__, tgt_pkt->print());
149912724Snikos.nikoleris@arm.com
150013352Snikos.nikoleris@arm.com    // if the cache is in write coalescing mode or (additionally) in
150113352Snikos.nikoleris@arm.com    // no allocation mode, and we have a write packet with an MSHR
150213352Snikos.nikoleris@arm.com    // that is not a whole-line write (due to incompatible flags etc),
150313352Snikos.nikoleris@arm.com    // then reset the write mode
150413352Snikos.nikoleris@arm.com    if (writeAllocator && writeAllocator->coalesce() && tgt_pkt->isWrite()) {
150513352Snikos.nikoleris@arm.com        if (!mshr->isWholeLineWrite()) {
150613352Snikos.nikoleris@arm.com            // if we are currently write coalescing, hold on the
150713352Snikos.nikoleris@arm.com            // MSHR as many cycles extra as we need to completely
150813352Snikos.nikoleris@arm.com            // write a cache line
150913352Snikos.nikoleris@arm.com            if (writeAllocator->delay(mshr->blkAddr)) {
151013352Snikos.nikoleris@arm.com                Tick delay = blkSize / tgt_pkt->getSize() * clockPeriod();
151113352Snikos.nikoleris@arm.com                DPRINTF(CacheVerbose, "Delaying pkt %s %llu ticks to allow "
151213352Snikos.nikoleris@arm.com                        "for write coalescing\n", tgt_pkt->print(), delay);
151313352Snikos.nikoleris@arm.com                mshrQueue.delay(mshr, delay);
151413352Snikos.nikoleris@arm.com                return false;
151513352Snikos.nikoleris@arm.com            } else {
151613352Snikos.nikoleris@arm.com                writeAllocator->reset();
151713352Snikos.nikoleris@arm.com            }
151813352Snikos.nikoleris@arm.com        } else {
151913352Snikos.nikoleris@arm.com            writeAllocator->resetDelay(mshr->blkAddr);
152013352Snikos.nikoleris@arm.com        }
152113352Snikos.nikoleris@arm.com    }
152213352Snikos.nikoleris@arm.com
152312724Snikos.nikoleris@arm.com    CacheBlk *blk = tags->findBlock(mshr->blkAddr, mshr->isSecure);
152412724Snikos.nikoleris@arm.com
152512724Snikos.nikoleris@arm.com    // either a prefetch that is not present upstream, or a normal
152612724Snikos.nikoleris@arm.com    // MSHR request, proceed to get the packet to send downstream
152713350Snikos.nikoleris@arm.com    PacketPtr pkt = createMissPacket(tgt_pkt, blk, mshr->needsWritable(),
152813350Snikos.nikoleris@arm.com                                     mshr->isWholeLineWrite());
152912724Snikos.nikoleris@arm.com
153012724Snikos.nikoleris@arm.com    mshr->isForward = (pkt == nullptr);
153112724Snikos.nikoleris@arm.com
153212724Snikos.nikoleris@arm.com    if (mshr->isForward) {
153312724Snikos.nikoleris@arm.com        // not a cache block request, but a response is expected
153412724Snikos.nikoleris@arm.com        // make copy of current packet to forward, keep current
153512724Snikos.nikoleris@arm.com        // copy for response handling
153612724Snikos.nikoleris@arm.com        pkt = new Packet(tgt_pkt, false, true);
153712724Snikos.nikoleris@arm.com        assert(!pkt->isWrite());
153812724Snikos.nikoleris@arm.com    }
153912724Snikos.nikoleris@arm.com
154012724Snikos.nikoleris@arm.com    // play it safe and append (rather than set) the sender state,
154112724Snikos.nikoleris@arm.com    // as forwarded packets may already have existing state
154212724Snikos.nikoleris@arm.com    pkt->pushSenderState(mshr);
154312724Snikos.nikoleris@arm.com
154412724Snikos.nikoleris@arm.com    if (pkt->isClean() && blk && blk->isDirty()) {
154512724Snikos.nikoleris@arm.com        // A cache clean opearation is looking for a dirty block. Mark
154612724Snikos.nikoleris@arm.com        // the packet so that the destination xbar can determine that
154712724Snikos.nikoleris@arm.com        // there will be a follow-up write packet as well.
154812724Snikos.nikoleris@arm.com        pkt->setSatisfied();
154912724Snikos.nikoleris@arm.com    }
155012724Snikos.nikoleris@arm.com
155112724Snikos.nikoleris@arm.com    if (!memSidePort.sendTimingReq(pkt)) {
155212724Snikos.nikoleris@arm.com        // we are awaiting a retry, but we
155312724Snikos.nikoleris@arm.com        // delete the packet and will be creating a new packet
155412724Snikos.nikoleris@arm.com        // when we get the opportunity
155512724Snikos.nikoleris@arm.com        delete pkt;
155612724Snikos.nikoleris@arm.com
155712724Snikos.nikoleris@arm.com        // note that we have now masked any requestBus and
155812724Snikos.nikoleris@arm.com        // schedSendEvent (we will wait for a retry before
155912724Snikos.nikoleris@arm.com        // doing anything), and this is so even if we do not
156012724Snikos.nikoleris@arm.com        // care about this packet and might override it before
156112724Snikos.nikoleris@arm.com        // it gets retried
156212724Snikos.nikoleris@arm.com        return true;
156312724Snikos.nikoleris@arm.com    } else {
156412724Snikos.nikoleris@arm.com        // As part of the call to sendTimingReq the packet is
156512724Snikos.nikoleris@arm.com        // forwarded to all neighbouring caches (and any caches
156612724Snikos.nikoleris@arm.com        // above them) as a snoop. Thus at this point we know if
156712724Snikos.nikoleris@arm.com        // any of the neighbouring caches are responding, and if
156812724Snikos.nikoleris@arm.com        // so, we know it is dirty, and we can determine if it is
156912724Snikos.nikoleris@arm.com        // being passed as Modified, making our MSHR the ordering
157012724Snikos.nikoleris@arm.com        // point
157112724Snikos.nikoleris@arm.com        bool pending_modified_resp = !pkt->hasSharers() &&
157212724Snikos.nikoleris@arm.com            pkt->cacheResponding();
157312724Snikos.nikoleris@arm.com        markInService(mshr, pending_modified_resp);
157412724Snikos.nikoleris@arm.com
157512724Snikos.nikoleris@arm.com        if (pkt->isClean() && blk && blk->isDirty()) {
157612724Snikos.nikoleris@arm.com            // A cache clean opearation is looking for a dirty
157712724Snikos.nikoleris@arm.com            // block. If a dirty block is encountered a WriteClean
157812724Snikos.nikoleris@arm.com            // will update any copies to the path to the memory
157912724Snikos.nikoleris@arm.com            // until the point of reference.
158012724Snikos.nikoleris@arm.com            DPRINTF(CacheVerbose, "%s: packet %s found block: %s\n",
158112724Snikos.nikoleris@arm.com                    __func__, pkt->print(), blk->print());
158212724Snikos.nikoleris@arm.com            PacketPtr wb_pkt = writecleanBlk(blk, pkt->req->getDest(),
158312724Snikos.nikoleris@arm.com                                             pkt->id);
158412724Snikos.nikoleris@arm.com            PacketList writebacks;
158512724Snikos.nikoleris@arm.com            writebacks.push_back(wb_pkt);
158612724Snikos.nikoleris@arm.com            doWritebacks(writebacks, 0);
158712724Snikos.nikoleris@arm.com        }
158812724Snikos.nikoleris@arm.com
158912724Snikos.nikoleris@arm.com        return false;
159012724Snikos.nikoleris@arm.com    }
159112724Snikos.nikoleris@arm.com}
159212724Snikos.nikoleris@arm.com
159312724Snikos.nikoleris@arm.combool
159412724Snikos.nikoleris@arm.comBaseCache::sendWriteQueuePacket(WriteQueueEntry* wq_entry)
159512724Snikos.nikoleris@arm.com{
159612724Snikos.nikoleris@arm.com    assert(wq_entry);
159712724Snikos.nikoleris@arm.com
159812724Snikos.nikoleris@arm.com    // always a single target for write queue entries
159912724Snikos.nikoleris@arm.com    PacketPtr tgt_pkt = wq_entry->getTarget()->pkt;
160012724Snikos.nikoleris@arm.com
160112724Snikos.nikoleris@arm.com    DPRINTF(Cache, "%s: write %s\n", __func__, tgt_pkt->print());
160212724Snikos.nikoleris@arm.com
160312724Snikos.nikoleris@arm.com    // forward as is, both for evictions and uncacheable writes
160412724Snikos.nikoleris@arm.com    if (!memSidePort.sendTimingReq(tgt_pkt)) {
160512724Snikos.nikoleris@arm.com        // note that we have now masked any requestBus and
160612724Snikos.nikoleris@arm.com        // schedSendEvent (we will wait for a retry before
160712724Snikos.nikoleris@arm.com        // doing anything), and this is so even if we do not
160812724Snikos.nikoleris@arm.com        // care about this packet and might override it before
160912724Snikos.nikoleris@arm.com        // it gets retried
161012724Snikos.nikoleris@arm.com        return true;
161112724Snikos.nikoleris@arm.com    } else {
161212724Snikos.nikoleris@arm.com        markInService(wq_entry);
161312724Snikos.nikoleris@arm.com        return false;
161412724Snikos.nikoleris@arm.com    }
161512724Snikos.nikoleris@arm.com}
161612724Snikos.nikoleris@arm.com
161712724Snikos.nikoleris@arm.comvoid
161812724Snikos.nikoleris@arm.comBaseCache::serialize(CheckpointOut &cp) const
161912724Snikos.nikoleris@arm.com{
162012724Snikos.nikoleris@arm.com    bool dirty(isDirty());
162112724Snikos.nikoleris@arm.com
162212724Snikos.nikoleris@arm.com    if (dirty) {
162312724Snikos.nikoleris@arm.com        warn("*** The cache still contains dirty data. ***\n");
162412724Snikos.nikoleris@arm.com        warn("    Make sure to drain the system using the correct flags.\n");
162512724Snikos.nikoleris@arm.com        warn("    This checkpoint will not restore correctly " \
162612724Snikos.nikoleris@arm.com             "and dirty data in the cache will be lost!\n");
162712724Snikos.nikoleris@arm.com    }
162812724Snikos.nikoleris@arm.com
162912724Snikos.nikoleris@arm.com    // Since we don't checkpoint the data in the cache, any dirty data
163012724Snikos.nikoleris@arm.com    // will be lost when restoring from a checkpoint of a system that
163112724Snikos.nikoleris@arm.com    // wasn't drained properly. Flag the checkpoint as invalid if the
163212724Snikos.nikoleris@arm.com    // cache contains dirty data.
163312724Snikos.nikoleris@arm.com    bool bad_checkpoint(dirty);
163412724Snikos.nikoleris@arm.com    SERIALIZE_SCALAR(bad_checkpoint);
163512724Snikos.nikoleris@arm.com}
163612724Snikos.nikoleris@arm.com
163712724Snikos.nikoleris@arm.comvoid
163812724Snikos.nikoleris@arm.comBaseCache::unserialize(CheckpointIn &cp)
163912724Snikos.nikoleris@arm.com{
164012724Snikos.nikoleris@arm.com    bool bad_checkpoint;
164112724Snikos.nikoleris@arm.com    UNSERIALIZE_SCALAR(bad_checkpoint);
164212724Snikos.nikoleris@arm.com    if (bad_checkpoint) {
164312724Snikos.nikoleris@arm.com        fatal("Restoring from checkpoints with dirty caches is not "
164412724Snikos.nikoleris@arm.com              "supported in the classic memory system. Please remove any "
164512724Snikos.nikoleris@arm.com              "caches or drain them properly before taking checkpoints.\n");
164612724Snikos.nikoleris@arm.com    }
164712724Snikos.nikoleris@arm.com}
164812724Snikos.nikoleris@arm.com
164912724Snikos.nikoleris@arm.comvoid
16502810SN/ABaseCache::regStats()
16512810SN/A{
165211522Sstephan.diestelhorst@arm.com    MemObject::regStats();
165311522Sstephan.diestelhorst@arm.com
16542810SN/A    using namespace Stats;
16552810SN/A
16562810SN/A    // Hit statistics
16574022SN/A    for (int access_idx = 0; access_idx < MemCmd::NUM_MEM_CMDS; ++access_idx) {
16584022SN/A        MemCmd cmd(access_idx);
16594022SN/A        const string &cstr = cmd.toString();
16602810SN/A
16612810SN/A        hits[access_idx]
16628833Sdam.sunwoo@arm.com            .init(system->maxMasters())
16632810SN/A            .name(name() + "." + cstr + "_hits")
16642810SN/A            .desc("number of " + cstr + " hits")
16652810SN/A            .flags(total | nozero | nonan)
16662810SN/A            ;
16678833Sdam.sunwoo@arm.com        for (int i = 0; i < system->maxMasters(); i++) {
16688833Sdam.sunwoo@arm.com            hits[access_idx].subname(i, system->getMasterName(i));
16698833Sdam.sunwoo@arm.com        }
16702810SN/A    }
16712810SN/A
16724871SN/A// These macros make it easier to sum the right subset of commands and
16734871SN/A// to change the subset of commands that are considered "demand" vs
16744871SN/A// "non-demand"
16754871SN/A#define SUM_DEMAND(s) \
167611455Sandreas.hansson@arm.com    (s[MemCmd::ReadReq] + s[MemCmd::WriteReq] + s[MemCmd::WriteLineReq] + \
167710885Sandreas.hansson@arm.com     s[MemCmd::ReadExReq] + s[MemCmd::ReadCleanReq] + s[MemCmd::ReadSharedReq])
16784871SN/A
16794871SN/A// should writebacks be included here?  prior code was inconsistent...
16804871SN/A#define SUM_NON_DEMAND(s) \
168113367Syuetsu.kodama@riken.jp    (s[MemCmd::SoftPFReq] + s[MemCmd::HardPFReq] + s[MemCmd::SoftPFExReq])
16824871SN/A
16832810SN/A    demandHits
16842810SN/A        .name(name() + ".demand_hits")
16852810SN/A        .desc("number of demand (read+write) hits")
16868833Sdam.sunwoo@arm.com        .flags(total | nozero | nonan)
16872810SN/A        ;
16884871SN/A    demandHits = SUM_DEMAND(hits);
16898833Sdam.sunwoo@arm.com    for (int i = 0; i < system->maxMasters(); i++) {
16908833Sdam.sunwoo@arm.com        demandHits.subname(i, system->getMasterName(i));
16918833Sdam.sunwoo@arm.com    }
16922810SN/A
16932810SN/A    overallHits
16942810SN/A        .name(name() + ".overall_hits")
16952810SN/A        .desc("number of overall hits")
16968833Sdam.sunwoo@arm.com        .flags(total | nozero | nonan)
16972810SN/A        ;
16984871SN/A    overallHits = demandHits + SUM_NON_DEMAND(hits);
16998833Sdam.sunwoo@arm.com    for (int i = 0; i < system->maxMasters(); i++) {
17008833Sdam.sunwoo@arm.com        overallHits.subname(i, system->getMasterName(i));
17018833Sdam.sunwoo@arm.com    }
17022810SN/A
17032810SN/A    // Miss statistics
17044022SN/A    for (int access_idx = 0; access_idx < MemCmd::NUM_MEM_CMDS; ++access_idx) {
17054022SN/A        MemCmd cmd(access_idx);
17064022SN/A        const string &cstr = cmd.toString();
17072810SN/A
17082810SN/A        misses[access_idx]
17098833Sdam.sunwoo@arm.com            .init(system->maxMasters())
17102810SN/A            .name(name() + "." + cstr + "_misses")
17112810SN/A            .desc("number of " + cstr + " misses")
17122810SN/A            .flags(total | nozero | nonan)
17132810SN/A            ;
17148833Sdam.sunwoo@arm.com        for (int i = 0; i < system->maxMasters(); i++) {
17158833Sdam.sunwoo@arm.com            misses[access_idx].subname(i, system->getMasterName(i));
17168833Sdam.sunwoo@arm.com        }
17172810SN/A    }
17182810SN/A
17192810SN/A    demandMisses
17202810SN/A        .name(name() + ".demand_misses")
17212810SN/A        .desc("number of demand (read+write) misses")
17228833Sdam.sunwoo@arm.com        .flags(total | nozero | nonan)
17232810SN/A        ;
17244871SN/A    demandMisses = SUM_DEMAND(misses);
17258833Sdam.sunwoo@arm.com    for (int i = 0; i < system->maxMasters(); i++) {
17268833Sdam.sunwoo@arm.com        demandMisses.subname(i, system->getMasterName(i));
17278833Sdam.sunwoo@arm.com    }
17282810SN/A
17292810SN/A    overallMisses
17302810SN/A        .name(name() + ".overall_misses")
17312810SN/A        .desc("number of overall misses")
17328833Sdam.sunwoo@arm.com        .flags(total | nozero | nonan)
17332810SN/A        ;
17344871SN/A    overallMisses = demandMisses + SUM_NON_DEMAND(misses);
17358833Sdam.sunwoo@arm.com    for (int i = 0; i < system->maxMasters(); i++) {
17368833Sdam.sunwoo@arm.com        overallMisses.subname(i, system->getMasterName(i));
17378833Sdam.sunwoo@arm.com    }
17382810SN/A
17392810SN/A    // Miss latency statistics
17404022SN/A    for (int access_idx = 0; access_idx < MemCmd::NUM_MEM_CMDS; ++access_idx) {
17414022SN/A        MemCmd cmd(access_idx);
17424022SN/A        const string &cstr = cmd.toString();
17432810SN/A
17442810SN/A        missLatency[access_idx]
17458833Sdam.sunwoo@arm.com            .init(system->maxMasters())
17462810SN/A            .name(name() + "." + cstr + "_miss_latency")
17472810SN/A            .desc("number of " + cstr + " miss cycles")
17482810SN/A            .flags(total | nozero | nonan)
17492810SN/A            ;
17508833Sdam.sunwoo@arm.com        for (int i = 0; i < system->maxMasters(); i++) {
17518833Sdam.sunwoo@arm.com            missLatency[access_idx].subname(i, system->getMasterName(i));
17528833Sdam.sunwoo@arm.com        }
17532810SN/A    }
17542810SN/A
17552810SN/A    demandMissLatency
17562810SN/A        .name(name() + ".demand_miss_latency")
17572810SN/A        .desc("number of demand (read+write) miss cycles")
17588833Sdam.sunwoo@arm.com        .flags(total | nozero | nonan)
17592810SN/A        ;
17604871SN/A    demandMissLatency = SUM_DEMAND(missLatency);
17618833Sdam.sunwoo@arm.com    for (int i = 0; i < system->maxMasters(); i++) {
17628833Sdam.sunwoo@arm.com        demandMissLatency.subname(i, system->getMasterName(i));
17638833Sdam.sunwoo@arm.com    }
17642810SN/A
17652810SN/A    overallMissLatency
17662810SN/A        .name(name() + ".overall_miss_latency")
17672810SN/A        .desc("number of overall miss cycles")
17688833Sdam.sunwoo@arm.com        .flags(total | nozero | nonan)
17692810SN/A        ;
17704871SN/A    overallMissLatency = demandMissLatency + SUM_NON_DEMAND(missLatency);
17718833Sdam.sunwoo@arm.com    for (int i = 0; i < system->maxMasters(); i++) {
17728833Sdam.sunwoo@arm.com        overallMissLatency.subname(i, system->getMasterName(i));
17738833Sdam.sunwoo@arm.com    }
17742810SN/A
17752810SN/A    // access formulas
17764022SN/A    for (int access_idx = 0; access_idx < MemCmd::NUM_MEM_CMDS; ++access_idx) {
17774022SN/A        MemCmd cmd(access_idx);
17784022SN/A        const string &cstr = cmd.toString();
17792810SN/A
17802810SN/A        accesses[access_idx]
17812810SN/A            .name(name() + "." + cstr + "_accesses")
17822810SN/A            .desc("number of " + cstr + " accesses(hits+misses)")
17832810SN/A            .flags(total | nozero | nonan)
17842810SN/A            ;
17858833Sdam.sunwoo@arm.com        accesses[access_idx] = hits[access_idx] + misses[access_idx];
17862810SN/A
17878833Sdam.sunwoo@arm.com        for (int i = 0; i < system->maxMasters(); i++) {
17888833Sdam.sunwoo@arm.com            accesses[access_idx].subname(i, system->getMasterName(i));
17898833Sdam.sunwoo@arm.com        }
17902810SN/A    }
17912810SN/A
17922810SN/A    demandAccesses
17932810SN/A        .name(name() + ".demand_accesses")
17942810SN/A        .desc("number of demand (read+write) accesses")
17958833Sdam.sunwoo@arm.com        .flags(total | nozero | nonan)
17962810SN/A        ;
17972810SN/A    demandAccesses = demandHits + demandMisses;
17988833Sdam.sunwoo@arm.com    for (int i = 0; i < system->maxMasters(); i++) {
17998833Sdam.sunwoo@arm.com        demandAccesses.subname(i, system->getMasterName(i));
18008833Sdam.sunwoo@arm.com    }
18012810SN/A
18022810SN/A    overallAccesses
18032810SN/A        .name(name() + ".overall_accesses")
18042810SN/A        .desc("number of overall (read+write) accesses")
18058833Sdam.sunwoo@arm.com        .flags(total | nozero | nonan)
18062810SN/A        ;
18072810SN/A    overallAccesses = overallHits + overallMisses;
18088833Sdam.sunwoo@arm.com    for (int i = 0; i < system->maxMasters(); i++) {
18098833Sdam.sunwoo@arm.com        overallAccesses.subname(i, system->getMasterName(i));
18108833Sdam.sunwoo@arm.com    }
18112810SN/A
18122810SN/A    // miss rate formulas
18134022SN/A    for (int access_idx = 0; access_idx < MemCmd::NUM_MEM_CMDS; ++access_idx) {
18144022SN/A        MemCmd cmd(access_idx);
18154022SN/A        const string &cstr = cmd.toString();
18162810SN/A
18172810SN/A        missRate[access_idx]
18182810SN/A            .name(name() + "." + cstr + "_miss_rate")
18192810SN/A            .desc("miss rate for " + cstr + " accesses")
18202810SN/A            .flags(total | nozero | nonan)
18212810SN/A            ;
18228833Sdam.sunwoo@arm.com        missRate[access_idx] = misses[access_idx] / accesses[access_idx];
18232810SN/A
18248833Sdam.sunwoo@arm.com        for (int i = 0; i < system->maxMasters(); i++) {
18258833Sdam.sunwoo@arm.com            missRate[access_idx].subname(i, system->getMasterName(i));
18268833Sdam.sunwoo@arm.com        }
18272810SN/A    }
18282810SN/A
18292810SN/A    demandMissRate
18302810SN/A        .name(name() + ".demand_miss_rate")
18312810SN/A        .desc("miss rate for demand accesses")
18328833Sdam.sunwoo@arm.com        .flags(total | nozero | nonan)
18332810SN/A        ;
18342810SN/A    demandMissRate = demandMisses / demandAccesses;
18358833Sdam.sunwoo@arm.com    for (int i = 0; i < system->maxMasters(); i++) {
18368833Sdam.sunwoo@arm.com        demandMissRate.subname(i, system->getMasterName(i));
18378833Sdam.sunwoo@arm.com    }
18382810SN/A
18392810SN/A    overallMissRate
18402810SN/A        .name(name() + ".overall_miss_rate")
18412810SN/A        .desc("miss rate for overall accesses")
18428833Sdam.sunwoo@arm.com        .flags(total | nozero | nonan)
18432810SN/A        ;
18442810SN/A    overallMissRate = overallMisses / overallAccesses;
18458833Sdam.sunwoo@arm.com    for (int i = 0; i < system->maxMasters(); i++) {
18468833Sdam.sunwoo@arm.com        overallMissRate.subname(i, system->getMasterName(i));
18478833Sdam.sunwoo@arm.com    }
18482810SN/A
18492810SN/A    // miss latency formulas
18504022SN/A    for (int access_idx = 0; access_idx < MemCmd::NUM_MEM_CMDS; ++access_idx) {
18514022SN/A        MemCmd cmd(access_idx);
18524022SN/A        const string &cstr = cmd.toString();
18532810SN/A
18542810SN/A        avgMissLatency[access_idx]
18552810SN/A            .name(name() + "." + cstr + "_avg_miss_latency")
18562810SN/A            .desc("average " + cstr + " miss latency")
18572810SN/A            .flags(total | nozero | nonan)
18582810SN/A            ;
18592810SN/A        avgMissLatency[access_idx] =
18602810SN/A            missLatency[access_idx] / misses[access_idx];
18618833Sdam.sunwoo@arm.com
18628833Sdam.sunwoo@arm.com        for (int i = 0; i < system->maxMasters(); i++) {
18638833Sdam.sunwoo@arm.com            avgMissLatency[access_idx].subname(i, system->getMasterName(i));
18648833Sdam.sunwoo@arm.com        }
18652810SN/A    }
18662810SN/A
18672810SN/A    demandAvgMissLatency
18682810SN/A        .name(name() + ".demand_avg_miss_latency")
18692810SN/A        .desc("average overall miss latency")
18708833Sdam.sunwoo@arm.com        .flags(total | nozero | nonan)
18712810SN/A        ;
18722810SN/A    demandAvgMissLatency = demandMissLatency / demandMisses;
18738833Sdam.sunwoo@arm.com    for (int i = 0; i < system->maxMasters(); i++) {
18748833Sdam.sunwoo@arm.com        demandAvgMissLatency.subname(i, system->getMasterName(i));
18758833Sdam.sunwoo@arm.com    }
18762810SN/A
18772810SN/A    overallAvgMissLatency
18782810SN/A        .name(name() + ".overall_avg_miss_latency")
18792810SN/A        .desc("average overall miss latency")
18808833Sdam.sunwoo@arm.com        .flags(total | nozero | nonan)
18812810SN/A        ;
18822810SN/A    overallAvgMissLatency = overallMissLatency / overallMisses;
18838833Sdam.sunwoo@arm.com    for (int i = 0; i < system->maxMasters(); i++) {
18848833Sdam.sunwoo@arm.com        overallAvgMissLatency.subname(i, system->getMasterName(i));
18858833Sdam.sunwoo@arm.com    }
18862810SN/A
18872810SN/A    blocked_cycles.init(NUM_BLOCKED_CAUSES);
18882810SN/A    blocked_cycles
18892810SN/A        .name(name() + ".blocked_cycles")
18902810SN/A        .desc("number of cycles access was blocked")
18912810SN/A        .subname(Blocked_NoMSHRs, "no_mshrs")
18922810SN/A        .subname(Blocked_NoTargets, "no_targets")
18932810SN/A        ;
18942810SN/A
18952810SN/A
18962810SN/A    blocked_causes.init(NUM_BLOCKED_CAUSES);
18972810SN/A    blocked_causes
18982810SN/A        .name(name() + ".blocked")
18992810SN/A        .desc("number of cycles access was blocked")
19002810SN/A        .subname(Blocked_NoMSHRs, "no_mshrs")
19012810SN/A        .subname(Blocked_NoTargets, "no_targets")
19022810SN/A        ;
19032810SN/A
19042810SN/A    avg_blocked
19052810SN/A        .name(name() + ".avg_blocked_cycles")
19062810SN/A        .desc("average number of cycles each access was blocked")
19072810SN/A        .subname(Blocked_NoMSHRs, "no_mshrs")
19082810SN/A        .subname(Blocked_NoTargets, "no_targets")
19092810SN/A        ;
19102810SN/A
19112810SN/A    avg_blocked = blocked_cycles / blocked_causes;
19122810SN/A
191311436SRekai.GonzalezAlberquilla@arm.com    unusedPrefetches
191411436SRekai.GonzalezAlberquilla@arm.com        .name(name() + ".unused_prefetches")
191511436SRekai.GonzalezAlberquilla@arm.com        .desc("number of HardPF blocks evicted w/o reference")
191611436SRekai.GonzalezAlberquilla@arm.com        .flags(nozero)
191711436SRekai.GonzalezAlberquilla@arm.com        ;
191811436SRekai.GonzalezAlberquilla@arm.com
19194626SN/A    writebacks
19208833Sdam.sunwoo@arm.com        .init(system->maxMasters())
19214626SN/A        .name(name() + ".writebacks")
19224626SN/A        .desc("number of writebacks")
19238833Sdam.sunwoo@arm.com        .flags(total | nozero | nonan)
19244626SN/A        ;
19258833Sdam.sunwoo@arm.com    for (int i = 0; i < system->maxMasters(); i++) {
19268833Sdam.sunwoo@arm.com        writebacks.subname(i, system->getMasterName(i));
19278833Sdam.sunwoo@arm.com    }
19284626SN/A
19294626SN/A    // MSHR statistics
19304626SN/A    // MSHR hit statistics
19314626SN/A    for (int access_idx = 0; access_idx < MemCmd::NUM_MEM_CMDS; ++access_idx) {
19324626SN/A        MemCmd cmd(access_idx);
19334626SN/A        const string &cstr = cmd.toString();
19344626SN/A
19354626SN/A        mshr_hits[access_idx]
19368833Sdam.sunwoo@arm.com            .init(system->maxMasters())
19374626SN/A            .name(name() + "." + cstr + "_mshr_hits")
19384626SN/A            .desc("number of " + cstr + " MSHR hits")
19394626SN/A            .flags(total | nozero | nonan)
19404626SN/A            ;
19418833Sdam.sunwoo@arm.com        for (int i = 0; i < system->maxMasters(); i++) {
19428833Sdam.sunwoo@arm.com            mshr_hits[access_idx].subname(i, system->getMasterName(i));
19438833Sdam.sunwoo@arm.com        }
19444626SN/A    }
19454626SN/A
19464626SN/A    demandMshrHits
19474626SN/A        .name(name() + ".demand_mshr_hits")
19484626SN/A        .desc("number of demand (read+write) MSHR hits")
19498833Sdam.sunwoo@arm.com        .flags(total | nozero | nonan)
19504626SN/A        ;
19514871SN/A    demandMshrHits = SUM_DEMAND(mshr_hits);
19528833Sdam.sunwoo@arm.com    for (int i = 0; i < system->maxMasters(); i++) {
19538833Sdam.sunwoo@arm.com        demandMshrHits.subname(i, system->getMasterName(i));
19548833Sdam.sunwoo@arm.com    }
19554626SN/A
19564626SN/A    overallMshrHits
19574626SN/A        .name(name() + ".overall_mshr_hits")
19584626SN/A        .desc("number of overall MSHR hits")
19598833Sdam.sunwoo@arm.com        .flags(total | nozero | nonan)
19604626SN/A        ;
19614871SN/A    overallMshrHits = demandMshrHits + SUM_NON_DEMAND(mshr_hits);
19628833Sdam.sunwoo@arm.com    for (int i = 0; i < system->maxMasters(); i++) {
19638833Sdam.sunwoo@arm.com        overallMshrHits.subname(i, system->getMasterName(i));
19648833Sdam.sunwoo@arm.com    }
19654626SN/A
19664626SN/A    // MSHR miss statistics
19674626SN/A    for (int access_idx = 0; access_idx < MemCmd::NUM_MEM_CMDS; ++access_idx) {
19684626SN/A        MemCmd cmd(access_idx);
19694626SN/A        const string &cstr = cmd.toString();
19704626SN/A
19714626SN/A        mshr_misses[access_idx]
19728833Sdam.sunwoo@arm.com            .init(system->maxMasters())
19734626SN/A            .name(name() + "." + cstr + "_mshr_misses")
19744626SN/A            .desc("number of " + cstr + " MSHR misses")
19754626SN/A            .flags(total | nozero | nonan)
19764626SN/A            ;
19778833Sdam.sunwoo@arm.com        for (int i = 0; i < system->maxMasters(); i++) {
19788833Sdam.sunwoo@arm.com            mshr_misses[access_idx].subname(i, system->getMasterName(i));
19798833Sdam.sunwoo@arm.com        }
19804626SN/A    }
19814626SN/A
19824626SN/A    demandMshrMisses
19834626SN/A        .name(name() + ".demand_mshr_misses")
19844626SN/A        .desc("number of demand (read+write) MSHR misses")
19858833Sdam.sunwoo@arm.com        .flags(total | nozero | nonan)
19864626SN/A        ;
19874871SN/A    demandMshrMisses = SUM_DEMAND(mshr_misses);
19888833Sdam.sunwoo@arm.com    for (int i = 0; i < system->maxMasters(); i++) {
19898833Sdam.sunwoo@arm.com        demandMshrMisses.subname(i, system->getMasterName(i));
19908833Sdam.sunwoo@arm.com    }
19914626SN/A
19924626SN/A    overallMshrMisses
19934626SN/A        .name(name() + ".overall_mshr_misses")
19944626SN/A        .desc("number of overall MSHR misses")
19958833Sdam.sunwoo@arm.com        .flags(total | nozero | nonan)
19964626SN/A        ;
19974871SN/A    overallMshrMisses = demandMshrMisses + SUM_NON_DEMAND(mshr_misses);
19988833Sdam.sunwoo@arm.com    for (int i = 0; i < system->maxMasters(); i++) {
19998833Sdam.sunwoo@arm.com        overallMshrMisses.subname(i, system->getMasterName(i));
20008833Sdam.sunwoo@arm.com    }
20014626SN/A
20024626SN/A    // MSHR miss latency statistics
20034626SN/A    for (int access_idx = 0; access_idx < MemCmd::NUM_MEM_CMDS; ++access_idx) {
20044626SN/A        MemCmd cmd(access_idx);
20054626SN/A        const string &cstr = cmd.toString();
20064626SN/A
20074626SN/A        mshr_miss_latency[access_idx]
20088833Sdam.sunwoo@arm.com            .init(system->maxMasters())
20094626SN/A            .name(name() + "." + cstr + "_mshr_miss_latency")
20104626SN/A            .desc("number of " + cstr + " MSHR miss cycles")
20114626SN/A            .flags(total | nozero | nonan)
20124626SN/A            ;
20138833Sdam.sunwoo@arm.com        for (int i = 0; i < system->maxMasters(); i++) {
20148833Sdam.sunwoo@arm.com            mshr_miss_latency[access_idx].subname(i, system->getMasterName(i));
20158833Sdam.sunwoo@arm.com        }
20164626SN/A    }
20174626SN/A
20184626SN/A    demandMshrMissLatency
20194626SN/A        .name(name() + ".demand_mshr_miss_latency")
20204626SN/A        .desc("number of demand (read+write) MSHR miss cycles")
20218833Sdam.sunwoo@arm.com        .flags(total | nozero | nonan)
20224626SN/A        ;
20234871SN/A    demandMshrMissLatency = SUM_DEMAND(mshr_miss_latency);
20248833Sdam.sunwoo@arm.com    for (int i = 0; i < system->maxMasters(); i++) {
20258833Sdam.sunwoo@arm.com        demandMshrMissLatency.subname(i, system->getMasterName(i));
20268833Sdam.sunwoo@arm.com    }
20274626SN/A
20284626SN/A    overallMshrMissLatency
20294626SN/A        .name(name() + ".overall_mshr_miss_latency")
20304626SN/A        .desc("number of overall MSHR miss cycles")
20318833Sdam.sunwoo@arm.com        .flags(total | nozero | nonan)
20324626SN/A        ;
20334871SN/A    overallMshrMissLatency =
20344871SN/A        demandMshrMissLatency + SUM_NON_DEMAND(mshr_miss_latency);
20358833Sdam.sunwoo@arm.com    for (int i = 0; i < system->maxMasters(); i++) {
20368833Sdam.sunwoo@arm.com        overallMshrMissLatency.subname(i, system->getMasterName(i));
20378833Sdam.sunwoo@arm.com    }
20384626SN/A
20394626SN/A    // MSHR uncacheable statistics
20404626SN/A    for (int access_idx = 0; access_idx < MemCmd::NUM_MEM_CMDS; ++access_idx) {
20414626SN/A        MemCmd cmd(access_idx);
20424626SN/A        const string &cstr = cmd.toString();
20434626SN/A
20444626SN/A        mshr_uncacheable[access_idx]
20458833Sdam.sunwoo@arm.com            .init(system->maxMasters())
20464626SN/A            .name(name() + "." + cstr + "_mshr_uncacheable")
20474626SN/A            .desc("number of " + cstr + " MSHR uncacheable")
20484626SN/A            .flags(total | nozero | nonan)
20494626SN/A            ;
20508833Sdam.sunwoo@arm.com        for (int i = 0; i < system->maxMasters(); i++) {
20518833Sdam.sunwoo@arm.com            mshr_uncacheable[access_idx].subname(i, system->getMasterName(i));
20528833Sdam.sunwoo@arm.com        }
20534626SN/A    }
20544626SN/A
20554626SN/A    overallMshrUncacheable
20564626SN/A        .name(name() + ".overall_mshr_uncacheable_misses")
20574626SN/A        .desc("number of overall MSHR uncacheable misses")
20588833Sdam.sunwoo@arm.com        .flags(total | nozero | nonan)
20594626SN/A        ;
20604871SN/A    overallMshrUncacheable =
20614871SN/A        SUM_DEMAND(mshr_uncacheable) + SUM_NON_DEMAND(mshr_uncacheable);
20628833Sdam.sunwoo@arm.com    for (int i = 0; i < system->maxMasters(); i++) {
20638833Sdam.sunwoo@arm.com        overallMshrUncacheable.subname(i, system->getMasterName(i));
20648833Sdam.sunwoo@arm.com    }
20654626SN/A
20664626SN/A    // MSHR miss latency statistics
20674626SN/A    for (int access_idx = 0; access_idx < MemCmd::NUM_MEM_CMDS; ++access_idx) {
20684626SN/A        MemCmd cmd(access_idx);
20694626SN/A        const string &cstr = cmd.toString();
20704626SN/A
20714626SN/A        mshr_uncacheable_lat[access_idx]
20728833Sdam.sunwoo@arm.com            .init(system->maxMasters())
20734626SN/A            .name(name() + "." + cstr + "_mshr_uncacheable_latency")
20744626SN/A            .desc("number of " + cstr + " MSHR uncacheable cycles")
20754626SN/A            .flags(total | nozero | nonan)
20764626SN/A            ;
20778833Sdam.sunwoo@arm.com        for (int i = 0; i < system->maxMasters(); i++) {
207811483Snikos.nikoleris@arm.com            mshr_uncacheable_lat[access_idx].subname(
207911483Snikos.nikoleris@arm.com                i, system->getMasterName(i));
20808833Sdam.sunwoo@arm.com        }
20814626SN/A    }
20824626SN/A
20834626SN/A    overallMshrUncacheableLatency
20844626SN/A        .name(name() + ".overall_mshr_uncacheable_latency")
20854626SN/A        .desc("number of overall MSHR uncacheable cycles")
20868833Sdam.sunwoo@arm.com        .flags(total | nozero | nonan)
20874626SN/A        ;
20884871SN/A    overallMshrUncacheableLatency =
20894871SN/A        SUM_DEMAND(mshr_uncacheable_lat) +
20904871SN/A        SUM_NON_DEMAND(mshr_uncacheable_lat);
20918833Sdam.sunwoo@arm.com    for (int i = 0; i < system->maxMasters(); i++) {
20928833Sdam.sunwoo@arm.com        overallMshrUncacheableLatency.subname(i, system->getMasterName(i));
20938833Sdam.sunwoo@arm.com    }
20944626SN/A
20954626SN/A#if 0
20964626SN/A    // MSHR access formulas
20974626SN/A    for (int access_idx = 0; access_idx < MemCmd::NUM_MEM_CMDS; ++access_idx) {
20984626SN/A        MemCmd cmd(access_idx);
20994626SN/A        const string &cstr = cmd.toString();
21004626SN/A
21014626SN/A        mshrAccesses[access_idx]
21024626SN/A            .name(name() + "." + cstr + "_mshr_accesses")
21034626SN/A            .desc("number of " + cstr + " mshr accesses(hits+misses)")
21044626SN/A            .flags(total | nozero | nonan)
21054626SN/A            ;
21064626SN/A        mshrAccesses[access_idx] =
21074626SN/A            mshr_hits[access_idx] + mshr_misses[access_idx]
21084626SN/A            + mshr_uncacheable[access_idx];
21094626SN/A    }
21104626SN/A
21114626SN/A    demandMshrAccesses
21124626SN/A        .name(name() + ".demand_mshr_accesses")
21134626SN/A        .desc("number of demand (read+write) mshr accesses")
21144626SN/A        .flags(total | nozero | nonan)
21154626SN/A        ;
21164626SN/A    demandMshrAccesses = demandMshrHits + demandMshrMisses;
21174626SN/A
21184626SN/A    overallMshrAccesses
21194626SN/A        .name(name() + ".overall_mshr_accesses")
21204626SN/A        .desc("number of overall (read+write) mshr accesses")
21214626SN/A        .flags(total | nozero | nonan)
21224626SN/A        ;
21234626SN/A    overallMshrAccesses = overallMshrHits + overallMshrMisses
21244626SN/A        + overallMshrUncacheable;
21254626SN/A#endif
21264626SN/A
21274626SN/A    // MSHR miss rate formulas
21284626SN/A    for (int access_idx = 0; access_idx < MemCmd::NUM_MEM_CMDS; ++access_idx) {
21294626SN/A        MemCmd cmd(access_idx);
21304626SN/A        const string &cstr = cmd.toString();
21314626SN/A
21324626SN/A        mshrMissRate[access_idx]
21334626SN/A            .name(name() + "." + cstr + "_mshr_miss_rate")
21344626SN/A            .desc("mshr miss rate for " + cstr + " accesses")
21354626SN/A            .flags(total | nozero | nonan)
21364626SN/A            ;
21374626SN/A        mshrMissRate[access_idx] =
21384626SN/A            mshr_misses[access_idx] / accesses[access_idx];
21398833Sdam.sunwoo@arm.com
21408833Sdam.sunwoo@arm.com        for (int i = 0; i < system->maxMasters(); i++) {
21418833Sdam.sunwoo@arm.com            mshrMissRate[access_idx].subname(i, system->getMasterName(i));
21428833Sdam.sunwoo@arm.com        }
21434626SN/A    }
21444626SN/A
21454626SN/A    demandMshrMissRate
21464626SN/A        .name(name() + ".demand_mshr_miss_rate")
21474626SN/A        .desc("mshr miss rate for demand accesses")
21488833Sdam.sunwoo@arm.com        .flags(total | nozero | nonan)
21494626SN/A        ;
21504626SN/A    demandMshrMissRate = demandMshrMisses / demandAccesses;
21518833Sdam.sunwoo@arm.com    for (int i = 0; i < system->maxMasters(); i++) {
21528833Sdam.sunwoo@arm.com        demandMshrMissRate.subname(i, system->getMasterName(i));
21538833Sdam.sunwoo@arm.com    }
21544626SN/A
21554626SN/A    overallMshrMissRate
21564626SN/A        .name(name() + ".overall_mshr_miss_rate")
21574626SN/A        .desc("mshr miss rate for overall accesses")
21588833Sdam.sunwoo@arm.com        .flags(total | nozero | nonan)
21594626SN/A        ;
21604626SN/A    overallMshrMissRate = overallMshrMisses / overallAccesses;
21618833Sdam.sunwoo@arm.com    for (int i = 0; i < system->maxMasters(); i++) {
21628833Sdam.sunwoo@arm.com        overallMshrMissRate.subname(i, system->getMasterName(i));
21638833Sdam.sunwoo@arm.com    }
21644626SN/A
21654626SN/A    // mshrMiss latency formulas
21664626SN/A    for (int access_idx = 0; access_idx < MemCmd::NUM_MEM_CMDS; ++access_idx) {
21674626SN/A        MemCmd cmd(access_idx);
21684626SN/A        const string &cstr = cmd.toString();
21694626SN/A
21704626SN/A        avgMshrMissLatency[access_idx]
21714626SN/A            .name(name() + "." + cstr + "_avg_mshr_miss_latency")
21724626SN/A            .desc("average " + cstr + " mshr miss latency")
21734626SN/A            .flags(total | nozero | nonan)
21744626SN/A            ;
21754626SN/A        avgMshrMissLatency[access_idx] =
21764626SN/A            mshr_miss_latency[access_idx] / mshr_misses[access_idx];
21778833Sdam.sunwoo@arm.com
21788833Sdam.sunwoo@arm.com        for (int i = 0; i < system->maxMasters(); i++) {
217911483Snikos.nikoleris@arm.com            avgMshrMissLatency[access_idx].subname(
218011483Snikos.nikoleris@arm.com                i, system->getMasterName(i));
21818833Sdam.sunwoo@arm.com        }
21824626SN/A    }
21834626SN/A
21844626SN/A    demandAvgMshrMissLatency
21854626SN/A        .name(name() + ".demand_avg_mshr_miss_latency")
21864626SN/A        .desc("average overall mshr miss latency")
21878833Sdam.sunwoo@arm.com        .flags(total | nozero | nonan)
21884626SN/A        ;
21894626SN/A    demandAvgMshrMissLatency = demandMshrMissLatency / demandMshrMisses;
21908833Sdam.sunwoo@arm.com    for (int i = 0; i < system->maxMasters(); i++) {
21918833Sdam.sunwoo@arm.com        demandAvgMshrMissLatency.subname(i, system->getMasterName(i));
21928833Sdam.sunwoo@arm.com    }
21934626SN/A
21944626SN/A    overallAvgMshrMissLatency
21954626SN/A        .name(name() + ".overall_avg_mshr_miss_latency")
21964626SN/A        .desc("average overall mshr miss latency")
21978833Sdam.sunwoo@arm.com        .flags(total | nozero | nonan)
21984626SN/A        ;
21994626SN/A    overallAvgMshrMissLatency = overallMshrMissLatency / overallMshrMisses;
22008833Sdam.sunwoo@arm.com    for (int i = 0; i < system->maxMasters(); i++) {
22018833Sdam.sunwoo@arm.com        overallAvgMshrMissLatency.subname(i, system->getMasterName(i));
22028833Sdam.sunwoo@arm.com    }
22034626SN/A
22044626SN/A    // mshrUncacheable latency formulas
22054626SN/A    for (int access_idx = 0; access_idx < MemCmd::NUM_MEM_CMDS; ++access_idx) {
22064626SN/A        MemCmd cmd(access_idx);
22074626SN/A        const string &cstr = cmd.toString();
22084626SN/A
22094626SN/A        avgMshrUncacheableLatency[access_idx]
22104626SN/A            .name(name() + "." + cstr + "_avg_mshr_uncacheable_latency")
22114626SN/A            .desc("average " + cstr + " mshr uncacheable latency")
22124626SN/A            .flags(total | nozero | nonan)
22134626SN/A            ;
22144626SN/A        avgMshrUncacheableLatency[access_idx] =
22154626SN/A            mshr_uncacheable_lat[access_idx] / mshr_uncacheable[access_idx];
22168833Sdam.sunwoo@arm.com
22178833Sdam.sunwoo@arm.com        for (int i = 0; i < system->maxMasters(); i++) {
221811483Snikos.nikoleris@arm.com            avgMshrUncacheableLatency[access_idx].subname(
221911483Snikos.nikoleris@arm.com                i, system->getMasterName(i));
22208833Sdam.sunwoo@arm.com        }
22214626SN/A    }
22224626SN/A
22234626SN/A    overallAvgMshrUncacheableLatency
22244626SN/A        .name(name() + ".overall_avg_mshr_uncacheable_latency")
22254626SN/A        .desc("average overall mshr uncacheable latency")
22268833Sdam.sunwoo@arm.com        .flags(total | nozero | nonan)
22274626SN/A        ;
222811483Snikos.nikoleris@arm.com    overallAvgMshrUncacheableLatency =
222911483Snikos.nikoleris@arm.com        overallMshrUncacheableLatency / overallMshrUncacheable;
22308833Sdam.sunwoo@arm.com    for (int i = 0; i < system->maxMasters(); i++) {
22318833Sdam.sunwoo@arm.com        overallAvgMshrUncacheableLatency.subname(i, system->getMasterName(i));
22328833Sdam.sunwoo@arm.com    }
22334626SN/A
223412702Snikos.nikoleris@arm.com    replacements
223512702Snikos.nikoleris@arm.com        .name(name() + ".replacements")
223612702Snikos.nikoleris@arm.com        .desc("number of replacements")
223712702Snikos.nikoleris@arm.com        ;
22382810SN/A}
223912724Snikos.nikoleris@arm.com
224013416Sjavier.bueno@metempsy.comvoid
224113416Sjavier.bueno@metempsy.comBaseCache::regProbePoints()
224213416Sjavier.bueno@metempsy.com{
224313416Sjavier.bueno@metempsy.com    ppHit = new ProbePointArg<PacketPtr>(this->getProbeManager(), "Hit");
224413416Sjavier.bueno@metempsy.com    ppMiss = new ProbePointArg<PacketPtr>(this->getProbeManager(), "Miss");
224513717Sivan.pizarro@metempsy.com    ppFill = new ProbePointArg<PacketPtr>(this->getProbeManager(), "Fill");
224613416Sjavier.bueno@metempsy.com}
224713416Sjavier.bueno@metempsy.com
224812724Snikos.nikoleris@arm.com///////////////
224912724Snikos.nikoleris@arm.com//
225012724Snikos.nikoleris@arm.com// CpuSidePort
225112724Snikos.nikoleris@arm.com//
225212724Snikos.nikoleris@arm.com///////////////
225312724Snikos.nikoleris@arm.combool
225412724Snikos.nikoleris@arm.comBaseCache::CpuSidePort::recvTimingSnoopResp(PacketPtr pkt)
225512724Snikos.nikoleris@arm.com{
225612725Snikos.nikoleris@arm.com    // Snoops shouldn't happen when bypassing caches
225712725Snikos.nikoleris@arm.com    assert(!cache->system->bypassCaches());
225812725Snikos.nikoleris@arm.com
225912725Snikos.nikoleris@arm.com    assert(pkt->isResponse());
226012725Snikos.nikoleris@arm.com
226112724Snikos.nikoleris@arm.com    // Express snoop responses from master to slave, e.g., from L1 to L2
226212724Snikos.nikoleris@arm.com    cache->recvTimingSnoopResp(pkt);
226312724Snikos.nikoleris@arm.com    return true;
226412724Snikos.nikoleris@arm.com}
226512724Snikos.nikoleris@arm.com
226612724Snikos.nikoleris@arm.com
226712724Snikos.nikoleris@arm.combool
226812724Snikos.nikoleris@arm.comBaseCache::CpuSidePort::tryTiming(PacketPtr pkt)
226912724Snikos.nikoleris@arm.com{
227012725Snikos.nikoleris@arm.com    if (cache->system->bypassCaches() || pkt->isExpressSnoop()) {
227112724Snikos.nikoleris@arm.com        // always let express snoop packets through even if blocked
227212724Snikos.nikoleris@arm.com        return true;
227312724Snikos.nikoleris@arm.com    } else if (blocked || mustSendRetry) {
227412724Snikos.nikoleris@arm.com        // either already committed to send a retry, or blocked
227512724Snikos.nikoleris@arm.com        mustSendRetry = true;
227612724Snikos.nikoleris@arm.com        return false;
227712724Snikos.nikoleris@arm.com    }
227812724Snikos.nikoleris@arm.com    mustSendRetry = false;
227912724Snikos.nikoleris@arm.com    return true;
228012724Snikos.nikoleris@arm.com}
228112724Snikos.nikoleris@arm.com
228212724Snikos.nikoleris@arm.combool
228312724Snikos.nikoleris@arm.comBaseCache::CpuSidePort::recvTimingReq(PacketPtr pkt)
228412724Snikos.nikoleris@arm.com{
228512725Snikos.nikoleris@arm.com    assert(pkt->isRequest());
228612725Snikos.nikoleris@arm.com
228712725Snikos.nikoleris@arm.com    if (cache->system->bypassCaches()) {
228812725Snikos.nikoleris@arm.com        // Just forward the packet if caches are disabled.
228912725Snikos.nikoleris@arm.com        // @todo This should really enqueue the packet rather
229012725Snikos.nikoleris@arm.com        bool M5_VAR_USED success = cache->memSidePort.sendTimingReq(pkt);
229112725Snikos.nikoleris@arm.com        assert(success);
229212725Snikos.nikoleris@arm.com        return true;
229312725Snikos.nikoleris@arm.com    } else if (tryTiming(pkt)) {
229412724Snikos.nikoleris@arm.com        cache->recvTimingReq(pkt);
229512724Snikos.nikoleris@arm.com        return true;
229612724Snikos.nikoleris@arm.com    }
229712724Snikos.nikoleris@arm.com    return false;
229812724Snikos.nikoleris@arm.com}
229912724Snikos.nikoleris@arm.com
230012724Snikos.nikoleris@arm.comTick
230112724Snikos.nikoleris@arm.comBaseCache::CpuSidePort::recvAtomic(PacketPtr pkt)
230212724Snikos.nikoleris@arm.com{
230312725Snikos.nikoleris@arm.com    if (cache->system->bypassCaches()) {
230412725Snikos.nikoleris@arm.com        // Forward the request if the system is in cache bypass mode.
230512725Snikos.nikoleris@arm.com        return cache->memSidePort.sendAtomic(pkt);
230612725Snikos.nikoleris@arm.com    } else {
230712725Snikos.nikoleris@arm.com        return cache->recvAtomic(pkt);
230812725Snikos.nikoleris@arm.com    }
230912724Snikos.nikoleris@arm.com}
231012724Snikos.nikoleris@arm.com
231112724Snikos.nikoleris@arm.comvoid
231212724Snikos.nikoleris@arm.comBaseCache::CpuSidePort::recvFunctional(PacketPtr pkt)
231312724Snikos.nikoleris@arm.com{
231412725Snikos.nikoleris@arm.com    if (cache->system->bypassCaches()) {
231512725Snikos.nikoleris@arm.com        // The cache should be flushed if we are in cache bypass mode,
231612725Snikos.nikoleris@arm.com        // so we don't need to check if we need to update anything.
231712725Snikos.nikoleris@arm.com        cache->memSidePort.sendFunctional(pkt);
231812725Snikos.nikoleris@arm.com        return;
231912725Snikos.nikoleris@arm.com    }
232012725Snikos.nikoleris@arm.com
232112724Snikos.nikoleris@arm.com    // functional request
232212724Snikos.nikoleris@arm.com    cache->functionalAccess(pkt, true);
232312724Snikos.nikoleris@arm.com}
232412724Snikos.nikoleris@arm.com
232512724Snikos.nikoleris@arm.comAddrRangeList
232612724Snikos.nikoleris@arm.comBaseCache::CpuSidePort::getAddrRanges() const
232712724Snikos.nikoleris@arm.com{
232812724Snikos.nikoleris@arm.com    return cache->getAddrRanges();
232912724Snikos.nikoleris@arm.com}
233012724Snikos.nikoleris@arm.com
233112724Snikos.nikoleris@arm.com
233212724Snikos.nikoleris@arm.comBaseCache::
233312724Snikos.nikoleris@arm.comCpuSidePort::CpuSidePort(const std::string &_name, BaseCache *_cache,
233412724Snikos.nikoleris@arm.com                         const std::string &_label)
233512724Snikos.nikoleris@arm.com    : CacheSlavePort(_name, _cache, _label), cache(_cache)
233612724Snikos.nikoleris@arm.com{
233712724Snikos.nikoleris@arm.com}
233812724Snikos.nikoleris@arm.com
233912724Snikos.nikoleris@arm.com///////////////
234012724Snikos.nikoleris@arm.com//
234112724Snikos.nikoleris@arm.com// MemSidePort
234212724Snikos.nikoleris@arm.com//
234312724Snikos.nikoleris@arm.com///////////////
234412724Snikos.nikoleris@arm.combool
234512724Snikos.nikoleris@arm.comBaseCache::MemSidePort::recvTimingResp(PacketPtr pkt)
234612724Snikos.nikoleris@arm.com{
234712724Snikos.nikoleris@arm.com    cache->recvTimingResp(pkt);
234812724Snikos.nikoleris@arm.com    return true;
234912724Snikos.nikoleris@arm.com}
235012724Snikos.nikoleris@arm.com
235112724Snikos.nikoleris@arm.com// Express snooping requests to memside port
235212724Snikos.nikoleris@arm.comvoid
235312724Snikos.nikoleris@arm.comBaseCache::MemSidePort::recvTimingSnoopReq(PacketPtr pkt)
235412724Snikos.nikoleris@arm.com{
235512725Snikos.nikoleris@arm.com    // Snoops shouldn't happen when bypassing caches
235612725Snikos.nikoleris@arm.com    assert(!cache->system->bypassCaches());
235712725Snikos.nikoleris@arm.com
235812724Snikos.nikoleris@arm.com    // handle snooping requests
235912724Snikos.nikoleris@arm.com    cache->recvTimingSnoopReq(pkt);
236012724Snikos.nikoleris@arm.com}
236112724Snikos.nikoleris@arm.com
236212724Snikos.nikoleris@arm.comTick
236312724Snikos.nikoleris@arm.comBaseCache::MemSidePort::recvAtomicSnoop(PacketPtr pkt)
236412724Snikos.nikoleris@arm.com{
236512725Snikos.nikoleris@arm.com    // Snoops shouldn't happen when bypassing caches
236612725Snikos.nikoleris@arm.com    assert(!cache->system->bypassCaches());
236712725Snikos.nikoleris@arm.com
236812724Snikos.nikoleris@arm.com    return cache->recvAtomicSnoop(pkt);
236912724Snikos.nikoleris@arm.com}
237012724Snikos.nikoleris@arm.com
237112724Snikos.nikoleris@arm.comvoid
237212724Snikos.nikoleris@arm.comBaseCache::MemSidePort::recvFunctionalSnoop(PacketPtr pkt)
237312724Snikos.nikoleris@arm.com{
237412725Snikos.nikoleris@arm.com    // Snoops shouldn't happen when bypassing caches
237512725Snikos.nikoleris@arm.com    assert(!cache->system->bypassCaches());
237612725Snikos.nikoleris@arm.com
237712724Snikos.nikoleris@arm.com    // functional snoop (note that in contrast to atomic we don't have
237812724Snikos.nikoleris@arm.com    // a specific functionalSnoop method, as they have the same
237912724Snikos.nikoleris@arm.com    // behaviour regardless)
238012724Snikos.nikoleris@arm.com    cache->functionalAccess(pkt, false);
238112724Snikos.nikoleris@arm.com}
238212724Snikos.nikoleris@arm.com
238312724Snikos.nikoleris@arm.comvoid
238412724Snikos.nikoleris@arm.comBaseCache::CacheReqPacketQueue::sendDeferredPacket()
238512724Snikos.nikoleris@arm.com{
238612724Snikos.nikoleris@arm.com    // sanity check
238712724Snikos.nikoleris@arm.com    assert(!waitingOnRetry);
238812724Snikos.nikoleris@arm.com
238912724Snikos.nikoleris@arm.com    // there should never be any deferred request packets in the
239012724Snikos.nikoleris@arm.com    // queue, instead we resly on the cache to provide the packets
239112724Snikos.nikoleris@arm.com    // from the MSHR queue or write queue
239212724Snikos.nikoleris@arm.com    assert(deferredPacketReadyTime() == MaxTick);
239312724Snikos.nikoleris@arm.com
239412724Snikos.nikoleris@arm.com    // check for request packets (requests & writebacks)
239512724Snikos.nikoleris@arm.com    QueueEntry* entry = cache.getNextQueueEntry();
239612724Snikos.nikoleris@arm.com
239712724Snikos.nikoleris@arm.com    if (!entry) {
239812724Snikos.nikoleris@arm.com        // can happen if e.g. we attempt a writeback and fail, but
239912724Snikos.nikoleris@arm.com        // before the retry, the writeback is eliminated because
240012724Snikos.nikoleris@arm.com        // we snoop another cache's ReadEx.
240112724Snikos.nikoleris@arm.com    } else {
240212724Snikos.nikoleris@arm.com        // let our snoop responses go first if there are responses to
240312724Snikos.nikoleris@arm.com        // the same addresses
240412724Snikos.nikoleris@arm.com        if (checkConflictingSnoop(entry->blkAddr)) {
240512724Snikos.nikoleris@arm.com            return;
240612724Snikos.nikoleris@arm.com        }
240712724Snikos.nikoleris@arm.com        waitingOnRetry = entry->sendPacket(cache);
240812724Snikos.nikoleris@arm.com    }
240912724Snikos.nikoleris@arm.com
241012724Snikos.nikoleris@arm.com    // if we succeeded and are not waiting for a retry, schedule the
241112724Snikos.nikoleris@arm.com    // next send considering when the next queue is ready, note that
241212724Snikos.nikoleris@arm.com    // snoop responses have their own packet queue and thus schedule
241312724Snikos.nikoleris@arm.com    // their own events
241412724Snikos.nikoleris@arm.com    if (!waitingOnRetry) {
241512724Snikos.nikoleris@arm.com        schedSendEvent(cache.nextQueueReadyTime());
241612724Snikos.nikoleris@arm.com    }
241712724Snikos.nikoleris@arm.com}
241812724Snikos.nikoleris@arm.com
241912724Snikos.nikoleris@arm.comBaseCache::MemSidePort::MemSidePort(const std::string &_name,
242012724Snikos.nikoleris@arm.com                                    BaseCache *_cache,
242112724Snikos.nikoleris@arm.com                                    const std::string &_label)
242212724Snikos.nikoleris@arm.com    : CacheMasterPort(_name, _cache, _reqQueue, _snoopRespQueue),
242312724Snikos.nikoleris@arm.com      _reqQueue(*_cache, *this, _snoopRespQueue, _label),
242413564Snikos.nikoleris@arm.com      _snoopRespQueue(*_cache, *this, true, _label), cache(_cache)
242512724Snikos.nikoleris@arm.com{
242612724Snikos.nikoleris@arm.com}
242713352Snikos.nikoleris@arm.com
242813352Snikos.nikoleris@arm.comvoid
242913352Snikos.nikoleris@arm.comWriteAllocator::updateMode(Addr write_addr, unsigned write_size,
243013352Snikos.nikoleris@arm.com                           Addr blk_addr)
243113352Snikos.nikoleris@arm.com{
243213352Snikos.nikoleris@arm.com    // check if we are continuing where the last write ended
243313352Snikos.nikoleris@arm.com    if (nextAddr == write_addr) {
243413352Snikos.nikoleris@arm.com        delayCtr[blk_addr] = delayThreshold;
243513352Snikos.nikoleris@arm.com        // stop if we have already saturated
243613352Snikos.nikoleris@arm.com        if (mode != WriteMode::NO_ALLOCATE) {
243713352Snikos.nikoleris@arm.com            byteCount += write_size;
243813352Snikos.nikoleris@arm.com            // switch to streaming mode if we have passed the lower
243913352Snikos.nikoleris@arm.com            // threshold
244013352Snikos.nikoleris@arm.com            if (mode == WriteMode::ALLOCATE &&
244113352Snikos.nikoleris@arm.com                byteCount > coalesceLimit) {
244213352Snikos.nikoleris@arm.com                mode = WriteMode::COALESCE;
244313352Snikos.nikoleris@arm.com                DPRINTF(Cache, "Switched to write coalescing\n");
244413352Snikos.nikoleris@arm.com            } else if (mode == WriteMode::COALESCE &&
244513352Snikos.nikoleris@arm.com                       byteCount > noAllocateLimit) {
244613352Snikos.nikoleris@arm.com                // and continue and switch to non-allocating mode if we
244713352Snikos.nikoleris@arm.com                // pass the upper threshold
244813352Snikos.nikoleris@arm.com                mode = WriteMode::NO_ALLOCATE;
244913352Snikos.nikoleris@arm.com                DPRINTF(Cache, "Switched to write-no-allocate\n");
245013352Snikos.nikoleris@arm.com            }
245113352Snikos.nikoleris@arm.com        }
245213352Snikos.nikoleris@arm.com    } else {
245313352Snikos.nikoleris@arm.com        // we did not see a write matching the previous one, start
245413352Snikos.nikoleris@arm.com        // over again
245513352Snikos.nikoleris@arm.com        byteCount = write_size;
245613352Snikos.nikoleris@arm.com        mode = WriteMode::ALLOCATE;
245713352Snikos.nikoleris@arm.com        resetDelay(blk_addr);
245813352Snikos.nikoleris@arm.com    }
245913352Snikos.nikoleris@arm.com    nextAddr = write_addr + write_size;
246013352Snikos.nikoleris@arm.com}
246113352Snikos.nikoleris@arm.com
246213352Snikos.nikoleris@arm.comWriteAllocator*
246313352Snikos.nikoleris@arm.comWriteAllocatorParams::create()
246413352Snikos.nikoleris@arm.com{
246513352Snikos.nikoleris@arm.com    return new WriteAllocator(this);
246613352Snikos.nikoleris@arm.com}
2467