SConscript revision 9363:e2616dc035ce
1# -*- mode:python -*-
2
3# Copyright (c) 2006 The Regents of The University of Michigan
4# All rights reserved.
5#
6# Redistribution and use in source and binary forms, with or without
7# modification, are permitted provided that the following conditions are
8# met: redistributions of source code must retain the above copyright
9# notice, this list of conditions and the following disclaimer;
10# redistributions in binary form must reproduce the above copyright
11# notice, this list of conditions and the following disclaimer in the
12# documentation and/or other materials provided with the distribution;
13# neither the name of the copyright holders nor the names of its
14# contributors may be used to endorse or promote products derived from
15# this software without specific prior written permission.
16#
17# THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
18# "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
19# LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
20# A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
21# OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
22# SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
23# LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
24# DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
25# THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
26# (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
27# OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
28#
29# Authors: Nathan Binkert
30
31Import('*')
32
33SimObject('AddrMapper.py')
34SimObject('Bridge.py')
35SimObject('Bus.py')
36SimObject('CommMonitor.py')
37SimObject('MemObject.py')
38
39Source('addr_mapper.cc')
40Source('bridge.cc')
41Source('bus.cc')
42Source('coherent_bus.cc')
43Source('comm_monitor.cc')
44Source('mem_object.cc')
45Source('mport.cc')
46Source('noncoherent_bus.cc')
47Source('packet.cc')
48Source('port.cc')
49Source('packet_queue.cc')
50Source('tport.cc')
51Source('port_proxy.cc')
52Source('fs_translating_port_proxy.cc')
53Source('se_translating_port_proxy.cc')
54
55if env['TARGET_ISA'] != 'no':
56    SimObject('AbstractMemory.py')
57    SimObject('SimpleMemory.py')
58    SimObject('SimpleDRAM.py')
59    Source('abstract_mem.cc')
60    Source('simple_mem.cc')
61    Source('page_table.cc')
62    Source('physical.cc')
63    Source('simple_dram.cc')
64
65DebugFlag('BaseBus')
66DebugFlag('BusAddrRanges')
67DebugFlag('CoherentBus')
68DebugFlag('NoncoherentBus')
69CompoundFlag('Bus', ['BaseBus', 'BusAddrRanges', 'CoherentBus',
70                     'NoncoherentBus'])
71
72DebugFlag('Bridge')
73DebugFlag('CommMonitor')
74DebugFlag('DRAM')
75DebugFlag('DRAMWR')
76DebugFlag('LLSC')
77DebugFlag('MMU')
78DebugFlag('MemoryAccess')
79DebugFlag('PacketQueue')
80
81DebugFlag('ProtocolTrace')
82DebugFlag('RubyCache')
83DebugFlag('RubyCacheTrace')
84DebugFlag('RubyDma')
85DebugFlag('RubyGenerated')
86DebugFlag('RubyMemory')
87DebugFlag('RubyNetwork')
88DebugFlag('RubyPort')
89DebugFlag('RubyPrefetcher')
90DebugFlag('RubyQueue')
91DebugFlag('RubySequencer')
92DebugFlag('RubySlicc')
93DebugFlag('RubySystem')
94DebugFlag('RubyTester')
95DebugFlag('RubyStats')
96DebugFlag('RubyResourceStalls')
97
98CompoundFlag('Ruby', [ 'RubyQueue', 'RubyNetwork', 'RubyTester',
99    'RubyGenerated', 'RubySlicc', 'RubySystem', 'RubyCache',
100    'RubyMemory', 'RubyDma', 'RubyPort', 'RubySequencer', 'RubyCacheTrace',
101    'RubyPrefetcher'])
102