SConscript revision 8931:7a1dfb191e3f
1# -*- mode:python -*- 2 3# Copyright (c) 2006 The Regents of The University of Michigan 4# All rights reserved. 5# 6# Redistribution and use in source and binary forms, with or without 7# modification, are permitted provided that the following conditions are 8# met: redistributions of source code must retain the above copyright 9# notice, this list of conditions and the following disclaimer; 10# redistributions in binary form must reproduce the above copyright 11# notice, this list of conditions and the following disclaimer in the 12# documentation and/or other materials provided with the distribution; 13# neither the name of the copyright holders nor the names of its 14# contributors may be used to endorse or promote products derived from 15# this software without specific prior written permission. 16# 17# THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 18# "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 19# LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR 20# A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT 21# OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, 22# SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT 23# LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 24# DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 25# THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 26# (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE 27# OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 28# 29# Authors: Nathan Binkert 30 31Import('*') 32 33SimObject('Bridge.py') 34SimObject('Bus.py') 35SimObject('MemObject.py') 36 37Source('bridge.cc') 38Source('bus.cc') 39Source('mem_object.cc') 40Source('mport.cc') 41Source('packet.cc') 42Source('port.cc') 43Source('packet_queue.cc') 44Source('tport.cc') 45Source('port_proxy.cc') 46Source('fs_translating_port_proxy.cc') 47Source('se_translating_port_proxy.cc') 48 49if env['TARGET_ISA'] != 'no': 50 SimObject('AbstractMemory.py') 51 SimObject('SimpleMemory.py') 52 Source('abstract_mem.cc') 53 Source('simple_mem.cc') 54 Source('page_table.cc') 55 Source('physical.cc') 56 57DebugFlag('Bus') 58DebugFlag('BusAddrRanges') 59DebugFlag('BusBridge') 60DebugFlag('LLSC') 61DebugFlag('MMU') 62DebugFlag('MemoryAccess') 63DebugFlag('PacketQueue') 64 65DebugFlag('ProtocolTrace') 66DebugFlag('RubyCache') 67DebugFlag('RubyCacheTrace') 68DebugFlag('RubyDma') 69DebugFlag('RubyGenerated') 70DebugFlag('RubyMemory') 71DebugFlag('RubyNetwork') 72DebugFlag('RubyPort') 73DebugFlag('RubyQueue') 74DebugFlag('RubySequencer') 75DebugFlag('RubySlicc') 76DebugFlag('RubySystem') 77DebugFlag('RubyTester') 78 79CompoundFlag('Ruby', [ 'RubyQueue', 'RubyNetwork', 'RubyTester', 80 'RubyGenerated', 'RubySlicc', 'RubySystem', 'RubyCache', 81 'RubyMemory', 'RubyDma', 'RubyPort', 'RubySequencer', 'RubyCacheTrace']) 82