SConscript revision 10612
14202Sbinkertn@umich.edu# -*- mode:python -*-
24202Sbinkertn@umich.edu
34202Sbinkertn@umich.edu# Copyright (c) 2006 The Regents of The University of Michigan
44202Sbinkertn@umich.edu# All rights reserved.
54202Sbinkertn@umich.edu#
64202Sbinkertn@umich.edu# Redistribution and use in source and binary forms, with or without
74202Sbinkertn@umich.edu# modification, are permitted provided that the following conditions are
84202Sbinkertn@umich.edu# met: redistributions of source code must retain the above copyright
94202Sbinkertn@umich.edu# notice, this list of conditions and the following disclaimer;
104202Sbinkertn@umich.edu# redistributions in binary form must reproduce the above copyright
114202Sbinkertn@umich.edu# notice, this list of conditions and the following disclaimer in the
124202Sbinkertn@umich.edu# documentation and/or other materials provided with the distribution;
134202Sbinkertn@umich.edu# neither the name of the copyright holders nor the names of its
144202Sbinkertn@umich.edu# contributors may be used to endorse or promote products derived from
154202Sbinkertn@umich.edu# this software without specific prior written permission.
164202Sbinkertn@umich.edu#
174202Sbinkertn@umich.edu# THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
184202Sbinkertn@umich.edu# "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
194202Sbinkertn@umich.edu# LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
204202Sbinkertn@umich.edu# A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
214202Sbinkertn@umich.edu# OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
224202Sbinkertn@umich.edu# SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
234202Sbinkertn@umich.edu# LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
244202Sbinkertn@umich.edu# DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
254202Sbinkertn@umich.edu# THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
264202Sbinkertn@umich.edu# (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
274202Sbinkertn@umich.edu# OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
284202Sbinkertn@umich.edu#
294202Sbinkertn@umich.edu# Authors: Nathan Binkert
304202Sbinkertn@umich.edu
314202Sbinkertn@umich.eduImport('*')
324202Sbinkertn@umich.edu
339398Sandreas.hansson@arm.com# Only build the communication if we have support for protobuf as the
349398Sandreas.hansson@arm.com# tracing relies on it
359398Sandreas.hansson@arm.comif env['HAVE_PROTOBUF']:
369398Sandreas.hansson@arm.com    SimObject('CommMonitor.py')
379398Sandreas.hansson@arm.com    Source('comm_monitor.cc')
389398Sandreas.hansson@arm.com
399850Sandreas.hansson@arm.comSimObject('AbstractMemory.py')
409259SAli.Saidi@ARM.comSimObject('AddrMapper.py')
414486Sbinkertn@umich.eduSimObject('Bridge.py')
4210146Sandreas.hansson@arm.comSimObject('DRAMCtrl.py')
4310478SAndrew.Bardsley@arm.comSimObject('ExternalMaster.py')
4410478SAndrew.Bardsley@arm.comSimObject('ExternalSlave.py')
456165Ssanchezd@stanford.eduSimObject('MemObject.py')
469850Sandreas.hansson@arm.comSimObject('SimpleMemory.py')
4710405Sandreas.hansson@arm.comSimObject('XBar.py')
486168Snate@binkert.org
499850Sandreas.hansson@arm.comSource('abstract_mem.cc')
509259SAli.Saidi@ARM.comSource('addr_mapper.cc')
514202Sbinkertn@umich.eduSource('bridge.cc')
5210405Sandreas.hansson@arm.comSource('coherent_xbar.cc')
5310431SOmar.Naji@arm.comSource('drampower.cc')
5410146Sandreas.hansson@arm.comSource('dram_ctrl.cc')
5510478SAndrew.Bardsley@arm.comSource('external_master.cc')
5610478SAndrew.Bardsley@arm.comSource('external_slave.cc')
574202Sbinkertn@umich.eduSource('mem_object.cc')
588761Sgblack@eecs.umich.eduSource('mport.cc')
5910405Sandreas.hansson@arm.comSource('noncoherent_xbar.cc')
604202Sbinkertn@umich.eduSource('packet.cc')
614202Sbinkertn@umich.eduSource('port.cc')
628914Sandreas.hansson@arm.comSource('packet_queue.cc')
6310405Sandreas.hansson@arm.comSource('port_proxy.cc')
6410405Sandreas.hansson@arm.comSource('physical.cc')
6510405Sandreas.hansson@arm.comSource('simple_mem.cc')
6610405Sandreas.hansson@arm.comSource('snoop_filter.cc')
674202Sbinkertn@umich.eduSource('tport.cc')
6810405Sandreas.hansson@arm.comSource('xbar.cc')
696168Snate@binkert.org
709850Sandreas.hansson@arm.comif env['TARGET_ISA'] != 'null':
719850Sandreas.hansson@arm.com    Source('fs_translating_port_proxy.cc')
729850Sandreas.hansson@arm.com    Source('se_translating_port_proxy.cc')
738763Sgblack@eecs.umich.edu    Source('page_table.cc')
7410299Salexandru.dutu@amd.comif env['TARGET_ISA'] == 'x86':
7510299Salexandru.dutu@amd.com    Source('multi_level_page_table.cc')
767768SAli.Saidi@ARM.com
7710131Sandreas.hansson@arm.comif env['HAVE_DRAMSIM']:
7810131Sandreas.hansson@arm.com    SimObject('DRAMSim2.py')
7910131Sandreas.hansson@arm.com    Source('dramsim2_wrapper.cc')
8010131Sandreas.hansson@arm.com    Source('dramsim2.cc')
8110066Sandreas.hansson@arm.com
8210612SMarco.Elver@ARM.comSimObject('MemChecker.py')
8310612SMarco.Elver@ARM.comSource('mem_checker.cc')
8410612SMarco.Elver@ARM.comSource('mem_checker_monitor.cc')
8510612SMarco.Elver@ARM.com
8610405Sandreas.hansson@arm.comDebugFlag('AddrRanges')
8710405Sandreas.hansson@arm.comDebugFlag('BaseXBar')
8810405Sandreas.hansson@arm.comDebugFlag('CoherentXBar')
8910405Sandreas.hansson@arm.comDebugFlag('NoncoherentXBar')
9010399Sstephan.diestelhorst@arm.comDebugFlag('SnoopFilter')
9110405Sandreas.hansson@arm.comCompoundFlag('XBar', ['BaseXBar', 'CoherentXBar', 'NoncoherentXBar',
9210405Sandreas.hansson@arm.com                      'SnoopFilter'])
939036Sandreas.hansson@arm.com
949164Sandreas.hansson@arm.comDebugFlag('Bridge')
958981Sandreas.hansson@arm.comDebugFlag('CommMonitor')
969243Sandreas.hansson@arm.comDebugFlag('DRAM')
9710247Sandreas.hansson@arm.comDebugFlag('DRAMPower')
9810208Sandreas.hansson@arm.comDebugFlag('DRAMState')
9910478SAndrew.Bardsley@arm.comDebugFlag('ExternalPort')
1008335Snate@binkert.orgDebugFlag('LLSC')
1018335Snate@binkert.orgDebugFlag('MMU')
1028335Snate@binkert.orgDebugFlag('MemoryAccess')
1038914Sandreas.hansson@arm.comDebugFlag('PacketQueue')
1047780Snilay@cs.wisc.edu
10510066Sandreas.hansson@arm.comDebugFlag("DRAMSim2")
10610612SMarco.Elver@ARM.com
10710612SMarco.Elver@ARM.comDebugFlag("MemChecker")
10810612SMarco.Elver@ARM.comDebugFlag("MemCheckerMonitor")
109