iob.cc revision 7723
14104Ssaidi@eecs.umich.edu/*
24104Ssaidi@eecs.umich.edu * Copyright (c) 2006 The Regents of The University of Michigan
34104Ssaidi@eecs.umich.edu * All rights reserved.
44104Ssaidi@eecs.umich.edu *
54104Ssaidi@eecs.umich.edu * Redistribution and use in source and binary forms, with or without
64104Ssaidi@eecs.umich.edu * modification, are permitted provided that the following conditions are
74104Ssaidi@eecs.umich.edu * met: redistributions of source code must retain the above copyright
84104Ssaidi@eecs.umich.edu * notice, this list of conditions and the following disclaimer;
94104Ssaidi@eecs.umich.edu * redistributions in binary form must reproduce the above copyright
104104Ssaidi@eecs.umich.edu * notice, this list of conditions and the following disclaimer in the
114104Ssaidi@eecs.umich.edu * documentation and/or other materials provided with the distribution;
124104Ssaidi@eecs.umich.edu * neither the name of the copyright holders nor the names of its
134104Ssaidi@eecs.umich.edu * contributors may be used to endorse or promote products derived from
144104Ssaidi@eecs.umich.edu * this software without specific prior written permission.
154104Ssaidi@eecs.umich.edu *
164104Ssaidi@eecs.umich.edu * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
174104Ssaidi@eecs.umich.edu * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
184104Ssaidi@eecs.umich.edu * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
194104Ssaidi@eecs.umich.edu * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
204104Ssaidi@eecs.umich.edu * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
214104Ssaidi@eecs.umich.edu * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
224104Ssaidi@eecs.umich.edu * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
234104Ssaidi@eecs.umich.edu * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
244104Ssaidi@eecs.umich.edu * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
254104Ssaidi@eecs.umich.edu * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
264104Ssaidi@eecs.umich.edu * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
274104Ssaidi@eecs.umich.edu *
284104Ssaidi@eecs.umich.edu * Authors: Ali Saidi
294104Ssaidi@eecs.umich.edu */
304104Ssaidi@eecs.umich.edu
314104Ssaidi@eecs.umich.edu/** @file
324104Ssaidi@eecs.umich.edu * This device implemetns the niagara I/O bridge chip. It manages incomming
334104Ssaidi@eecs.umich.edu * interrupts and posts them to the CPU when needed. It holds mask registers and
344104Ssaidi@eecs.umich.edu * various status registers for CPUs to check what interrupts are pending as
354104Ssaidi@eecs.umich.edu * well as facilities to send IPIs to other cpus.
364104Ssaidi@eecs.umich.edu */
374104Ssaidi@eecs.umich.edu
384104Ssaidi@eecs.umich.edu#include <cstring>
394104Ssaidi@eecs.umich.edu
404104Ssaidi@eecs.umich.edu#include "arch/sparc/isa_traits.hh"
414194Ssaidi@eecs.umich.edu#include "arch/sparc/faults.hh"
427723SAli.Saidi@ARM.com#include "base/bitfield.hh"
434104Ssaidi@eecs.umich.edu#include "base/trace.hh"
444104Ssaidi@eecs.umich.edu#include "cpu/intr_control.hh"
454104Ssaidi@eecs.umich.edu#include "dev/sparc/iob.hh"
464104Ssaidi@eecs.umich.edu#include "dev/platform.hh"
474104Ssaidi@eecs.umich.edu#include "mem/port.hh"
484104Ssaidi@eecs.umich.edu#include "mem/packet_access.hh"
494194Ssaidi@eecs.umich.edu#include "sim/faults.hh"
504104Ssaidi@eecs.umich.edu#include "sim/system.hh"
514104Ssaidi@eecs.umich.edu
524762Snate@binkert.orgIob::Iob(const Params *p)
534104Ssaidi@eecs.umich.edu    : PioDevice(p), ic(p->platform->intrctrl)
544104Ssaidi@eecs.umich.edu{
554104Ssaidi@eecs.umich.edu    iobManAddr = ULL(0x9800000000);
564104Ssaidi@eecs.umich.edu    iobManSize = ULL(0x0100000000);
574104Ssaidi@eecs.umich.edu    iobJBusAddr = ULL(0x9F00000000);
584104Ssaidi@eecs.umich.edu    iobJBusSize = ULL(0x0100000000);
594104Ssaidi@eecs.umich.edu    assert (params()->system->threadContexts.size() <= MaxNiagaraProcs);
605103Ssaidi@eecs.umich.edu
615103Ssaidi@eecs.umich.edu    pioDelay = p->pio_latency;
625103Ssaidi@eecs.umich.edu
634104Ssaidi@eecs.umich.edu    // Get the interrupt controller from the platform
644104Ssaidi@eecs.umich.edu    ic = platform->intrctrl;
654104Ssaidi@eecs.umich.edu
664104Ssaidi@eecs.umich.edu    for (int x = 0; x < NumDeviceIds; ++x) {
674104Ssaidi@eecs.umich.edu        intMan[x].cpu = 0;
684104Ssaidi@eecs.umich.edu        intMan[x].vector = 0;
694104Ssaidi@eecs.umich.edu        intCtl[x].mask = true;
704104Ssaidi@eecs.umich.edu        intCtl[x].pend = false;
714104Ssaidi@eecs.umich.edu    }
724104Ssaidi@eecs.umich.edu
734104Ssaidi@eecs.umich.edu}
744104Ssaidi@eecs.umich.edu
754104Ssaidi@eecs.umich.eduTick
764104Ssaidi@eecs.umich.eduIob::read(PacketPtr pkt)
774104Ssaidi@eecs.umich.edu{
784104Ssaidi@eecs.umich.edu
794104Ssaidi@eecs.umich.edu    if (pkt->getAddr() >= iobManAddr && pkt->getAddr() < iobManAddr + iobManSize)
804104Ssaidi@eecs.umich.edu        readIob(pkt);
814104Ssaidi@eecs.umich.edu    else if (pkt->getAddr() >= iobJBusAddr && pkt->getAddr() < iobJBusAddr+iobJBusSize)
824104Ssaidi@eecs.umich.edu        readJBus(pkt);
834104Ssaidi@eecs.umich.edu    else
844104Ssaidi@eecs.umich.edu        panic("Invalid address reached Iob\n");
854104Ssaidi@eecs.umich.edu
864870Sstever@eecs.umich.edu    pkt->makeAtomicResponse();
874104Ssaidi@eecs.umich.edu    return pioDelay;
884104Ssaidi@eecs.umich.edu}
894104Ssaidi@eecs.umich.edu
904104Ssaidi@eecs.umich.eduvoid
914104Ssaidi@eecs.umich.eduIob::readIob(PacketPtr pkt)
924104Ssaidi@eecs.umich.edu{
934104Ssaidi@eecs.umich.edu        Addr accessAddr = pkt->getAddr() - iobManAddr;
944104Ssaidi@eecs.umich.edu
954104Ssaidi@eecs.umich.edu        if (accessAddr >= IntManAddr && accessAddr < IntManAddr + IntManSize) {
966712Snate@binkert.org            int index = (accessAddr - IntManAddr) >> 3;
976712Snate@binkert.org            uint64_t data = intMan[index].cpu << 8 | intMan[index].vector << 0;
984104Ssaidi@eecs.umich.edu            pkt->set(data);
994104Ssaidi@eecs.umich.edu            return;
1004104Ssaidi@eecs.umich.edu        }
1014104Ssaidi@eecs.umich.edu
1024104Ssaidi@eecs.umich.edu        if (accessAddr >= IntCtlAddr && accessAddr < IntCtlAddr + IntCtlSize) {
1036712Snate@binkert.org            int index = (accessAddr - IntCtlAddr) >> 3;
1046712Snate@binkert.org            uint64_t data = intCtl[index].mask  ? 1 << 2 : 0 |
1056712Snate@binkert.org                intCtl[index].pend  ? 1 << 0 : 0;
1064104Ssaidi@eecs.umich.edu            pkt->set(data);
1074104Ssaidi@eecs.umich.edu            return;
1084104Ssaidi@eecs.umich.edu        }
1094104Ssaidi@eecs.umich.edu
1104104Ssaidi@eecs.umich.edu        if (accessAddr == JIntVecAddr) {
1114104Ssaidi@eecs.umich.edu            pkt->set(jIntVec);
1124104Ssaidi@eecs.umich.edu            return;
1134104Ssaidi@eecs.umich.edu        }
1144104Ssaidi@eecs.umich.edu
1154104Ssaidi@eecs.umich.edu        panic("Read to unknown IOB offset 0x%x\n", accessAddr);
1164104Ssaidi@eecs.umich.edu}
1174104Ssaidi@eecs.umich.edu
1184104Ssaidi@eecs.umich.eduvoid
1194104Ssaidi@eecs.umich.eduIob::readJBus(PacketPtr pkt)
1204104Ssaidi@eecs.umich.edu{
1214104Ssaidi@eecs.umich.edu        Addr accessAddr = pkt->getAddr() - iobJBusAddr;
1225714Shsul@eecs.umich.edu        int cpuid = pkt->req->contextId();
1234104Ssaidi@eecs.umich.edu        int index;
1244104Ssaidi@eecs.umich.edu        uint64_t data;
1254104Ssaidi@eecs.umich.edu
1264104Ssaidi@eecs.umich.edu
1274104Ssaidi@eecs.umich.edu
1284104Ssaidi@eecs.umich.edu
1294104Ssaidi@eecs.umich.edu        if (accessAddr >= JIntData0Addr && accessAddr < JIntData1Addr) {
1304104Ssaidi@eecs.umich.edu            index = (accessAddr - JIntData0Addr) >> 3;
1314104Ssaidi@eecs.umich.edu            pkt->set(jBusData0[index]);
1324104Ssaidi@eecs.umich.edu            return;
1334104Ssaidi@eecs.umich.edu        }
1344104Ssaidi@eecs.umich.edu
1354104Ssaidi@eecs.umich.edu        if (accessAddr >= JIntData1Addr && accessAddr < JIntDataA0Addr) {
1364104Ssaidi@eecs.umich.edu            index = (accessAddr - JIntData1Addr) >> 3;
1374104Ssaidi@eecs.umich.edu            pkt->set(jBusData1[index]);
1384104Ssaidi@eecs.umich.edu            return;
1394104Ssaidi@eecs.umich.edu        }
1404104Ssaidi@eecs.umich.edu
1414104Ssaidi@eecs.umich.edu        if (accessAddr == JIntDataA0Addr) {
1424104Ssaidi@eecs.umich.edu            pkt->set(jBusData0[cpuid]);
1434104Ssaidi@eecs.umich.edu            return;
1444104Ssaidi@eecs.umich.edu        }
1454104Ssaidi@eecs.umich.edu
1464104Ssaidi@eecs.umich.edu        if (accessAddr == JIntDataA1Addr) {
1474104Ssaidi@eecs.umich.edu            pkt->set(jBusData1[cpuid]);
1484104Ssaidi@eecs.umich.edu            return;
1494104Ssaidi@eecs.umich.edu        }
1504104Ssaidi@eecs.umich.edu
1514104Ssaidi@eecs.umich.edu        if (accessAddr >= JIntBusyAddr && accessAddr < JIntBusyAddr + JIntBusySize) {
1524104Ssaidi@eecs.umich.edu            index = (accessAddr - JIntBusyAddr) >> 3;
1534104Ssaidi@eecs.umich.edu            data = jIntBusy[index].busy ? 1 << 5 : 0 |
1544104Ssaidi@eecs.umich.edu                   jIntBusy[index].source;
1554104Ssaidi@eecs.umich.edu            pkt->set(data);
1564104Ssaidi@eecs.umich.edu            return;
1574104Ssaidi@eecs.umich.edu        }
1584104Ssaidi@eecs.umich.edu        if (accessAddr == JIntABusyAddr) {
1594104Ssaidi@eecs.umich.edu            data = jIntBusy[cpuid].busy ? 1 << 5 : 0 |
1604104Ssaidi@eecs.umich.edu                   jIntBusy[cpuid].source;
1614104Ssaidi@eecs.umich.edu            pkt->set(data);
1624104Ssaidi@eecs.umich.edu            return;
1634104Ssaidi@eecs.umich.edu        };
1644104Ssaidi@eecs.umich.edu
1654104Ssaidi@eecs.umich.edu        panic("Read to unknown JBus offset 0x%x\n", accessAddr);
1664104Ssaidi@eecs.umich.edu}
1674104Ssaidi@eecs.umich.edu
1684104Ssaidi@eecs.umich.eduTick
1694104Ssaidi@eecs.umich.eduIob::write(PacketPtr pkt)
1704104Ssaidi@eecs.umich.edu{
1714104Ssaidi@eecs.umich.edu    if (pkt->getAddr() >= iobManAddr && pkt->getAddr() < iobManAddr + iobManSize)
1724104Ssaidi@eecs.umich.edu        writeIob(pkt);
1734104Ssaidi@eecs.umich.edu    else if (pkt->getAddr() >= iobJBusAddr && pkt->getAddr() < iobJBusAddr+iobJBusSize)
1744104Ssaidi@eecs.umich.edu        writeJBus(pkt);
1754104Ssaidi@eecs.umich.edu    else
1764104Ssaidi@eecs.umich.edu        panic("Invalid address reached Iob\n");
1774104Ssaidi@eecs.umich.edu
1784104Ssaidi@eecs.umich.edu
1794870Sstever@eecs.umich.edu    pkt->makeAtomicResponse();
1804104Ssaidi@eecs.umich.edu    return pioDelay;
1814104Ssaidi@eecs.umich.edu}
1824104Ssaidi@eecs.umich.edu
1834104Ssaidi@eecs.umich.eduvoid
1844104Ssaidi@eecs.umich.eduIob::writeIob(PacketPtr pkt)
1854104Ssaidi@eecs.umich.edu{
1864104Ssaidi@eecs.umich.edu        Addr accessAddr = pkt->getAddr() - iobManAddr;
1874104Ssaidi@eecs.umich.edu        int index;
1884104Ssaidi@eecs.umich.edu        uint64_t data;
1894104Ssaidi@eecs.umich.edu
1904104Ssaidi@eecs.umich.edu        if (accessAddr >= IntManAddr && accessAddr < IntManAddr + IntManSize) {
1914104Ssaidi@eecs.umich.edu            index = (accessAddr - IntManAddr) >> 3;
1924104Ssaidi@eecs.umich.edu            data = pkt->get<uint64_t>();
1934104Ssaidi@eecs.umich.edu            intMan[index].cpu = bits(data,12,8);
1944104Ssaidi@eecs.umich.edu            intMan[index].vector = bits(data,5,0);
1954216Ssaidi@eecs.umich.edu            DPRINTF(Iob, "Wrote IntMan %d cpu %d, vec %d\n", index,
1964216Ssaidi@eecs.umich.edu                    intMan[index].cpu, intMan[index].vector);
1974104Ssaidi@eecs.umich.edu            return;
1984104Ssaidi@eecs.umich.edu        }
1994104Ssaidi@eecs.umich.edu
2004104Ssaidi@eecs.umich.edu        if (accessAddr >= IntCtlAddr && accessAddr < IntCtlAddr + IntCtlSize) {
2016712Snate@binkert.org            index = (accessAddr - IntCtlAddr) >> 3;
2024104Ssaidi@eecs.umich.edu            data = pkt->get<uint64_t>();
2034104Ssaidi@eecs.umich.edu            intCtl[index].mask = bits(data,2,2);
2044104Ssaidi@eecs.umich.edu            if (bits(data,1,1))
2054104Ssaidi@eecs.umich.edu                intCtl[index].pend = false;
2064216Ssaidi@eecs.umich.edu            DPRINTF(Iob, "Wrote IntCtl %d pend %d cleared %d\n", index,
2074216Ssaidi@eecs.umich.edu                    intCtl[index].pend, bits(data,2,2));
2084104Ssaidi@eecs.umich.edu            return;
2094104Ssaidi@eecs.umich.edu        }
2104104Ssaidi@eecs.umich.edu
2114104Ssaidi@eecs.umich.edu        if (accessAddr == JIntVecAddr) {
2124104Ssaidi@eecs.umich.edu            jIntVec = bits(pkt->get<uint64_t>(), 5,0);
2134216Ssaidi@eecs.umich.edu            DPRINTF(Iob, "Wrote jIntVec %d\n", jIntVec);
2144104Ssaidi@eecs.umich.edu            return;
2154104Ssaidi@eecs.umich.edu        }
2164104Ssaidi@eecs.umich.edu
2174104Ssaidi@eecs.umich.edu        if (accessAddr >= IntVecDisAddr && accessAddr < IntVecDisAddr + IntVecDisSize) {
2184104Ssaidi@eecs.umich.edu            Type type;
2194104Ssaidi@eecs.umich.edu            int cpu_id;
2204104Ssaidi@eecs.umich.edu            int vector;
2214104Ssaidi@eecs.umich.edu            index = (accessAddr - IntManAddr) >> 3;
2224104Ssaidi@eecs.umich.edu            data = pkt->get<uint64_t>();
2234104Ssaidi@eecs.umich.edu            type = (Type)bits(data,17,16);
2244104Ssaidi@eecs.umich.edu            cpu_id = bits(data, 12,8);
2254104Ssaidi@eecs.umich.edu            vector = bits(data,5,0);
2264104Ssaidi@eecs.umich.edu            generateIpi(type,cpu_id, vector);
2274104Ssaidi@eecs.umich.edu            return;
2284104Ssaidi@eecs.umich.edu        }
2294104Ssaidi@eecs.umich.edu
2304104Ssaidi@eecs.umich.edu        panic("Write to unknown IOB offset 0x%x\n", accessAddr);
2314104Ssaidi@eecs.umich.edu}
2324104Ssaidi@eecs.umich.edu
2334104Ssaidi@eecs.umich.eduvoid
2344104Ssaidi@eecs.umich.eduIob::writeJBus(PacketPtr pkt)
2354104Ssaidi@eecs.umich.edu{
2364104Ssaidi@eecs.umich.edu        Addr accessAddr = pkt->getAddr() - iobJBusAddr;
2375714Shsul@eecs.umich.edu        int cpuid = pkt->req->contextId();
2384104Ssaidi@eecs.umich.edu        int index;
2394104Ssaidi@eecs.umich.edu        uint64_t data;
2404104Ssaidi@eecs.umich.edu
2414104Ssaidi@eecs.umich.edu        if (accessAddr >= JIntBusyAddr && accessAddr < JIntBusyAddr + JIntBusySize) {
2424104Ssaidi@eecs.umich.edu            index = (accessAddr - JIntBusyAddr) >> 3;
2434104Ssaidi@eecs.umich.edu            data = pkt->get<uint64_t>();
2444104Ssaidi@eecs.umich.edu            jIntBusy[index].busy = bits(data,5,5);
2454216Ssaidi@eecs.umich.edu            DPRINTF(Iob, "Wrote jIntBusy index %d busy: %d\n", index,
2464216Ssaidi@eecs.umich.edu                    jIntBusy[index].busy);
2474104Ssaidi@eecs.umich.edu            return;
2484104Ssaidi@eecs.umich.edu        }
2494104Ssaidi@eecs.umich.edu        if (accessAddr == JIntABusyAddr) {
2504104Ssaidi@eecs.umich.edu            data = pkt->get<uint64_t>();
2514104Ssaidi@eecs.umich.edu            jIntBusy[cpuid].busy = bits(data,5,5);
2524216Ssaidi@eecs.umich.edu            DPRINTF(Iob, "Wrote jIntBusy index %d busy: %d\n", cpuid,
2534216Ssaidi@eecs.umich.edu                    jIntBusy[cpuid].busy);
2544104Ssaidi@eecs.umich.edu            return;
2554104Ssaidi@eecs.umich.edu        };
2564104Ssaidi@eecs.umich.edu
2574104Ssaidi@eecs.umich.edu        panic("Write to unknown JBus offset 0x%x\n", accessAddr);
2584104Ssaidi@eecs.umich.edu}
2594104Ssaidi@eecs.umich.edu
2604104Ssaidi@eecs.umich.eduvoid
2614104Ssaidi@eecs.umich.eduIob::receiveDeviceInterrupt(DeviceId devid)
2624104Ssaidi@eecs.umich.edu{
2634104Ssaidi@eecs.umich.edu    assert(devid < NumDeviceIds);
2644104Ssaidi@eecs.umich.edu    if (intCtl[devid].mask)
2654104Ssaidi@eecs.umich.edu        return;
2664104Ssaidi@eecs.umich.edu    intCtl[devid].mask = true;
2674104Ssaidi@eecs.umich.edu    intCtl[devid].pend = true;
2684216Ssaidi@eecs.umich.edu    DPRINTF(Iob, "Receiving Device interrupt: %d for cpu %d vec %d\n",
2694216Ssaidi@eecs.umich.edu            devid, intMan[devid].cpu, intMan[devid].vector);
2704104Ssaidi@eecs.umich.edu    ic->post(intMan[devid].cpu, SparcISA::IT_INT_VEC, intMan[devid].vector);
2714104Ssaidi@eecs.umich.edu}
2724104Ssaidi@eecs.umich.edu
2734104Ssaidi@eecs.umich.edu
2744104Ssaidi@eecs.umich.eduvoid
2754104Ssaidi@eecs.umich.eduIob::generateIpi(Type type, int cpu_id, int vector)
2764104Ssaidi@eecs.umich.edu{
2774194Ssaidi@eecs.umich.edu    SparcISA::SparcFault<SparcISA::PowerOnReset> *por = new SparcISA::PowerOnReset();
2785719Shsul@eecs.umich.edu    if (cpu_id >= sys->numContexts())
2794104Ssaidi@eecs.umich.edu        return;
2804130Ssaidi@eecs.umich.edu
2814194Ssaidi@eecs.umich.edu    switch (type) {
2824194Ssaidi@eecs.umich.edu      case 0: // interrupt
2834216Ssaidi@eecs.umich.edu        DPRINTF(Iob, "Generating interrupt because of I/O write to cpu: %d vec %d\n",
2844216Ssaidi@eecs.umich.edu                cpu_id, vector);
2854194Ssaidi@eecs.umich.edu        ic->post(cpu_id, SparcISA::IT_INT_VEC, vector);
2864194Ssaidi@eecs.umich.edu        break;
2874194Ssaidi@eecs.umich.edu      case 1: // reset
2884194Ssaidi@eecs.umich.edu        warn("Sending reset to CPU: %d\n", cpu_id);
2894194Ssaidi@eecs.umich.edu        if (vector != por->trapType())
2904194Ssaidi@eecs.umich.edu            panic("Don't know how to set non-POR reset to cpu\n");
2914194Ssaidi@eecs.umich.edu        por->invoke(sys->threadContexts[cpu_id]);
2924194Ssaidi@eecs.umich.edu        sys->threadContexts[cpu_id]->activate();
2934194Ssaidi@eecs.umich.edu        break;
2944194Ssaidi@eecs.umich.edu      case 2: // idle -- this means stop executing and don't wake on interrupts
2954216Ssaidi@eecs.umich.edu        DPRINTF(Iob, "Idling CPU because of I/O write cpu: %d\n", cpu_id);
2964194Ssaidi@eecs.umich.edu        sys->threadContexts[cpu_id]->halt();
2974194Ssaidi@eecs.umich.edu        break;
2984194Ssaidi@eecs.umich.edu      case 3: // resume
2994216Ssaidi@eecs.umich.edu        DPRINTF(Iob, "Resuming CPU because of I/O write cpu: %d\n", cpu_id);
3004194Ssaidi@eecs.umich.edu        sys->threadContexts[cpu_id]->activate();
3014194Ssaidi@eecs.umich.edu        break;
3024194Ssaidi@eecs.umich.edu      default:
3034194Ssaidi@eecs.umich.edu        panic("Invalid type to generate ipi\n");
3044194Ssaidi@eecs.umich.edu    }
3054104Ssaidi@eecs.umich.edu}
3064104Ssaidi@eecs.umich.edu
3074104Ssaidi@eecs.umich.edubool
3084104Ssaidi@eecs.umich.eduIob::receiveJBusInterrupt(int cpu_id, int source, uint64_t d0, uint64_t d1)
3094104Ssaidi@eecs.umich.edu{
3104104Ssaidi@eecs.umich.edu    // If we are already dealing with an interrupt for that cpu we can't deal
3114104Ssaidi@eecs.umich.edu    // with another one right now... come back later
3124104Ssaidi@eecs.umich.edu    if (jIntBusy[cpu_id].busy)
3134104Ssaidi@eecs.umich.edu        return false;
3144104Ssaidi@eecs.umich.edu
3154216Ssaidi@eecs.umich.edu    DPRINTF(Iob, "Receiving jBus interrupt: %d for cpu %d vec %d\n",
3164216Ssaidi@eecs.umich.edu            source, cpu_id, jIntVec);
3174216Ssaidi@eecs.umich.edu
3184104Ssaidi@eecs.umich.edu    jIntBusy[cpu_id].busy = true;
3194104Ssaidi@eecs.umich.edu    jIntBusy[cpu_id].source = source;
3204104Ssaidi@eecs.umich.edu    jBusData0[cpu_id] = d0;
3214104Ssaidi@eecs.umich.edu    jBusData1[cpu_id] = d1;
3224104Ssaidi@eecs.umich.edu
3234104Ssaidi@eecs.umich.edu    ic->post(cpu_id, SparcISA::IT_INT_VEC, jIntVec);
3244104Ssaidi@eecs.umich.edu    return true;
3254104Ssaidi@eecs.umich.edu}
3264104Ssaidi@eecs.umich.edu
3274104Ssaidi@eecs.umich.eduvoid
3284104Ssaidi@eecs.umich.eduIob::addressRanges(AddrRangeList &range_list)
3294104Ssaidi@eecs.umich.edu{
3304104Ssaidi@eecs.umich.edu    range_list.clear();
3314104Ssaidi@eecs.umich.edu    range_list.push_back(RangeSize(iobManAddr, iobManSize));
3324104Ssaidi@eecs.umich.edu    range_list.push_back(RangeSize(iobJBusAddr, iobJBusSize));
3334104Ssaidi@eecs.umich.edu}
3344104Ssaidi@eecs.umich.edu
3354104Ssaidi@eecs.umich.edu
3364104Ssaidi@eecs.umich.eduvoid
3374104Ssaidi@eecs.umich.eduIob::serialize(std::ostream &os)
3384104Ssaidi@eecs.umich.edu{
3394104Ssaidi@eecs.umich.edu
3404104Ssaidi@eecs.umich.edu    SERIALIZE_SCALAR(jIntVec);
3414104Ssaidi@eecs.umich.edu    SERIALIZE_ARRAY(jBusData0, MaxNiagaraProcs);
3424104Ssaidi@eecs.umich.edu    SERIALIZE_ARRAY(jBusData1, MaxNiagaraProcs);
3434104Ssaidi@eecs.umich.edu    for (int x = 0; x < NumDeviceIds; x++) {
3444104Ssaidi@eecs.umich.edu        nameOut(os, csprintf("%s.Int%d", name(), x));
3454104Ssaidi@eecs.umich.edu        paramOut(os, "cpu", intMan[x].cpu);
3464104Ssaidi@eecs.umich.edu        paramOut(os, "vector", intMan[x].vector);
3474104Ssaidi@eecs.umich.edu        paramOut(os, "mask", intCtl[x].mask);
3484104Ssaidi@eecs.umich.edu        paramOut(os, "pend", intCtl[x].pend);
3494104Ssaidi@eecs.umich.edu    };
3504104Ssaidi@eecs.umich.edu    for (int x = 0; x < MaxNiagaraProcs; x++) {
3514104Ssaidi@eecs.umich.edu        nameOut(os, csprintf("%s.jIntBusy%d", name(), x));
3524104Ssaidi@eecs.umich.edu        paramOut(os, "busy", jIntBusy[x].busy);
3534104Ssaidi@eecs.umich.edu        paramOut(os, "source", jIntBusy[x].source);
3544104Ssaidi@eecs.umich.edu    };
3554104Ssaidi@eecs.umich.edu}
3564104Ssaidi@eecs.umich.edu
3574104Ssaidi@eecs.umich.eduvoid
3584104Ssaidi@eecs.umich.eduIob::unserialize(Checkpoint *cp, const std::string &section)
3594104Ssaidi@eecs.umich.edu{
3604104Ssaidi@eecs.umich.edu    UNSERIALIZE_SCALAR(jIntVec);
3614104Ssaidi@eecs.umich.edu    UNSERIALIZE_ARRAY(jBusData0, MaxNiagaraProcs);
3624104Ssaidi@eecs.umich.edu    UNSERIALIZE_ARRAY(jBusData1, MaxNiagaraProcs);
3634104Ssaidi@eecs.umich.edu    for (int x = 0; x < NumDeviceIds; x++) {
3644104Ssaidi@eecs.umich.edu        paramIn(cp, csprintf("%s.Int%d", name(), x), "cpu", intMan[x].cpu);
3654104Ssaidi@eecs.umich.edu        paramIn(cp, csprintf("%s.Int%d", name(), x), "vector", intMan[x].vector);
3664104Ssaidi@eecs.umich.edu        paramIn(cp, csprintf("%s.Int%d", name(), x), "mask", intCtl[x].mask);
3674104Ssaidi@eecs.umich.edu        paramIn(cp, csprintf("%s.Int%d", name(), x), "pend", intCtl[x].pend);
3684104Ssaidi@eecs.umich.edu    };
3694104Ssaidi@eecs.umich.edu    for (int x = 0; x < MaxNiagaraProcs; x++) {
3704104Ssaidi@eecs.umich.edu        paramIn(cp, csprintf("%s.jIntBusy%d", name(), x), "busy", jIntBusy[x].busy);
3714104Ssaidi@eecs.umich.edu        paramIn(cp, csprintf("%s.jIntBusy%d", name(), x), "source", jIntBusy[x].source);
3724104Ssaidi@eecs.umich.edu    };
3734104Ssaidi@eecs.umich.edu}
3744104Ssaidi@eecs.umich.edu
3754762Snate@binkert.orgIob *
3764762Snate@binkert.orgIobParams::create()
3774104Ssaidi@eecs.umich.edu{
3784762Snate@binkert.org    return new Iob(this);
3794104Ssaidi@eecs.umich.edu}
380