copy_engine.hh revision 9807
13546Sgblack@eecs.umich.edu/*
23546Sgblack@eecs.umich.edu * Copyright (c) 2012 ARM Limited
33546Sgblack@eecs.umich.edu * All rights reserved
43546Sgblack@eecs.umich.edu *
53546Sgblack@eecs.umich.edu * The license below extends only to copyright in the software and shall
63546Sgblack@eecs.umich.edu * not be construed as granting a license to any other intellectual
73546Sgblack@eecs.umich.edu * property including but not limited to intellectual property relating
83546Sgblack@eecs.umich.edu * to a hardware implementation of the functionality of the software
93546Sgblack@eecs.umich.edu * licensed hereunder.  You may use the software subject to the license
103546Sgblack@eecs.umich.edu * terms below provided that you ensure that this notice is replicated
113546Sgblack@eecs.umich.edu * unmodified and in its entirety in all distributions of the software,
123546Sgblack@eecs.umich.edu * modified or unmodified, in source code or in binary form.
133546Sgblack@eecs.umich.edu *
143546Sgblack@eecs.umich.edu * Copyright (c) 2008 The Regents of The University of Michigan
153546Sgblack@eecs.umich.edu * All rights reserved.
163546Sgblack@eecs.umich.edu *
173546Sgblack@eecs.umich.edu * Redistribution and use in source and binary forms, with or without
183546Sgblack@eecs.umich.edu * modification, are permitted provided that the following conditions are
193546Sgblack@eecs.umich.edu * met: redistributions of source code must retain the above copyright
203546Sgblack@eecs.umich.edu * notice, this list of conditions and the following disclaimer;
213546Sgblack@eecs.umich.edu * redistributions in binary form must reproduce the above copyright
223546Sgblack@eecs.umich.edu * notice, this list of conditions and the following disclaimer in the
233546Sgblack@eecs.umich.edu * documentation and/or other materials provided with the distribution;
243546Sgblack@eecs.umich.edu * neither the name of the copyright holders nor the names of its
253546Sgblack@eecs.umich.edu * contributors may be used to endorse or promote products derived from
263546Sgblack@eecs.umich.edu * this software without specific prior written permission.
273546Sgblack@eecs.umich.edu *
283546Sgblack@eecs.umich.edu * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
293546Sgblack@eecs.umich.edu * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
303546Sgblack@eecs.umich.edu * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
314202Sbinkertn@umich.edu * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
323546Sgblack@eecs.umich.edu * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
334202Sbinkertn@umich.edu * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
344202Sbinkertn@umich.edu * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
354202Sbinkertn@umich.edu * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
363546Sgblack@eecs.umich.edu * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
374202Sbinkertn@umich.edu * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
384202Sbinkertn@umich.edu * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
394202Sbinkertn@umich.edu *
403546Sgblack@eecs.umich.edu * Authors: Ali Saidi
414202Sbinkertn@umich.edu */
424202Sbinkertn@umich.edu
434202Sbinkertn@umich.edu/* @file
444202Sbinkertn@umich.edu * Device model for Intel's I/O Acceleration Technology (I/OAT).
454202Sbinkertn@umich.edu * A DMA asyncronous copy engine
46 */
47
48#ifndef __DEV_COPY_ENGINE_HH__
49#define __DEV_COPY_ENGINE_HH__
50
51#include <vector>
52
53#include "base/cp_annotate.hh"
54#include "base/statistics.hh"
55#include "dev/copy_engine_defs.hh"
56#include "dev/pcidev.hh"
57#include "params/CopyEngine.hh"
58#include "sim/drain.hh"
59#include "sim/eventq.hh"
60
61class CopyEngine : public PciDevice
62{
63    class CopyEngineChannel : public Drainable
64    {
65      private:
66        DmaPort cePort;
67        CopyEngine *ce;
68        CopyEngineReg::ChanRegs  cr;
69        int channelId;
70        CopyEngineReg::DmaDesc *curDmaDesc;
71        uint8_t *copyBuffer;
72
73        bool busy;
74        bool underReset;
75        bool refreshNext;
76        Addr lastDescriptorAddr;
77        Addr fetchAddress;
78
79        Tick latBeforeBegin;
80        Tick latAfterCompletion;
81
82        uint64_t completionDataReg;
83
84        enum ChannelState {
85            Idle,
86            AddressFetch,
87            DescriptorFetch,
88            DMARead,
89            DMAWrite,
90            CompletionWrite
91        };
92
93        ChannelState nextState;
94
95        DrainManager *drainManager;
96      public:
97        CopyEngineChannel(CopyEngine *_ce, int cid);
98        virtual ~CopyEngineChannel();
99        BaseMasterPort &getMasterPort();
100
101        std::string name() { assert(ce); return ce->name() + csprintf("-chan%d", channelId); }
102        virtual Tick read(PacketPtr pkt)
103                        { panic("CopyEngineChannel has no I/O access\n");}
104        virtual Tick write(PacketPtr pkt)
105                        { panic("CopyEngineChannel has no I/O access\n"); }
106
107        void channelRead(PacketPtr pkt, Addr daddr, int size);
108        void channelWrite(PacketPtr pkt, Addr daddr, int size);
109
110        unsigned int drain(DrainManager *drainManger);
111        void drainResume();
112
113        void serialize(std::ostream &os);
114        void unserialize(Checkpoint *cp, const std::string &section);
115
116      private:
117        void fetchDescriptor(Addr address);
118        void fetchDescComplete();
119        EventWrapper<CopyEngineChannel, &CopyEngineChannel::fetchDescComplete>
120            fetchCompleteEvent;
121
122        void fetchNextAddr(Addr address);
123        void fetchAddrComplete();
124        EventWrapper<CopyEngineChannel, &CopyEngineChannel::fetchAddrComplete>
125            addrCompleteEvent;
126
127        void readCopyBytes();
128        void readCopyBytesComplete();
129        EventWrapper<CopyEngineChannel, &CopyEngineChannel::readCopyBytesComplete>
130            readCompleteEvent;
131
132        void writeCopyBytes();
133        void writeCopyBytesComplete();
134        EventWrapper <CopyEngineChannel, &CopyEngineChannel::writeCopyBytesComplete>
135            writeCompleteEvent;
136
137        void writeCompletionStatus();
138        void writeStatusComplete();
139        EventWrapper <CopyEngineChannel, &CopyEngineChannel::writeStatusComplete>
140            statusCompleteEvent;
141
142
143        void continueProcessing();
144        void recvCommand();
145        bool inDrain();
146        void restartStateMachine();
147        inline void anBegin(const char *s)
148        {
149            CPA::cpa()->hwBegin(CPA::FL_NONE, ce->sys,
150                         channelId, "CopyEngine", s);
151        }
152
153        inline void anWait()
154        {
155            CPA::cpa()->hwWe(CPA::FL_NONE, ce->sys,
156                     channelId, "CopyEngine", "DMAUnusedDescQ", channelId);
157        }
158
159        inline void anDq()
160        {
161            CPA::cpa()->hwDq(CPA::FL_NONE, ce->sys,
162                      channelId, "CopyEngine", "DMAUnusedDescQ", channelId);
163        }
164
165        inline void anPq()
166        {
167            CPA::cpa()->hwDq(CPA::FL_NONE, ce->sys,
168                      channelId, "CopyEngine", "DMAUnusedDescQ", channelId);
169        }
170
171        inline void anQ(const char * s, uint64_t id, int size = 1)
172        {
173            CPA::cpa()->hwQ(CPA::FL_NONE, ce->sys, channelId,
174                    "CopyEngine", s, id, NULL, size);
175        }
176
177    };
178
179  private:
180
181    Stats::Vector bytesCopied;
182    Stats::Vector copiesProcessed;
183
184    // device registers
185    CopyEngineReg::Regs regs;
186
187    // Array of channels each one with regs/dma port/etc
188    std::vector<CopyEngineChannel*> chan;
189
190  public:
191    typedef CopyEngineParams Params;
192    const Params *
193    params() const
194    {
195        return dynamic_cast<const Params *>(_params);
196    }
197    CopyEngine(const Params *params);
198    ~CopyEngine();
199
200    void regStats();
201
202    virtual BaseMasterPort &getMasterPort(const std::string &if_name,
203                                          PortID idx = InvalidPortID);
204
205    virtual Tick read(PacketPtr pkt);
206    virtual Tick write(PacketPtr pkt);
207
208    virtual void serialize(std::ostream &os);
209    virtual void unserialize(Checkpoint *cp, const std::string &section);
210
211    unsigned int drain(DrainManager *drainManger);
212    void drainResume();
213};
214
215#endif //__DEV_COPY_ENGINE_HH__
216
217