rv_ctrl.cc revision 8281:a8c4b7a24d62
1/*
2 * Copyright (c) 2010 ARM Limited
3 * All rights reserved
4 *
5 * The license below extends only to copyright in the software and shall
6 * not be construed as granting a license to any other intellectual
7 * property including but not limited to intellectual property relating
8 * to a hardware implementation of the functionality of the software
9 * licensed hereunder.  You may use the software subject to the license
10 * terms below provided that you ensure that this notice is replicated
11 * unmodified and in its entirety in all distributions of the software,
12 * modified or unmodified, in source code or in binary form.
13 *
14 * Redistribution and use in source and binary forms, with or without
15 * modification, are permitted provided that the following conditions are
16 * met: redistributions of source code must retain the above copyright
17 * notice, this list of conditions and the following disclaimer;
18 * redistributions in binary form must reproduce the above copyright
19 * notice, this list of conditions and the following disclaimer in the
20 * documentation and/or other materials provided with the distribution;
21 * neither the name of the copyright holders nor the names of its
22 * contributors may be used to endorse or promote products derived from
23 * this software without specific prior written permission.
24 *
25 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
26 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
27 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
28 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
29 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
30 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
31 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
32 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
33 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
34 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
35 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
36 *
37 * Authors: Ali Saidi
38 */
39
40#include "base/trace.hh"
41#include "dev/arm/rv_ctrl.hh"
42#include "mem/packet.hh"
43#include "mem/packet_access.hh"
44
45RealViewCtrl::RealViewCtrl(Params *p)
46    : BasicPioDevice(p), flags(0)
47{
48    pioSize = 0xD4;
49}
50
51Tick
52RealViewCtrl::read(PacketPtr pkt)
53{
54    assert(pkt->getAddr() >= pioAddr && pkt->getAddr() < pioAddr + pioSize);
55    assert(pkt->getSize() == 4);
56    Addr daddr = pkt->getAddr() - pioAddr;
57    pkt->allocate();
58
59    switch(daddr) {
60      case ProcId:
61        pkt->set(params()->proc_id);
62        break;
63      case Clock24:
64        Tick clk;
65        clk = (Tick)(curTick() / (24 * SimClock::Int::us));
66        pkt->set((uint32_t)(clk));
67        break;
68      case Clock100:
69        Tick clk100;
70        clk100 = (Tick)(curTick() / (100 * SimClock::Int::us));
71        pkt->set((uint32_t)(clk100));
72        break;
73      case Flash:
74        pkt->set<uint32_t>(0);
75        break;
76      case Clcd:
77        pkt->set<uint32_t>(0x00001F00);
78        break;
79      case Osc0:
80        pkt->set<uint32_t>(0x00012C5C);
81        break;
82      case Osc1:
83        pkt->set<uint32_t>(0x00002CC0);
84        break;
85      case Osc2:
86        pkt->set<uint32_t>(0x00002C75);
87        break;
88      case Osc3:
89        pkt->set<uint32_t>(0x00020211);
90        break;
91      case Osc4:
92        pkt->set<uint32_t>(0x00002C75);
93        break;
94      case Lock:
95        pkt->set<uint32_t>(sysLock);
96        break;
97      case Flags:
98        pkt->set<uint32_t>(flags);
99        break;
100      default:
101        panic("Tried to read RealView I/O at offset %#x that doesn't exist\n", daddr);
102        break;
103    }
104    pkt->makeAtomicResponse();
105    return pioDelay;
106
107}
108
109Tick
110RealViewCtrl::write(PacketPtr pkt)
111{
112    assert(pkt->getAddr() >= pioAddr && pkt->getAddr() < pioAddr + pioSize);
113
114    Addr daddr = pkt->getAddr() - pioAddr;
115    switch (daddr) {
116      case Flash:
117      case Clcd:
118      case Osc0:
119      case Osc1:
120      case Osc2:
121      case Osc3:
122      case Osc4:
123        break;
124      case Lock:
125        sysLock.lockVal = pkt->get<uint16_t>();
126        break;
127      case Flags:
128        flags = pkt->get<uint32_t>();
129        break;
130      default:
131        panic("Tried to write RVIO at offset %#x that doesn't exist\n", daddr);
132        break;
133    }
134    pkt->makeAtomicResponse();
135    return pioDelay;
136}
137
138void
139RealViewCtrl::serialize(std::ostream &os)
140{
141    SERIALIZE_SCALAR(flags);
142}
143
144void
145RealViewCtrl::unserialize(Checkpoint *cp, const std::string &section)
146{
147    UNSERIALIZE_SCALAR(flags);
148}
149
150RealViewCtrl *
151RealViewCtrlParams::create()
152{
153    return new RealViewCtrl(this);
154}
155