tsunami_cchip.hh revision 831
112855Sgabeblack@google.com/*
212855Sgabeblack@google.com * Copyright (c) 2003 The Regents of The University of Michigan
312855Sgabeblack@google.com * All rights reserved.
412855Sgabeblack@google.com *
512855Sgabeblack@google.com * Redistribution and use in source and binary forms, with or without
612855Sgabeblack@google.com * modification, are permitted provided that the following conditions are
712855Sgabeblack@google.com * met: redistributions of source code must retain the above copyright
812855Sgabeblack@google.com * notice, this list of conditions and the following disclaimer;
912855Sgabeblack@google.com * redistributions in binary form must reproduce the above copyright
1012855Sgabeblack@google.com * notice, this list of conditions and the following disclaimer in the
1112855Sgabeblack@google.com * documentation and/or other materials provided with the distribution;
1212855Sgabeblack@google.com * neither the name of the copyright holders nor the names of its
1312855Sgabeblack@google.com * contributors may be used to endorse or promote products derived from
1412855Sgabeblack@google.com * this software without specific prior written permission.
1512855Sgabeblack@google.com *
1612855Sgabeblack@google.com * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
1712855Sgabeblack@google.com * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
1812855Sgabeblack@google.com * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
1912855Sgabeblack@google.com * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
2012855Sgabeblack@google.com * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
2112855Sgabeblack@google.com * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
2212855Sgabeblack@google.com * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
2312855Sgabeblack@google.com * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
2412855Sgabeblack@google.com * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
2512855Sgabeblack@google.com * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
2612855Sgabeblack@google.com * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
2712855Sgabeblack@google.com */
2812855Sgabeblack@google.com
2912855Sgabeblack@google.com/* @file
3012855Sgabeblack@google.com * Emulation of the Tsunami CChip CSRs
3112855Sgabeblack@google.com */
3212855Sgabeblack@google.com
3312855Sgabeblack@google.com#ifndef __TSUNAMI_CCHIP_HH__
3412855Sgabeblack@google.com#define __TSUNAMI_CCHIP_HH__
3512855Sgabeblack@google.com
3612855Sgabeblack@google.com#include "mem/functional_mem/functional_memory.hh"
3712855Sgabeblack@google.com#include "dev/tsunami.hh"
3812855Sgabeblack@google.com
3912855Sgabeblack@google.com/*
4012855Sgabeblack@google.com * Tsunami CChip
4112855Sgabeblack@google.com */
4212855Sgabeblack@google.comclass TsunamiCChip : public FunctionalMemory
4312855Sgabeblack@google.com{
4412855Sgabeblack@google.com  private:
4512855Sgabeblack@google.com    Addr addr;
4612855Sgabeblack@google.com    static const Addr size = 0xfff;
4712855Sgabeblack@google.com
4812855Sgabeblack@google.com  protected:
4912855Sgabeblack@google.com      /**
5012855Sgabeblack@google.com       * pointer to the tsunami object.
5112855Sgabeblack@google.com       * This is our access to all the other tsunami
5212855Sgabeblack@google.com       * devices.
5312855Sgabeblack@google.com       */
5412855Sgabeblack@google.com    Tsunami *tsunami;
5512855Sgabeblack@google.com
5612855Sgabeblack@google.com    /**
5712855Sgabeblack@google.com     * The dims are device interrupt mask registers.
5812855Sgabeblack@google.com     * One exists for each CPU, the DRIR X DIM = DIR
5912855Sgabeblack@google.com     */
6012855Sgabeblack@google.com    uint64_t dim[Tsunami::Max_CPUs];
6112855Sgabeblack@google.com
6212855Sgabeblack@google.com    /**
6312855Sgabeblack@google.com     * The dirs are device interrupt registers.
6412855Sgabeblack@google.com     * One exists for each CPU, the DRIR X DIM = DIR
6512855Sgabeblack@google.com     */
6612855Sgabeblack@google.com    uint64_t dir[Tsunami::Max_CPUs];
6712855Sgabeblack@google.com    bool dirInterrupting[Tsunami::Max_CPUs];
6812855Sgabeblack@google.com
6912855Sgabeblack@google.com    /**
7012855Sgabeblack@google.com     * This register contains bits for each PCI interrupt
7112855Sgabeblack@google.com     * that can occur.
7212855Sgabeblack@google.com     */
7312855Sgabeblack@google.com    uint64_t drir;
7412855Sgabeblack@google.com
7512855Sgabeblack@google.com    uint64_t misc;
7612855Sgabeblack@google.com
7712855Sgabeblack@google.com    uint64_t ipiInterrupting[Tsunami::Max_CPUs];
7812855Sgabeblack@google.com    bool RTCInterrupting[Tsunami::Max_CPUs];
7912855Sgabeblack@google.com
8012855Sgabeblack@google.com  public:
8112855Sgabeblack@google.com    TsunamiCChip(const std::string &name, Tsunami *t, Addr a,
8212855Sgabeblack@google.com                 MemoryController *mmu);
8312855Sgabeblack@google.com
8412855Sgabeblack@google.com    virtual Fault read(MemReqPtr &req, uint8_t *data);
8512855Sgabeblack@google.com    virtual Fault write(MemReqPtr &req, const uint8_t *data);
8612855Sgabeblack@google.com
8712855Sgabeblack@google.com    void postRTC();
8812855Sgabeblack@google.com    void postDRIR(uint32_t interrupt);
8912855Sgabeblack@google.com    void clearDRIR(uint32_t interrupt);
9012855Sgabeblack@google.com
9112855Sgabeblack@google.com    virtual void serialize(std::ostream &os);
9212855Sgabeblack@google.com    virtual void unserialize(Checkpoint *cp, const std::string &section);
9312855Sgabeblack@google.com};
9412855Sgabeblack@google.com
9512855Sgabeblack@google.com#endif // __TSUNAMI_CCHIP_HH__
9612855Sgabeblack@google.com