thread_context.hh revision 7680
12SN/A/*
22190SN/A * Copyright (c) 2006 The Regents of The University of Michigan
32SN/A * All rights reserved.
42SN/A *
52SN/A * Redistribution and use in source and binary forms, with or without
62SN/A * modification, are permitted provided that the following conditions are
72SN/A * met: redistributions of source code must retain the above copyright
82SN/A * notice, this list of conditions and the following disclaimer;
92SN/A * redistributions in binary form must reproduce the above copyright
102SN/A * notice, this list of conditions and the following disclaimer in the
112SN/A * documentation and/or other materials provided with the distribution;
122SN/A * neither the name of the copyright holders nor the names of its
132SN/A * contributors may be used to endorse or promote products derived from
142SN/A * this software without specific prior written permission.
152SN/A *
162SN/A * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
172SN/A * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
182SN/A * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
192SN/A * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
202SN/A * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
212SN/A * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
222SN/A * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
232SN/A * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
242SN/A * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
252SN/A * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
262SN/A * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
272665SN/A *
282665SN/A * Authors: Kevin Lim
292SN/A */
302SN/A
312680Sktlim@umich.edu#ifndef __CPU_THREAD_CONTEXT_HH__
322680Sktlim@umich.edu#define __CPU_THREAD_CONTEXT_HH__
332SN/A
347680Sgblack@eecs.umich.edu#include <string>
357680Sgblack@eecs.umich.edu#include <iostream>
367680Sgblack@eecs.umich.edu
376329Sgblack@eecs.umich.edu#include "arch/registers.hh"
383453Sgblack@eecs.umich.edu#include "arch/types.hh"
396216Snate@binkert.org#include "base/types.hh"
401858SN/A#include "config/full_system.hh"
416658Snate@binkert.org#include "config/the_isa.hh"
422SN/A
432190SN/A// @todo: Figure out a more architecture independent way to obtain the ITB and
442190SN/A// DTB pointers.
453453Sgblack@eecs.umich.edunamespace TheISA
463453Sgblack@eecs.umich.edu{
476022Sgblack@eecs.umich.edu    class TLB;
483453Sgblack@eecs.umich.edu}
492190SN/Aclass BaseCPU;
507680Sgblack@eecs.umich.educlass Checkpoint;
512313SN/Aclass EndQuiesceEvent;
522423SN/Aclass TranslatingPort;
532521SN/Aclass FunctionalPort;
542521SN/Aclass VirtualPort;
552190SN/Aclass Process;
562190SN/Aclass System;
573548Sgblack@eecs.umich.edunamespace TheISA {
583548Sgblack@eecs.umich.edu    namespace Kernel {
593548Sgblack@eecs.umich.edu        class Statistics;
603548Sgblack@eecs.umich.edu    };
612330SN/A};
622SN/A
632680Sktlim@umich.edu/**
642680Sktlim@umich.edu * ThreadContext is the external interface to all thread state for
652680Sktlim@umich.edu * anything outside of the CPU. It provides all accessor methods to
662680Sktlim@umich.edu * state that might be needed by external objects, ranging from
672680Sktlim@umich.edu * register values to things such as kernel stats. It is an abstract
682680Sktlim@umich.edu * base class; the CPU can create its own ThreadContext by either
692680Sktlim@umich.edu * deriving from it, or using the templated ProxyThreadContext.
702680Sktlim@umich.edu *
712680Sktlim@umich.edu * The ThreadContext is slightly different than the ExecContext.  The
722680Sktlim@umich.edu * ThreadContext provides access to an individual thread's state; an
732680Sktlim@umich.edu * ExecContext provides ISA access to the CPU (meaning it is
742682Sktlim@umich.edu * implicitly multithreaded on SMT systems).  Additionally the
752680Sktlim@umich.edu * ThreadState is an abstract class that exactly defines the
762680Sktlim@umich.edu * interface; the ExecContext is a more implicit interface that must
772680Sktlim@umich.edu * be implemented so that the ISA can access whatever state it needs.
782680Sktlim@umich.edu */
792680Sktlim@umich.educlass ThreadContext
802SN/A{
812107SN/A  protected:
822107SN/A    typedef TheISA::MachInst MachInst;
832190SN/A    typedef TheISA::IntReg IntReg;
842455SN/A    typedef TheISA::FloatReg FloatReg;
852455SN/A    typedef TheISA::FloatRegBits FloatRegBits;
862159SN/A    typedef TheISA::MiscReg MiscReg;
872SN/A  public:
886029Ssteve.reinhardt@amd.com
89246SN/A    enum Status
90246SN/A    {
91246SN/A        /// Running.  Instructions should be executed only when
92246SN/A        /// the context is in this state.
93246SN/A        Active,
94246SN/A
95246SN/A        /// Temporarily inactive.  Entered while waiting for
962190SN/A        /// synchronization, etc.
97246SN/A        Suspended,
98246SN/A
99246SN/A        /// Permanently shut down.  Entered when target executes
100246SN/A        /// m5exit pseudo-instruction.  When all contexts enter
101246SN/A        /// this state, the simulation will terminate.
102246SN/A        Halted
103246SN/A    };
1042SN/A
1052680Sktlim@umich.edu    virtual ~ThreadContext() { };
1062423SN/A
1072190SN/A    virtual BaseCPU *getCpuPtr() = 0;
108180SN/A
1095712Shsul@eecs.umich.edu    virtual int cpuId() = 0;
1102190SN/A
1115715Shsul@eecs.umich.edu    virtual int threadId() = 0;
1125715Shsul@eecs.umich.edu
1135715Shsul@eecs.umich.edu    virtual void setThreadId(int id) = 0;
1145714Shsul@eecs.umich.edu
1155714Shsul@eecs.umich.edu    virtual int contextId() = 0;
1165714Shsul@eecs.umich.edu
1175714Shsul@eecs.umich.edu    virtual void setContextId(int id) = 0;
1185714Shsul@eecs.umich.edu
1196022Sgblack@eecs.umich.edu    virtual TheISA::TLB *getITBPtr() = 0;
1202190SN/A
1216022Sgblack@eecs.umich.edu    virtual TheISA::TLB *getDTBPtr() = 0;
1222521SN/A
1234997Sgblack@eecs.umich.edu    virtual System *getSystemPtr() = 0;
1244997Sgblack@eecs.umich.edu
1255803Snate@binkert.org#if FULL_SYSTEM
1263548Sgblack@eecs.umich.edu    virtual TheISA::Kernel::Statistics *getKernelStats() = 0;
1272654SN/A
1282521SN/A    virtual FunctionalPort *getPhysPort() = 0;
1292521SN/A
1305499Ssaidi@eecs.umich.edu    virtual VirtualPort *getVirtPort() = 0;
1313673Srdreslin@umich.edu
1325497Ssaidi@eecs.umich.edu    virtual void connectMemPorts(ThreadContext *tc) = 0;
1332190SN/A#else
1342518SN/A    virtual TranslatingPort *getMemPort() = 0;
1352518SN/A
1362190SN/A    virtual Process *getProcessPtr() = 0;
1372190SN/A#endif
1382190SN/A
1392190SN/A    virtual Status status() const = 0;
1402159SN/A
1412235SN/A    virtual void setStatus(Status new_status) = 0;
1422103SN/A
143393SN/A    /// Set the status to Active.  Optional delay indicates number of
144393SN/A    /// cycles to wait before beginning execution.
1452190SN/A    virtual void activate(int delay = 1) = 0;
146393SN/A
147393SN/A    /// Set the status to Suspended.
1485250Sksewell@umich.edu    virtual void suspend(int delay = 0) = 0;
149393SN/A
150393SN/A    /// Set the status to Halted.
1515250Sksewell@umich.edu    virtual void halt(int delay = 0) = 0;
1522159SN/A
1532159SN/A#if FULL_SYSTEM
1542190SN/A    virtual void dumpFuncProfile() = 0;
1552159SN/A#endif
1562159SN/A
1572680Sktlim@umich.edu    virtual void takeOverFrom(ThreadContext *old_context) = 0;
1582159SN/A
1592190SN/A    virtual void regStats(const std::string &name) = 0;
1602159SN/A
1612190SN/A    virtual void serialize(std::ostream &os) = 0;
1622190SN/A    virtual void unserialize(Checkpoint *cp, const std::string &section) = 0;
1632159SN/A
1642235SN/A#if FULL_SYSTEM
1652313SN/A    virtual EndQuiesceEvent *getQuiesceEvent() = 0;
1662235SN/A
1672235SN/A    // Not necessarily the best location for these...
1682235SN/A    // Having an extra function just to read these is obnoxious
1692235SN/A    virtual Tick readLastActivate() = 0;
1702235SN/A    virtual Tick readLastSuspend() = 0;
1712254SN/A
1722254SN/A    virtual void profileClear() = 0;
1732254SN/A    virtual void profileSample() = 0;
1742235SN/A#endif
1752235SN/A
1762680Sktlim@umich.edu    virtual void copyArchRegs(ThreadContext *tc) = 0;
1772159SN/A
1782190SN/A    virtual void clearArchRegs() = 0;
1792159SN/A
1802159SN/A    //
1812159SN/A    // New accessors for new decoder.
1822159SN/A    //
1832190SN/A    virtual uint64_t readIntReg(int reg_idx) = 0;
1842159SN/A
1852455SN/A    virtual FloatReg readFloatReg(int reg_idx) = 0;
1862159SN/A
1872455SN/A    virtual FloatRegBits readFloatRegBits(int reg_idx) = 0;
1882159SN/A
1892190SN/A    virtual void setIntReg(int reg_idx, uint64_t val) = 0;
1902159SN/A
1912455SN/A    virtual void setFloatReg(int reg_idx, FloatReg val) = 0;
1922159SN/A
1932455SN/A    virtual void setFloatRegBits(int reg_idx, FloatRegBits val) = 0;
1942455SN/A
1952190SN/A    virtual uint64_t readPC() = 0;
1962159SN/A
1972190SN/A    virtual void setPC(uint64_t val) = 0;
1982159SN/A
1992190SN/A    virtual uint64_t readNextPC() = 0;
2002159SN/A
2012190SN/A    virtual void setNextPC(uint64_t val) = 0;
2022159SN/A
2032447SN/A    virtual uint64_t readNextNPC() = 0;
2042447SN/A
2052447SN/A    virtual void setNextNPC(uint64_t val) = 0;
2062447SN/A
2075260Sksewell@umich.edu    virtual uint64_t readMicroPC() = 0;
2085260Sksewell@umich.edu
2095260Sksewell@umich.edu    virtual void setMicroPC(uint64_t val) = 0;
2105260Sksewell@umich.edu
2115260Sksewell@umich.edu    virtual uint64_t readNextMicroPC() = 0;
2125260Sksewell@umich.edu
2135260Sksewell@umich.edu    virtual void setNextMicroPC(uint64_t val) = 0;
2145260Sksewell@umich.edu
2154172Ssaidi@eecs.umich.edu    virtual MiscReg readMiscRegNoEffect(int misc_reg) = 0;
2164172Ssaidi@eecs.umich.edu
2172190SN/A    virtual MiscReg readMiscReg(int misc_reg) = 0;
2182159SN/A
2194172Ssaidi@eecs.umich.edu    virtual void setMiscRegNoEffect(int misc_reg, const MiscReg &val) = 0;
2202190SN/A
2213468Sgblack@eecs.umich.edu    virtual void setMiscReg(int misc_reg, const MiscReg &val) = 0;
2222190SN/A
2236313Sgblack@eecs.umich.edu    virtual int flattenIntIndex(int reg) = 0;
2246313Sgblack@eecs.umich.edu    virtual int flattenFloatIndex(int reg) = 0;
2256313Sgblack@eecs.umich.edu
2266221Snate@binkert.org    virtual uint64_t
2276221Snate@binkert.org    readRegOtherThread(int misc_reg, ThreadID tid)
2286221Snate@binkert.org    {
2296221Snate@binkert.org        return 0;
2306221Snate@binkert.org    }
2314661Sksewell@umich.edu
2326221Snate@binkert.org    virtual void
2336221Snate@binkert.org    setRegOtherThread(int misc_reg, const MiscReg &val, ThreadID tid)
2346221Snate@binkert.org    {
2356221Snate@binkert.org    }
2364661Sksewell@umich.edu
2372235SN/A    // Also not necessarily the best location for these two.  Hopefully will go
2382235SN/A    // away once we decide upon where st cond failures goes.
2392190SN/A    virtual unsigned readStCondFailures() = 0;
2402190SN/A
2412190SN/A    virtual void setStCondFailures(unsigned sc_failures) = 0;
2422159SN/A
2432235SN/A    // Only really makes sense for old CPU model.  Still could be useful though.
2442190SN/A    virtual bool misspeculating() = 0;
2452190SN/A
2462159SN/A#if !FULL_SYSTEM
2472235SN/A    // Same with st cond failures.
2482190SN/A    virtual Counter readFuncExeInst() = 0;
2492834Sksewell@umich.edu
2504111Sgblack@eecs.umich.edu    virtual void syscall(int64_t callnum) = 0;
2514111Sgblack@eecs.umich.edu
2522834Sksewell@umich.edu    // This function exits the thread context in the CPU and returns
2532834Sksewell@umich.edu    // 1 if the CPU has no more active threads (meaning it's OK to exit);
2542834Sksewell@umich.edu    // Used in syscall-emulation mode when a  thread calls the exit syscall.
2552834Sksewell@umich.edu    virtual int exit() { return 1; };
2562159SN/A#endif
2572525SN/A
2585217Ssaidi@eecs.umich.edu    /** function to compare two thread contexts (for debugging) */
2595217Ssaidi@eecs.umich.edu    static void compare(ThreadContext *one, ThreadContext *two);
2602159SN/A};
2612159SN/A
2622682Sktlim@umich.edu/**
2632682Sktlim@umich.edu * ProxyThreadContext class that provides a way to implement a
2642682Sktlim@umich.edu * ThreadContext without having to derive from it. ThreadContext is an
2652682Sktlim@umich.edu * abstract class, so anything that derives from it and uses its
2662682Sktlim@umich.edu * interface will pay the overhead of virtual function calls.  This
2672682Sktlim@umich.edu * class is created to enable a user-defined Thread object to be used
2682682Sktlim@umich.edu * wherever ThreadContexts are used, without paying the overhead of
2692682Sktlim@umich.edu * virtual function calls when it is used by itself.  See
2702682Sktlim@umich.edu * simple_thread.hh for an example of this.
2712682Sktlim@umich.edu */
2722680Sktlim@umich.edutemplate <class TC>
2732680Sktlim@umich.educlass ProxyThreadContext : public ThreadContext
2742190SN/A{
2752190SN/A  public:
2762680Sktlim@umich.edu    ProxyThreadContext(TC *actual_tc)
2772680Sktlim@umich.edu    { actualTC = actual_tc; }
2782159SN/A
2792190SN/A  private:
2802680Sktlim@umich.edu    TC *actualTC;
2812SN/A
2822SN/A  public:
2832SN/A
2842680Sktlim@umich.edu    BaseCPU *getCpuPtr() { return actualTC->getCpuPtr(); }
2852SN/A
2865712Shsul@eecs.umich.edu    int cpuId() { return actualTC->cpuId(); }
2872SN/A
2885715Shsul@eecs.umich.edu    int threadId() { return actualTC->threadId(); }
2895715Shsul@eecs.umich.edu
2905715Shsul@eecs.umich.edu    void setThreadId(int id) { return actualTC->setThreadId(id); }
2915714Shsul@eecs.umich.edu
2925714Shsul@eecs.umich.edu    int contextId() { return actualTC->contextId(); }
2935714Shsul@eecs.umich.edu
2945714Shsul@eecs.umich.edu    void setContextId(int id) { actualTC->setContextId(id); }
2955714Shsul@eecs.umich.edu
2966022Sgblack@eecs.umich.edu    TheISA::TLB *getITBPtr() { return actualTC->getITBPtr(); }
2971917SN/A
2986022Sgblack@eecs.umich.edu    TheISA::TLB *getDTBPtr() { return actualTC->getDTBPtr(); }
2992521SN/A
3004997Sgblack@eecs.umich.edu    System *getSystemPtr() { return actualTC->getSystemPtr(); }
3014997Sgblack@eecs.umich.edu
3025803Snate@binkert.org#if FULL_SYSTEM
3033548Sgblack@eecs.umich.edu    TheISA::Kernel::Statistics *getKernelStats()
3043548Sgblack@eecs.umich.edu    { return actualTC->getKernelStats(); }
3052654SN/A
3062680Sktlim@umich.edu    FunctionalPort *getPhysPort() { return actualTC->getPhysPort(); }
3072521SN/A
3085499Ssaidi@eecs.umich.edu    VirtualPort *getVirtPort() { return actualTC->getVirtPort(); }
3093673Srdreslin@umich.edu
3105497Ssaidi@eecs.umich.edu    void connectMemPorts(ThreadContext *tc) { actualTC->connectMemPorts(tc); }
3112SN/A#else
3122680Sktlim@umich.edu    TranslatingPort *getMemPort() { return actualTC->getMemPort(); }
3132518SN/A
3142680Sktlim@umich.edu    Process *getProcessPtr() { return actualTC->getProcessPtr(); }
3152SN/A#endif
3162SN/A
3172680Sktlim@umich.edu    Status status() const { return actualTC->status(); }
318595SN/A
3192680Sktlim@umich.edu    void setStatus(Status new_status) { actualTC->setStatus(new_status); }
3202SN/A
3212190SN/A    /// Set the status to Active.  Optional delay indicates number of
3222190SN/A    /// cycles to wait before beginning execution.
3232680Sktlim@umich.edu    void activate(int delay = 1) { actualTC->activate(delay); }
3242SN/A
3252190SN/A    /// Set the status to Suspended.
3265250Sksewell@umich.edu    void suspend(int delay = 0) { actualTC->suspend(); }
3272SN/A
3282190SN/A    /// Set the status to Halted.
3295250Sksewell@umich.edu    void halt(int delay = 0) { actualTC->halt(); }
330217SN/A
3311858SN/A#if FULL_SYSTEM
3322680Sktlim@umich.edu    void dumpFuncProfile() { actualTC->dumpFuncProfile(); }
3332190SN/A#endif
3342190SN/A
3352680Sktlim@umich.edu    void takeOverFrom(ThreadContext *oldContext)
3362680Sktlim@umich.edu    { actualTC->takeOverFrom(oldContext); }
3372190SN/A
3382680Sktlim@umich.edu    void regStats(const std::string &name) { actualTC->regStats(name); }
3392190SN/A
3402680Sktlim@umich.edu    void serialize(std::ostream &os) { actualTC->serialize(os); }
3412190SN/A    void unserialize(Checkpoint *cp, const std::string &section)
3422680Sktlim@umich.edu    { actualTC->unserialize(cp, section); }
3432190SN/A
3442235SN/A#if FULL_SYSTEM
3452680Sktlim@umich.edu    EndQuiesceEvent *getQuiesceEvent() { return actualTC->getQuiesceEvent(); }
3462235SN/A
3472680Sktlim@umich.edu    Tick readLastActivate() { return actualTC->readLastActivate(); }
3482680Sktlim@umich.edu    Tick readLastSuspend() { return actualTC->readLastSuspend(); }
3492254SN/A
3502680Sktlim@umich.edu    void profileClear() { return actualTC->profileClear(); }
3512680Sktlim@umich.edu    void profileSample() { return actualTC->profileSample(); }
3522235SN/A#endif
3532SN/A
3542190SN/A    // @todo: Do I need this?
3552680Sktlim@umich.edu    void copyArchRegs(ThreadContext *tc) { actualTC->copyArchRegs(tc); }
3562SN/A
3572680Sktlim@umich.edu    void clearArchRegs() { actualTC->clearArchRegs(); }
358716SN/A
3592SN/A    //
3602SN/A    // New accessors for new decoder.
3612SN/A    //
3622SN/A    uint64_t readIntReg(int reg_idx)
3632680Sktlim@umich.edu    { return actualTC->readIntReg(reg_idx); }
3642SN/A
3652455SN/A    FloatReg readFloatReg(int reg_idx)
3662680Sktlim@umich.edu    { return actualTC->readFloatReg(reg_idx); }
3672SN/A
3682455SN/A    FloatRegBits readFloatRegBits(int reg_idx)
3692680Sktlim@umich.edu    { return actualTC->readFloatRegBits(reg_idx); }
3702SN/A
3712SN/A    void setIntReg(int reg_idx, uint64_t val)
3722680Sktlim@umich.edu    { actualTC->setIntReg(reg_idx, val); }
3732SN/A
3742455SN/A    void setFloatReg(int reg_idx, FloatReg val)
3752680Sktlim@umich.edu    { actualTC->setFloatReg(reg_idx, val); }
3762SN/A
3772455SN/A    void setFloatRegBits(int reg_idx, FloatRegBits val)
3782680Sktlim@umich.edu    { actualTC->setFloatRegBits(reg_idx, val); }
3792SN/A
3802680Sktlim@umich.edu    uint64_t readPC() { return actualTC->readPC(); }
3812SN/A
3822680Sktlim@umich.edu    void setPC(uint64_t val) { actualTC->setPC(val); }
3832206SN/A
3842680Sktlim@umich.edu    uint64_t readNextPC() { return actualTC->readNextPC(); }
3852252SN/A
3862680Sktlim@umich.edu    void setNextPC(uint64_t val) { actualTC->setNextPC(val); }
3872SN/A
3882680Sktlim@umich.edu    uint64_t readNextNPC() { return actualTC->readNextNPC(); }
3892447SN/A
3902680Sktlim@umich.edu    void setNextNPC(uint64_t val) { actualTC->setNextNPC(val); }
3912447SN/A
3925260Sksewell@umich.edu    uint64_t readMicroPC() { return actualTC->readMicroPC(); }
3935260Sksewell@umich.edu
3945260Sksewell@umich.edu    void setMicroPC(uint64_t val) { actualTC->setMicroPC(val); }
3955260Sksewell@umich.edu
3965260Sksewell@umich.edu    uint64_t readNextMicroPC() { return actualTC->readMicroPC(); }
3975260Sksewell@umich.edu
3985592Sgblack@eecs.umich.edu    void setNextMicroPC(uint64_t val) { actualTC->setNextMicroPC(val); }
3995260Sksewell@umich.edu
4007597Sminkyu.jeong@arm.com    bool readPredicate() { return actualTC->readPredicate(); }
4017597Sminkyu.jeong@arm.com
4027597Sminkyu.jeong@arm.com    void setPredicate(bool val)
4037597Sminkyu.jeong@arm.com    { actualTC->setPredicate(val); }
4047597Sminkyu.jeong@arm.com
4054172Ssaidi@eecs.umich.edu    MiscReg readMiscRegNoEffect(int misc_reg)
4064172Ssaidi@eecs.umich.edu    { return actualTC->readMiscRegNoEffect(misc_reg); }
4074172Ssaidi@eecs.umich.edu
4082159SN/A    MiscReg readMiscReg(int misc_reg)
4092680Sktlim@umich.edu    { return actualTC->readMiscReg(misc_reg); }
4102SN/A
4114172Ssaidi@eecs.umich.edu    void setMiscRegNoEffect(int misc_reg, const MiscReg &val)
4124172Ssaidi@eecs.umich.edu    { return actualTC->setMiscRegNoEffect(misc_reg, val); }
4132SN/A
4143468Sgblack@eecs.umich.edu    void setMiscReg(int misc_reg, const MiscReg &val)
4152680Sktlim@umich.edu    { return actualTC->setMiscReg(misc_reg, val); }
4162SN/A
4176313Sgblack@eecs.umich.edu    int flattenIntIndex(int reg)
4186313Sgblack@eecs.umich.edu    { return actualTC->flattenIntIndex(reg); }
4196313Sgblack@eecs.umich.edu
4206313Sgblack@eecs.umich.edu    int flattenFloatIndex(int reg)
4216313Sgblack@eecs.umich.edu    { return actualTC->flattenFloatIndex(reg); }
4226313Sgblack@eecs.umich.edu
4232190SN/A    unsigned readStCondFailures()
4242680Sktlim@umich.edu    { return actualTC->readStCondFailures(); }
4252190SN/A
4262190SN/A    void setStCondFailures(unsigned sc_failures)
4272680Sktlim@umich.edu    { actualTC->setStCondFailures(sc_failures); }
4282SN/A
4292190SN/A    // @todo: Fix this!
4302680Sktlim@umich.edu    bool misspeculating() { return actualTC->misspeculating(); }
4312190SN/A
4321858SN/A#if !FULL_SYSTEM
4334111Sgblack@eecs.umich.edu    void syscall(int64_t callnum)
4344111Sgblack@eecs.umich.edu    { actualTC->syscall(callnum); }
4354111Sgblack@eecs.umich.edu
4362680Sktlim@umich.edu    Counter readFuncExeInst() { return actualTC->readFuncExeInst(); }
4372SN/A#endif
4382SN/A};
4392SN/A
4402190SN/A#endif
441