thread_context.hh revision 7679
12SN/A/* 22190SN/A * Copyright (c) 2006 The Regents of The University of Michigan 32SN/A * All rights reserved. 42SN/A * 52SN/A * Redistribution and use in source and binary forms, with or without 62SN/A * modification, are permitted provided that the following conditions are 72SN/A * met: redistributions of source code must retain the above copyright 82SN/A * notice, this list of conditions and the following disclaimer; 92SN/A * redistributions in binary form must reproduce the above copyright 102SN/A * notice, this list of conditions and the following disclaimer in the 112SN/A * documentation and/or other materials provided with the distribution; 122SN/A * neither the name of the copyright holders nor the names of its 132SN/A * contributors may be used to endorse or promote products derived from 142SN/A * this software without specific prior written permission. 152SN/A * 162SN/A * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 172SN/A * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 182SN/A * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR 192SN/A * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT 202SN/A * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, 212SN/A * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT 222SN/A * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 232SN/A * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 242SN/A * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 252SN/A * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE 262SN/A * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 272665SN/A * 282665SN/A * Authors: Kevin Lim 292SN/A */ 302SN/A 312680Sktlim@umich.edu#ifndef __CPU_THREAD_CONTEXT_HH__ 322680Sktlim@umich.edu#define __CPU_THREAD_CONTEXT_HH__ 332SN/A 346329Sgblack@eecs.umich.edu#include "arch/registers.hh" 353453Sgblack@eecs.umich.edu#include "arch/types.hh" 366216Snate@binkert.org#include "base/types.hh" 371858SN/A#include "config/full_system.hh" 386658Snate@binkert.org#include "config/the_isa.hh" 39217SN/A#include "sim/serialize.hh" 402SN/A 412190SN/A// @todo: Figure out a more architecture independent way to obtain the ITB and 422190SN/A// DTB pointers. 433453Sgblack@eecs.umich.edunamespace TheISA 443453Sgblack@eecs.umich.edu{ 456022Sgblack@eecs.umich.edu class TLB; 463453Sgblack@eecs.umich.edu} 472190SN/Aclass BaseCPU; 482313SN/Aclass EndQuiesceEvent; 492235SN/Aclass Event; 502423SN/Aclass TranslatingPort; 512521SN/Aclass FunctionalPort; 522521SN/Aclass VirtualPort; 532190SN/Aclass Process; 542190SN/Aclass System; 553548Sgblack@eecs.umich.edunamespace TheISA { 563548Sgblack@eecs.umich.edu namespace Kernel { 573548Sgblack@eecs.umich.edu class Statistics; 583548Sgblack@eecs.umich.edu }; 592330SN/A}; 602SN/A 612680Sktlim@umich.edu/** 622680Sktlim@umich.edu * ThreadContext is the external interface to all thread state for 632680Sktlim@umich.edu * anything outside of the CPU. It provides all accessor methods to 642680Sktlim@umich.edu * state that might be needed by external objects, ranging from 652680Sktlim@umich.edu * register values to things such as kernel stats. It is an abstract 662680Sktlim@umich.edu * base class; the CPU can create its own ThreadContext by either 672680Sktlim@umich.edu * deriving from it, or using the templated ProxyThreadContext. 682680Sktlim@umich.edu * 692680Sktlim@umich.edu * The ThreadContext is slightly different than the ExecContext. The 702680Sktlim@umich.edu * ThreadContext provides access to an individual thread's state; an 712680Sktlim@umich.edu * ExecContext provides ISA access to the CPU (meaning it is 722682Sktlim@umich.edu * implicitly multithreaded on SMT systems). Additionally the 732680Sktlim@umich.edu * ThreadState is an abstract class that exactly defines the 742680Sktlim@umich.edu * interface; the ExecContext is a more implicit interface that must 752680Sktlim@umich.edu * be implemented so that the ISA can access whatever state it needs. 762680Sktlim@umich.edu */ 772680Sktlim@umich.educlass ThreadContext 782SN/A{ 792107SN/A protected: 802107SN/A typedef TheISA::MachInst MachInst; 812190SN/A typedef TheISA::IntReg IntReg; 822455SN/A typedef TheISA::FloatReg FloatReg; 832455SN/A typedef TheISA::FloatRegBits FloatRegBits; 842159SN/A typedef TheISA::MiscReg MiscReg; 852SN/A public: 866029Ssteve.reinhardt@amd.com 87246SN/A enum Status 88246SN/A { 89246SN/A /// Running. Instructions should be executed only when 90246SN/A /// the context is in this state. 91246SN/A Active, 92246SN/A 93246SN/A /// Temporarily inactive. Entered while waiting for 942190SN/A /// synchronization, etc. 95246SN/A Suspended, 96246SN/A 97246SN/A /// Permanently shut down. Entered when target executes 98246SN/A /// m5exit pseudo-instruction. When all contexts enter 99246SN/A /// this state, the simulation will terminate. 100246SN/A Halted 101246SN/A }; 1022SN/A 1032680Sktlim@umich.edu virtual ~ThreadContext() { }; 1042423SN/A 1052190SN/A virtual BaseCPU *getCpuPtr() = 0; 106180SN/A 1075712Shsul@eecs.umich.edu virtual int cpuId() = 0; 1082190SN/A 1095715Shsul@eecs.umich.edu virtual int threadId() = 0; 1105715Shsul@eecs.umich.edu 1115715Shsul@eecs.umich.edu virtual void setThreadId(int id) = 0; 1125714Shsul@eecs.umich.edu 1135714Shsul@eecs.umich.edu virtual int contextId() = 0; 1145714Shsul@eecs.umich.edu 1155714Shsul@eecs.umich.edu virtual void setContextId(int id) = 0; 1165714Shsul@eecs.umich.edu 1176022Sgblack@eecs.umich.edu virtual TheISA::TLB *getITBPtr() = 0; 1182190SN/A 1196022Sgblack@eecs.umich.edu virtual TheISA::TLB *getDTBPtr() = 0; 1202521SN/A 1214997Sgblack@eecs.umich.edu virtual System *getSystemPtr() = 0; 1224997Sgblack@eecs.umich.edu 1235803Snate@binkert.org#if FULL_SYSTEM 1243548Sgblack@eecs.umich.edu virtual TheISA::Kernel::Statistics *getKernelStats() = 0; 1252654SN/A 1262521SN/A virtual FunctionalPort *getPhysPort() = 0; 1272521SN/A 1285499Ssaidi@eecs.umich.edu virtual VirtualPort *getVirtPort() = 0; 1293673Srdreslin@umich.edu 1305497Ssaidi@eecs.umich.edu virtual void connectMemPorts(ThreadContext *tc) = 0; 1312190SN/A#else 1322518SN/A virtual TranslatingPort *getMemPort() = 0; 1332518SN/A 1342190SN/A virtual Process *getProcessPtr() = 0; 1352190SN/A#endif 1362190SN/A 1372190SN/A virtual Status status() const = 0; 1382159SN/A 1392235SN/A virtual void setStatus(Status new_status) = 0; 1402103SN/A 141393SN/A /// Set the status to Active. Optional delay indicates number of 142393SN/A /// cycles to wait before beginning execution. 1432190SN/A virtual void activate(int delay = 1) = 0; 144393SN/A 145393SN/A /// Set the status to Suspended. 1465250Sksewell@umich.edu virtual void suspend(int delay = 0) = 0; 147393SN/A 148393SN/A /// Set the status to Halted. 1495250Sksewell@umich.edu virtual void halt(int delay = 0) = 0; 1502159SN/A 1512159SN/A#if FULL_SYSTEM 1522190SN/A virtual void dumpFuncProfile() = 0; 1532159SN/A#endif 1542159SN/A 1552680Sktlim@umich.edu virtual void takeOverFrom(ThreadContext *old_context) = 0; 1562159SN/A 1572190SN/A virtual void regStats(const std::string &name) = 0; 1582159SN/A 1592190SN/A virtual void serialize(std::ostream &os) = 0; 1602190SN/A virtual void unserialize(Checkpoint *cp, const std::string §ion) = 0; 1612159SN/A 1622235SN/A#if FULL_SYSTEM 1632313SN/A virtual EndQuiesceEvent *getQuiesceEvent() = 0; 1642235SN/A 1652235SN/A // Not necessarily the best location for these... 1662235SN/A // Having an extra function just to read these is obnoxious 1672235SN/A virtual Tick readLastActivate() = 0; 1682235SN/A virtual Tick readLastSuspend() = 0; 1692254SN/A 1702254SN/A virtual void profileClear() = 0; 1712254SN/A virtual void profileSample() = 0; 1722235SN/A#endif 1732235SN/A 1742680Sktlim@umich.edu virtual void copyArchRegs(ThreadContext *tc) = 0; 1752159SN/A 1762190SN/A virtual void clearArchRegs() = 0; 1772159SN/A 1782159SN/A // 1792159SN/A // New accessors for new decoder. 1802159SN/A // 1812190SN/A virtual uint64_t readIntReg(int reg_idx) = 0; 1822159SN/A 1832455SN/A virtual FloatReg readFloatReg(int reg_idx) = 0; 1842159SN/A 1852455SN/A virtual FloatRegBits readFloatRegBits(int reg_idx) = 0; 1862159SN/A 1872190SN/A virtual void setIntReg(int reg_idx, uint64_t val) = 0; 1882159SN/A 1892455SN/A virtual void setFloatReg(int reg_idx, FloatReg val) = 0; 1902159SN/A 1912455SN/A virtual void setFloatRegBits(int reg_idx, FloatRegBits val) = 0; 1922455SN/A 1932190SN/A virtual uint64_t readPC() = 0; 1942159SN/A 1952190SN/A virtual void setPC(uint64_t val) = 0; 1962159SN/A 1972190SN/A virtual uint64_t readNextPC() = 0; 1982159SN/A 1992190SN/A virtual void setNextPC(uint64_t val) = 0; 2002159SN/A 2012447SN/A virtual uint64_t readNextNPC() = 0; 2022447SN/A 2032447SN/A virtual void setNextNPC(uint64_t val) = 0; 2042447SN/A 2055260Sksewell@umich.edu virtual uint64_t readMicroPC() = 0; 2065260Sksewell@umich.edu 2075260Sksewell@umich.edu virtual void setMicroPC(uint64_t val) = 0; 2085260Sksewell@umich.edu 2095260Sksewell@umich.edu virtual uint64_t readNextMicroPC() = 0; 2105260Sksewell@umich.edu 2115260Sksewell@umich.edu virtual void setNextMicroPC(uint64_t val) = 0; 2125260Sksewell@umich.edu 2134172Ssaidi@eecs.umich.edu virtual MiscReg readMiscRegNoEffect(int misc_reg) = 0; 2144172Ssaidi@eecs.umich.edu 2152190SN/A virtual MiscReg readMiscReg(int misc_reg) = 0; 2162159SN/A 2174172Ssaidi@eecs.umich.edu virtual void setMiscRegNoEffect(int misc_reg, const MiscReg &val) = 0; 2182190SN/A 2193468Sgblack@eecs.umich.edu virtual void setMiscReg(int misc_reg, const MiscReg &val) = 0; 2202190SN/A 2216313Sgblack@eecs.umich.edu virtual int flattenIntIndex(int reg) = 0; 2226313Sgblack@eecs.umich.edu virtual int flattenFloatIndex(int reg) = 0; 2236313Sgblack@eecs.umich.edu 2246221Snate@binkert.org virtual uint64_t 2256221Snate@binkert.org readRegOtherThread(int misc_reg, ThreadID tid) 2266221Snate@binkert.org { 2276221Snate@binkert.org return 0; 2286221Snate@binkert.org } 2294661Sksewell@umich.edu 2306221Snate@binkert.org virtual void 2316221Snate@binkert.org setRegOtherThread(int misc_reg, const MiscReg &val, ThreadID tid) 2326221Snate@binkert.org { 2336221Snate@binkert.org } 2344661Sksewell@umich.edu 2352235SN/A // Also not necessarily the best location for these two. Hopefully will go 2362235SN/A // away once we decide upon where st cond failures goes. 2372190SN/A virtual unsigned readStCondFailures() = 0; 2382190SN/A 2392190SN/A virtual void setStCondFailures(unsigned sc_failures) = 0; 2402159SN/A 2412235SN/A // Only really makes sense for old CPU model. Still could be useful though. 2422190SN/A virtual bool misspeculating() = 0; 2432190SN/A 2442159SN/A#if !FULL_SYSTEM 2452235SN/A // Same with st cond failures. 2462190SN/A virtual Counter readFuncExeInst() = 0; 2472834Sksewell@umich.edu 2484111Sgblack@eecs.umich.edu virtual void syscall(int64_t callnum) = 0; 2494111Sgblack@eecs.umich.edu 2502834Sksewell@umich.edu // This function exits the thread context in the CPU and returns 2512834Sksewell@umich.edu // 1 if the CPU has no more active threads (meaning it's OK to exit); 2522834Sksewell@umich.edu // Used in syscall-emulation mode when a thread calls the exit syscall. 2532834Sksewell@umich.edu virtual int exit() { return 1; }; 2542159SN/A#endif 2552525SN/A 2565217Ssaidi@eecs.umich.edu /** function to compare two thread contexts (for debugging) */ 2575217Ssaidi@eecs.umich.edu static void compare(ThreadContext *one, ThreadContext *two); 2582159SN/A}; 2592159SN/A 2602682Sktlim@umich.edu/** 2612682Sktlim@umich.edu * ProxyThreadContext class that provides a way to implement a 2622682Sktlim@umich.edu * ThreadContext without having to derive from it. ThreadContext is an 2632682Sktlim@umich.edu * abstract class, so anything that derives from it and uses its 2642682Sktlim@umich.edu * interface will pay the overhead of virtual function calls. This 2652682Sktlim@umich.edu * class is created to enable a user-defined Thread object to be used 2662682Sktlim@umich.edu * wherever ThreadContexts are used, without paying the overhead of 2672682Sktlim@umich.edu * virtual function calls when it is used by itself. See 2682682Sktlim@umich.edu * simple_thread.hh for an example of this. 2692682Sktlim@umich.edu */ 2702680Sktlim@umich.edutemplate <class TC> 2712680Sktlim@umich.educlass ProxyThreadContext : public ThreadContext 2722190SN/A{ 2732190SN/A public: 2742680Sktlim@umich.edu ProxyThreadContext(TC *actual_tc) 2752680Sktlim@umich.edu { actualTC = actual_tc; } 2762159SN/A 2772190SN/A private: 2782680Sktlim@umich.edu TC *actualTC; 2792SN/A 2802SN/A public: 2812SN/A 2822680Sktlim@umich.edu BaseCPU *getCpuPtr() { return actualTC->getCpuPtr(); } 2832SN/A 2845712Shsul@eecs.umich.edu int cpuId() { return actualTC->cpuId(); } 2852SN/A 2865715Shsul@eecs.umich.edu int threadId() { return actualTC->threadId(); } 2875715Shsul@eecs.umich.edu 2885715Shsul@eecs.umich.edu void setThreadId(int id) { return actualTC->setThreadId(id); } 2895714Shsul@eecs.umich.edu 2905714Shsul@eecs.umich.edu int contextId() { return actualTC->contextId(); } 2915714Shsul@eecs.umich.edu 2925714Shsul@eecs.umich.edu void setContextId(int id) { actualTC->setContextId(id); } 2935714Shsul@eecs.umich.edu 2946022Sgblack@eecs.umich.edu TheISA::TLB *getITBPtr() { return actualTC->getITBPtr(); } 2951917SN/A 2966022Sgblack@eecs.umich.edu TheISA::TLB *getDTBPtr() { return actualTC->getDTBPtr(); } 2972521SN/A 2984997Sgblack@eecs.umich.edu System *getSystemPtr() { return actualTC->getSystemPtr(); } 2994997Sgblack@eecs.umich.edu 3005803Snate@binkert.org#if FULL_SYSTEM 3013548Sgblack@eecs.umich.edu TheISA::Kernel::Statistics *getKernelStats() 3023548Sgblack@eecs.umich.edu { return actualTC->getKernelStats(); } 3032654SN/A 3042680Sktlim@umich.edu FunctionalPort *getPhysPort() { return actualTC->getPhysPort(); } 3052521SN/A 3065499Ssaidi@eecs.umich.edu VirtualPort *getVirtPort() { return actualTC->getVirtPort(); } 3073673Srdreslin@umich.edu 3085497Ssaidi@eecs.umich.edu void connectMemPorts(ThreadContext *tc) { actualTC->connectMemPorts(tc); } 3092SN/A#else 3102680Sktlim@umich.edu TranslatingPort *getMemPort() { return actualTC->getMemPort(); } 3112518SN/A 3122680Sktlim@umich.edu Process *getProcessPtr() { return actualTC->getProcessPtr(); } 3132SN/A#endif 3142SN/A 3152680Sktlim@umich.edu Status status() const { return actualTC->status(); } 316595SN/A 3172680Sktlim@umich.edu void setStatus(Status new_status) { actualTC->setStatus(new_status); } 3182SN/A 3192190SN/A /// Set the status to Active. Optional delay indicates number of 3202190SN/A /// cycles to wait before beginning execution. 3212680Sktlim@umich.edu void activate(int delay = 1) { actualTC->activate(delay); } 3222SN/A 3232190SN/A /// Set the status to Suspended. 3245250Sksewell@umich.edu void suspend(int delay = 0) { actualTC->suspend(); } 3252SN/A 3262190SN/A /// Set the status to Halted. 3275250Sksewell@umich.edu void halt(int delay = 0) { actualTC->halt(); } 328217SN/A 3291858SN/A#if FULL_SYSTEM 3302680Sktlim@umich.edu void dumpFuncProfile() { actualTC->dumpFuncProfile(); } 3312190SN/A#endif 3322190SN/A 3332680Sktlim@umich.edu void takeOverFrom(ThreadContext *oldContext) 3342680Sktlim@umich.edu { actualTC->takeOverFrom(oldContext); } 3352190SN/A 3362680Sktlim@umich.edu void regStats(const std::string &name) { actualTC->regStats(name); } 3372190SN/A 3382680Sktlim@umich.edu void serialize(std::ostream &os) { actualTC->serialize(os); } 3392190SN/A void unserialize(Checkpoint *cp, const std::string §ion) 3402680Sktlim@umich.edu { actualTC->unserialize(cp, section); } 3412190SN/A 3422235SN/A#if FULL_SYSTEM 3432680Sktlim@umich.edu EndQuiesceEvent *getQuiesceEvent() { return actualTC->getQuiesceEvent(); } 3442235SN/A 3452680Sktlim@umich.edu Tick readLastActivate() { return actualTC->readLastActivate(); } 3462680Sktlim@umich.edu Tick readLastSuspend() { return actualTC->readLastSuspend(); } 3472254SN/A 3482680Sktlim@umich.edu void profileClear() { return actualTC->profileClear(); } 3492680Sktlim@umich.edu void profileSample() { return actualTC->profileSample(); } 3502235SN/A#endif 3512SN/A 3522190SN/A // @todo: Do I need this? 3532680Sktlim@umich.edu void copyArchRegs(ThreadContext *tc) { actualTC->copyArchRegs(tc); } 3542SN/A 3552680Sktlim@umich.edu void clearArchRegs() { actualTC->clearArchRegs(); } 356716SN/A 3572SN/A // 3582SN/A // New accessors for new decoder. 3592SN/A // 3602SN/A uint64_t readIntReg(int reg_idx) 3612680Sktlim@umich.edu { return actualTC->readIntReg(reg_idx); } 3622SN/A 3632455SN/A FloatReg readFloatReg(int reg_idx) 3642680Sktlim@umich.edu { return actualTC->readFloatReg(reg_idx); } 3652SN/A 3662455SN/A FloatRegBits readFloatRegBits(int reg_idx) 3672680Sktlim@umich.edu { return actualTC->readFloatRegBits(reg_idx); } 3682SN/A 3692SN/A void setIntReg(int reg_idx, uint64_t val) 3702680Sktlim@umich.edu { actualTC->setIntReg(reg_idx, val); } 3712SN/A 3722455SN/A void setFloatReg(int reg_idx, FloatReg val) 3732680Sktlim@umich.edu { actualTC->setFloatReg(reg_idx, val); } 3742SN/A 3752455SN/A void setFloatRegBits(int reg_idx, FloatRegBits val) 3762680Sktlim@umich.edu { actualTC->setFloatRegBits(reg_idx, val); } 3772SN/A 3782680Sktlim@umich.edu uint64_t readPC() { return actualTC->readPC(); } 3792SN/A 3802680Sktlim@umich.edu void setPC(uint64_t val) { actualTC->setPC(val); } 3812206SN/A 3822680Sktlim@umich.edu uint64_t readNextPC() { return actualTC->readNextPC(); } 3832252SN/A 3842680Sktlim@umich.edu void setNextPC(uint64_t val) { actualTC->setNextPC(val); } 3852SN/A 3862680Sktlim@umich.edu uint64_t readNextNPC() { return actualTC->readNextNPC(); } 3872447SN/A 3882680Sktlim@umich.edu void setNextNPC(uint64_t val) { actualTC->setNextNPC(val); } 3892447SN/A 3905260Sksewell@umich.edu uint64_t readMicroPC() { return actualTC->readMicroPC(); } 3915260Sksewell@umich.edu 3925260Sksewell@umich.edu void setMicroPC(uint64_t val) { actualTC->setMicroPC(val); } 3935260Sksewell@umich.edu 3945260Sksewell@umich.edu uint64_t readNextMicroPC() { return actualTC->readMicroPC(); } 3955260Sksewell@umich.edu 3965592Sgblack@eecs.umich.edu void setNextMicroPC(uint64_t val) { actualTC->setNextMicroPC(val); } 3975260Sksewell@umich.edu 3987597Sminkyu.jeong@arm.com bool readPredicate() { return actualTC->readPredicate(); } 3997597Sminkyu.jeong@arm.com 4007597Sminkyu.jeong@arm.com void setPredicate(bool val) 4017597Sminkyu.jeong@arm.com { actualTC->setPredicate(val); } 4027597Sminkyu.jeong@arm.com 4034172Ssaidi@eecs.umich.edu MiscReg readMiscRegNoEffect(int misc_reg) 4044172Ssaidi@eecs.umich.edu { return actualTC->readMiscRegNoEffect(misc_reg); } 4054172Ssaidi@eecs.umich.edu 4062159SN/A MiscReg readMiscReg(int misc_reg) 4072680Sktlim@umich.edu { return actualTC->readMiscReg(misc_reg); } 4082SN/A 4094172Ssaidi@eecs.umich.edu void setMiscRegNoEffect(int misc_reg, const MiscReg &val) 4104172Ssaidi@eecs.umich.edu { return actualTC->setMiscRegNoEffect(misc_reg, val); } 4112SN/A 4123468Sgblack@eecs.umich.edu void setMiscReg(int misc_reg, const MiscReg &val) 4132680Sktlim@umich.edu { return actualTC->setMiscReg(misc_reg, val); } 4142SN/A 4156313Sgblack@eecs.umich.edu int flattenIntIndex(int reg) 4166313Sgblack@eecs.umich.edu { return actualTC->flattenIntIndex(reg); } 4176313Sgblack@eecs.umich.edu 4186313Sgblack@eecs.umich.edu int flattenFloatIndex(int reg) 4196313Sgblack@eecs.umich.edu { return actualTC->flattenFloatIndex(reg); } 4206313Sgblack@eecs.umich.edu 4212190SN/A unsigned readStCondFailures() 4222680Sktlim@umich.edu { return actualTC->readStCondFailures(); } 4232190SN/A 4242190SN/A void setStCondFailures(unsigned sc_failures) 4252680Sktlim@umich.edu { actualTC->setStCondFailures(sc_failures); } 4262SN/A 4272190SN/A // @todo: Fix this! 4282680Sktlim@umich.edu bool misspeculating() { return actualTC->misspeculating(); } 4292190SN/A 4301858SN/A#if !FULL_SYSTEM 4314111Sgblack@eecs.umich.edu void syscall(int64_t callnum) 4324111Sgblack@eecs.umich.edu { actualTC->syscall(callnum); } 4334111Sgblack@eecs.umich.edu 4342680Sktlim@umich.edu Counter readFuncExeInst() { return actualTC->readFuncExeInst(); } 4352SN/A#endif 4362SN/A}; 4372SN/A 4382190SN/A#endif 439