static_inst.hh revision 12109
15081Sgblack@eecs.umich.edu/*
25081Sgblack@eecs.umich.edu * Copyright (c) 2003-2005 The Regents of The University of Michigan
35081Sgblack@eecs.umich.edu * Copyright (c) 2013 Advanced Micro Devices, Inc.
47087Snate@binkert.org * All rights reserved.
57087Snate@binkert.org *
67087Snate@binkert.org * Redistribution and use in source and binary forms, with or without
77087Snate@binkert.org * modification, are permitted provided that the following conditions are
87087Snate@binkert.org * met: redistributions of source code must retain the above copyright
97087Snate@binkert.org * notice, this list of conditions and the following disclaimer;
107087Snate@binkert.org * redistributions in binary form must reproduce the above copyright
117087Snate@binkert.org * notice, this list of conditions and the following disclaimer in the
125081Sgblack@eecs.umich.edu * documentation and/or other materials provided with the distribution;
137087Snate@binkert.org * neither the name of the copyright holders nor the names of its
147087Snate@binkert.org * contributors may be used to endorse or promote products derived from
157087Snate@binkert.org * this software without specific prior written permission.
167087Snate@binkert.org *
177087Snate@binkert.org * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
187087Snate@binkert.org * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
197087Snate@binkert.org * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
207087Snate@binkert.org * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
215081Sgblack@eecs.umich.edu * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
227087Snate@binkert.org * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
235081Sgblack@eecs.umich.edu * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
245081Sgblack@eecs.umich.edu * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
255081Sgblack@eecs.umich.edu * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
265081Sgblack@eecs.umich.edu * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
275081Sgblack@eecs.umich.edu * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
285081Sgblack@eecs.umich.edu *
295081Sgblack@eecs.umich.edu * Authors: Steve Reinhardt
305081Sgblack@eecs.umich.edu */
315081Sgblack@eecs.umich.edu
325081Sgblack@eecs.umich.edu#ifndef __CPU_STATIC_INST_HH__
335081Sgblack@eecs.umich.edu#define __CPU_STATIC_INST_HH__
345081Sgblack@eecs.umich.edu
355081Sgblack@eecs.umich.edu#include <bitset>
365081Sgblack@eecs.umich.edu#include <string>
375081Sgblack@eecs.umich.edu
385081Sgblack@eecs.umich.edu#include "arch/registers.hh"
395081Sgblack@eecs.umich.edu#include "arch/types.hh"
405081Sgblack@eecs.umich.edu#include "base/misc.hh"
415081Sgblack@eecs.umich.edu#include "base/refcnt.hh"
425081Sgblack@eecs.umich.edu#include "base/types.hh"
435081Sgblack@eecs.umich.edu#include "config/the_isa.hh"
445081Sgblack@eecs.umich.edu#include "cpu/op_class.hh"
455081Sgblack@eecs.umich.edu#include "cpu/reg_class.hh"
465081Sgblack@eecs.umich.edu#include "cpu/reg_class_impl.hh"
475081Sgblack@eecs.umich.edu#include "cpu/static_inst_fwd.hh"
48#include "cpu/thread_context.hh"
49#include "enums/StaticInstFlags.hh"
50
51// forward declarations
52class Packet;
53
54class ExecContext;
55
56class SymbolTable;
57
58namespace Trace {
59    class InstRecord;
60}
61
62/**
63 * Base, ISA-independent static instruction class.
64 *
65 * The main component of this class is the vector of flags and the
66 * associated methods for reading them.  Any object that can rely
67 * solely on these flags can process instructions without being
68 * recompiled for multiple ISAs.
69 */
70class StaticInst : public RefCounted, public StaticInstFlags
71{
72  public:
73    /// Binary extended machine instruction type.
74    typedef TheISA::ExtMachInst ExtMachInst;
75
76    enum {
77        MaxInstSrcRegs = TheISA::MaxInstSrcRegs,        //< Max source regs
78        MaxInstDestRegs = TheISA::MaxInstDestRegs       //< Max dest regs
79    };
80
81  protected:
82
83    /// Flag values for this instruction.
84    std::bitset<Num_Flags> flags;
85
86    /// See opClass().
87    OpClass _opClass;
88
89    /// See numSrcRegs().
90    int8_t _numSrcRegs;
91
92    /// See numDestRegs().
93    int8_t _numDestRegs;
94
95    /// The following are used to track physical register usage
96    /// for machines with separate int & FP reg files.
97    //@{
98    int8_t _numFPDestRegs;
99    int8_t _numIntDestRegs;
100    int8_t _numCCDestRegs;
101    //@}
102
103    /** To use in architectures with vector register file. */
104    /** @{ */
105    int8_t _numVecDestRegs;
106    int8_t _numVecElemDestRegs;
107    /** @} */
108
109  public:
110
111    /// @name Register information.
112    /// The sum of numFPDestRegs(), numIntDestRegs(), numVecDestRegs() and
113    /// numVecelemDestRegs() equals numDestRegs().  The former two functions
114    /// are used to track physical register usage for machines with separate
115    /// int & FP reg files, the next two is for machines with vector register
116    /// file.
117    //@{
118    /// Number of source registers.
119    int8_t numSrcRegs()  const { return _numSrcRegs; }
120    /// Number of destination registers.
121    int8_t numDestRegs() const { return _numDestRegs; }
122    /// Number of floating-point destination regs.
123    int8_t numFPDestRegs()  const { return _numFPDestRegs; }
124    /// Number of integer destination regs.
125    int8_t numIntDestRegs() const { return _numIntDestRegs; }
126    /// Number of vector destination regs.
127    int8_t numVecDestRegs() const { return _numVecDestRegs; }
128    /// Number of vector element destination regs.
129    int8_t numVecElemDestRegs() const { return _numVecElemDestRegs; }
130    /// Number of coprocesor destination regs.
131    int8_t numCCDestRegs() const { return _numCCDestRegs; }
132    //@}
133
134    /// @name Flag accessors.
135    /// These functions are used to access the values of the various
136    /// instruction property flags.  See StaticInst::Flags for descriptions
137    /// of the individual flags.
138    //@{
139
140    bool isNop()          const { return flags[IsNop]; }
141
142    bool isMemRef()       const { return flags[IsMemRef]; }
143    bool isLoad()         const { return flags[IsLoad]; }
144    bool isStore()        const { return flags[IsStore]; }
145    bool isStoreConditional()     const { return flags[IsStoreConditional]; }
146    bool isInstPrefetch() const { return flags[IsInstPrefetch]; }
147    bool isDataPrefetch() const { return flags[IsDataPrefetch]; }
148    bool isPrefetch()     const { return isInstPrefetch() ||
149                                         isDataPrefetch(); }
150
151    bool isInteger()      const { return flags[IsInteger]; }
152    bool isFloating()     const { return flags[IsFloating]; }
153    bool isCC()           const { return flags[IsCC]; }
154
155    bool isControl()      const { return flags[IsControl]; }
156    bool isCall()         const { return flags[IsCall]; }
157    bool isReturn()       const { return flags[IsReturn]; }
158    bool isDirectCtrl()   const { return flags[IsDirectControl]; }
159    bool isIndirectCtrl() const { return flags[IsIndirectControl]; }
160    bool isCondCtrl()     const { return flags[IsCondControl]; }
161    bool isUncondCtrl()   const { return flags[IsUncondControl]; }
162    bool isCondDelaySlot() const { return flags[IsCondDelaySlot]; }
163
164    bool isThreadSync()   const { return flags[IsThreadSync]; }
165    bool isSerializing()  const { return flags[IsSerializing] ||
166                                      flags[IsSerializeBefore] ||
167                                      flags[IsSerializeAfter]; }
168    bool isSerializeBefore() const { return flags[IsSerializeBefore]; }
169    bool isSerializeAfter() const { return flags[IsSerializeAfter]; }
170    bool isSquashAfter() const { return flags[IsSquashAfter]; }
171    bool isMemBarrier()   const { return flags[IsMemBarrier]; }
172    bool isWriteBarrier() const { return flags[IsWriteBarrier]; }
173    bool isNonSpeculative() const { return flags[IsNonSpeculative]; }
174    bool isQuiesce() const { return flags[IsQuiesce]; }
175    bool isIprAccess() const { return flags[IsIprAccess]; }
176    bool isUnverifiable() const { return flags[IsUnverifiable]; }
177    bool isSyscall() const { return flags[IsSyscall]; }
178    bool isMacroop() const { return flags[IsMacroop]; }
179    bool isMicroop() const { return flags[IsMicroop]; }
180    bool isDelayedCommit() const { return flags[IsDelayedCommit]; }
181    bool isLastMicroop() const { return flags[IsLastMicroop]; }
182    bool isFirstMicroop() const { return flags[IsFirstMicroop]; }
183    //This flag doesn't do anything yet
184    bool isMicroBranch() const { return flags[IsMicroBranch]; }
185    //@}
186
187    void setFirstMicroop() { flags[IsFirstMicroop] = true; }
188    void setLastMicroop() { flags[IsLastMicroop] = true; }
189    void setDelayedCommit() { flags[IsDelayedCommit] = true; }
190    void setFlag(Flags f) { flags[f] = true; }
191
192    /// Operation class.  Used to select appropriate function unit in issue.
193    OpClass opClass()     const { return _opClass; }
194
195
196    /// Return logical index (architectural reg num) of i'th destination reg.
197    /// Only the entries from 0 through numDestRegs()-1 are valid.
198    const RegId& destRegIdx(int i) const { return _destRegIdx[i]; }
199
200    /// Return logical index (architectural reg num) of i'th source reg.
201    /// Only the entries from 0 through numSrcRegs()-1 are valid.
202    const RegId& srcRegIdx(int i)  const { return _srcRegIdx[i]; }
203
204    /// Pointer to a statically allocated "null" instruction object.
205    /// Used to give eaCompInst() and memAccInst() something to return
206    /// when called on non-memory instructions.
207    static StaticInstPtr nullStaticInstPtr;
208
209    /**
210     * Memory references only: returns "fake" instruction representing
211     * the effective address part of the memory operation.  Used to
212     * obtain the dependence info (numSrcRegs and srcRegIdx[]) for
213     * just the EA computation.
214     */
215    virtual const
216    StaticInstPtr &eaCompInst() const { return nullStaticInstPtr; }
217
218    /**
219     * Memory references only: returns "fake" instruction representing
220     * the memory access part of the memory operation.  Used to
221     * obtain the dependence info (numSrcRegs and srcRegIdx[]) for
222     * just the memory access (not the EA computation).
223     */
224    virtual const
225    StaticInstPtr &memAccInst() const { return nullStaticInstPtr; }
226
227    /// The binary machine instruction.
228    const ExtMachInst machInst;
229
230  protected:
231
232    /// See destRegIdx().
233    RegId _destRegIdx[MaxInstDestRegs];
234    /// See srcRegIdx().
235    RegId _srcRegIdx[MaxInstSrcRegs];
236
237    /**
238     * Base mnemonic (e.g., "add").  Used by generateDisassembly()
239     * methods.  Also useful to readily identify instructions from
240     * within the debugger when #cachedDisassembly has not been
241     * initialized.
242     */
243    const char *mnemonic;
244
245    /**
246     * String representation of disassembly (lazily evaluated via
247     * disassemble()).
248     */
249    mutable std::string *cachedDisassembly;
250
251    /**
252     * Internal function to generate disassembly string.
253     */
254    virtual std::string
255    generateDisassembly(Addr pc, const SymbolTable *symtab) const = 0;
256
257    /// Constructor.
258    /// It's important to initialize everything here to a sane
259    /// default, since the decoder generally only overrides
260    /// the fields that are meaningful for the particular
261    /// instruction.
262    StaticInst(const char *_mnemonic, ExtMachInst _machInst, OpClass __opClass)
263        : _opClass(__opClass), _numSrcRegs(0), _numDestRegs(0),
264          _numFPDestRegs(0), _numIntDestRegs(0), _numCCDestRegs(0),
265          _numVecDestRegs(0), _numVecElemDestRegs(0), machInst(_machInst),
266          mnemonic(_mnemonic), cachedDisassembly(0)
267    { }
268
269  public:
270    virtual ~StaticInst();
271
272    virtual Fault execute(ExecContext *xc,
273                          Trace::InstRecord *traceData) const = 0;
274    virtual Fault eaComp(ExecContext *xc,
275                         Trace::InstRecord *traceData) const
276    {
277        panic("eaComp not defined!");
278    }
279
280    virtual Fault initiateAcc(ExecContext *xc,
281                              Trace::InstRecord *traceData) const
282    {
283        panic("initiateAcc not defined!");
284    }
285
286    virtual Fault completeAcc(Packet *pkt, ExecContext *xc,
287                              Trace::InstRecord *traceData) const
288    {
289        panic("completeAcc not defined!");
290    }
291
292    virtual void advancePC(TheISA::PCState &pcState) const = 0;
293
294    /**
295     * Return the microop that goes with a particular micropc. This should
296     * only be defined/used in macroops which will contain microops
297     */
298    virtual StaticInstPtr fetchMicroop(MicroPC upc) const;
299
300    /**
301     * Return the target address for a PC-relative branch.
302     * Invalid if not a PC-relative branch (i.e. isDirectCtrl()
303     * should be true).
304     */
305    virtual TheISA::PCState branchTarget(const TheISA::PCState &pc) const;
306
307    /**
308     * Return the target address for an indirect branch (jump).  The
309     * register value is read from the supplied thread context, so
310     * the result is valid only if the thread context is about to
311     * execute the branch in question.  Invalid if not an indirect
312     * branch (i.e. isIndirectCtrl() should be true).
313     */
314    virtual TheISA::PCState branchTarget(ThreadContext *tc) const;
315
316    /**
317     * Return true if the instruction is a control transfer, and if so,
318     * return the target address as well.
319     */
320    bool hasBranchTarget(const TheISA::PCState &pc, ThreadContext *tc,
321                         TheISA::PCState &tgt) const;
322
323    /**
324     * Return string representation of disassembled instruction.
325     * The default version of this function will call the internal
326     * virtual generateDisassembly() function to get the string,
327     * then cache it in #cachedDisassembly.  If the disassembly
328     * should not be cached, this function should be overridden directly.
329     */
330    virtual const std::string &disassemble(Addr pc,
331        const SymbolTable *symtab = 0) const;
332
333    /**
334     * Print a separator separated list of this instruction's set flag
335     * names on the given stream.
336     */
337    void printFlags(std::ostream &outs, const std::string &separator) const;
338
339    /// Return name of machine instruction
340    std::string getName() { return mnemonic; }
341};
342
343#endif // __CPU_STATIC_INST_HH__
344