timing.cc revision 7725
12623SN/A/*
27725SAli.Saidi@ARM.com * Copyright (c) 2010 ARM Limited
37725SAli.Saidi@ARM.com * All rights reserved
47725SAli.Saidi@ARM.com *
57725SAli.Saidi@ARM.com * The license below extends only to copyright in the software and shall
67725SAli.Saidi@ARM.com * not be construed as granting a license to any other intellectual
77725SAli.Saidi@ARM.com * property including but not limited to intellectual property relating
87725SAli.Saidi@ARM.com * to a hardware implementation of the functionality of the software
97725SAli.Saidi@ARM.com * licensed hereunder.  You may use the software subject to the license
107725SAli.Saidi@ARM.com * terms below provided that you ensure that this notice is replicated
117725SAli.Saidi@ARM.com * unmodified and in its entirety in all distributions of the software,
127725SAli.Saidi@ARM.com * modified or unmodified, in source code or in binary form.
137725SAli.Saidi@ARM.com *
142623SN/A * Copyright (c) 2002-2005 The Regents of The University of Michigan
152623SN/A * All rights reserved.
162623SN/A *
172623SN/A * Redistribution and use in source and binary forms, with or without
182623SN/A * modification, are permitted provided that the following conditions are
192623SN/A * met: redistributions of source code must retain the above copyright
202623SN/A * notice, this list of conditions and the following disclaimer;
212623SN/A * redistributions in binary form must reproduce the above copyright
222623SN/A * notice, this list of conditions and the following disclaimer in the
232623SN/A * documentation and/or other materials provided with the distribution;
242623SN/A * neither the name of the copyright holders nor the names of its
252623SN/A * contributors may be used to endorse or promote products derived from
262623SN/A * this software without specific prior written permission.
272623SN/A *
282623SN/A * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
292623SN/A * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
302623SN/A * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
312623SN/A * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
322623SN/A * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
332623SN/A * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
342623SN/A * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
352623SN/A * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
362623SN/A * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
372623SN/A * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
382623SN/A * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
392665Ssaidi@eecs.umich.edu *
402665Ssaidi@eecs.umich.edu * Authors: Steve Reinhardt
412623SN/A */
422623SN/A
433170Sstever@eecs.umich.edu#include "arch/locked_mem.hh"
445103Ssaidi@eecs.umich.edu#include "arch/mmaped_ipr.hh"
452623SN/A#include "arch/utility.hh"
464040Ssaidi@eecs.umich.edu#include "base/bigint.hh"
476658Snate@binkert.org#include "config/the_isa.hh"
482623SN/A#include "cpu/exetrace.hh"
492623SN/A#include "cpu/simple/timing.hh"
503348Sbinkertn@umich.edu#include "mem/packet.hh"
513348Sbinkertn@umich.edu#include "mem/packet_access.hh"
524762Snate@binkert.org#include "params/TimingSimpleCPU.hh"
537678Sgblack@eecs.umich.edu#include "sim/faults.hh"
542901Ssaidi@eecs.umich.edu#include "sim/system.hh"
552623SN/A
562623SN/Ausing namespace std;
572623SN/Ausing namespace TheISA;
582623SN/A
592856Srdreslin@umich.eduPort *
602856Srdreslin@umich.eduTimingSimpleCPU::getPort(const std::string &if_name, int idx)
612856Srdreslin@umich.edu{
622856Srdreslin@umich.edu    if (if_name == "dcache_port")
632856Srdreslin@umich.edu        return &dcachePort;
642856Srdreslin@umich.edu    else if (if_name == "icache_port")
652856Srdreslin@umich.edu        return &icachePort;
662856Srdreslin@umich.edu    else
672856Srdreslin@umich.edu        panic("No Such Port\n");
682856Srdreslin@umich.edu}
692623SN/A
702623SN/Avoid
712623SN/ATimingSimpleCPU::init()
722623SN/A{
732623SN/A    BaseCPU::init();
742623SN/A#if FULL_SYSTEM
752680Sktlim@umich.edu    for (int i = 0; i < threadContexts.size(); ++i) {
762680Sktlim@umich.edu        ThreadContext *tc = threadContexts[i];
772623SN/A
782623SN/A        // initialize CPU, including PC
795712Shsul@eecs.umich.edu        TheISA::initCPU(tc, _cpuId);
802623SN/A    }
812623SN/A#endif
822623SN/A}
832623SN/A
842623SN/ATick
853349Sbinkertn@umich.eduTimingSimpleCPU::CpuPort::recvAtomic(PacketPtr pkt)
862623SN/A{
872623SN/A    panic("TimingSimpleCPU doesn't expect recvAtomic callback!");
882623SN/A    return curTick;
892623SN/A}
902623SN/A
912623SN/Avoid
923349Sbinkertn@umich.eduTimingSimpleCPU::CpuPort::recvFunctional(PacketPtr pkt)
932623SN/A{
943184Srdreslin@umich.edu    //No internal storage to update, jusst return
953184Srdreslin@umich.edu    return;
962623SN/A}
972623SN/A
982623SN/Avoid
992623SN/ATimingSimpleCPU::CpuPort::recvStatusChange(Status status)
1002623SN/A{
1013647Srdreslin@umich.edu    if (status == RangeChange) {
1023647Srdreslin@umich.edu        if (!snoopRangeSent) {
1033647Srdreslin@umich.edu            snoopRangeSent = true;
1043647Srdreslin@umich.edu            sendStatusChange(Port::RangeChange);
1053647Srdreslin@umich.edu        }
1062631SN/A        return;
1073647Srdreslin@umich.edu    }
1082631SN/A
1092623SN/A    panic("TimingSimpleCPU doesn't expect recvStatusChange callback!");
1102623SN/A}
1112623SN/A
1122948Ssaidi@eecs.umich.edu
1132948Ssaidi@eecs.umich.eduvoid
1143349Sbinkertn@umich.eduTimingSimpleCPU::CpuPort::TickEvent::schedule(PacketPtr _pkt, Tick t)
1152948Ssaidi@eecs.umich.edu{
1162948Ssaidi@eecs.umich.edu    pkt = _pkt;
1175606Snate@binkert.org    cpu->schedule(this, t);
1182948Ssaidi@eecs.umich.edu}
1192948Ssaidi@eecs.umich.edu
1205529Snate@binkert.orgTimingSimpleCPU::TimingSimpleCPU(TimingSimpleCPUParams *p)
1215894Sgblack@eecs.umich.edu    : BaseSimpleCPU(p), fetchTranslation(this), icachePort(this, p->clock),
1225894Sgblack@eecs.umich.edu    dcachePort(this, p->clock), fetchEvent(this)
1232623SN/A{
1242623SN/A    _status = Idle;
1253647Srdreslin@umich.edu
1263647Srdreslin@umich.edu    icachePort.snoopRangeSent = false;
1273647Srdreslin@umich.edu    dcachePort.snoopRangeSent = false;
1283647Srdreslin@umich.edu
1292623SN/A    ifetch_pkt = dcache_pkt = NULL;
1302839Sktlim@umich.edu    drainEvent = NULL;
1313222Sktlim@umich.edu    previousTick = 0;
1322901Ssaidi@eecs.umich.edu    changeState(SimObject::Running);
1332623SN/A}
1342623SN/A
1352623SN/A
1362623SN/ATimingSimpleCPU::~TimingSimpleCPU()
1372623SN/A{
1382623SN/A}
1392623SN/A
1402623SN/Avoid
1412623SN/ATimingSimpleCPU::serialize(ostream &os)
1422623SN/A{
1432915Sktlim@umich.edu    SimObject::State so_state = SimObject::getState();
1442915Sktlim@umich.edu    SERIALIZE_ENUM(so_state);
1452623SN/A    BaseSimpleCPU::serialize(os);
1462623SN/A}
1472623SN/A
1482623SN/Avoid
1492623SN/ATimingSimpleCPU::unserialize(Checkpoint *cp, const string &section)
1502623SN/A{
1512915Sktlim@umich.edu    SimObject::State so_state;
1522915Sktlim@umich.edu    UNSERIALIZE_ENUM(so_state);
1532623SN/A    BaseSimpleCPU::unserialize(cp, section);
1542798Sktlim@umich.edu}
1552798Sktlim@umich.edu
1562901Ssaidi@eecs.umich.eduunsigned int
1572839Sktlim@umich.eduTimingSimpleCPU::drain(Event *drain_event)
1582798Sktlim@umich.edu{
1592839Sktlim@umich.edu    // TimingSimpleCPU is ready to drain if it's not waiting for
1602798Sktlim@umich.edu    // an access to complete.
1615496Ssaidi@eecs.umich.edu    if (_status == Idle || _status == Running || _status == SwitchedOut) {
1622901Ssaidi@eecs.umich.edu        changeState(SimObject::Drained);
1632901Ssaidi@eecs.umich.edu        return 0;
1642798Sktlim@umich.edu    } else {
1652839Sktlim@umich.edu        changeState(SimObject::Draining);
1662839Sktlim@umich.edu        drainEvent = drain_event;
1672901Ssaidi@eecs.umich.edu        return 1;
1682798Sktlim@umich.edu    }
1692623SN/A}
1702623SN/A
1712623SN/Avoid
1722798Sktlim@umich.eduTimingSimpleCPU::resume()
1732623SN/A{
1745221Ssaidi@eecs.umich.edu    DPRINTF(SimpleCPU, "Resume\n");
1752798Sktlim@umich.edu    if (_status != SwitchedOut && _status != Idle) {
1764762Snate@binkert.org        assert(system->getMemoryMode() == Enums::timing);
1773201Shsul@eecs.umich.edu
1785710Scws3k@cs.virginia.edu        if (fetchEvent.scheduled())
1795710Scws3k@cs.virginia.edu           deschedule(fetchEvent);
1802915Sktlim@umich.edu
1815710Scws3k@cs.virginia.edu        schedule(fetchEvent, nextCycle());
1822623SN/A    }
1832798Sktlim@umich.edu
1842901Ssaidi@eecs.umich.edu    changeState(SimObject::Running);
1852798Sktlim@umich.edu}
1862798Sktlim@umich.edu
1872798Sktlim@umich.eduvoid
1882798Sktlim@umich.eduTimingSimpleCPU::switchOut()
1892798Sktlim@umich.edu{
1905496Ssaidi@eecs.umich.edu    assert(_status == Running || _status == Idle);
1912798Sktlim@umich.edu    _status = SwitchedOut;
1925099Ssaidi@eecs.umich.edu    numCycles += tickToCycles(curTick - previousTick);
1932867Sktlim@umich.edu
1942867Sktlim@umich.edu    // If we've been scheduled to resume but are then told to switch out,
1952867Sktlim@umich.edu    // we'll need to cancel it.
1965710Scws3k@cs.virginia.edu    if (fetchEvent.scheduled())
1975606Snate@binkert.org        deschedule(fetchEvent);
1982623SN/A}
1992623SN/A
2002623SN/A
2012623SN/Avoid
2022623SN/ATimingSimpleCPU::takeOverFrom(BaseCPU *oldCPU)
2032623SN/A{
2044192Sktlim@umich.edu    BaseCPU::takeOverFrom(oldCPU, &icachePort, &dcachePort);
2052623SN/A
2062680Sktlim@umich.edu    // if any of this CPU's ThreadContexts are active, mark the CPU as
2072623SN/A    // running and schedule its tick event.
2082680Sktlim@umich.edu    for (int i = 0; i < threadContexts.size(); ++i) {
2092680Sktlim@umich.edu        ThreadContext *tc = threadContexts[i];
2102680Sktlim@umich.edu        if (tc->status() == ThreadContext::Active && _status != Running) {
2112623SN/A            _status = Running;
2122623SN/A            break;
2132623SN/A        }
2142623SN/A    }
2153201Shsul@eecs.umich.edu
2163201Shsul@eecs.umich.edu    if (_status != Running) {
2173201Shsul@eecs.umich.edu        _status = Idle;
2183201Shsul@eecs.umich.edu    }
2195169Ssaidi@eecs.umich.edu    assert(threadContexts.size() == 1);
2205101Ssaidi@eecs.umich.edu    previousTick = curTick;
2212623SN/A}
2222623SN/A
2232623SN/A
2242623SN/Avoid
2252623SN/ATimingSimpleCPU::activateContext(int thread_num, int delay)
2262623SN/A{
2275221Ssaidi@eecs.umich.edu    DPRINTF(SimpleCPU, "ActivateContext %d (%d cycles)\n", thread_num, delay);
2285221Ssaidi@eecs.umich.edu
2292623SN/A    assert(thread_num == 0);
2302683Sktlim@umich.edu    assert(thread);
2312623SN/A
2322623SN/A    assert(_status == Idle);
2332623SN/A
2342623SN/A    notIdleFraction++;
2352623SN/A    _status = Running;
2363686Sktlim@umich.edu
2372623SN/A    // kick things off by initiating the fetch of the next instruction
2385606Snate@binkert.org    schedule(fetchEvent, nextCycle(curTick + ticks(delay)));
2392623SN/A}
2402623SN/A
2412623SN/A
2422623SN/Avoid
2432623SN/ATimingSimpleCPU::suspendContext(int thread_num)
2442623SN/A{
2455221Ssaidi@eecs.umich.edu    DPRINTF(SimpleCPU, "SuspendContext %d\n", thread_num);
2465221Ssaidi@eecs.umich.edu
2472623SN/A    assert(thread_num == 0);
2482683Sktlim@umich.edu    assert(thread);
2492623SN/A
2506043Sgblack@eecs.umich.edu    if (_status == Idle)
2516043Sgblack@eecs.umich.edu        return;
2526043Sgblack@eecs.umich.edu
2532644Sstever@eecs.umich.edu    assert(_status == Running);
2542623SN/A
2552644Sstever@eecs.umich.edu    // just change status to Idle... if status != Running,
2562644Sstever@eecs.umich.edu    // completeInst() will not initiate fetch of next instruction.
2572623SN/A
2582623SN/A    notIdleFraction--;
2592623SN/A    _status = Idle;
2602623SN/A}
2612623SN/A
2625728Sgblack@eecs.umich.edubool
2635728Sgblack@eecs.umich.eduTimingSimpleCPU::handleReadPacket(PacketPtr pkt)
2645728Sgblack@eecs.umich.edu{
2655728Sgblack@eecs.umich.edu    RequestPtr req = pkt->req;
2665728Sgblack@eecs.umich.edu    if (req->isMmapedIpr()) {
2675728Sgblack@eecs.umich.edu        Tick delay;
2685728Sgblack@eecs.umich.edu        delay = TheISA::handleIprRead(thread->getTC(), pkt);
2695728Sgblack@eecs.umich.edu        new IprEvent(pkt, this, nextCycle(curTick + delay));
2705728Sgblack@eecs.umich.edu        _status = DcacheWaitResponse;
2715728Sgblack@eecs.umich.edu        dcache_pkt = NULL;
2725728Sgblack@eecs.umich.edu    } else if (!dcachePort.sendTiming(pkt)) {
2735728Sgblack@eecs.umich.edu        _status = DcacheRetry;
2745728Sgblack@eecs.umich.edu        dcache_pkt = pkt;
2755728Sgblack@eecs.umich.edu    } else {
2765728Sgblack@eecs.umich.edu        _status = DcacheWaitResponse;
2775728Sgblack@eecs.umich.edu        // memory system takes ownership of packet
2785728Sgblack@eecs.umich.edu        dcache_pkt = NULL;
2795728Sgblack@eecs.umich.edu    }
2805728Sgblack@eecs.umich.edu    return dcache_pkt == NULL;
2815728Sgblack@eecs.umich.edu}
2822623SN/A
2835894Sgblack@eecs.umich.eduvoid
2846973Stjones1@inf.ed.ac.ukTimingSimpleCPU::sendData(RequestPtr req, uint8_t *data, uint64_t *res,
2856973Stjones1@inf.ed.ac.uk                          bool read)
2865744Sgblack@eecs.umich.edu{
2875894Sgblack@eecs.umich.edu    PacketPtr pkt;
2885894Sgblack@eecs.umich.edu    buildPacket(pkt, req, read);
2897691SAli.Saidi@ARM.com    pkt->dataDynamicArray<uint8_t>(data);
2905894Sgblack@eecs.umich.edu    if (req->getFlags().isSet(Request::NO_ACCESS)) {
2915894Sgblack@eecs.umich.edu        assert(!dcache_pkt);
2925894Sgblack@eecs.umich.edu        pkt->makeResponse();
2935894Sgblack@eecs.umich.edu        completeDataAccess(pkt);
2945894Sgblack@eecs.umich.edu    } else if (read) {
2955894Sgblack@eecs.umich.edu        handleReadPacket(pkt);
2965894Sgblack@eecs.umich.edu    } else {
2975894Sgblack@eecs.umich.edu        bool do_access = true;  // flag to suppress cache access
2985894Sgblack@eecs.umich.edu
2996102Sgblack@eecs.umich.edu        if (req->isLLSC()) {
3005894Sgblack@eecs.umich.edu            do_access = TheISA::handleLockedWrite(thread, req);
3015894Sgblack@eecs.umich.edu        } else if (req->isCondSwap()) {
3025894Sgblack@eecs.umich.edu            assert(res);
3035894Sgblack@eecs.umich.edu            req->setExtraData(*res);
3045894Sgblack@eecs.umich.edu        }
3055894Sgblack@eecs.umich.edu
3065894Sgblack@eecs.umich.edu        if (do_access) {
3075894Sgblack@eecs.umich.edu            dcache_pkt = pkt;
3085894Sgblack@eecs.umich.edu            handleWritePacket();
3095894Sgblack@eecs.umich.edu        } else {
3105894Sgblack@eecs.umich.edu            _status = DcacheWaitResponse;
3115894Sgblack@eecs.umich.edu            completeDataAccess(pkt);
3125894Sgblack@eecs.umich.edu        }
3135894Sgblack@eecs.umich.edu    }
3145894Sgblack@eecs.umich.edu}
3155894Sgblack@eecs.umich.edu
3165894Sgblack@eecs.umich.eduvoid
3176973Stjones1@inf.ed.ac.ukTimingSimpleCPU::sendSplitData(RequestPtr req1, RequestPtr req2,
3186973Stjones1@inf.ed.ac.uk                               RequestPtr req, uint8_t *data, bool read)
3195894Sgblack@eecs.umich.edu{
3205894Sgblack@eecs.umich.edu    PacketPtr pkt1, pkt2;
3215894Sgblack@eecs.umich.edu    buildSplitPacket(pkt1, pkt2, req1, req2, req, data, read);
3225894Sgblack@eecs.umich.edu    if (req->getFlags().isSet(Request::NO_ACCESS)) {
3235894Sgblack@eecs.umich.edu        assert(!dcache_pkt);
3245894Sgblack@eecs.umich.edu        pkt1->makeResponse();
3255894Sgblack@eecs.umich.edu        completeDataAccess(pkt1);
3265894Sgblack@eecs.umich.edu    } else if (read) {
3275894Sgblack@eecs.umich.edu        if (handleReadPacket(pkt1)) {
3285894Sgblack@eecs.umich.edu            SplitFragmentSenderState * send_state =
3295894Sgblack@eecs.umich.edu                dynamic_cast<SplitFragmentSenderState *>(pkt1->senderState);
3305894Sgblack@eecs.umich.edu            send_state->clearFromParent();
3315894Sgblack@eecs.umich.edu            if (handleReadPacket(pkt2)) {
3325894Sgblack@eecs.umich.edu                send_state = dynamic_cast<SplitFragmentSenderState *>(
3335894Sgblack@eecs.umich.edu                        pkt1->senderState);
3345894Sgblack@eecs.umich.edu                send_state->clearFromParent();
3355894Sgblack@eecs.umich.edu            }
3365894Sgblack@eecs.umich.edu        }
3375894Sgblack@eecs.umich.edu    } else {
3385894Sgblack@eecs.umich.edu        dcache_pkt = pkt1;
3395894Sgblack@eecs.umich.edu        if (handleWritePacket()) {
3405894Sgblack@eecs.umich.edu            SplitFragmentSenderState * send_state =
3415894Sgblack@eecs.umich.edu                dynamic_cast<SplitFragmentSenderState *>(pkt1->senderState);
3425894Sgblack@eecs.umich.edu            send_state->clearFromParent();
3435894Sgblack@eecs.umich.edu            dcache_pkt = pkt2;
3445894Sgblack@eecs.umich.edu            if (handleWritePacket()) {
3455894Sgblack@eecs.umich.edu                send_state = dynamic_cast<SplitFragmentSenderState *>(
3465894Sgblack@eecs.umich.edu                        pkt1->senderState);
3475894Sgblack@eecs.umich.edu                send_state->clearFromParent();
3485894Sgblack@eecs.umich.edu            }
3495894Sgblack@eecs.umich.edu        }
3505894Sgblack@eecs.umich.edu    }
3515894Sgblack@eecs.umich.edu}
3525894Sgblack@eecs.umich.edu
3535894Sgblack@eecs.umich.eduvoid
3545894Sgblack@eecs.umich.eduTimingSimpleCPU::translationFault(Fault fault)
3555894Sgblack@eecs.umich.edu{
3566739Sgblack@eecs.umich.edu    // fault may be NoFault in cases where a fault is suppressed,
3576739Sgblack@eecs.umich.edu    // for instance prefetches.
3585894Sgblack@eecs.umich.edu    numCycles += tickToCycles(curTick - previousTick);
3595894Sgblack@eecs.umich.edu    previousTick = curTick;
3605894Sgblack@eecs.umich.edu
3615894Sgblack@eecs.umich.edu    if (traceData) {
3625894Sgblack@eecs.umich.edu        // Since there was a fault, we shouldn't trace this instruction.
3635894Sgblack@eecs.umich.edu        delete traceData;
3645894Sgblack@eecs.umich.edu        traceData = NULL;
3655744Sgblack@eecs.umich.edu    }
3665744Sgblack@eecs.umich.edu
3675894Sgblack@eecs.umich.edu    postExecute();
3685894Sgblack@eecs.umich.edu
3695894Sgblack@eecs.umich.edu    if (getState() == SimObject::Draining) {
3705894Sgblack@eecs.umich.edu        advancePC(fault);
3715894Sgblack@eecs.umich.edu        completeDrain();
3725894Sgblack@eecs.umich.edu    } else {
3735894Sgblack@eecs.umich.edu        advanceInst(fault);
3745894Sgblack@eecs.umich.edu    }
3755894Sgblack@eecs.umich.edu}
3765894Sgblack@eecs.umich.edu
3775894Sgblack@eecs.umich.eduvoid
3785894Sgblack@eecs.umich.eduTimingSimpleCPU::buildPacket(PacketPtr &pkt, RequestPtr req, bool read)
3795894Sgblack@eecs.umich.edu{
3805894Sgblack@eecs.umich.edu    MemCmd cmd;
3815894Sgblack@eecs.umich.edu    if (read) {
3825894Sgblack@eecs.umich.edu        cmd = MemCmd::ReadReq;
3836102Sgblack@eecs.umich.edu        if (req->isLLSC())
3845894Sgblack@eecs.umich.edu            cmd = MemCmd::LoadLockedReq;
3855894Sgblack@eecs.umich.edu    } else {
3865894Sgblack@eecs.umich.edu        cmd = MemCmd::WriteReq;
3876102Sgblack@eecs.umich.edu        if (req->isLLSC()) {
3885894Sgblack@eecs.umich.edu            cmd = MemCmd::StoreCondReq;
3895894Sgblack@eecs.umich.edu        } else if (req->isSwap()) {
3905894Sgblack@eecs.umich.edu            cmd = MemCmd::SwapReq;
3915894Sgblack@eecs.umich.edu        }
3925894Sgblack@eecs.umich.edu    }
3935894Sgblack@eecs.umich.edu    pkt = new Packet(req, cmd, Packet::Broadcast);
3945894Sgblack@eecs.umich.edu}
3955894Sgblack@eecs.umich.edu
3965894Sgblack@eecs.umich.eduvoid
3975894Sgblack@eecs.umich.eduTimingSimpleCPU::buildSplitPacket(PacketPtr &pkt1, PacketPtr &pkt2,
3985894Sgblack@eecs.umich.edu        RequestPtr req1, RequestPtr req2, RequestPtr req,
3995894Sgblack@eecs.umich.edu        uint8_t *data, bool read)
4005894Sgblack@eecs.umich.edu{
4015894Sgblack@eecs.umich.edu    pkt1 = pkt2 = NULL;
4025894Sgblack@eecs.umich.edu
4035744Sgblack@eecs.umich.edu    assert(!req1->isMmapedIpr() && !req2->isMmapedIpr());
4045744Sgblack@eecs.umich.edu
4055894Sgblack@eecs.umich.edu    if (req->getFlags().isSet(Request::NO_ACCESS)) {
4065894Sgblack@eecs.umich.edu        buildPacket(pkt1, req, read);
4075894Sgblack@eecs.umich.edu        return;
4085894Sgblack@eecs.umich.edu    }
4095894Sgblack@eecs.umich.edu
4105894Sgblack@eecs.umich.edu    buildPacket(pkt1, req1, read);
4115894Sgblack@eecs.umich.edu    buildPacket(pkt2, req2, read);
4125894Sgblack@eecs.umich.edu
4135744Sgblack@eecs.umich.edu    req->setPhys(req1->getPaddr(), req->getSize(), req1->getFlags());
4145744Sgblack@eecs.umich.edu    PacketPtr pkt = new Packet(req, pkt1->cmd.responseCommand(),
4155744Sgblack@eecs.umich.edu                               Packet::Broadcast);
4165744Sgblack@eecs.umich.edu
4177691SAli.Saidi@ARM.com    pkt->dataDynamicArray<uint8_t>(data);
4185744Sgblack@eecs.umich.edu    pkt1->dataStatic<uint8_t>(data);
4195744Sgblack@eecs.umich.edu    pkt2->dataStatic<uint8_t>(data + req1->getSize());
4205744Sgblack@eecs.umich.edu
4215744Sgblack@eecs.umich.edu    SplitMainSenderState * main_send_state = new SplitMainSenderState;
4225744Sgblack@eecs.umich.edu    pkt->senderState = main_send_state;
4235744Sgblack@eecs.umich.edu    main_send_state->fragments[0] = pkt1;
4245744Sgblack@eecs.umich.edu    main_send_state->fragments[1] = pkt2;
4255744Sgblack@eecs.umich.edu    main_send_state->outstanding = 2;
4265744Sgblack@eecs.umich.edu    pkt1->senderState = new SplitFragmentSenderState(pkt, 0);
4275744Sgblack@eecs.umich.edu    pkt2->senderState = new SplitFragmentSenderState(pkt, 1);
4285744Sgblack@eecs.umich.edu}
4295744Sgblack@eecs.umich.edu
4302623SN/AFault
4317520Sgblack@eecs.umich.eduTimingSimpleCPU::readBytes(Addr addr, uint8_t *data,
4327520Sgblack@eecs.umich.edu                           unsigned size, unsigned flags)
4332623SN/A{
4345728Sgblack@eecs.umich.edu    Fault fault;
4355728Sgblack@eecs.umich.edu    const int asid = 0;
4366221Snate@binkert.org    const ThreadID tid = 0;
4377720Sgblack@eecs.umich.edu    const Addr pc = thread->instAddr();
4386227Snate@binkert.org    unsigned block_size = dcachePort.peerBlockSize();
4396973Stjones1@inf.ed.ac.uk    BaseTLB::Mode mode = BaseTLB::Read;
4402623SN/A
4417045Ssteve.reinhardt@amd.com    if (traceData) {
4427045Ssteve.reinhardt@amd.com        traceData->setAddr(addr);
4437045Ssteve.reinhardt@amd.com    }
4447045Ssteve.reinhardt@amd.com
4457520Sgblack@eecs.umich.edu    RequestPtr req  = new Request(asid, addr, size,
4466221Snate@binkert.org                                  flags, pc, _cpuId, tid);
4475728Sgblack@eecs.umich.edu
4487520Sgblack@eecs.umich.edu    Addr split_addr = roundDown(addr + size - 1, block_size);
4495744Sgblack@eecs.umich.edu    assert(split_addr <= addr || split_addr - addr < block_size);
4505728Sgblack@eecs.umich.edu
4515894Sgblack@eecs.umich.edu    _status = DTBWaitResponse;
4525744Sgblack@eecs.umich.edu    if (split_addr > addr) {
4535894Sgblack@eecs.umich.edu        RequestPtr req1, req2;
4546102Sgblack@eecs.umich.edu        assert(!req->isLLSC() && !req->isSwap());
4555894Sgblack@eecs.umich.edu        req->splitOnVaddr(split_addr, req1, req2);
4565894Sgblack@eecs.umich.edu
4576973Stjones1@inf.ed.ac.uk        WholeTranslationState *state =
4587520Sgblack@eecs.umich.edu            new WholeTranslationState(req, req1, req2, new uint8_t[size],
4596973Stjones1@inf.ed.ac.uk                                      NULL, mode);
4606973Stjones1@inf.ed.ac.uk        DataTranslation<TimingSimpleCPU> *trans1 =
4616973Stjones1@inf.ed.ac.uk            new DataTranslation<TimingSimpleCPU>(this, state, 0);
4626973Stjones1@inf.ed.ac.uk        DataTranslation<TimingSimpleCPU> *trans2 =
4636973Stjones1@inf.ed.ac.uk            new DataTranslation<TimingSimpleCPU>(this, state, 1);
4646973Stjones1@inf.ed.ac.uk
4656973Stjones1@inf.ed.ac.uk        thread->dtb->translateTiming(req1, tc, trans1, mode);
4666973Stjones1@inf.ed.ac.uk        thread->dtb->translateTiming(req2, tc, trans2, mode);
4675744Sgblack@eecs.umich.edu    } else {
4686973Stjones1@inf.ed.ac.uk        WholeTranslationState *state =
4697520Sgblack@eecs.umich.edu            new WholeTranslationState(req, new uint8_t[size], NULL, mode);
4706973Stjones1@inf.ed.ac.uk        DataTranslation<TimingSimpleCPU> *translation
4716973Stjones1@inf.ed.ac.uk            = new DataTranslation<TimingSimpleCPU>(this, state);
4726973Stjones1@inf.ed.ac.uk        thread->dtb->translateTiming(req, tc, translation, mode);
4732623SN/A    }
4742623SN/A
4755728Sgblack@eecs.umich.edu    return NoFault;
4762623SN/A}
4772623SN/A
4787520Sgblack@eecs.umich.edutemplate <class T>
4797520Sgblack@eecs.umich.eduFault
4807520Sgblack@eecs.umich.eduTimingSimpleCPU::read(Addr addr, T &data, unsigned flags)
4817520Sgblack@eecs.umich.edu{
4827520Sgblack@eecs.umich.edu    return readBytes(addr, (uint8_t *)&data, sizeof(T), flags);
4837520Sgblack@eecs.umich.edu}
4847520Sgblack@eecs.umich.edu
4852623SN/A#ifndef DOXYGEN_SHOULD_SKIP_THIS
4862623SN/A
4872623SN/Atemplate
4882623SN/AFault
4894040Ssaidi@eecs.umich.eduTimingSimpleCPU::read(Addr addr, Twin64_t &data, unsigned flags);
4904040Ssaidi@eecs.umich.edu
4914040Ssaidi@eecs.umich.edutemplate
4924040Ssaidi@eecs.umich.eduFault
4934115Ssaidi@eecs.umich.eduTimingSimpleCPU::read(Addr addr, Twin32_t &data, unsigned flags);
4944115Ssaidi@eecs.umich.edu
4954115Ssaidi@eecs.umich.edutemplate
4964115Ssaidi@eecs.umich.eduFault
4972623SN/ATimingSimpleCPU::read(Addr addr, uint64_t &data, unsigned flags);
4982623SN/A
4992623SN/Atemplate
5002623SN/AFault
5012623SN/ATimingSimpleCPU::read(Addr addr, uint32_t &data, unsigned flags);
5022623SN/A
5032623SN/Atemplate
5042623SN/AFault
5052623SN/ATimingSimpleCPU::read(Addr addr, uint16_t &data, unsigned flags);
5062623SN/A
5072623SN/Atemplate
5082623SN/AFault
5092623SN/ATimingSimpleCPU::read(Addr addr, uint8_t &data, unsigned flags);
5102623SN/A
5112623SN/A#endif //DOXYGEN_SHOULD_SKIP_THIS
5122623SN/A
5132623SN/Atemplate<>
5142623SN/AFault
5152623SN/ATimingSimpleCPU::read(Addr addr, double &data, unsigned flags)
5162623SN/A{
5172623SN/A    return read(addr, *(uint64_t*)&data, flags);
5182623SN/A}
5192623SN/A
5202623SN/Atemplate<>
5212623SN/AFault
5222623SN/ATimingSimpleCPU::read(Addr addr, float &data, unsigned flags)
5232623SN/A{
5242623SN/A    return read(addr, *(uint32_t*)&data, flags);
5252623SN/A}
5262623SN/A
5272623SN/Atemplate<>
5282623SN/AFault
5292623SN/ATimingSimpleCPU::read(Addr addr, int32_t &data, unsigned flags)
5302623SN/A{
5312623SN/A    return read(addr, (uint32_t&)data, flags);
5322623SN/A}
5332623SN/A
5345728Sgblack@eecs.umich.edubool
5355728Sgblack@eecs.umich.eduTimingSimpleCPU::handleWritePacket()
5365728Sgblack@eecs.umich.edu{
5375728Sgblack@eecs.umich.edu    RequestPtr req = dcache_pkt->req;
5385728Sgblack@eecs.umich.edu    if (req->isMmapedIpr()) {
5395728Sgblack@eecs.umich.edu        Tick delay;
5405728Sgblack@eecs.umich.edu        delay = TheISA::handleIprWrite(thread->getTC(), dcache_pkt);
5415728Sgblack@eecs.umich.edu        new IprEvent(dcache_pkt, this, nextCycle(curTick + delay));
5425728Sgblack@eecs.umich.edu        _status = DcacheWaitResponse;
5435728Sgblack@eecs.umich.edu        dcache_pkt = NULL;
5445728Sgblack@eecs.umich.edu    } else if (!dcachePort.sendTiming(dcache_pkt)) {
5455728Sgblack@eecs.umich.edu        _status = DcacheRetry;
5465728Sgblack@eecs.umich.edu    } else {
5475728Sgblack@eecs.umich.edu        _status = DcacheWaitResponse;
5485728Sgblack@eecs.umich.edu        // memory system takes ownership of packet
5495728Sgblack@eecs.umich.edu        dcache_pkt = NULL;
5505728Sgblack@eecs.umich.edu    }
5515728Sgblack@eecs.umich.edu    return dcache_pkt == NULL;
5525728Sgblack@eecs.umich.edu}
5532623SN/A
5542623SN/AFault
5557520Sgblack@eecs.umich.eduTimingSimpleCPU::writeTheseBytes(uint8_t *data, unsigned size,
5567520Sgblack@eecs.umich.edu                                 Addr addr, unsigned flags, uint64_t *res)
5572623SN/A{
5585728Sgblack@eecs.umich.edu    const int asid = 0;
5596221Snate@binkert.org    const ThreadID tid = 0;
5607720Sgblack@eecs.umich.edu    const Addr pc = thread->instAddr();
5616227Snate@binkert.org    unsigned block_size = dcachePort.peerBlockSize();
5626973Stjones1@inf.ed.ac.uk    BaseTLB::Mode mode = BaseTLB::Write;
5633169Sstever@eecs.umich.edu
5647045Ssteve.reinhardt@amd.com    if (traceData) {
5657045Ssteve.reinhardt@amd.com        traceData->setAddr(addr);
5667045Ssteve.reinhardt@amd.com    }
5677045Ssteve.reinhardt@amd.com
5687520Sgblack@eecs.umich.edu    RequestPtr req = new Request(asid, addr, size,
5696221Snate@binkert.org                                 flags, pc, _cpuId, tid);
5705728Sgblack@eecs.umich.edu
5717520Sgblack@eecs.umich.edu    Addr split_addr = roundDown(addr + size - 1, block_size);
5725744Sgblack@eecs.umich.edu    assert(split_addr <= addr || split_addr - addr < block_size);
5735728Sgblack@eecs.umich.edu
5745894Sgblack@eecs.umich.edu    _status = DTBWaitResponse;
5755744Sgblack@eecs.umich.edu    if (split_addr > addr) {
5765894Sgblack@eecs.umich.edu        RequestPtr req1, req2;
5776102Sgblack@eecs.umich.edu        assert(!req->isLLSC() && !req->isSwap());
5785894Sgblack@eecs.umich.edu        req->splitOnVaddr(split_addr, req1, req2);
5795894Sgblack@eecs.umich.edu
5806973Stjones1@inf.ed.ac.uk        WholeTranslationState *state =
5817520Sgblack@eecs.umich.edu            new WholeTranslationState(req, req1, req2, data, res, mode);
5826973Stjones1@inf.ed.ac.uk        DataTranslation<TimingSimpleCPU> *trans1 =
5836973Stjones1@inf.ed.ac.uk            new DataTranslation<TimingSimpleCPU>(this, state, 0);
5846973Stjones1@inf.ed.ac.uk        DataTranslation<TimingSimpleCPU> *trans2 =
5856973Stjones1@inf.ed.ac.uk            new DataTranslation<TimingSimpleCPU>(this, state, 1);
5866973Stjones1@inf.ed.ac.uk
5876973Stjones1@inf.ed.ac.uk        thread->dtb->translateTiming(req1, tc, trans1, mode);
5886973Stjones1@inf.ed.ac.uk        thread->dtb->translateTiming(req2, tc, trans2, mode);
5895744Sgblack@eecs.umich.edu    } else {
5906973Stjones1@inf.ed.ac.uk        WholeTranslationState *state =
5917520Sgblack@eecs.umich.edu            new WholeTranslationState(req, data, res, mode);
5926973Stjones1@inf.ed.ac.uk        DataTranslation<TimingSimpleCPU> *translation =
5936973Stjones1@inf.ed.ac.uk            new DataTranslation<TimingSimpleCPU>(this, state);
5946973Stjones1@inf.ed.ac.uk        thread->dtb->translateTiming(req, tc, translation, mode);
5952623SN/A    }
5962623SN/A
5977045Ssteve.reinhardt@amd.com    // Translation faults will be returned via finishTranslation()
5985728Sgblack@eecs.umich.edu    return NoFault;
5992623SN/A}
6002623SN/A
6017520Sgblack@eecs.umich.eduFault
6027520Sgblack@eecs.umich.eduTimingSimpleCPU::writeBytes(uint8_t *data, unsigned size,
6037520Sgblack@eecs.umich.edu                            Addr addr, unsigned flags, uint64_t *res)
6047520Sgblack@eecs.umich.edu{
6057520Sgblack@eecs.umich.edu    uint8_t *newData = new uint8_t[size];
6067520Sgblack@eecs.umich.edu    memcpy(newData, data, size);
6077520Sgblack@eecs.umich.edu    return writeTheseBytes(newData, size, addr, flags, res);
6087520Sgblack@eecs.umich.edu}
6097520Sgblack@eecs.umich.edu
6107520Sgblack@eecs.umich.edutemplate <class T>
6117520Sgblack@eecs.umich.eduFault
6127520Sgblack@eecs.umich.eduTimingSimpleCPU::write(T data, Addr addr, unsigned flags, uint64_t *res)
6137520Sgblack@eecs.umich.edu{
6147520Sgblack@eecs.umich.edu    if (traceData) {
6157520Sgblack@eecs.umich.edu        traceData->setData(data);
6167520Sgblack@eecs.umich.edu    }
6177691SAli.Saidi@ARM.com    T *dataP = (T*) new uint8_t[sizeof(T)];
6187520Sgblack@eecs.umich.edu    *dataP = TheISA::htog(data);
6197520Sgblack@eecs.umich.edu
6207520Sgblack@eecs.umich.edu    return writeTheseBytes((uint8_t *)dataP, sizeof(T), addr, flags, res);
6217520Sgblack@eecs.umich.edu}
6227520Sgblack@eecs.umich.edu
6232623SN/A
6242623SN/A#ifndef DOXYGEN_SHOULD_SKIP_THIS
6252623SN/Atemplate
6262623SN/AFault
6274224Sgblack@eecs.umich.eduTimingSimpleCPU::write(Twin32_t data, Addr addr,
6284224Sgblack@eecs.umich.edu                       unsigned flags, uint64_t *res);
6294224Sgblack@eecs.umich.edu
6304224Sgblack@eecs.umich.edutemplate
6314224Sgblack@eecs.umich.eduFault
6324224Sgblack@eecs.umich.eduTimingSimpleCPU::write(Twin64_t data, Addr addr,
6334224Sgblack@eecs.umich.edu                       unsigned flags, uint64_t *res);
6344224Sgblack@eecs.umich.edu
6354224Sgblack@eecs.umich.edutemplate
6364224Sgblack@eecs.umich.eduFault
6372623SN/ATimingSimpleCPU::write(uint64_t data, Addr addr,
6382623SN/A                       unsigned flags, uint64_t *res);
6392623SN/A
6402623SN/Atemplate
6412623SN/AFault
6422623SN/ATimingSimpleCPU::write(uint32_t data, Addr addr,
6432623SN/A                       unsigned flags, uint64_t *res);
6442623SN/A
6452623SN/Atemplate
6462623SN/AFault
6472623SN/ATimingSimpleCPU::write(uint16_t data, Addr addr,
6482623SN/A                       unsigned flags, uint64_t *res);
6492623SN/A
6502623SN/Atemplate
6512623SN/AFault
6522623SN/ATimingSimpleCPU::write(uint8_t data, Addr addr,
6532623SN/A                       unsigned flags, uint64_t *res);
6542623SN/A
6552623SN/A#endif //DOXYGEN_SHOULD_SKIP_THIS
6562623SN/A
6572623SN/Atemplate<>
6582623SN/AFault
6592623SN/ATimingSimpleCPU::write(double data, Addr addr, unsigned flags, uint64_t *res)
6602623SN/A{
6612623SN/A    return write(*(uint64_t*)&data, addr, flags, res);
6622623SN/A}
6632623SN/A
6642623SN/Atemplate<>
6652623SN/AFault
6662623SN/ATimingSimpleCPU::write(float data, Addr addr, unsigned flags, uint64_t *res)
6672623SN/A{
6682623SN/A    return write(*(uint32_t*)&data, addr, flags, res);
6692623SN/A}
6702623SN/A
6712623SN/A
6722623SN/Atemplate<>
6732623SN/AFault
6742623SN/ATimingSimpleCPU::write(int32_t data, Addr addr, unsigned flags, uint64_t *res)
6752623SN/A{
6762623SN/A    return write((uint32_t)data, addr, flags, res);
6772623SN/A}
6782623SN/A
6792623SN/A
6802623SN/Avoid
6816973Stjones1@inf.ed.ac.ukTimingSimpleCPU::finishTranslation(WholeTranslationState *state)
6826973Stjones1@inf.ed.ac.uk{
6836973Stjones1@inf.ed.ac.uk    _status = Running;
6846973Stjones1@inf.ed.ac.uk
6856973Stjones1@inf.ed.ac.uk    if (state->getFault() != NoFault) {
6866973Stjones1@inf.ed.ac.uk        if (state->isPrefetch()) {
6876973Stjones1@inf.ed.ac.uk            state->setNoFault();
6886973Stjones1@inf.ed.ac.uk        }
6897691SAli.Saidi@ARM.com        delete [] state->data;
6906973Stjones1@inf.ed.ac.uk        state->deleteReqs();
6916973Stjones1@inf.ed.ac.uk        translationFault(state->getFault());
6926973Stjones1@inf.ed.ac.uk    } else {
6936973Stjones1@inf.ed.ac.uk        if (!state->isSplit) {
6946973Stjones1@inf.ed.ac.uk            sendData(state->mainReq, state->data, state->res,
6956973Stjones1@inf.ed.ac.uk                     state->mode == BaseTLB::Read);
6966973Stjones1@inf.ed.ac.uk        } else {
6976973Stjones1@inf.ed.ac.uk            sendSplitData(state->sreqLow, state->sreqHigh, state->mainReq,
6986973Stjones1@inf.ed.ac.uk                          state->data, state->mode == BaseTLB::Read);
6996973Stjones1@inf.ed.ac.uk        }
7006973Stjones1@inf.ed.ac.uk    }
7016973Stjones1@inf.ed.ac.uk
7026973Stjones1@inf.ed.ac.uk    delete state;
7036973Stjones1@inf.ed.ac.uk}
7046973Stjones1@inf.ed.ac.uk
7056973Stjones1@inf.ed.ac.uk
7066973Stjones1@inf.ed.ac.ukvoid
7072623SN/ATimingSimpleCPU::fetch()
7082623SN/A{
7095221Ssaidi@eecs.umich.edu    DPRINTF(SimpleCPU, "Fetch\n");
7105221Ssaidi@eecs.umich.edu
7113387Sgblack@eecs.umich.edu    if (!curStaticInst || !curStaticInst->isDelayedCommit())
7123387Sgblack@eecs.umich.edu        checkForInterrupts();
7132631SN/A
7145348Ssaidi@eecs.umich.edu    checkPcEventQueue();
7155348Ssaidi@eecs.umich.edu
7167720Sgblack@eecs.umich.edu    TheISA::PCState pcState = thread->pcState();
7177720Sgblack@eecs.umich.edu    bool needToFetch = !isRomMicroPC(pcState.microPC()) && !curMacroStaticInst;
7182623SN/A
7197720Sgblack@eecs.umich.edu    if (needToFetch) {
7205669Sgblack@eecs.umich.edu        Request *ifetch_req = new Request();
7215712Shsul@eecs.umich.edu        ifetch_req->setThreadContext(_cpuId, /* thread ID */ 0);
7225894Sgblack@eecs.umich.edu        setupFetchRequest(ifetch_req);
7236023Snate@binkert.org        thread->itb->translateTiming(ifetch_req, tc, &fetchTranslation,
7246023Snate@binkert.org                BaseTLB::Execute);
7252623SN/A    } else {
7265669Sgblack@eecs.umich.edu        _status = IcacheWaitResponse;
7275669Sgblack@eecs.umich.edu        completeIfetch(NULL);
7285894Sgblack@eecs.umich.edu
7295894Sgblack@eecs.umich.edu        numCycles += tickToCycles(curTick - previousTick);
7305894Sgblack@eecs.umich.edu        previousTick = curTick;
7315894Sgblack@eecs.umich.edu    }
7325894Sgblack@eecs.umich.edu}
7335894Sgblack@eecs.umich.edu
7345894Sgblack@eecs.umich.edu
7355894Sgblack@eecs.umich.eduvoid
7365894Sgblack@eecs.umich.eduTimingSimpleCPU::sendFetch(Fault fault, RequestPtr req, ThreadContext *tc)
7375894Sgblack@eecs.umich.edu{
7385894Sgblack@eecs.umich.edu    if (fault == NoFault) {
7395894Sgblack@eecs.umich.edu        ifetch_pkt = new Packet(req, MemCmd::ReadReq, Packet::Broadcast);
7405894Sgblack@eecs.umich.edu        ifetch_pkt->dataStatic(&inst);
7415894Sgblack@eecs.umich.edu
7425894Sgblack@eecs.umich.edu        if (!icachePort.sendTiming(ifetch_pkt)) {
7435894Sgblack@eecs.umich.edu            // Need to wait for retry
7445894Sgblack@eecs.umich.edu            _status = IcacheRetry;
7455894Sgblack@eecs.umich.edu        } else {
7465894Sgblack@eecs.umich.edu            // Need to wait for cache to respond
7475894Sgblack@eecs.umich.edu            _status = IcacheWaitResponse;
7485894Sgblack@eecs.umich.edu            // ownership of packet transferred to memory system
7495894Sgblack@eecs.umich.edu            ifetch_pkt = NULL;
7505894Sgblack@eecs.umich.edu        }
7515894Sgblack@eecs.umich.edu    } else {
7525894Sgblack@eecs.umich.edu        delete req;
7535894Sgblack@eecs.umich.edu        // fetch fault: advance directly to next instruction (fault handler)
7545894Sgblack@eecs.umich.edu        advanceInst(fault);
7552623SN/A    }
7563222Sktlim@umich.edu
7575099Ssaidi@eecs.umich.edu    numCycles += tickToCycles(curTick - previousTick);
7583222Sktlim@umich.edu    previousTick = curTick;
7592623SN/A}
7602623SN/A
7612623SN/A
7622623SN/Avoid
7632644Sstever@eecs.umich.eduTimingSimpleCPU::advanceInst(Fault fault)
7642623SN/A{
7655726Sgblack@eecs.umich.edu    if (fault != NoFault || !stayAtPC)
7665726Sgblack@eecs.umich.edu        advancePC(fault);
7672623SN/A
7682631SN/A    if (_status == Running) {
7692631SN/A        // kick off fetch of next instruction... callback from icache
7702631SN/A        // response will cause that instruction to be executed,
7712631SN/A        // keeping the CPU running.
7722631SN/A        fetch();
7732631SN/A    }
7742623SN/A}
7752623SN/A
7762623SN/A
7772623SN/Avoid
7783349Sbinkertn@umich.eduTimingSimpleCPU::completeIfetch(PacketPtr pkt)
7792623SN/A{
7805221Ssaidi@eecs.umich.edu    DPRINTF(SimpleCPU, "Complete ICache Fetch\n");
7815221Ssaidi@eecs.umich.edu
7822623SN/A    // received a response from the icache: execute the received
7832623SN/A    // instruction
7845669Sgblack@eecs.umich.edu
7855669Sgblack@eecs.umich.edu    assert(!pkt || !pkt->isError());
7862623SN/A    assert(_status == IcacheWaitResponse);
7872798Sktlim@umich.edu
7882623SN/A    _status = Running;
7892644Sstever@eecs.umich.edu
7905099Ssaidi@eecs.umich.edu    numCycles += tickToCycles(curTick - previousTick);
7913222Sktlim@umich.edu    previousTick = curTick;
7923222Sktlim@umich.edu
7932839Sktlim@umich.edu    if (getState() == SimObject::Draining) {
7945669Sgblack@eecs.umich.edu        if (pkt) {
7955669Sgblack@eecs.umich.edu            delete pkt->req;
7965669Sgblack@eecs.umich.edu            delete pkt;
7975669Sgblack@eecs.umich.edu        }
7983658Sktlim@umich.edu
7992839Sktlim@umich.edu        completeDrain();
8002798Sktlim@umich.edu        return;
8012798Sktlim@umich.edu    }
8022798Sktlim@umich.edu
8032623SN/A    preExecute();
8047725SAli.Saidi@ARM.com    if (curStaticInst && curStaticInst->isMemRef()) {
8052623SN/A        // load or store: just send to dcache
8062623SN/A        Fault fault = curStaticInst->initiateAcc(this, traceData);
8073170Sstever@eecs.umich.edu        if (_status != Running) {
8083170Sstever@eecs.umich.edu            // instruction will complete in dcache response callback
8095894Sgblack@eecs.umich.edu            assert(_status == DcacheWaitResponse ||
8105894Sgblack@eecs.umich.edu                    _status == DcacheRetry || DTBWaitResponse);
8113170Sstever@eecs.umich.edu            assert(fault == NoFault);
8122644Sstever@eecs.umich.edu        } else {
8135894Sgblack@eecs.umich.edu            if (fault != NoFault && traceData) {
8145001Sgblack@eecs.umich.edu                // If there was a fault, we shouldn't trace this instruction.
8155001Sgblack@eecs.umich.edu                delete traceData;
8165001Sgblack@eecs.umich.edu                traceData = NULL;
8173170Sstever@eecs.umich.edu            }
8184998Sgblack@eecs.umich.edu
8192644Sstever@eecs.umich.edu            postExecute();
8205103Ssaidi@eecs.umich.edu            // @todo remove me after debugging with legion done
8215103Ssaidi@eecs.umich.edu            if (curStaticInst && (!curStaticInst->isMicroop() ||
8225103Ssaidi@eecs.umich.edu                        curStaticInst->isFirstMicroop()))
8235103Ssaidi@eecs.umich.edu                instCnt++;
8242644Sstever@eecs.umich.edu            advanceInst(fault);
8252644Sstever@eecs.umich.edu        }
8265726Sgblack@eecs.umich.edu    } else if (curStaticInst) {
8272623SN/A        // non-memory instruction: execute completely now
8282623SN/A        Fault fault = curStaticInst->execute(this, traceData);
8294998Sgblack@eecs.umich.edu
8304998Sgblack@eecs.umich.edu        // keep an instruction count
8314998Sgblack@eecs.umich.edu        if (fault == NoFault)
8324998Sgblack@eecs.umich.edu            countInst();
8337655Sali.saidi@arm.com        else if (traceData && !DTRACE(ExecFaulting)) {
8345001Sgblack@eecs.umich.edu            delete traceData;
8355001Sgblack@eecs.umich.edu            traceData = NULL;
8365001Sgblack@eecs.umich.edu        }
8374998Sgblack@eecs.umich.edu
8382644Sstever@eecs.umich.edu        postExecute();
8395103Ssaidi@eecs.umich.edu        // @todo remove me after debugging with legion done
8405103Ssaidi@eecs.umich.edu        if (curStaticInst && (!curStaticInst->isMicroop() ||
8415103Ssaidi@eecs.umich.edu                    curStaticInst->isFirstMicroop()))
8425103Ssaidi@eecs.umich.edu            instCnt++;
8432644Sstever@eecs.umich.edu        advanceInst(fault);
8445726Sgblack@eecs.umich.edu    } else {
8455726Sgblack@eecs.umich.edu        advanceInst(NoFault);
8462623SN/A    }
8473658Sktlim@umich.edu
8485669Sgblack@eecs.umich.edu    if (pkt) {
8495669Sgblack@eecs.umich.edu        delete pkt->req;
8505669Sgblack@eecs.umich.edu        delete pkt;
8515669Sgblack@eecs.umich.edu    }
8522623SN/A}
8532623SN/A
8542948Ssaidi@eecs.umich.eduvoid
8552948Ssaidi@eecs.umich.eduTimingSimpleCPU::IcachePort::ITickEvent::process()
8562948Ssaidi@eecs.umich.edu{
8572948Ssaidi@eecs.umich.edu    cpu->completeIfetch(pkt);
8582948Ssaidi@eecs.umich.edu}
8592623SN/A
8602623SN/Abool
8613349Sbinkertn@umich.eduTimingSimpleCPU::IcachePort::recvTiming(PacketPtr pkt)
8622623SN/A{
8634986Ssaidi@eecs.umich.edu    if (pkt->isResponse() && !pkt->wasNacked()) {
8643310Srdreslin@umich.edu        // delay processing of returned data until next CPU clock edge
8654584Ssaidi@eecs.umich.edu        Tick next_tick = cpu->nextCycle(curTick);
8662948Ssaidi@eecs.umich.edu
8673495Sktlim@umich.edu        if (next_tick == curTick)
8683310Srdreslin@umich.edu            cpu->completeIfetch(pkt);
8693310Srdreslin@umich.edu        else
8703495Sktlim@umich.edu            tickEvent.schedule(pkt, next_tick);
8712948Ssaidi@eecs.umich.edu
8723310Srdreslin@umich.edu        return true;
8733310Srdreslin@umich.edu    }
8744870Sstever@eecs.umich.edu    else if (pkt->wasNacked()) {
8754433Ssaidi@eecs.umich.edu        assert(cpu->_status == IcacheWaitResponse);
8764433Ssaidi@eecs.umich.edu        pkt->reinitNacked();
8774433Ssaidi@eecs.umich.edu        if (!sendTiming(pkt)) {
8784433Ssaidi@eecs.umich.edu            cpu->_status = IcacheRetry;
8794433Ssaidi@eecs.umich.edu            cpu->ifetch_pkt = pkt;
8804433Ssaidi@eecs.umich.edu        }
8813310Srdreslin@umich.edu    }
8824433Ssaidi@eecs.umich.edu    //Snooping a Coherence Request, do nothing
8834433Ssaidi@eecs.umich.edu    return true;
8842623SN/A}
8852623SN/A
8862657Ssaidi@eecs.umich.eduvoid
8872623SN/ATimingSimpleCPU::IcachePort::recvRetry()
8882623SN/A{
8892623SN/A    // we shouldn't get a retry unless we have a packet that we're
8902623SN/A    // waiting to transmit
8912623SN/A    assert(cpu->ifetch_pkt != NULL);
8922623SN/A    assert(cpu->_status == IcacheRetry);
8933349Sbinkertn@umich.edu    PacketPtr tmp = cpu->ifetch_pkt;
8942657Ssaidi@eecs.umich.edu    if (sendTiming(tmp)) {
8952657Ssaidi@eecs.umich.edu        cpu->_status = IcacheWaitResponse;
8962657Ssaidi@eecs.umich.edu        cpu->ifetch_pkt = NULL;
8972657Ssaidi@eecs.umich.edu    }
8982623SN/A}
8992623SN/A
9002623SN/Avoid
9013349Sbinkertn@umich.eduTimingSimpleCPU::completeDataAccess(PacketPtr pkt)
9022623SN/A{
9032623SN/A    // received a response from the dcache: complete the load or store
9042623SN/A    // instruction
9054870Sstever@eecs.umich.edu    assert(!pkt->isError());
9067516Shestness@cs.utexas.edu    assert(_status == DcacheWaitResponse || _status == DTBWaitResponse ||
9077516Shestness@cs.utexas.edu           pkt->req->getFlags().isSet(Request::NO_ACCESS));
9082623SN/A
9095099Ssaidi@eecs.umich.edu    numCycles += tickToCycles(curTick - previousTick);
9103222Sktlim@umich.edu    previousTick = curTick;
9113184Srdreslin@umich.edu
9125728Sgblack@eecs.umich.edu    if (pkt->senderState) {
9135728Sgblack@eecs.umich.edu        SplitFragmentSenderState * send_state =
9145728Sgblack@eecs.umich.edu            dynamic_cast<SplitFragmentSenderState *>(pkt->senderState);
9155728Sgblack@eecs.umich.edu        assert(send_state);
9165728Sgblack@eecs.umich.edu        delete pkt->req;
9175728Sgblack@eecs.umich.edu        delete pkt;
9185728Sgblack@eecs.umich.edu        PacketPtr big_pkt = send_state->bigPkt;
9195728Sgblack@eecs.umich.edu        delete send_state;
9205728Sgblack@eecs.umich.edu
9215728Sgblack@eecs.umich.edu        SplitMainSenderState * main_send_state =
9225728Sgblack@eecs.umich.edu            dynamic_cast<SplitMainSenderState *>(big_pkt->senderState);
9235728Sgblack@eecs.umich.edu        assert(main_send_state);
9245728Sgblack@eecs.umich.edu        // Record the fact that this packet is no longer outstanding.
9255728Sgblack@eecs.umich.edu        assert(main_send_state->outstanding != 0);
9265728Sgblack@eecs.umich.edu        main_send_state->outstanding--;
9275728Sgblack@eecs.umich.edu
9285728Sgblack@eecs.umich.edu        if (main_send_state->outstanding) {
9295728Sgblack@eecs.umich.edu            return;
9305728Sgblack@eecs.umich.edu        } else {
9315728Sgblack@eecs.umich.edu            delete main_send_state;
9325728Sgblack@eecs.umich.edu            big_pkt->senderState = NULL;
9335728Sgblack@eecs.umich.edu            pkt = big_pkt;
9345728Sgblack@eecs.umich.edu        }
9355728Sgblack@eecs.umich.edu    }
9365728Sgblack@eecs.umich.edu
9375728Sgblack@eecs.umich.edu    _status = Running;
9385728Sgblack@eecs.umich.edu
9392623SN/A    Fault fault = curStaticInst->completeAcc(pkt, this, traceData);
9402623SN/A
9414998Sgblack@eecs.umich.edu    // keep an instruction count
9424998Sgblack@eecs.umich.edu    if (fault == NoFault)
9434998Sgblack@eecs.umich.edu        countInst();
9445001Sgblack@eecs.umich.edu    else if (traceData) {
9455001Sgblack@eecs.umich.edu        // If there was a fault, we shouldn't trace this instruction.
9465001Sgblack@eecs.umich.edu        delete traceData;
9475001Sgblack@eecs.umich.edu        traceData = NULL;
9485001Sgblack@eecs.umich.edu    }
9494998Sgblack@eecs.umich.edu
9505507Sstever@gmail.com    // the locked flag may be cleared on the response packet, so check
9515507Sstever@gmail.com    // pkt->req and not pkt to see if it was a load-locked
9526102Sgblack@eecs.umich.edu    if (pkt->isRead() && pkt->req->isLLSC()) {
9533170Sstever@eecs.umich.edu        TheISA::handleLockedRead(thread, pkt->req);
9543170Sstever@eecs.umich.edu    }
9553170Sstever@eecs.umich.edu
9562644Sstever@eecs.umich.edu    delete pkt->req;
9572644Sstever@eecs.umich.edu    delete pkt;
9582644Sstever@eecs.umich.edu
9593184Srdreslin@umich.edu    postExecute();
9603227Sktlim@umich.edu
9613201Shsul@eecs.umich.edu    if (getState() == SimObject::Draining) {
9623201Shsul@eecs.umich.edu        advancePC(fault);
9633201Shsul@eecs.umich.edu        completeDrain();
9643201Shsul@eecs.umich.edu
9653201Shsul@eecs.umich.edu        return;
9663201Shsul@eecs.umich.edu    }
9673201Shsul@eecs.umich.edu
9682644Sstever@eecs.umich.edu    advanceInst(fault);
9692623SN/A}
9702623SN/A
9712623SN/A
9722798Sktlim@umich.eduvoid
9732839Sktlim@umich.eduTimingSimpleCPU::completeDrain()
9742798Sktlim@umich.edu{
9752839Sktlim@umich.edu    DPRINTF(Config, "Done draining\n");
9762901Ssaidi@eecs.umich.edu    changeState(SimObject::Drained);
9772839Sktlim@umich.edu    drainEvent->process();
9782798Sktlim@umich.edu}
9792623SN/A
9804192Sktlim@umich.eduvoid
9814192Sktlim@umich.eduTimingSimpleCPU::DcachePort::setPeer(Port *port)
9824192Sktlim@umich.edu{
9834192Sktlim@umich.edu    Port::setPeer(port);
9844192Sktlim@umich.edu
9854192Sktlim@umich.edu#if FULL_SYSTEM
9864192Sktlim@umich.edu    // Update the ThreadContext's memory ports (Functional/Virtual
9874192Sktlim@umich.edu    // Ports)
9885497Ssaidi@eecs.umich.edu    cpu->tcBase()->connectMemPorts(cpu->tcBase());
9894192Sktlim@umich.edu#endif
9904192Sktlim@umich.edu}
9914192Sktlim@umich.edu
9922623SN/Abool
9933349Sbinkertn@umich.eduTimingSimpleCPU::DcachePort::recvTiming(PacketPtr pkt)
9942623SN/A{
9954986Ssaidi@eecs.umich.edu    if (pkt->isResponse() && !pkt->wasNacked()) {
9963310Srdreslin@umich.edu        // delay processing of returned data until next CPU clock edge
9974584Ssaidi@eecs.umich.edu        Tick next_tick = cpu->nextCycle(curTick);
9982948Ssaidi@eecs.umich.edu
9995728Sgblack@eecs.umich.edu        if (next_tick == curTick) {
10003310Srdreslin@umich.edu            cpu->completeDataAccess(pkt);
10015728Sgblack@eecs.umich.edu        } else {
10023495Sktlim@umich.edu            tickEvent.schedule(pkt, next_tick);
10035728Sgblack@eecs.umich.edu        }
10042948Ssaidi@eecs.umich.edu
10053310Srdreslin@umich.edu        return true;
10063310Srdreslin@umich.edu    }
10074870Sstever@eecs.umich.edu    else if (pkt->wasNacked()) {
10084433Ssaidi@eecs.umich.edu        assert(cpu->_status == DcacheWaitResponse);
10094433Ssaidi@eecs.umich.edu        pkt->reinitNacked();
10104433Ssaidi@eecs.umich.edu        if (!sendTiming(pkt)) {
10114433Ssaidi@eecs.umich.edu            cpu->_status = DcacheRetry;
10124433Ssaidi@eecs.umich.edu            cpu->dcache_pkt = pkt;
10134433Ssaidi@eecs.umich.edu        }
10143310Srdreslin@umich.edu    }
10154433Ssaidi@eecs.umich.edu    //Snooping a Coherence Request, do nothing
10164433Ssaidi@eecs.umich.edu    return true;
10172948Ssaidi@eecs.umich.edu}
10182948Ssaidi@eecs.umich.edu
10192948Ssaidi@eecs.umich.eduvoid
10202948Ssaidi@eecs.umich.eduTimingSimpleCPU::DcachePort::DTickEvent::process()
10212948Ssaidi@eecs.umich.edu{
10222630SN/A    cpu->completeDataAccess(pkt);
10232623SN/A}
10242623SN/A
10252657Ssaidi@eecs.umich.eduvoid
10262623SN/ATimingSimpleCPU::DcachePort::recvRetry()
10272623SN/A{
10282623SN/A    // we shouldn't get a retry unless we have a packet that we're
10292623SN/A    // waiting to transmit
10302623SN/A    assert(cpu->dcache_pkt != NULL);
10312623SN/A    assert(cpu->_status == DcacheRetry);
10323349Sbinkertn@umich.edu    PacketPtr tmp = cpu->dcache_pkt;
10335728Sgblack@eecs.umich.edu    if (tmp->senderState) {
10345728Sgblack@eecs.umich.edu        // This is a packet from a split access.
10355728Sgblack@eecs.umich.edu        SplitFragmentSenderState * send_state =
10365728Sgblack@eecs.umich.edu            dynamic_cast<SplitFragmentSenderState *>(tmp->senderState);
10375728Sgblack@eecs.umich.edu        assert(send_state);
10385728Sgblack@eecs.umich.edu        PacketPtr big_pkt = send_state->bigPkt;
10395728Sgblack@eecs.umich.edu
10405728Sgblack@eecs.umich.edu        SplitMainSenderState * main_send_state =
10415728Sgblack@eecs.umich.edu            dynamic_cast<SplitMainSenderState *>(big_pkt->senderState);
10425728Sgblack@eecs.umich.edu        assert(main_send_state);
10435728Sgblack@eecs.umich.edu
10445728Sgblack@eecs.umich.edu        if (sendTiming(tmp)) {
10455728Sgblack@eecs.umich.edu            // If we were able to send without retrying, record that fact
10465728Sgblack@eecs.umich.edu            // and try sending the other fragment.
10475728Sgblack@eecs.umich.edu            send_state->clearFromParent();
10485728Sgblack@eecs.umich.edu            int other_index = main_send_state->getPendingFragment();
10495728Sgblack@eecs.umich.edu            if (other_index > 0) {
10505728Sgblack@eecs.umich.edu                tmp = main_send_state->fragments[other_index];
10515728Sgblack@eecs.umich.edu                cpu->dcache_pkt = tmp;
10525728Sgblack@eecs.umich.edu                if ((big_pkt->isRead() && cpu->handleReadPacket(tmp)) ||
10535728Sgblack@eecs.umich.edu                        (big_pkt->isWrite() && cpu->handleWritePacket())) {
10545728Sgblack@eecs.umich.edu                    main_send_state->fragments[other_index] = NULL;
10555728Sgblack@eecs.umich.edu                }
10565728Sgblack@eecs.umich.edu            } else {
10575728Sgblack@eecs.umich.edu                cpu->_status = DcacheWaitResponse;
10585728Sgblack@eecs.umich.edu                // memory system takes ownership of packet
10595728Sgblack@eecs.umich.edu                cpu->dcache_pkt = NULL;
10605728Sgblack@eecs.umich.edu            }
10615728Sgblack@eecs.umich.edu        }
10625728Sgblack@eecs.umich.edu    } else if (sendTiming(tmp)) {
10632657Ssaidi@eecs.umich.edu        cpu->_status = DcacheWaitResponse;
10643170Sstever@eecs.umich.edu        // memory system takes ownership of packet
10652657Ssaidi@eecs.umich.edu        cpu->dcache_pkt = NULL;
10662657Ssaidi@eecs.umich.edu    }
10672623SN/A}
10682623SN/A
10695606Snate@binkert.orgTimingSimpleCPU::IprEvent::IprEvent(Packet *_pkt, TimingSimpleCPU *_cpu,
10705606Snate@binkert.org    Tick t)
10715606Snate@binkert.org    : pkt(_pkt), cpu(_cpu)
10725103Ssaidi@eecs.umich.edu{
10735606Snate@binkert.org    cpu->schedule(this, t);
10745103Ssaidi@eecs.umich.edu}
10755103Ssaidi@eecs.umich.edu
10765103Ssaidi@eecs.umich.eduvoid
10775103Ssaidi@eecs.umich.eduTimingSimpleCPU::IprEvent::process()
10785103Ssaidi@eecs.umich.edu{
10795103Ssaidi@eecs.umich.edu    cpu->completeDataAccess(pkt);
10805103Ssaidi@eecs.umich.edu}
10815103Ssaidi@eecs.umich.edu
10825103Ssaidi@eecs.umich.educonst char *
10835336Shines@cs.fsu.eduTimingSimpleCPU::IprEvent::description() const
10845103Ssaidi@eecs.umich.edu{
10855103Ssaidi@eecs.umich.edu    return "Timing Simple CPU Delay IPR event";
10865103Ssaidi@eecs.umich.edu}
10875103Ssaidi@eecs.umich.edu
10882623SN/A
10895315Sstever@gmail.comvoid
10905315Sstever@gmail.comTimingSimpleCPU::printAddr(Addr a)
10915315Sstever@gmail.com{
10925315Sstever@gmail.com    dcachePort.printAddr(a);
10935315Sstever@gmail.com}
10945315Sstever@gmail.com
10955315Sstever@gmail.com
10962623SN/A////////////////////////////////////////////////////////////////////////
10972623SN/A//
10982623SN/A//  TimingSimpleCPU Simulation Object
10992623SN/A//
11004762Snate@binkert.orgTimingSimpleCPU *
11014762Snate@binkert.orgTimingSimpleCPUParams::create()
11022623SN/A{
11035529Snate@binkert.org    numThreads = 1;
11045529Snate@binkert.org#if !FULL_SYSTEM
11054762Snate@binkert.org    if (workload.size() != 1)
11064762Snate@binkert.org        panic("only one workload allowed");
11072623SN/A#endif
11085529Snate@binkert.org    return new TimingSimpleCPU(this);
11092623SN/A}
1110