atomic.cc revision 5496
12623SN/A/*
22623SN/A * Copyright (c) 2002-2005 The Regents of The University of Michigan
32623SN/A * All rights reserved.
42623SN/A *
52623SN/A * Redistribution and use in source and binary forms, with or without
62623SN/A * modification, are permitted provided that the following conditions are
72623SN/A * met: redistributions of source code must retain the above copyright
82623SN/A * notice, this list of conditions and the following disclaimer;
92623SN/A * redistributions in binary form must reproduce the above copyright
102623SN/A * notice, this list of conditions and the following disclaimer in the
112623SN/A * documentation and/or other materials provided with the distribution;
122623SN/A * neither the name of the copyright holders nor the names of its
132623SN/A * contributors may be used to endorse or promote products derived from
142623SN/A * this software without specific prior written permission.
152623SN/A *
162623SN/A * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
172623SN/A * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
182623SN/A * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
192623SN/A * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
202623SN/A * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
212623SN/A * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
222623SN/A * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
232623SN/A * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
242623SN/A * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
252623SN/A * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
262623SN/A * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
272665Ssaidi@eecs.umich.edu *
282665Ssaidi@eecs.umich.edu * Authors: Steve Reinhardt
292623SN/A */
302623SN/A
313170Sstever@eecs.umich.edu#include "arch/locked_mem.hh"
323806Ssaidi@eecs.umich.edu#include "arch/mmaped_ipr.hh"
332623SN/A#include "arch/utility.hh"
344040Ssaidi@eecs.umich.edu#include "base/bigint.hh"
352623SN/A#include "cpu/exetrace.hh"
362623SN/A#include "cpu/simple/atomic.hh"
373348Sbinkertn@umich.edu#include "mem/packet.hh"
383348Sbinkertn@umich.edu#include "mem/packet_access.hh"
394762Snate@binkert.org#include "params/AtomicSimpleCPU.hh"
402901Ssaidi@eecs.umich.edu#include "sim/system.hh"
412623SN/A
422623SN/Ausing namespace std;
432623SN/Ausing namespace TheISA;
442623SN/A
452623SN/AAtomicSimpleCPU::TickEvent::TickEvent(AtomicSimpleCPU *c)
462623SN/A    : Event(&mainEventQueue, CPU_Tick_Pri), cpu(c)
472623SN/A{
482623SN/A}
492623SN/A
502623SN/A
512623SN/Avoid
522623SN/AAtomicSimpleCPU::TickEvent::process()
532623SN/A{
542623SN/A    cpu->tick();
552623SN/A}
562623SN/A
572623SN/Aconst char *
585336Shines@cs.fsu.eduAtomicSimpleCPU::TickEvent::description() const
592623SN/A{
604873Sstever@eecs.umich.edu    return "AtomicSimpleCPU tick";
612623SN/A}
622623SN/A
632856Srdreslin@umich.eduPort *
642856Srdreslin@umich.eduAtomicSimpleCPU::getPort(const std::string &if_name, int idx)
652856Srdreslin@umich.edu{
662856Srdreslin@umich.edu    if (if_name == "dcache_port")
672856Srdreslin@umich.edu        return &dcachePort;
682856Srdreslin@umich.edu    else if (if_name == "icache_port")
692856Srdreslin@umich.edu        return &icachePort;
704968Sacolyte@umich.edu    else if (if_name == "physmem_port") {
714968Sacolyte@umich.edu        hasPhysMemPort = true;
724968Sacolyte@umich.edu        return &physmemPort;
734968Sacolyte@umich.edu    }
742856Srdreslin@umich.edu    else
752856Srdreslin@umich.edu        panic("No Such Port\n");
762856Srdreslin@umich.edu}
772623SN/A
782623SN/Avoid
792623SN/AAtomicSimpleCPU::init()
802623SN/A{
812623SN/A    BaseCPU::init();
825310Ssaidi@eecs.umich.edu    cpuId = tc->readCpuId();
832623SN/A#if FULL_SYSTEM
842680Sktlim@umich.edu    for (int i = 0; i < threadContexts.size(); ++i) {
852680Sktlim@umich.edu        ThreadContext *tc = threadContexts[i];
862623SN/A
872623SN/A        // initialize CPU, including PC
885310Ssaidi@eecs.umich.edu        TheISA::initCPU(tc, cpuId);
892623SN/A    }
902623SN/A#endif
914968Sacolyte@umich.edu    if (hasPhysMemPort) {
924968Sacolyte@umich.edu        bool snoop = false;
934968Sacolyte@umich.edu        AddrRangeList pmAddrList;
944968Sacolyte@umich.edu        physmemPort.getPeerAddressRanges(pmAddrList, snoop);
954968Sacolyte@umich.edu        physMemAddr = *pmAddrList.begin();
964968Sacolyte@umich.edu    }
975310Ssaidi@eecs.umich.edu    ifetch_req.setThreadContext(cpuId, 0); // Add thread ID if we add MT
985310Ssaidi@eecs.umich.edu    data_read_req.setThreadContext(cpuId, 0); // Add thread ID here too
995310Ssaidi@eecs.umich.edu    data_write_req.setThreadContext(cpuId, 0); // Add thread ID here too
1002623SN/A}
1012623SN/A
1022623SN/Abool
1033349Sbinkertn@umich.eduAtomicSimpleCPU::CpuPort::recvTiming(PacketPtr pkt)
1042623SN/A{
1053184Srdreslin@umich.edu    panic("AtomicSimpleCPU doesn't expect recvTiming callback!");
1062623SN/A    return true;
1072623SN/A}
1082623SN/A
1092623SN/ATick
1103349Sbinkertn@umich.eduAtomicSimpleCPU::CpuPort::recvAtomic(PacketPtr pkt)
1112623SN/A{
1123310Srdreslin@umich.edu    //Snooping a coherence request, just return
1133649Srdreslin@umich.edu    return 0;
1142623SN/A}
1152623SN/A
1162623SN/Avoid
1173349Sbinkertn@umich.eduAtomicSimpleCPU::CpuPort::recvFunctional(PacketPtr pkt)
1182623SN/A{
1193184Srdreslin@umich.edu    //No internal storage to update, just return
1203184Srdreslin@umich.edu    return;
1212623SN/A}
1222623SN/A
1232623SN/Avoid
1242623SN/AAtomicSimpleCPU::CpuPort::recvStatusChange(Status status)
1252623SN/A{
1263647Srdreslin@umich.edu    if (status == RangeChange) {
1273647Srdreslin@umich.edu        if (!snoopRangeSent) {
1283647Srdreslin@umich.edu            snoopRangeSent = true;
1293647Srdreslin@umich.edu            sendStatusChange(Port::RangeChange);
1303647Srdreslin@umich.edu        }
1312626SN/A        return;
1323647Srdreslin@umich.edu    }
1332626SN/A
1342623SN/A    panic("AtomicSimpleCPU doesn't expect recvStatusChange callback!");
1352623SN/A}
1362623SN/A
1372657Ssaidi@eecs.umich.eduvoid
1382623SN/AAtomicSimpleCPU::CpuPort::recvRetry()
1392623SN/A{
1402623SN/A    panic("AtomicSimpleCPU doesn't expect recvRetry callback!");
1412623SN/A}
1422623SN/A
1434192Sktlim@umich.eduvoid
1444192Sktlim@umich.eduAtomicSimpleCPU::DcachePort::setPeer(Port *port)
1454192Sktlim@umich.edu{
1464192Sktlim@umich.edu    Port::setPeer(port);
1474192Sktlim@umich.edu
1484192Sktlim@umich.edu#if FULL_SYSTEM
1494192Sktlim@umich.edu    // Update the ThreadContext's memory ports (Functional/Virtual
1504192Sktlim@umich.edu    // Ports)
1514192Sktlim@umich.edu    cpu->tcBase()->connectMemPorts();
1524192Sktlim@umich.edu#endif
1534192Sktlim@umich.edu}
1542623SN/A
1552623SN/AAtomicSimpleCPU::AtomicSimpleCPU(Params *p)
1565487Snate@binkert.org    : BaseSimpleCPU(p), tickEvent(this), width(p->width),
1575487Snate@binkert.org      simulate_data_stalls(p->simulate_data_stalls),
1585487Snate@binkert.org      simulate_inst_stalls(p->simulate_inst_stalls),
1594968Sacolyte@umich.edu      icachePort(name() + "-iport", this), dcachePort(name() + "-iport", this),
1604968Sacolyte@umich.edu      physmemPort(name() + "-iport", this), hasPhysMemPort(false)
1612623SN/A{
1622623SN/A    _status = Idle;
1632623SN/A
1643647Srdreslin@umich.edu    icachePort.snoopRangeSent = false;
1653647Srdreslin@umich.edu    dcachePort.snoopRangeSent = false;
1663647Srdreslin@umich.edu
1672623SN/A}
1682623SN/A
1692623SN/A
1702623SN/AAtomicSimpleCPU::~AtomicSimpleCPU()
1712623SN/A{
1722623SN/A}
1732623SN/A
1742623SN/Avoid
1752623SN/AAtomicSimpleCPU::serialize(ostream &os)
1762623SN/A{
1772915Sktlim@umich.edu    SimObject::State so_state = SimObject::getState();
1782915Sktlim@umich.edu    SERIALIZE_ENUM(so_state);
1793145Shsul@eecs.umich.edu    BaseSimpleCPU::serialize(os);
1802623SN/A    nameOut(os, csprintf("%s.tickEvent", name()));
1812623SN/A    tickEvent.serialize(os);
1822623SN/A}
1832623SN/A
1842623SN/Avoid
1852623SN/AAtomicSimpleCPU::unserialize(Checkpoint *cp, const string &section)
1862623SN/A{
1872915Sktlim@umich.edu    SimObject::State so_state;
1882915Sktlim@umich.edu    UNSERIALIZE_ENUM(so_state);
1893145Shsul@eecs.umich.edu    BaseSimpleCPU::unserialize(cp, section);
1902915Sktlim@umich.edu    tickEvent.unserialize(cp, csprintf("%s.tickEvent", section));
1912915Sktlim@umich.edu}
1922915Sktlim@umich.edu
1932915Sktlim@umich.eduvoid
1942915Sktlim@umich.eduAtomicSimpleCPU::resume()
1952915Sktlim@umich.edu{
1965220Ssaidi@eecs.umich.edu    if (_status == Idle || _status == SwitchedOut)
1975220Ssaidi@eecs.umich.edu        return;
1985220Ssaidi@eecs.umich.edu
1994940Snate@binkert.org    DPRINTF(SimpleCPU, "Resume\n");
2005220Ssaidi@eecs.umich.edu    assert(system->getMemoryMode() == Enums::atomic);
2013324Shsul@eecs.umich.edu
2025220Ssaidi@eecs.umich.edu    changeState(SimObject::Running);
2035220Ssaidi@eecs.umich.edu    if (thread->status() == ThreadContext::Active) {
2045220Ssaidi@eecs.umich.edu        if (!tickEvent.scheduled()) {
2055220Ssaidi@eecs.umich.edu            tickEvent.schedule(nextCycle());
2063324Shsul@eecs.umich.edu        }
2072915Sktlim@umich.edu    }
2082623SN/A}
2092623SN/A
2102623SN/Avoid
2112798Sktlim@umich.eduAtomicSimpleCPU::switchOut()
2122623SN/A{
2135496Ssaidi@eecs.umich.edu    assert(_status == Running || _status == Idle);
2142798Sktlim@umich.edu    _status = SwitchedOut;
2152623SN/A
2162798Sktlim@umich.edu    tickEvent.squash();
2172623SN/A}
2182623SN/A
2192623SN/A
2202623SN/Avoid
2212623SN/AAtomicSimpleCPU::takeOverFrom(BaseCPU *oldCPU)
2222623SN/A{
2234192Sktlim@umich.edu    BaseCPU::takeOverFrom(oldCPU, &icachePort, &dcachePort);
2242623SN/A
2252623SN/A    assert(!tickEvent.scheduled());
2262623SN/A
2272680Sktlim@umich.edu    // if any of this CPU's ThreadContexts are active, mark the CPU as
2282623SN/A    // running and schedule its tick event.
2292680Sktlim@umich.edu    for (int i = 0; i < threadContexts.size(); ++i) {
2302680Sktlim@umich.edu        ThreadContext *tc = threadContexts[i];
2312680Sktlim@umich.edu        if (tc->status() == ThreadContext::Active && _status != Running) {
2322623SN/A            _status = Running;
2333495Sktlim@umich.edu            tickEvent.schedule(nextCycle());
2342623SN/A            break;
2352623SN/A        }
2362623SN/A    }
2373512Sktlim@umich.edu    if (_status != Running) {
2383512Sktlim@umich.edu        _status = Idle;
2393512Sktlim@umich.edu    }
2405169Ssaidi@eecs.umich.edu    assert(threadContexts.size() == 1);
2415169Ssaidi@eecs.umich.edu    cpuId = tc->readCpuId();
2425310Ssaidi@eecs.umich.edu    ifetch_req.setThreadContext(cpuId, 0); // Add thread ID if we add MT
2435310Ssaidi@eecs.umich.edu    data_read_req.setThreadContext(cpuId, 0); // Add thread ID here too
2445310Ssaidi@eecs.umich.edu    data_write_req.setThreadContext(cpuId, 0); // Add thread ID here too
2452623SN/A}
2462623SN/A
2472623SN/A
2482623SN/Avoid
2492623SN/AAtomicSimpleCPU::activateContext(int thread_num, int delay)
2502623SN/A{
2514940Snate@binkert.org    DPRINTF(SimpleCPU, "ActivateContext %d (%d cycles)\n", thread_num, delay);
2524940Snate@binkert.org
2532623SN/A    assert(thread_num == 0);
2542683Sktlim@umich.edu    assert(thread);
2552623SN/A
2562623SN/A    assert(_status == Idle);
2572623SN/A    assert(!tickEvent.scheduled());
2582623SN/A
2592623SN/A    notIdleFraction++;
2605101Ssaidi@eecs.umich.edu    numCycles += tickToCycles(thread->lastActivate - thread->lastSuspend);
2613686Sktlim@umich.edu
2623430Sgblack@eecs.umich.edu    //Make sure ticks are still on multiples of cycles
2635100Ssaidi@eecs.umich.edu    tickEvent.schedule(nextCycle(curTick + ticks(delay)));
2642623SN/A    _status = Running;
2652623SN/A}
2662623SN/A
2672623SN/A
2682623SN/Avoid
2692623SN/AAtomicSimpleCPU::suspendContext(int thread_num)
2702623SN/A{
2714940Snate@binkert.org    DPRINTF(SimpleCPU, "SuspendContext %d\n", thread_num);
2724940Snate@binkert.org
2732623SN/A    assert(thread_num == 0);
2742683Sktlim@umich.edu    assert(thread);
2752623SN/A
2762623SN/A    assert(_status == Running);
2772626SN/A
2782626SN/A    // tick event may not be scheduled if this gets called from inside
2792626SN/A    // an instruction's execution, e.g. "quiesce"
2802626SN/A    if (tickEvent.scheduled())
2812626SN/A        tickEvent.deschedule();
2822623SN/A
2832623SN/A    notIdleFraction--;
2842623SN/A    _status = Idle;
2852623SN/A}
2862623SN/A
2872623SN/A
2882623SN/Atemplate <class T>
2892623SN/AFault
2902623SN/AAtomicSimpleCPU::read(Addr addr, T &data, unsigned flags)
2912623SN/A{
2923169Sstever@eecs.umich.edu    // use the CPU's statically allocated read request and packet objects
2934870Sstever@eecs.umich.edu    Request *req = &data_read_req;
2942623SN/A
2952623SN/A    if (traceData) {
2962623SN/A        traceData->setAddr(addr);
2972623SN/A    }
2982623SN/A
2994999Sgblack@eecs.umich.edu    //The block size of our peer.
3004999Sgblack@eecs.umich.edu    int blockSize = dcachePort.peerBlockSize();
3014999Sgblack@eecs.umich.edu    //The size of the data we're trying to read.
3024999Sgblack@eecs.umich.edu    int dataSize = sizeof(T);
3032623SN/A
3044999Sgblack@eecs.umich.edu    uint8_t * dataPtr = (uint8_t *)&data;
3052623SN/A
3064999Sgblack@eecs.umich.edu    //The address of the second part of this access if it needs to be split
3074999Sgblack@eecs.umich.edu    //across a cache line boundary.
3084999Sgblack@eecs.umich.edu    Addr secondAddr = roundDown(addr + dataSize - 1, blockSize);
3094999Sgblack@eecs.umich.edu
3104999Sgblack@eecs.umich.edu    if(secondAddr > addr)
3114999Sgblack@eecs.umich.edu        dataSize = secondAddr - addr;
3124999Sgblack@eecs.umich.edu
3134999Sgblack@eecs.umich.edu    dcache_latency = 0;
3144999Sgblack@eecs.umich.edu
3154999Sgblack@eecs.umich.edu    while(1) {
3164999Sgblack@eecs.umich.edu        req->setVirt(0, addr, dataSize, flags, thread->readPC());
3174999Sgblack@eecs.umich.edu
3184999Sgblack@eecs.umich.edu        // translate to physical address
3194999Sgblack@eecs.umich.edu        Fault fault = thread->translateDataReadReq(req);
3204999Sgblack@eecs.umich.edu
3214999Sgblack@eecs.umich.edu        // Now do the access.
3224999Sgblack@eecs.umich.edu        if (fault == NoFault) {
3234999Sgblack@eecs.umich.edu            Packet pkt = Packet(req,
3244999Sgblack@eecs.umich.edu                    req->isLocked() ? MemCmd::LoadLockedReq : MemCmd::ReadReq,
3254999Sgblack@eecs.umich.edu                    Packet::Broadcast);
3264999Sgblack@eecs.umich.edu            pkt.dataStatic(dataPtr);
3274999Sgblack@eecs.umich.edu
3284999Sgblack@eecs.umich.edu            if (req->isMmapedIpr())
3294999Sgblack@eecs.umich.edu                dcache_latency += TheISA::handleIprRead(thread->getTC(), &pkt);
3304999Sgblack@eecs.umich.edu            else {
3314999Sgblack@eecs.umich.edu                if (hasPhysMemPort && pkt.getAddr() == physMemAddr)
3324999Sgblack@eecs.umich.edu                    dcache_latency += physmemPort.sendAtomic(&pkt);
3334999Sgblack@eecs.umich.edu                else
3344999Sgblack@eecs.umich.edu                    dcache_latency += dcachePort.sendAtomic(&pkt);
3354999Sgblack@eecs.umich.edu            }
3364999Sgblack@eecs.umich.edu            dcache_access = true;
3375012Sgblack@eecs.umich.edu
3384999Sgblack@eecs.umich.edu            assert(!pkt.isError());
3394999Sgblack@eecs.umich.edu
3404999Sgblack@eecs.umich.edu            if (req->isLocked()) {
3414999Sgblack@eecs.umich.edu                TheISA::handleLockedRead(thread, req);
3424999Sgblack@eecs.umich.edu            }
3434968Sacolyte@umich.edu        }
3444986Ssaidi@eecs.umich.edu
3454999Sgblack@eecs.umich.edu        // This will need a new way to tell if it has a dcache attached.
3464999Sgblack@eecs.umich.edu        if (req->isUncacheable())
3474999Sgblack@eecs.umich.edu            recordEvent("Uncached Read");
3484762Snate@binkert.org
3494999Sgblack@eecs.umich.edu        //If there's a fault, return it
3504999Sgblack@eecs.umich.edu        if (fault != NoFault)
3514999Sgblack@eecs.umich.edu            return fault;
3524999Sgblack@eecs.umich.edu        //If we don't need to access a second cache line, stop now.
3534999Sgblack@eecs.umich.edu        if (secondAddr <= addr)
3544999Sgblack@eecs.umich.edu        {
3554999Sgblack@eecs.umich.edu            data = gtoh(data);
3565408Sgblack@eecs.umich.edu            if (traceData) {
3575408Sgblack@eecs.umich.edu                traceData->setData(data);
3585408Sgblack@eecs.umich.edu            }
3594999Sgblack@eecs.umich.edu            return fault;
3604968Sacolyte@umich.edu        }
3613170Sstever@eecs.umich.edu
3624999Sgblack@eecs.umich.edu        /*
3634999Sgblack@eecs.umich.edu         * Set up for accessing the second cache line.
3644999Sgblack@eecs.umich.edu         */
3654999Sgblack@eecs.umich.edu
3664999Sgblack@eecs.umich.edu        //Move the pointer we're reading into to the correct location.
3674999Sgblack@eecs.umich.edu        dataPtr += dataSize;
3684999Sgblack@eecs.umich.edu        //Adjust the size to get the remaining bytes.
3694999Sgblack@eecs.umich.edu        dataSize = addr + sizeof(T) - secondAddr;
3704999Sgblack@eecs.umich.edu        //And access the right address.
3714999Sgblack@eecs.umich.edu        addr = secondAddr;
3722623SN/A    }
3732623SN/A}
3742623SN/A
3755177Sgblack@eecs.umich.eduFault
3765177Sgblack@eecs.umich.eduAtomicSimpleCPU::translateDataReadAddr(Addr vaddr, Addr & paddr,
3775177Sgblack@eecs.umich.edu        int size, unsigned flags)
3785177Sgblack@eecs.umich.edu{
3795177Sgblack@eecs.umich.edu    // use the CPU's statically allocated read request and packet objects
3805177Sgblack@eecs.umich.edu    Request *req = &data_read_req;
3815177Sgblack@eecs.umich.edu
3825177Sgblack@eecs.umich.edu    if (traceData) {
3835177Sgblack@eecs.umich.edu        traceData->setAddr(vaddr);
3845177Sgblack@eecs.umich.edu    }
3855177Sgblack@eecs.umich.edu
3865177Sgblack@eecs.umich.edu    //The block size of our peer.
3875177Sgblack@eecs.umich.edu    int blockSize = dcachePort.peerBlockSize();
3885177Sgblack@eecs.umich.edu    //The size of the data we're trying to read.
3895177Sgblack@eecs.umich.edu    int dataSize = size;
3905177Sgblack@eecs.umich.edu
3915177Sgblack@eecs.umich.edu    bool firstTimeThrough = true;
3925177Sgblack@eecs.umich.edu
3935177Sgblack@eecs.umich.edu    //The address of the second part of this access if it needs to be split
3945177Sgblack@eecs.umich.edu    //across a cache line boundary.
3955177Sgblack@eecs.umich.edu    Addr secondAddr = roundDown(vaddr + dataSize - 1, blockSize);
3965177Sgblack@eecs.umich.edu
3975177Sgblack@eecs.umich.edu    if(secondAddr > vaddr)
3985177Sgblack@eecs.umich.edu        dataSize = secondAddr - vaddr;
3995177Sgblack@eecs.umich.edu
4005177Sgblack@eecs.umich.edu    while(1) {
4015177Sgblack@eecs.umich.edu        req->setVirt(0, vaddr, dataSize, flags, thread->readPC());
4025177Sgblack@eecs.umich.edu
4035177Sgblack@eecs.umich.edu        // translate to physical address
4045177Sgblack@eecs.umich.edu        Fault fault = thread->translateDataReadReq(req);
4055177Sgblack@eecs.umich.edu
4065177Sgblack@eecs.umich.edu        //If there's a fault, return it
4075177Sgblack@eecs.umich.edu        if (fault != NoFault)
4085177Sgblack@eecs.umich.edu            return fault;
4095177Sgblack@eecs.umich.edu
4105177Sgblack@eecs.umich.edu        if (firstTimeThrough) {
4115177Sgblack@eecs.umich.edu            paddr = req->getPaddr();
4125177Sgblack@eecs.umich.edu            firstTimeThrough = false;
4135177Sgblack@eecs.umich.edu        }
4145177Sgblack@eecs.umich.edu
4155177Sgblack@eecs.umich.edu        //If we don't need to access a second cache line, stop now.
4165177Sgblack@eecs.umich.edu        if (secondAddr <= vaddr)
4175177Sgblack@eecs.umich.edu            return fault;
4185177Sgblack@eecs.umich.edu
4195177Sgblack@eecs.umich.edu        /*
4205177Sgblack@eecs.umich.edu         * Set up for accessing the second cache line.
4215177Sgblack@eecs.umich.edu         */
4225177Sgblack@eecs.umich.edu
4235177Sgblack@eecs.umich.edu        //Adjust the size to get the remaining bytes.
4245177Sgblack@eecs.umich.edu        dataSize = vaddr + size - secondAddr;
4255177Sgblack@eecs.umich.edu        //And access the right address.
4265177Sgblack@eecs.umich.edu        vaddr = secondAddr;
4275177Sgblack@eecs.umich.edu    }
4285177Sgblack@eecs.umich.edu}
4295177Sgblack@eecs.umich.edu
4302623SN/A#ifndef DOXYGEN_SHOULD_SKIP_THIS
4312623SN/A
4322623SN/Atemplate
4332623SN/AFault
4344115Ssaidi@eecs.umich.eduAtomicSimpleCPU::read(Addr addr, Twin32_t &data, unsigned flags);
4354115Ssaidi@eecs.umich.edu
4364115Ssaidi@eecs.umich.edutemplate
4374115Ssaidi@eecs.umich.eduFault
4384040Ssaidi@eecs.umich.eduAtomicSimpleCPU::read(Addr addr, Twin64_t &data, unsigned flags);
4394040Ssaidi@eecs.umich.edu
4404040Ssaidi@eecs.umich.edutemplate
4414040Ssaidi@eecs.umich.eduFault
4422623SN/AAtomicSimpleCPU::read(Addr addr, uint64_t &data, unsigned flags);
4432623SN/A
4442623SN/Atemplate
4452623SN/AFault
4462623SN/AAtomicSimpleCPU::read(Addr addr, uint32_t &data, unsigned flags);
4472623SN/A
4482623SN/Atemplate
4492623SN/AFault
4502623SN/AAtomicSimpleCPU::read(Addr addr, uint16_t &data, unsigned flags);
4512623SN/A
4522623SN/Atemplate
4532623SN/AFault
4542623SN/AAtomicSimpleCPU::read(Addr addr, uint8_t &data, unsigned flags);
4552623SN/A
4562623SN/A#endif //DOXYGEN_SHOULD_SKIP_THIS
4572623SN/A
4582623SN/Atemplate<>
4592623SN/AFault
4602623SN/AAtomicSimpleCPU::read(Addr addr, double &data, unsigned flags)
4612623SN/A{
4622623SN/A    return read(addr, *(uint64_t*)&data, flags);
4632623SN/A}
4642623SN/A
4652623SN/Atemplate<>
4662623SN/AFault
4672623SN/AAtomicSimpleCPU::read(Addr addr, float &data, unsigned flags)
4682623SN/A{
4692623SN/A    return read(addr, *(uint32_t*)&data, flags);
4702623SN/A}
4712623SN/A
4722623SN/A
4732623SN/Atemplate<>
4742623SN/AFault
4752623SN/AAtomicSimpleCPU::read(Addr addr, int32_t &data, unsigned flags)
4762623SN/A{
4772623SN/A    return read(addr, (uint32_t&)data, flags);
4782623SN/A}
4792623SN/A
4802623SN/A
4812623SN/Atemplate <class T>
4822623SN/AFault
4832623SN/AAtomicSimpleCPU::write(T data, Addr addr, unsigned flags, uint64_t *res)
4842623SN/A{
4853169Sstever@eecs.umich.edu    // use the CPU's statically allocated write request and packet objects
4864870Sstever@eecs.umich.edu    Request *req = &data_write_req;
4872623SN/A
4882623SN/A    if (traceData) {
4892623SN/A        traceData->setAddr(addr);
4902623SN/A    }
4912623SN/A
4924999Sgblack@eecs.umich.edu    //The block size of our peer.
4934999Sgblack@eecs.umich.edu    int blockSize = dcachePort.peerBlockSize();
4944999Sgblack@eecs.umich.edu    //The size of the data we're trying to read.
4954999Sgblack@eecs.umich.edu    int dataSize = sizeof(T);
4962623SN/A
4974999Sgblack@eecs.umich.edu    uint8_t * dataPtr = (uint8_t *)&data;
4982623SN/A
4994999Sgblack@eecs.umich.edu    //The address of the second part of this access if it needs to be split
5004999Sgblack@eecs.umich.edu    //across a cache line boundary.
5014999Sgblack@eecs.umich.edu    Addr secondAddr = roundDown(addr + dataSize - 1, blockSize);
5024999Sgblack@eecs.umich.edu
5034999Sgblack@eecs.umich.edu    if(secondAddr > addr)
5044999Sgblack@eecs.umich.edu        dataSize = secondAddr - addr;
5054999Sgblack@eecs.umich.edu
5064999Sgblack@eecs.umich.edu    dcache_latency = 0;
5074999Sgblack@eecs.umich.edu
5084999Sgblack@eecs.umich.edu    while(1) {
5094999Sgblack@eecs.umich.edu        req->setVirt(0, addr, dataSize, flags, thread->readPC());
5104999Sgblack@eecs.umich.edu
5114999Sgblack@eecs.umich.edu        // translate to physical address
5124999Sgblack@eecs.umich.edu        Fault fault = thread->translateDataWriteReq(req);
5134999Sgblack@eecs.umich.edu
5144999Sgblack@eecs.umich.edu        // Now do the access.
5154999Sgblack@eecs.umich.edu        if (fault == NoFault) {
5164999Sgblack@eecs.umich.edu            MemCmd cmd = MemCmd::WriteReq; // default
5174999Sgblack@eecs.umich.edu            bool do_access = true;  // flag to suppress cache access
5184999Sgblack@eecs.umich.edu
5194999Sgblack@eecs.umich.edu            if (req->isLocked()) {
5204999Sgblack@eecs.umich.edu                cmd = MemCmd::StoreCondReq;
5214999Sgblack@eecs.umich.edu                do_access = TheISA::handleLockedWrite(thread, req);
5224999Sgblack@eecs.umich.edu            } else if (req->isSwap()) {
5234999Sgblack@eecs.umich.edu                cmd = MemCmd::SwapReq;
5244999Sgblack@eecs.umich.edu                if (req->isCondSwap()) {
5254999Sgblack@eecs.umich.edu                    assert(res);
5264999Sgblack@eecs.umich.edu                    req->setExtraData(*res);
5274999Sgblack@eecs.umich.edu                }
5284999Sgblack@eecs.umich.edu            }
5294999Sgblack@eecs.umich.edu
5304999Sgblack@eecs.umich.edu            if (do_access) {
5314999Sgblack@eecs.umich.edu                Packet pkt = Packet(req, cmd, Packet::Broadcast);
5324999Sgblack@eecs.umich.edu                pkt.dataStatic(dataPtr);
5334999Sgblack@eecs.umich.edu
5344999Sgblack@eecs.umich.edu                if (req->isMmapedIpr()) {
5354999Sgblack@eecs.umich.edu                    dcache_latency +=
5364999Sgblack@eecs.umich.edu                        TheISA::handleIprWrite(thread->getTC(), &pkt);
5374999Sgblack@eecs.umich.edu                } else {
5384999Sgblack@eecs.umich.edu                    //XXX This needs to be outside of the loop in order to
5394999Sgblack@eecs.umich.edu                    //work properly for cache line boundary crossing
5404999Sgblack@eecs.umich.edu                    //accesses in transendian simulations.
5414999Sgblack@eecs.umich.edu                    data = htog(data);
5424999Sgblack@eecs.umich.edu                    if (hasPhysMemPort && pkt.getAddr() == physMemAddr)
5434999Sgblack@eecs.umich.edu                        dcache_latency += physmemPort.sendAtomic(&pkt);
5444999Sgblack@eecs.umich.edu                    else
5454999Sgblack@eecs.umich.edu                        dcache_latency += dcachePort.sendAtomic(&pkt);
5464999Sgblack@eecs.umich.edu                }
5474999Sgblack@eecs.umich.edu                dcache_access = true;
5484999Sgblack@eecs.umich.edu                assert(!pkt.isError());
5494999Sgblack@eecs.umich.edu
5504999Sgblack@eecs.umich.edu                if (req->isSwap()) {
5514999Sgblack@eecs.umich.edu                    assert(res);
5524999Sgblack@eecs.umich.edu                    *res = pkt.get<T>();
5534999Sgblack@eecs.umich.edu                }
5544999Sgblack@eecs.umich.edu            }
5554999Sgblack@eecs.umich.edu
5564999Sgblack@eecs.umich.edu            if (res && !req->isSwap()) {
5574999Sgblack@eecs.umich.edu                *res = req->getExtraData();
5584878Sstever@eecs.umich.edu            }
5594040Ssaidi@eecs.umich.edu        }
5604040Ssaidi@eecs.umich.edu
5614999Sgblack@eecs.umich.edu        // This will need a new way to tell if it's hooked up to a cache or not.
5624999Sgblack@eecs.umich.edu        if (req->isUncacheable())
5634999Sgblack@eecs.umich.edu            recordEvent("Uncached Write");
5642631SN/A
5654999Sgblack@eecs.umich.edu        //If there's a fault or we don't need to access a second cache line,
5664999Sgblack@eecs.umich.edu        //stop now.
5674999Sgblack@eecs.umich.edu        if (fault != NoFault || secondAddr <= addr)
5684999Sgblack@eecs.umich.edu        {
5694999Sgblack@eecs.umich.edu            // If the write needs to have a fault on the access, consider
5704999Sgblack@eecs.umich.edu            // calling changeStatus() and changing it to "bad addr write"
5714999Sgblack@eecs.umich.edu            // or something.
5725408Sgblack@eecs.umich.edu            if (traceData) {
5735408Sgblack@eecs.umich.edu                traceData->setData(data);
5745408Sgblack@eecs.umich.edu            }
5754999Sgblack@eecs.umich.edu            return fault;
5763170Sstever@eecs.umich.edu        }
5773170Sstever@eecs.umich.edu
5784999Sgblack@eecs.umich.edu        /*
5794999Sgblack@eecs.umich.edu         * Set up for accessing the second cache line.
5804999Sgblack@eecs.umich.edu         */
5814999Sgblack@eecs.umich.edu
5824999Sgblack@eecs.umich.edu        //Move the pointer we're reading into to the correct location.
5834999Sgblack@eecs.umich.edu        dataPtr += dataSize;
5844999Sgblack@eecs.umich.edu        //Adjust the size to get the remaining bytes.
5854999Sgblack@eecs.umich.edu        dataSize = addr + sizeof(T) - secondAddr;
5864999Sgblack@eecs.umich.edu        //And access the right address.
5874999Sgblack@eecs.umich.edu        addr = secondAddr;
5882623SN/A    }
5892623SN/A}
5902623SN/A
5915177Sgblack@eecs.umich.eduFault
5925177Sgblack@eecs.umich.eduAtomicSimpleCPU::translateDataWriteAddr(Addr vaddr, Addr &paddr,
5935177Sgblack@eecs.umich.edu        int size, unsigned flags)
5945177Sgblack@eecs.umich.edu{
5955177Sgblack@eecs.umich.edu    // use the CPU's statically allocated write request and packet objects
5965177Sgblack@eecs.umich.edu    Request *req = &data_write_req;
5975177Sgblack@eecs.umich.edu
5985177Sgblack@eecs.umich.edu    if (traceData) {
5995177Sgblack@eecs.umich.edu        traceData->setAddr(vaddr);
6005177Sgblack@eecs.umich.edu    }
6015177Sgblack@eecs.umich.edu
6025177Sgblack@eecs.umich.edu    //The block size of our peer.
6035177Sgblack@eecs.umich.edu    int blockSize = dcachePort.peerBlockSize();
6045177Sgblack@eecs.umich.edu
6055177Sgblack@eecs.umich.edu    //The address of the second part of this access if it needs to be split
6065177Sgblack@eecs.umich.edu    //across a cache line boundary.
6075177Sgblack@eecs.umich.edu    Addr secondAddr = roundDown(vaddr + size - 1, blockSize);
6085177Sgblack@eecs.umich.edu
6095177Sgblack@eecs.umich.edu    //The size of the data we're trying to read.
6105177Sgblack@eecs.umich.edu    int dataSize = size;
6115177Sgblack@eecs.umich.edu
6125177Sgblack@eecs.umich.edu    bool firstTimeThrough = true;
6135177Sgblack@eecs.umich.edu
6145177Sgblack@eecs.umich.edu    if(secondAddr > vaddr)
6155177Sgblack@eecs.umich.edu        dataSize = secondAddr - vaddr;
6165177Sgblack@eecs.umich.edu
6175177Sgblack@eecs.umich.edu    dcache_latency = 0;
6185177Sgblack@eecs.umich.edu
6195177Sgblack@eecs.umich.edu    while(1) {
6205278Sgblack@eecs.umich.edu        req->setVirt(0, vaddr, dataSize, flags, thread->readPC());
6215177Sgblack@eecs.umich.edu
6225177Sgblack@eecs.umich.edu        // translate to physical address
6235177Sgblack@eecs.umich.edu        Fault fault = thread->translateDataWriteReq(req);
6245177Sgblack@eecs.umich.edu
6255177Sgblack@eecs.umich.edu        //If there's a fault or we don't need to access a second cache line,
6265177Sgblack@eecs.umich.edu        //stop now.
6275177Sgblack@eecs.umich.edu        if (fault != NoFault)
6285177Sgblack@eecs.umich.edu            return fault;
6295177Sgblack@eecs.umich.edu
6305177Sgblack@eecs.umich.edu        if (firstTimeThrough) {
6315177Sgblack@eecs.umich.edu            paddr = req->getPaddr();
6325177Sgblack@eecs.umich.edu            firstTimeThrough = false;
6335177Sgblack@eecs.umich.edu        }
6345177Sgblack@eecs.umich.edu
6355177Sgblack@eecs.umich.edu        if (secondAddr <= vaddr)
6365177Sgblack@eecs.umich.edu            return fault;
6375177Sgblack@eecs.umich.edu
6385177Sgblack@eecs.umich.edu        /*
6395177Sgblack@eecs.umich.edu         * Set up for accessing the second cache line.
6405177Sgblack@eecs.umich.edu         */
6415177Sgblack@eecs.umich.edu
6425177Sgblack@eecs.umich.edu        //Adjust the size to get the remaining bytes.
6435177Sgblack@eecs.umich.edu        dataSize = vaddr + size - secondAddr;
6445177Sgblack@eecs.umich.edu        //And access the right address.
6455177Sgblack@eecs.umich.edu        vaddr = secondAddr;
6465177Sgblack@eecs.umich.edu    }
6475177Sgblack@eecs.umich.edu}
6485177Sgblack@eecs.umich.edu
6492623SN/A
6502623SN/A#ifndef DOXYGEN_SHOULD_SKIP_THIS
6514224Sgblack@eecs.umich.edu
6524224Sgblack@eecs.umich.edutemplate
6534224Sgblack@eecs.umich.eduFault
6544224Sgblack@eecs.umich.eduAtomicSimpleCPU::write(Twin32_t data, Addr addr,
6554224Sgblack@eecs.umich.edu                       unsigned flags, uint64_t *res);
6564224Sgblack@eecs.umich.edu
6574224Sgblack@eecs.umich.edutemplate
6584224Sgblack@eecs.umich.eduFault
6594224Sgblack@eecs.umich.eduAtomicSimpleCPU::write(Twin64_t data, Addr addr,
6604224Sgblack@eecs.umich.edu                       unsigned flags, uint64_t *res);
6614224Sgblack@eecs.umich.edu
6622623SN/Atemplate
6632623SN/AFault
6642623SN/AAtomicSimpleCPU::write(uint64_t data, Addr addr,
6652623SN/A                       unsigned flags, uint64_t *res);
6662623SN/A
6672623SN/Atemplate
6682623SN/AFault
6692623SN/AAtomicSimpleCPU::write(uint32_t data, Addr addr,
6702623SN/A                       unsigned flags, uint64_t *res);
6712623SN/A
6722623SN/Atemplate
6732623SN/AFault
6742623SN/AAtomicSimpleCPU::write(uint16_t data, Addr addr,
6752623SN/A                       unsigned flags, uint64_t *res);
6762623SN/A
6772623SN/Atemplate
6782623SN/AFault
6792623SN/AAtomicSimpleCPU::write(uint8_t data, Addr addr,
6802623SN/A                       unsigned flags, uint64_t *res);
6812623SN/A
6822623SN/A#endif //DOXYGEN_SHOULD_SKIP_THIS
6832623SN/A
6842623SN/Atemplate<>
6852623SN/AFault
6862623SN/AAtomicSimpleCPU::write(double data, Addr addr, unsigned flags, uint64_t *res)
6872623SN/A{
6882623SN/A    return write(*(uint64_t*)&data, addr, flags, res);
6892623SN/A}
6902623SN/A
6912623SN/Atemplate<>
6922623SN/AFault
6932623SN/AAtomicSimpleCPU::write(float data, Addr addr, unsigned flags, uint64_t *res)
6942623SN/A{
6952623SN/A    return write(*(uint32_t*)&data, addr, flags, res);
6962623SN/A}
6972623SN/A
6982623SN/A
6992623SN/Atemplate<>
7002623SN/AFault
7012623SN/AAtomicSimpleCPU::write(int32_t data, Addr addr, unsigned flags, uint64_t *res)
7022623SN/A{
7032623SN/A    return write((uint32_t)data, addr, flags, res);
7042623SN/A}
7052623SN/A
7062623SN/A
7072623SN/Avoid
7082623SN/AAtomicSimpleCPU::tick()
7092623SN/A{
7104940Snate@binkert.org    DPRINTF(SimpleCPU, "Tick\n");
7114940Snate@binkert.org
7125487Snate@binkert.org    Tick latency = 0;
7132623SN/A
7142623SN/A    for (int i = 0; i < width; ++i) {
7152623SN/A        numCycles++;
7162623SN/A
7173387Sgblack@eecs.umich.edu        if (!curStaticInst || !curStaticInst->isDelayedCommit())
7183387Sgblack@eecs.umich.edu            checkForInterrupts();
7192626SN/A
7205348Ssaidi@eecs.umich.edu        checkPcEventQueue();
7215348Ssaidi@eecs.umich.edu
7224870Sstever@eecs.umich.edu        Fault fault = setupFetchRequest(&ifetch_req);
7232623SN/A
7242623SN/A        if (fault == NoFault) {
7254182Sgblack@eecs.umich.edu            Tick icache_latency = 0;
7264182Sgblack@eecs.umich.edu            bool icache_access = false;
7274182Sgblack@eecs.umich.edu            dcache_access = false; // assume no dcache access
7282662Sstever@eecs.umich.edu
7294182Sgblack@eecs.umich.edu            //Fetch more instruction memory if necessary
7304593Sgblack@eecs.umich.edu            //if(predecoder.needMoreBytes())
7314593Sgblack@eecs.umich.edu            //{
7324182Sgblack@eecs.umich.edu                icache_access = true;
7334870Sstever@eecs.umich.edu                Packet ifetch_pkt = Packet(&ifetch_req, MemCmd::ReadReq,
7344870Sstever@eecs.umich.edu                                           Packet::Broadcast);
7354870Sstever@eecs.umich.edu                ifetch_pkt.dataStatic(&inst);
7362623SN/A
7374968Sacolyte@umich.edu                if (hasPhysMemPort && ifetch_pkt.getAddr() == physMemAddr)
7384968Sacolyte@umich.edu                    icache_latency = physmemPort.sendAtomic(&ifetch_pkt);
7394968Sacolyte@umich.edu                else
7404968Sacolyte@umich.edu                    icache_latency = icachePort.sendAtomic(&ifetch_pkt);
7414968Sacolyte@umich.edu
7424986Ssaidi@eecs.umich.edu                assert(!ifetch_pkt.isError());
7434968Sacolyte@umich.edu
7444182Sgblack@eecs.umich.edu                // ifetch_req is initialized to read the instruction directly
7454182Sgblack@eecs.umich.edu                // into the CPU object's inst field.
7464593Sgblack@eecs.umich.edu            //}
7474182Sgblack@eecs.umich.edu
7482623SN/A            preExecute();
7493814Ssaidi@eecs.umich.edu
7505001Sgblack@eecs.umich.edu            if (curStaticInst) {
7514182Sgblack@eecs.umich.edu                fault = curStaticInst->execute(this, traceData);
7524998Sgblack@eecs.umich.edu
7534998Sgblack@eecs.umich.edu                // keep an instruction count
7544998Sgblack@eecs.umich.edu                if (fault == NoFault)
7554998Sgblack@eecs.umich.edu                    countInst();
7565001Sgblack@eecs.umich.edu                else if (traceData) {
7575001Sgblack@eecs.umich.edu                    // If there was a fault, we should trace this instruction.
7585001Sgblack@eecs.umich.edu                    delete traceData;
7595001Sgblack@eecs.umich.edu                    traceData = NULL;
7605001Sgblack@eecs.umich.edu                }
7614998Sgblack@eecs.umich.edu
7624182Sgblack@eecs.umich.edu                postExecute();
7634182Sgblack@eecs.umich.edu            }
7642623SN/A
7653814Ssaidi@eecs.umich.edu            // @todo remove me after debugging with legion done
7664539Sgblack@eecs.umich.edu            if (curStaticInst && (!curStaticInst->isMicroop() ||
7674539Sgblack@eecs.umich.edu                        curStaticInst->isFirstMicroop()))
7683814Ssaidi@eecs.umich.edu                instCnt++;
7693814Ssaidi@eecs.umich.edu
7705487Snate@binkert.org            Tick stall_ticks = 0;
7715487Snate@binkert.org            if (simulate_inst_stalls && icache_access)
7725487Snate@binkert.org                stall_ticks += icache_latency;
7735487Snate@binkert.org
7745487Snate@binkert.org            if (simulate_data_stalls && dcache_access)
7755487Snate@binkert.org                stall_ticks += dcache_latency;
7765487Snate@binkert.org
7775487Snate@binkert.org            if (stall_ticks) {
7785487Snate@binkert.org                Tick stall_cycles = stall_ticks / ticks(1);
7795487Snate@binkert.org                Tick aligned_stall_ticks = ticks(stall_cycles);
7805487Snate@binkert.org
7815487Snate@binkert.org                if (aligned_stall_ticks < stall_ticks)
7825487Snate@binkert.org                    aligned_stall_ticks += 1;
7835487Snate@binkert.org
7845487Snate@binkert.org                latency += aligned_stall_ticks;
7852623SN/A            }
7862623SN/A
7872623SN/A        }
7884377Sgblack@eecs.umich.edu        if(fault != NoFault || !stayAtPC)
7894182Sgblack@eecs.umich.edu            advancePC(fault);
7902623SN/A    }
7912623SN/A
7925487Snate@binkert.org    // instruction takes at least one cycle
7935487Snate@binkert.org    if (latency < ticks(1))
7945487Snate@binkert.org        latency = ticks(1);
7955487Snate@binkert.org
7962626SN/A    if (_status != Idle)
7972626SN/A        tickEvent.schedule(curTick + latency);
7982623SN/A}
7992623SN/A
8002623SN/A
8015315Sstever@gmail.comvoid
8025315Sstever@gmail.comAtomicSimpleCPU::printAddr(Addr a)
8035315Sstever@gmail.com{
8045315Sstever@gmail.com    dcachePort.printAddr(a);
8055315Sstever@gmail.com}
8065315Sstever@gmail.com
8075315Sstever@gmail.com
8082623SN/A////////////////////////////////////////////////////////////////////////
8092623SN/A//
8102623SN/A//  AtomicSimpleCPU Simulation Object
8112623SN/A//
8124762Snate@binkert.orgAtomicSimpleCPU *
8134762Snate@binkert.orgAtomicSimpleCPUParams::create()
8142623SN/A{
8152623SN/A    AtomicSimpleCPU::Params *params = new AtomicSimpleCPU::Params();
8164762Snate@binkert.org    params->name = name;
8172623SN/A    params->numberOfThreads = 1;
8182623SN/A    params->max_insts_any_thread = max_insts_any_thread;
8192623SN/A    params->max_insts_all_threads = max_insts_all_threads;
8202623SN/A    params->max_loads_any_thread = max_loads_any_thread;
8212623SN/A    params->max_loads_all_threads = max_loads_all_threads;
8223119Sktlim@umich.edu    params->progress_interval = progress_interval;
8232623SN/A    params->deferRegistration = defer_registration;
8243661Srdreslin@umich.edu    params->phase = phase;
8252623SN/A    params->clock = clock;
8262623SN/A    params->functionTrace = function_trace;
8272623SN/A    params->functionTraceStart = function_trace_start;
8282623SN/A    params->width = width;
8295487Snate@binkert.org    params->simulate_data_stalls = simulate_data_stalls;
8305487Snate@binkert.org    params->simulate_inst_stalls = simulate_inst_stalls;
8312901Ssaidi@eecs.umich.edu    params->system = system;
8323170Sstever@eecs.umich.edu    params->cpu_id = cpu_id;
8334776Sgblack@eecs.umich.edu    params->tracer = tracer;
8342623SN/A
8352623SN/A    params->itb = itb;
8362623SN/A    params->dtb = dtb;
8374997Sgblack@eecs.umich.edu#if FULL_SYSTEM
8382623SN/A    params->profile = profile;
8393617Sbinkertn@umich.edu    params->do_quiesce = do_quiesce;
8403617Sbinkertn@umich.edu    params->do_checkpoint_insts = do_checkpoint_insts;
8413617Sbinkertn@umich.edu    params->do_statistics_insts = do_statistics_insts;
8422623SN/A#else
8434762Snate@binkert.org    if (workload.size() != 1)
8444762Snate@binkert.org        panic("only one workload allowed");
8454762Snate@binkert.org    params->process = workload[0];
8462623SN/A#endif
8472623SN/A
8482623SN/A    AtomicSimpleCPU *cpu = new AtomicSimpleCPU(params);
8492623SN/A    return cpu;
8502623SN/A}
851