atomic.cc revision 10464
12623SN/A/*
210030SAli.Saidi@ARM.com * Copyright (c) 2012-2013 ARM Limited
38926Sandreas.hansson@arm.com * All rights reserved.
48926Sandreas.hansson@arm.com *
58926Sandreas.hansson@arm.com * The license below extends only to copyright in the software and shall
68926Sandreas.hansson@arm.com * not be construed as granting a license to any other intellectual
78926Sandreas.hansson@arm.com * property including but not limited to intellectual property relating
88926Sandreas.hansson@arm.com * to a hardware implementation of the functionality of the software
98926Sandreas.hansson@arm.com * licensed hereunder.  You may use the software subject to the license
108926Sandreas.hansson@arm.com * terms below provided that you ensure that this notice is replicated
118926Sandreas.hansson@arm.com * unmodified and in its entirety in all distributions of the software,
128926Sandreas.hansson@arm.com * modified or unmodified, in source code or in binary form.
138926Sandreas.hansson@arm.com *
142623SN/A * Copyright (c) 2002-2005 The Regents of The University of Michigan
152623SN/A * All rights reserved.
162623SN/A *
172623SN/A * Redistribution and use in source and binary forms, with or without
182623SN/A * modification, are permitted provided that the following conditions are
192623SN/A * met: redistributions of source code must retain the above copyright
202623SN/A * notice, this list of conditions and the following disclaimer;
212623SN/A * redistributions in binary form must reproduce the above copyright
222623SN/A * notice, this list of conditions and the following disclaimer in the
232623SN/A * documentation and/or other materials provided with the distribution;
242623SN/A * neither the name of the copyright holders nor the names of its
252623SN/A * contributors may be used to endorse or promote products derived from
262623SN/A * this software without specific prior written permission.
272623SN/A *
282623SN/A * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
292623SN/A * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
302623SN/A * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
312623SN/A * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
322623SN/A * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
332623SN/A * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
342623SN/A * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
352623SN/A * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
362623SN/A * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
372623SN/A * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
382623SN/A * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
392665Ssaidi@eecs.umich.edu *
402665Ssaidi@eecs.umich.edu * Authors: Steve Reinhardt
412623SN/A */
422623SN/A
433170Sstever@eecs.umich.edu#include "arch/locked_mem.hh"
448105Sgblack@eecs.umich.edu#include "arch/mmapped_ipr.hh"
452623SN/A#include "arch/utility.hh"
464040Ssaidi@eecs.umich.edu#include "base/bigint.hh"
479647Sdam.sunwoo@arm.com#include "base/output.hh"
486658Snate@binkert.org#include "config/the_isa.hh"
498229Snate@binkert.org#include "cpu/simple/atomic.hh"
502623SN/A#include "cpu/exetrace.hh"
519443SAndreas.Sandberg@ARM.com#include "debug/Drain.hh"
528232Snate@binkert.org#include "debug/ExecFaulting.hh"
538232Snate@binkert.org#include "debug/SimpleCPU.hh"
543348Sbinkertn@umich.edu#include "mem/packet.hh"
553348Sbinkertn@umich.edu#include "mem/packet_access.hh"
568926Sandreas.hansson@arm.com#include "mem/physical.hh"
574762Snate@binkert.org#include "params/AtomicSimpleCPU.hh"
587678Sgblack@eecs.umich.edu#include "sim/faults.hh"
592901Ssaidi@eecs.umich.edu#include "sim/system.hh"
608779Sgblack@eecs.umich.edu#include "sim/full_system.hh"
612623SN/A
622623SN/Ausing namespace std;
632623SN/Ausing namespace TheISA;
642623SN/A
652623SN/AAtomicSimpleCPU::TickEvent::TickEvent(AtomicSimpleCPU *c)
665606Snate@binkert.org    : Event(CPU_Tick_Pri), cpu(c)
672623SN/A{
682623SN/A}
692623SN/A
702623SN/A
712623SN/Avoid
722623SN/AAtomicSimpleCPU::TickEvent::process()
732623SN/A{
742623SN/A    cpu->tick();
752623SN/A}
762623SN/A
772623SN/Aconst char *
785336Shines@cs.fsu.eduAtomicSimpleCPU::TickEvent::description() const
792623SN/A{
804873Sstever@eecs.umich.edu    return "AtomicSimpleCPU tick";
812623SN/A}
822623SN/A
832623SN/Avoid
842623SN/AAtomicSimpleCPU::init()
852623SN/A{
862623SN/A    BaseCPU::init();
878921Sandreas.hansson@arm.com
888921Sandreas.hansson@arm.com    // Initialise the ThreadContext's memory proxies
898921Sandreas.hansson@arm.com    tcBase()->initMemProxies(tcBase());
908921Sandreas.hansson@arm.com
919433SAndreas.Sandberg@ARM.com    if (FullSystem && !params()->switched_out) {
928779Sgblack@eecs.umich.edu        ThreadID size = threadContexts.size();
938779Sgblack@eecs.umich.edu        for (ThreadID i = 0; i < size; ++i) {
948779Sgblack@eecs.umich.edu            ThreadContext *tc = threadContexts[i];
958779Sgblack@eecs.umich.edu            // initialize CPU, including PC
968779Sgblack@eecs.umich.edu            TheISA::initCPU(tc, tc->contextId());
978779Sgblack@eecs.umich.edu        }
982623SN/A    }
998706Sandreas.hansson@arm.com
1005714Shsul@eecs.umich.edu    // Atomic doesn't do MT right now, so contextId == threadId
1015712Shsul@eecs.umich.edu    ifetch_req.setThreadContext(_cpuId, 0); // Add thread ID if we add MT
1025712Shsul@eecs.umich.edu    data_read_req.setThreadContext(_cpuId, 0); // Add thread ID here too
1035712Shsul@eecs.umich.edu    data_write_req.setThreadContext(_cpuId, 0); // Add thread ID here too
1042623SN/A}
1052623SN/A
1065529Snate@binkert.orgAtomicSimpleCPU::AtomicSimpleCPU(AtomicSimpleCPUParams *p)
1076078Sgblack@eecs.umich.edu    : BaseSimpleCPU(p), tickEvent(this), width(p->width), locked(false),
1085487Snate@binkert.org      simulate_data_stalls(p->simulate_data_stalls),
1095487Snate@binkert.org      simulate_inst_stalls(p->simulate_inst_stalls),
1109443SAndreas.Sandberg@ARM.com      drain_manager(NULL),
1119095Sandreas.hansson@arm.com      icachePort(name() + ".icache_port", this),
1129095Sandreas.hansson@arm.com      dcachePort(name() + ".dcache_port", this),
11310381Sdam.sunwoo@arm.com      fastmem(p->fastmem)
1142623SN/A{
1152623SN/A    _status = Idle;
1162623SN/A}
1172623SN/A
1182623SN/A
1192623SN/AAtomicSimpleCPU::~AtomicSimpleCPU()
1202623SN/A{
1216775SBrad.Beckmann@amd.com    if (tickEvent.scheduled()) {
1226775SBrad.Beckmann@amd.com        deschedule(tickEvent);
1236775SBrad.Beckmann@amd.com    }
1242623SN/A}
1252623SN/A
1269443SAndreas.Sandberg@ARM.comunsigned int
1279443SAndreas.Sandberg@ARM.comAtomicSimpleCPU::drain(DrainManager *dm)
1282623SN/A{
1299443SAndreas.Sandberg@ARM.com    assert(!drain_manager);
1309448SAndreas.Sandberg@ARM.com    if (switchedOut())
1319443SAndreas.Sandberg@ARM.com        return 0;
1322623SN/A
1339443SAndreas.Sandberg@ARM.com    if (!isDrained()) {
1349443SAndreas.Sandberg@ARM.com        DPRINTF(Drain, "Requesting drain: %s\n", pcState());
1359443SAndreas.Sandberg@ARM.com        drain_manager = dm;
1369443SAndreas.Sandberg@ARM.com        return 1;
1379443SAndreas.Sandberg@ARM.com    } else {
1389443SAndreas.Sandberg@ARM.com        if (tickEvent.scheduled())
1399443SAndreas.Sandberg@ARM.com            deschedule(tickEvent);
1402915Sktlim@umich.edu
1419443SAndreas.Sandberg@ARM.com        DPRINTF(Drain, "Not executing microcode, no need to drain.\n");
1429443SAndreas.Sandberg@ARM.com        return 0;
1439443SAndreas.Sandberg@ARM.com    }
1449342SAndreas.Sandberg@arm.com}
1459342SAndreas.Sandberg@arm.com
1462915Sktlim@umich.eduvoid
1479342SAndreas.Sandberg@arm.comAtomicSimpleCPU::drainResume()
1482915Sktlim@umich.edu{
1499448SAndreas.Sandberg@ARM.com    assert(!tickEvent.scheduled());
1509443SAndreas.Sandberg@ARM.com    assert(!drain_manager);
1519448SAndreas.Sandberg@ARM.com    if (switchedOut())
1525220Ssaidi@eecs.umich.edu        return;
1535220Ssaidi@eecs.umich.edu
1544940Snate@binkert.org    DPRINTF(SimpleCPU, "Resume\n");
1559523SAndreas.Sandberg@ARM.com    verifyMemoryMode();
1563324Shsul@eecs.umich.edu
1579448SAndreas.Sandberg@ARM.com    assert(!threadContexts.empty());
1589448SAndreas.Sandberg@ARM.com    if (threadContexts.size() > 1)
1599448SAndreas.Sandberg@ARM.com        fatal("The atomic CPU only supports one thread.\n");
1609448SAndreas.Sandberg@ARM.com
1619448SAndreas.Sandberg@ARM.com    if (thread->status() == ThreadContext::Active) {
1629443SAndreas.Sandberg@ARM.com        schedule(tickEvent, nextCycle());
1639448SAndreas.Sandberg@ARM.com        _status = BaseSimpleCPU::Running;
1649837Slena@cs.wisc,edu        notIdleFraction = 1;
1659448SAndreas.Sandberg@ARM.com    } else {
1669448SAndreas.Sandberg@ARM.com        _status = BaseSimpleCPU::Idle;
1679837Slena@cs.wisc,edu        notIdleFraction = 0;
1689448SAndreas.Sandberg@ARM.com    }
1699443SAndreas.Sandberg@ARM.com
1707897Shestness@cs.utexas.edu    system->totalNumInsts = 0;
1712623SN/A}
1722623SN/A
1739443SAndreas.Sandberg@ARM.combool
1749443SAndreas.Sandberg@ARM.comAtomicSimpleCPU::tryCompleteDrain()
1759443SAndreas.Sandberg@ARM.com{
1769443SAndreas.Sandberg@ARM.com    if (!drain_manager)
1779443SAndreas.Sandberg@ARM.com        return false;
1789443SAndreas.Sandberg@ARM.com
1799443SAndreas.Sandberg@ARM.com    DPRINTF(Drain, "tryCompleteDrain: %s\n", pcState());
1809443SAndreas.Sandberg@ARM.com    if (!isDrained())
1819443SAndreas.Sandberg@ARM.com        return false;
1829443SAndreas.Sandberg@ARM.com
1839443SAndreas.Sandberg@ARM.com    DPRINTF(Drain, "CPU done draining, processing drain event\n");
1849443SAndreas.Sandberg@ARM.com    drain_manager->signalDrainDone();
1859443SAndreas.Sandberg@ARM.com    drain_manager = NULL;
1869443SAndreas.Sandberg@ARM.com
1879443SAndreas.Sandberg@ARM.com    return true;
1889443SAndreas.Sandberg@ARM.com}
1899443SAndreas.Sandberg@ARM.com
1909443SAndreas.Sandberg@ARM.com
1912623SN/Avoid
1922798Sktlim@umich.eduAtomicSimpleCPU::switchOut()
1932623SN/A{
1949429SAndreas.Sandberg@ARM.com    BaseSimpleCPU::switchOut();
1959429SAndreas.Sandberg@ARM.com
1969443SAndreas.Sandberg@ARM.com    assert(!tickEvent.scheduled());
1979342SAndreas.Sandberg@arm.com    assert(_status == BaseSimpleCPU::Running || _status == Idle);
1989443SAndreas.Sandberg@ARM.com    assert(isDrained());
1992623SN/A}
2002623SN/A
2012623SN/A
2022623SN/Avoid
2032623SN/AAtomicSimpleCPU::takeOverFrom(BaseCPU *oldCPU)
2042623SN/A{
2059429SAndreas.Sandberg@ARM.com    BaseSimpleCPU::takeOverFrom(oldCPU);
2062623SN/A
2079443SAndreas.Sandberg@ARM.com    // The tick event should have been descheduled by drain()
2082623SN/A    assert(!tickEvent.scheduled());
2092623SN/A
2105712Shsul@eecs.umich.edu    ifetch_req.setThreadContext(_cpuId, 0); // Add thread ID if we add MT
2115712Shsul@eecs.umich.edu    data_read_req.setThreadContext(_cpuId, 0); // Add thread ID here too
2125712Shsul@eecs.umich.edu    data_write_req.setThreadContext(_cpuId, 0); // Add thread ID here too
2132623SN/A}
2142623SN/A
2159523SAndreas.Sandberg@ARM.comvoid
2169523SAndreas.Sandberg@ARM.comAtomicSimpleCPU::verifyMemoryMode() const
2179523SAndreas.Sandberg@ARM.com{
2189524SAndreas.Sandberg@ARM.com    if (!system->isAtomicMode()) {
2199523SAndreas.Sandberg@ARM.com        fatal("The atomic CPU requires the memory system to be in "
2209523SAndreas.Sandberg@ARM.com              "'atomic' mode.\n");
2219523SAndreas.Sandberg@ARM.com    }
2229523SAndreas.Sandberg@ARM.com}
2232623SN/A
2242623SN/Avoid
22510407Smitch.hayenga@arm.comAtomicSimpleCPU::activateContext(ThreadID thread_num)
2262623SN/A{
22710407Smitch.hayenga@arm.com    DPRINTF(SimpleCPU, "ActivateContext %d\n", thread_num);
2284940Snate@binkert.org
2292623SN/A    assert(thread_num == 0);
2302683Sktlim@umich.edu    assert(thread);
2312623SN/A
2322623SN/A    assert(_status == Idle);
2332623SN/A    assert(!tickEvent.scheduled());
2342623SN/A
2359837Slena@cs.wisc,edu    notIdleFraction = 1;
23610464SAndreas.Sandberg@ARM.com    Cycles delta = ticksToCycles(thread->lastActivate - thread->lastSuspend);
23710464SAndreas.Sandberg@ARM.com    numCycles += delta;
23810464SAndreas.Sandberg@ARM.com    ppCycles->notify(delta);
2393686Sktlim@umich.edu
2403430Sgblack@eecs.umich.edu    //Make sure ticks are still on multiples of cycles
24110407Smitch.hayenga@arm.com    schedule(tickEvent, clockEdge(Cycles(0)));
2429342SAndreas.Sandberg@arm.com    _status = BaseSimpleCPU::Running;
2432623SN/A}
2442623SN/A
2452623SN/A
2462623SN/Avoid
2478737Skoansin.tan@gmail.comAtomicSimpleCPU::suspendContext(ThreadID thread_num)
2482623SN/A{
2494940Snate@binkert.org    DPRINTF(SimpleCPU, "SuspendContext %d\n", thread_num);
2504940Snate@binkert.org
2512623SN/A    assert(thread_num == 0);
2522683Sktlim@umich.edu    assert(thread);
2532623SN/A
2546043Sgblack@eecs.umich.edu    if (_status == Idle)
2556043Sgblack@eecs.umich.edu        return;
2566043Sgblack@eecs.umich.edu
2579342SAndreas.Sandberg@arm.com    assert(_status == BaseSimpleCPU::Running);
2582626SN/A
2592626SN/A    // tick event may not be scheduled if this gets called from inside
2602626SN/A    // an instruction's execution, e.g. "quiesce"
2612626SN/A    if (tickEvent.scheduled())
2625606Snate@binkert.org        deschedule(tickEvent);
2632623SN/A
2649837Slena@cs.wisc,edu    notIdleFraction = 0;
2652623SN/A    _status = Idle;
2662623SN/A}
2672623SN/A
2682623SN/A
26910030SAli.Saidi@ARM.comTick
27010030SAli.Saidi@ARM.comAtomicSimpleCPU::AtomicCPUDPort::recvAtomicSnoop(PacketPtr pkt)
27110030SAli.Saidi@ARM.com{
27210030SAli.Saidi@ARM.com    DPRINTF(SimpleCPU, "received snoop pkt for addr:%#x %s\n", pkt->getAddr(),
27310030SAli.Saidi@ARM.com            pkt->cmdString());
27410030SAli.Saidi@ARM.com
27510030SAli.Saidi@ARM.com    // if snoop invalidates, release any associated locks
27610030SAli.Saidi@ARM.com    if (pkt->isInvalidate()) {
27710030SAli.Saidi@ARM.com        DPRINTF(SimpleCPU, "received invalidation for addr:%#x\n",
27810030SAli.Saidi@ARM.com                pkt->getAddr());
27910030SAli.Saidi@ARM.com        TheISA::handleLockedSnoop(cpu->thread, pkt, cacheBlockMask);
28010030SAli.Saidi@ARM.com    }
28110030SAli.Saidi@ARM.com
28210030SAli.Saidi@ARM.com    return 0;
28310030SAli.Saidi@ARM.com}
28410030SAli.Saidi@ARM.com
28510030SAli.Saidi@ARM.comvoid
28610030SAli.Saidi@ARM.comAtomicSimpleCPU::AtomicCPUDPort::recvFunctionalSnoop(PacketPtr pkt)
28710030SAli.Saidi@ARM.com{
28810030SAli.Saidi@ARM.com    DPRINTF(SimpleCPU, "received snoop pkt for addr:%#x %s\n", pkt->getAddr(),
28910030SAli.Saidi@ARM.com            pkt->cmdString());
29010030SAli.Saidi@ARM.com
29110030SAli.Saidi@ARM.com    // if snoop invalidates, release any associated locks
29210030SAli.Saidi@ARM.com    if (pkt->isInvalidate()) {
29310030SAli.Saidi@ARM.com        DPRINTF(SimpleCPU, "received invalidation for addr:%#x\n",
29410030SAli.Saidi@ARM.com                pkt->getAddr());
29510030SAli.Saidi@ARM.com        TheISA::handleLockedSnoop(cpu->thread, pkt, cacheBlockMask);
29610030SAli.Saidi@ARM.com    }
29710030SAli.Saidi@ARM.com}
29810030SAli.Saidi@ARM.com
2992623SN/AFault
3008444Sgblack@eecs.umich.eduAtomicSimpleCPU::readMem(Addr addr, uint8_t * data,
3018444Sgblack@eecs.umich.edu                         unsigned size, unsigned flags)
3022623SN/A{
3033169Sstever@eecs.umich.edu    // use the CPU's statically allocated read request and packet objects
3044870Sstever@eecs.umich.edu    Request *req = &data_read_req;
3052623SN/A
3062623SN/A    if (traceData) {
3072623SN/A        traceData->setAddr(addr);
3082623SN/A    }
3092623SN/A
3104999Sgblack@eecs.umich.edu    //The size of the data we're trying to read.
3117520Sgblack@eecs.umich.edu    int fullSize = size;
3122623SN/A
3134999Sgblack@eecs.umich.edu    //The address of the second part of this access if it needs to be split
3144999Sgblack@eecs.umich.edu    //across a cache line boundary.
3159814Sandreas.hansson@arm.com    Addr secondAddr = roundDown(addr + size - 1, cacheLineSize());
3164999Sgblack@eecs.umich.edu
3177520Sgblack@eecs.umich.edu    if (secondAddr > addr)
3187520Sgblack@eecs.umich.edu        size = secondAddr - addr;
3194999Sgblack@eecs.umich.edu
3204999Sgblack@eecs.umich.edu    dcache_latency = 0;
3214999Sgblack@eecs.umich.edu
32210024Sdam.sunwoo@arm.com    req->taskId(taskId());
3237520Sgblack@eecs.umich.edu    while (1) {
3248832SAli.Saidi@ARM.com        req->setVirt(0, addr, size, flags, dataMasterId(), thread->pcState().instAddr());
3254999Sgblack@eecs.umich.edu
3264999Sgblack@eecs.umich.edu        // translate to physical address
3276023Snate@binkert.org        Fault fault = thread->dtb->translateAtomic(req, tc, BaseTLB::Read);
3284999Sgblack@eecs.umich.edu
3294999Sgblack@eecs.umich.edu        // Now do the access.
3306623Sgblack@eecs.umich.edu        if (fault == NoFault && !req->getFlags().isSet(Request::NO_ACCESS)) {
33110342SCurtis.Dunham@arm.com            Packet pkt(req, MemCmd::ReadReq);
33210342SCurtis.Dunham@arm.com            pkt.refineCommand();
3337520Sgblack@eecs.umich.edu            pkt.dataStatic(data);
3344999Sgblack@eecs.umich.edu
3358105Sgblack@eecs.umich.edu            if (req->isMmappedIpr())
3364999Sgblack@eecs.umich.edu                dcache_latency += TheISA::handleIprRead(thread->getTC(), &pkt);
3374999Sgblack@eecs.umich.edu            else {
3388931Sandreas.hansson@arm.com                if (fastmem && system->isMemAddr(pkt.getAddr()))
3398931Sandreas.hansson@arm.com                    system->getPhysMem().access(&pkt);
3404999Sgblack@eecs.umich.edu                else
3414999Sgblack@eecs.umich.edu                    dcache_latency += dcachePort.sendAtomic(&pkt);
3424999Sgblack@eecs.umich.edu            }
3434999Sgblack@eecs.umich.edu            dcache_access = true;
3445012Sgblack@eecs.umich.edu
3454999Sgblack@eecs.umich.edu            assert(!pkt.isError());
3464999Sgblack@eecs.umich.edu
3476102Sgblack@eecs.umich.edu            if (req->isLLSC()) {
3484999Sgblack@eecs.umich.edu                TheISA::handleLockedRead(thread, req);
3494999Sgblack@eecs.umich.edu            }
3504968Sacolyte@umich.edu        }
3514986Ssaidi@eecs.umich.edu
3524999Sgblack@eecs.umich.edu        //If there's a fault, return it
3536739Sgblack@eecs.umich.edu        if (fault != NoFault) {
3546739Sgblack@eecs.umich.edu            if (req->isPrefetch()) {
3556739Sgblack@eecs.umich.edu                return NoFault;
3566739Sgblack@eecs.umich.edu            } else {
3576739Sgblack@eecs.umich.edu                return fault;
3586739Sgblack@eecs.umich.edu            }
3596739Sgblack@eecs.umich.edu        }
3606739Sgblack@eecs.umich.edu
3614999Sgblack@eecs.umich.edu        //If we don't need to access a second cache line, stop now.
3624999Sgblack@eecs.umich.edu        if (secondAddr <= addr)
3634999Sgblack@eecs.umich.edu        {
3646078Sgblack@eecs.umich.edu            if (req->isLocked() && fault == NoFault) {
3656078Sgblack@eecs.umich.edu                assert(!locked);
3666078Sgblack@eecs.umich.edu                locked = true;
3676078Sgblack@eecs.umich.edu            }
3684999Sgblack@eecs.umich.edu            return fault;
3694968Sacolyte@umich.edu        }
3703170Sstever@eecs.umich.edu
3714999Sgblack@eecs.umich.edu        /*
3724999Sgblack@eecs.umich.edu         * Set up for accessing the second cache line.
3734999Sgblack@eecs.umich.edu         */
3744999Sgblack@eecs.umich.edu
3754999Sgblack@eecs.umich.edu        //Move the pointer we're reading into to the correct location.
3767520Sgblack@eecs.umich.edu        data += size;
3774999Sgblack@eecs.umich.edu        //Adjust the size to get the remaining bytes.
3787520Sgblack@eecs.umich.edu        size = addr + fullSize - secondAddr;
3794999Sgblack@eecs.umich.edu        //And access the right address.
3804999Sgblack@eecs.umich.edu        addr = secondAddr;
3812623SN/A    }
3822623SN/A}
3832623SN/A
3847520Sgblack@eecs.umich.edu
3852623SN/AFault
3868444Sgblack@eecs.umich.eduAtomicSimpleCPU::writeMem(uint8_t *data, unsigned size,
3878444Sgblack@eecs.umich.edu                          Addr addr, unsigned flags, uint64_t *res)
3882623SN/A{
38910031SAli.Saidi@ARM.com
39010031SAli.Saidi@ARM.com    static uint8_t zero_array[64] = {};
39110031SAli.Saidi@ARM.com
39210031SAli.Saidi@ARM.com    if (data == NULL) {
39310031SAli.Saidi@ARM.com        assert(size <= 64);
39410031SAli.Saidi@ARM.com        assert(flags & Request::CACHE_BLOCK_ZERO);
39510031SAli.Saidi@ARM.com        // This must be a cache block cleaning request
39610031SAli.Saidi@ARM.com        data = zero_array;
39710031SAli.Saidi@ARM.com    }
39810031SAli.Saidi@ARM.com
3993169Sstever@eecs.umich.edu    // use the CPU's statically allocated write request and packet objects
4004870Sstever@eecs.umich.edu    Request *req = &data_write_req;
4012623SN/A
4022623SN/A    if (traceData) {
4032623SN/A        traceData->setAddr(addr);
4042623SN/A    }
4052623SN/A
4064999Sgblack@eecs.umich.edu    //The size of the data we're trying to read.
4077520Sgblack@eecs.umich.edu    int fullSize = size;
4082623SN/A
4094999Sgblack@eecs.umich.edu    //The address of the second part of this access if it needs to be split
4104999Sgblack@eecs.umich.edu    //across a cache line boundary.
4119814Sandreas.hansson@arm.com    Addr secondAddr = roundDown(addr + size - 1, cacheLineSize());
4124999Sgblack@eecs.umich.edu
4134999Sgblack@eecs.umich.edu    if(secondAddr > addr)
4147520Sgblack@eecs.umich.edu        size = secondAddr - addr;
4154999Sgblack@eecs.umich.edu
4164999Sgblack@eecs.umich.edu    dcache_latency = 0;
4174999Sgblack@eecs.umich.edu
41810024Sdam.sunwoo@arm.com    req->taskId(taskId());
4194999Sgblack@eecs.umich.edu    while(1) {
4208832SAli.Saidi@ARM.com        req->setVirt(0, addr, size, flags, dataMasterId(), thread->pcState().instAddr());
4214999Sgblack@eecs.umich.edu
4224999Sgblack@eecs.umich.edu        // translate to physical address
4236023Snate@binkert.org        Fault fault = thread->dtb->translateAtomic(req, tc, BaseTLB::Write);
4244999Sgblack@eecs.umich.edu
4254999Sgblack@eecs.umich.edu        // Now do the access.
4264999Sgblack@eecs.umich.edu        if (fault == NoFault) {
4274999Sgblack@eecs.umich.edu            MemCmd cmd = MemCmd::WriteReq; // default
4284999Sgblack@eecs.umich.edu            bool do_access = true;  // flag to suppress cache access
4294999Sgblack@eecs.umich.edu
4306102Sgblack@eecs.umich.edu            if (req->isLLSC()) {
4314999Sgblack@eecs.umich.edu                cmd = MemCmd::StoreCondReq;
43210030SAli.Saidi@ARM.com                do_access = TheISA::handleLockedWrite(thread, req, dcachePort.cacheBlockMask);
4334999Sgblack@eecs.umich.edu            } else if (req->isSwap()) {
4344999Sgblack@eecs.umich.edu                cmd = MemCmd::SwapReq;
4354999Sgblack@eecs.umich.edu                if (req->isCondSwap()) {
4364999Sgblack@eecs.umich.edu                    assert(res);
4374999Sgblack@eecs.umich.edu                    req->setExtraData(*res);
4384999Sgblack@eecs.umich.edu                }
4394999Sgblack@eecs.umich.edu            }
4404999Sgblack@eecs.umich.edu
4416623Sgblack@eecs.umich.edu            if (do_access && !req->getFlags().isSet(Request::NO_ACCESS)) {
4428949Sandreas.hansson@arm.com                Packet pkt = Packet(req, cmd);
4437520Sgblack@eecs.umich.edu                pkt.dataStatic(data);
4444999Sgblack@eecs.umich.edu
4458105Sgblack@eecs.umich.edu                if (req->isMmappedIpr()) {
4464999Sgblack@eecs.umich.edu                    dcache_latency +=
4474999Sgblack@eecs.umich.edu                        TheISA::handleIprWrite(thread->getTC(), &pkt);
4484999Sgblack@eecs.umich.edu                } else {
4498931Sandreas.hansson@arm.com                    if (fastmem && system->isMemAddr(pkt.getAddr()))
4508931Sandreas.hansson@arm.com                        system->getPhysMem().access(&pkt);
4514999Sgblack@eecs.umich.edu                    else
4524999Sgblack@eecs.umich.edu                        dcache_latency += dcachePort.sendAtomic(&pkt);
4534999Sgblack@eecs.umich.edu                }
4544999Sgblack@eecs.umich.edu                dcache_access = true;
4554999Sgblack@eecs.umich.edu                assert(!pkt.isError());
4564999Sgblack@eecs.umich.edu
4574999Sgblack@eecs.umich.edu                if (req->isSwap()) {
4584999Sgblack@eecs.umich.edu                    assert(res);
4597520Sgblack@eecs.umich.edu                    memcpy(res, pkt.getPtr<uint8_t>(), fullSize);
4604999Sgblack@eecs.umich.edu                }
4614999Sgblack@eecs.umich.edu            }
4624999Sgblack@eecs.umich.edu
4634999Sgblack@eecs.umich.edu            if (res && !req->isSwap()) {
4644999Sgblack@eecs.umich.edu                *res = req->getExtraData();
4654878Sstever@eecs.umich.edu            }
4664040Ssaidi@eecs.umich.edu        }
4674040Ssaidi@eecs.umich.edu
4684999Sgblack@eecs.umich.edu        //If there's a fault or we don't need to access a second cache line,
4694999Sgblack@eecs.umich.edu        //stop now.
4704999Sgblack@eecs.umich.edu        if (fault != NoFault || secondAddr <= addr)
4714999Sgblack@eecs.umich.edu        {
4726078Sgblack@eecs.umich.edu            if (req->isLocked() && fault == NoFault) {
4736078Sgblack@eecs.umich.edu                assert(locked);
4746078Sgblack@eecs.umich.edu                locked = false;
4756078Sgblack@eecs.umich.edu            }
4766739Sgblack@eecs.umich.edu            if (fault != NoFault && req->isPrefetch()) {
4776739Sgblack@eecs.umich.edu                return NoFault;
4786739Sgblack@eecs.umich.edu            } else {
4796739Sgblack@eecs.umich.edu                return fault;
4806739Sgblack@eecs.umich.edu            }
4813170Sstever@eecs.umich.edu        }
4823170Sstever@eecs.umich.edu
4834999Sgblack@eecs.umich.edu        /*
4844999Sgblack@eecs.umich.edu         * Set up for accessing the second cache line.
4854999Sgblack@eecs.umich.edu         */
4864999Sgblack@eecs.umich.edu
4874999Sgblack@eecs.umich.edu        //Move the pointer we're reading into to the correct location.
4887520Sgblack@eecs.umich.edu        data += size;
4894999Sgblack@eecs.umich.edu        //Adjust the size to get the remaining bytes.
4907520Sgblack@eecs.umich.edu        size = addr + fullSize - secondAddr;
4914999Sgblack@eecs.umich.edu        //And access the right address.
4924999Sgblack@eecs.umich.edu        addr = secondAddr;
4932623SN/A    }
4942623SN/A}
4952623SN/A
4962623SN/A
4972623SN/Avoid
4982623SN/AAtomicSimpleCPU::tick()
4992623SN/A{
5004940Snate@binkert.org    DPRINTF(SimpleCPU, "Tick\n");
5014940Snate@binkert.org
5025487Snate@binkert.org    Tick latency = 0;
5032623SN/A
5046078Sgblack@eecs.umich.edu    for (int i = 0; i < width || locked; ++i) {
5052623SN/A        numCycles++;
50610464SAndreas.Sandberg@ARM.com        ppCycles->notify(1);
5072623SN/A
5083387Sgblack@eecs.umich.edu        if (!curStaticInst || !curStaticInst->isDelayedCommit())
5093387Sgblack@eecs.umich.edu            checkForInterrupts();
5102626SN/A
5115348Ssaidi@eecs.umich.edu        checkPcEventQueue();
5128143SAli.Saidi@ARM.com        // We must have just got suspended by a PC event
5139443SAndreas.Sandberg@ARM.com        if (_status == Idle) {
5149443SAndreas.Sandberg@ARM.com            tryCompleteDrain();
5158143SAli.Saidi@ARM.com            return;
5169443SAndreas.Sandberg@ARM.com        }
5175348Ssaidi@eecs.umich.edu
5185669Sgblack@eecs.umich.edu        Fault fault = NoFault;
5195669Sgblack@eecs.umich.edu
5207720Sgblack@eecs.umich.edu        TheISA::PCState pcState = thread->pcState();
5217720Sgblack@eecs.umich.edu
5227720Sgblack@eecs.umich.edu        bool needToFetch = !isRomMicroPC(pcState.microPC()) &&
5237720Sgblack@eecs.umich.edu                           !curMacroStaticInst;
5247720Sgblack@eecs.umich.edu        if (needToFetch) {
52510024Sdam.sunwoo@arm.com            ifetch_req.taskId(taskId());
5265894Sgblack@eecs.umich.edu            setupFetchRequest(&ifetch_req);
5276023Snate@binkert.org            fault = thread->itb->translateAtomic(&ifetch_req, tc,
5286023Snate@binkert.org                                                 BaseTLB::Execute);
5295894Sgblack@eecs.umich.edu        }
5302623SN/A
5312623SN/A        if (fault == NoFault) {
5324182Sgblack@eecs.umich.edu            Tick icache_latency = 0;
5334182Sgblack@eecs.umich.edu            bool icache_access = false;
5344182Sgblack@eecs.umich.edu            dcache_access = false; // assume no dcache access
5352662Sstever@eecs.umich.edu
5367720Sgblack@eecs.umich.edu            if (needToFetch) {
5379023Sgblack@eecs.umich.edu                // This is commented out because the decoder would act like
5385694Sgblack@eecs.umich.edu                // a tiny cache otherwise. It wouldn't be flushed when needed
5395694Sgblack@eecs.umich.edu                // like the I cache. It should be flushed, and when that works
5405694Sgblack@eecs.umich.edu                // this code should be uncommented.
5415669Sgblack@eecs.umich.edu                //Fetch more instruction memory if necessary
5429023Sgblack@eecs.umich.edu                //if(decoder.needMoreBytes())
5435669Sgblack@eecs.umich.edu                //{
5445669Sgblack@eecs.umich.edu                    icache_access = true;
5458949Sandreas.hansson@arm.com                    Packet ifetch_pkt = Packet(&ifetch_req, MemCmd::ReadReq);
5465669Sgblack@eecs.umich.edu                    ifetch_pkt.dataStatic(&inst);
5472623SN/A
5488931Sandreas.hansson@arm.com                    if (fastmem && system->isMemAddr(ifetch_pkt.getAddr()))
5498931Sandreas.hansson@arm.com                        system->getPhysMem().access(&ifetch_pkt);
5505669Sgblack@eecs.umich.edu                    else
5515669Sgblack@eecs.umich.edu                        icache_latency = icachePort.sendAtomic(&ifetch_pkt);
5524968Sacolyte@umich.edu
5535669Sgblack@eecs.umich.edu                    assert(!ifetch_pkt.isError());
5544968Sacolyte@umich.edu
5555669Sgblack@eecs.umich.edu                    // ifetch_req is initialized to read the instruction directly
5565669Sgblack@eecs.umich.edu                    // into the CPU object's inst field.
5575669Sgblack@eecs.umich.edu                //}
5585669Sgblack@eecs.umich.edu            }
5594182Sgblack@eecs.umich.edu
5602623SN/A            preExecute();
5613814Ssaidi@eecs.umich.edu
5625001Sgblack@eecs.umich.edu            if (curStaticInst) {
5634182Sgblack@eecs.umich.edu                fault = curStaticInst->execute(this, traceData);
5644998Sgblack@eecs.umich.edu
5654998Sgblack@eecs.umich.edu                // keep an instruction count
56610381Sdam.sunwoo@arm.com                if (fault == NoFault) {
5674998Sgblack@eecs.umich.edu                    countInst();
56810381Sdam.sunwoo@arm.com                    if (!curStaticInst->isMicroop() ||
56910381Sdam.sunwoo@arm.com                         curStaticInst->isLastMicroop()) {
57010381Sdam.sunwoo@arm.com                        ppCommit->notify(std::make_pair(thread, curStaticInst));
57110381Sdam.sunwoo@arm.com                    }
57210381Sdam.sunwoo@arm.com                }
5737655Sali.saidi@arm.com                else if (traceData && !DTRACE(ExecFaulting)) {
5745001Sgblack@eecs.umich.edu                    delete traceData;
5755001Sgblack@eecs.umich.edu                    traceData = NULL;
5765001Sgblack@eecs.umich.edu                }
5774998Sgblack@eecs.umich.edu
5784182Sgblack@eecs.umich.edu                postExecute();
5794182Sgblack@eecs.umich.edu            }
5802623SN/A
5813814Ssaidi@eecs.umich.edu            // @todo remove me after debugging with legion done
5824539Sgblack@eecs.umich.edu            if (curStaticInst && (!curStaticInst->isMicroop() ||
5834539Sgblack@eecs.umich.edu                        curStaticInst->isFirstMicroop()))
5843814Ssaidi@eecs.umich.edu                instCnt++;
5853814Ssaidi@eecs.umich.edu
5865487Snate@binkert.org            Tick stall_ticks = 0;
5875487Snate@binkert.org            if (simulate_inst_stalls && icache_access)
5885487Snate@binkert.org                stall_ticks += icache_latency;
5895487Snate@binkert.org
5905487Snate@binkert.org            if (simulate_data_stalls && dcache_access)
5915487Snate@binkert.org                stall_ticks += dcache_latency;
5925487Snate@binkert.org
5935487Snate@binkert.org            if (stall_ticks) {
5949180Sandreas.hansson@arm.com                // the atomic cpu does its accounting in ticks, so
5959180Sandreas.hansson@arm.com                // keep counting in ticks but round to the clock
5969180Sandreas.hansson@arm.com                // period
5979180Sandreas.hansson@arm.com                latency += divCeil(stall_ticks, clockPeriod()) *
5989180Sandreas.hansson@arm.com                    clockPeriod();
5992623SN/A            }
6002623SN/A
6012623SN/A        }
6024377Sgblack@eecs.umich.edu        if(fault != NoFault || !stayAtPC)
6034182Sgblack@eecs.umich.edu            advancePC(fault);
6042623SN/A    }
6052623SN/A
6069443SAndreas.Sandberg@ARM.com    if (tryCompleteDrain())
6079443SAndreas.Sandberg@ARM.com        return;
6089443SAndreas.Sandberg@ARM.com
6095487Snate@binkert.org    // instruction takes at least one cycle
6109179Sandreas.hansson@arm.com    if (latency < clockPeriod())
6119179Sandreas.hansson@arm.com        latency = clockPeriod();
6125487Snate@binkert.org
6132626SN/A    if (_status != Idle)
6147823Ssteve.reinhardt@amd.com        schedule(tickEvent, curTick() + latency);
6152623SN/A}
6162623SN/A
61710381Sdam.sunwoo@arm.comvoid
61810381Sdam.sunwoo@arm.comAtomicSimpleCPU::regProbePoints()
61910381Sdam.sunwoo@arm.com{
62010464SAndreas.Sandberg@ARM.com    BaseCPU::regProbePoints();
62110464SAndreas.Sandberg@ARM.com
62210381Sdam.sunwoo@arm.com    ppCommit = new ProbePointArg<pair<SimpleThread*, const StaticInstPtr>>
62310381Sdam.sunwoo@arm.com                                (getProbeManager(), "Commit");
62410381Sdam.sunwoo@arm.com}
6252623SN/A
6265315Sstever@gmail.comvoid
6275315Sstever@gmail.comAtomicSimpleCPU::printAddr(Addr a)
6285315Sstever@gmail.com{
6295315Sstever@gmail.com    dcachePort.printAddr(a);
6305315Sstever@gmail.com}
6315315Sstever@gmail.com
6322623SN/A////////////////////////////////////////////////////////////////////////
6332623SN/A//
6342623SN/A//  AtomicSimpleCPU Simulation Object
6352623SN/A//
6364762Snate@binkert.orgAtomicSimpleCPU *
6374762Snate@binkert.orgAtomicSimpleCPUParams::create()
6382623SN/A{
6395529Snate@binkert.org    numThreads = 1;
6408779Sgblack@eecs.umich.edu    if (!FullSystem && workload.size() != 1)
6414762Snate@binkert.org        panic("only one workload allowed");
6425529Snate@binkert.org    return new AtomicSimpleCPU(this);
6432623SN/A}
644